

**RoHS** 

COMPLIANT

HALOGEN

FREE

### Power MOSFET

| PRODUCT SUMM               | ARY                     |      |
|----------------------------|-------------------------|------|
| V <sub>DS</sub> (V)        | 10                      | 0    |
| $R_{DS(on)}(\Omega)$       | V <sub>GS</sub> = 5.0 V | 0.54 |
| Q <sub>g</sub> (Max.) (nC) | 6                       | 1    |
| Q <sub>gs</sub> (nC)       | 2.6                     | 6    |
| Q <sub>gd</sub> (nC)       | 3.0                     | 3    |
| Configuration              | Sino                    | ale  |



N-Channel MOSFET

#### **FEATURES**

- Halogen-free According to IEC 61249-2-21 **Definition**
- Surface Mount
- Available in Tape and Reel
- Dynamic dV/dt Rating
- Repetitive Avalanche Rated
- Logic-Level Gate Drive
- $R_{DS(on)}$  Specified at  $V_{GS} = 4 \text{ V}$  and 5 V
- Fast Świtching
- Compliant to RoHS Directive 2002/95/EC

Third generation Power MOSFETs from Vishay provide the designer with the best combination of fast switching, ruggedized device design, low on-resistance and cost-effictiveness.

The SOT-223 package is designed for surface-mounting using vapor phase, infrared, or wave soldering techniques. Its unique package design allows for easy automatic pick-and-place as with other SOT or SOIC packages but has the added advantage of improved thermal performace due to an enlarged tab for heatsinking. Power dissipation of greater than 1.25 W is possible in a typical surface mount application.

| ORDERING INFORMATION            |              |                        |
|---------------------------------|--------------|------------------------|
| Package                         | SOT-223      | SOT-223                |
| Lead (Pb)-free and Halogen-free | SiHLL110-GE3 | -                      |
| Load (Db) free                  | IRLL110PbF   | IRLL110TRPbFa          |
| Lead (Pb)-free                  | SiHLL110-E3  | SiHLL110T-E3a          |
| SnPb                            | IRLL110      | IRLL110TR <sup>a</sup> |
| SIIFD                           | SiHLL110     | SiHLL110Ta             |

#### Note

See device orientation

| PARAMETER                                          |                                                                     | SYMBOL                            | LIMIT            | UNIT   |  |
|----------------------------------------------------|---------------------------------------------------------------------|-----------------------------------|------------------|--------|--|
| Drain-Source Voltage                               |                                                                     | $V_{DS}$                          | 100              | V      |  |
| Gate-Source Voltage                                |                                                                     | $V_{GS}$                          | ± 10             | T '    |  |
| Continuous Drain Current                           | $V_{GS}$ at 5.0 V $T_{C} = 25 ^{\circ}C$<br>$T_{C} = 100 ^{\circ}C$ | I_                                | 1.5              | А      |  |
| Continuous Drain Current                           | $T_{\rm C} = 100  {\rm ^{\circ}C}$                                  | I <sub>D</sub>                    | 0.93             |        |  |
| Pulsed Drain Current <sup>a</sup>                  |                                                                     | I <sub>DM</sub>                   | 12               |        |  |
| Linear Derating Factor                             |                                                                     |                                   | 0.025            | W/°C   |  |
| Linear Derating Factor (PCB Mount)e                |                                                                     |                                   | 0.017            | T W/ C |  |
| Single Pulse Avalanche Energy <sup>b</sup>         |                                                                     | E <sub>AS</sub>                   | 50               | mJ     |  |
| Repetitive Avalanche Current <sup>a</sup>          |                                                                     | I <sub>AR</sub>                   | 1.5              | Α      |  |
| Repetitive Avalanche Energy <sup>a</sup>           |                                                                     | E <sub>AR</sub>                   | 0.31             | mJ     |  |
| Maximum Power Dissipation                          | T <sub>C</sub> = 25 °C                                              | В                                 | 3.1              | W      |  |
| Maximum Power Dissipation (PCB Mount) <sup>e</sup> | T <sub>A</sub> = 25 °C                                              | P <sub>D</sub>                    | 2.0              |        |  |
| Peak Diode Recovery dV/dtc                         |                                                                     | dV/dt                             | 5.5              | V/ns   |  |
| Operating Junction and Storage Temperature Range   | e                                                                   | T <sub>J</sub> , T <sub>stg</sub> | - 55 to + 150    | °C     |  |
| Soldering Recommendations (Peak Temperature)       | for 10 s                                                            |                                   | 300 <sup>d</sup> |        |  |

- a. Repetitive rating; pulse width limited by maximum junction temperature (see fig. 11).
- b.  $V_{DD}=25$  V, starting  $T_J=25$  °C, L=25 mH,  $R_g=25$   $\Omega$ ,  $I_{AS}=1.5$  A (see fig. 12). c.  $I_{SD}\leq 5.6$  A, dl/dt  $\leq 75$  A/µs,  $V_{DD}\leq V_{DS}$ ,  $T_J\leq 150$  °C. d. 1.6 mm from case.

- When mounted on 1" square PCB (FR-4 or G-10 material).

<sup>\*</sup> Pb containing terminations are not RoHS compliant, exemptions may apply

# IRLL110, SiHLL110

# Vishay Siliconix



| THERMAL RESISTANCE RATI                              | NGS               |      |      |      |
|------------------------------------------------------|-------------------|------|------|------|
| PARAMETER                                            | SYMBOL            | TYP. | MAX. | UNIT |
| Maximum Junction-to-Ambient (PCB Mount) <sup>a</sup> | R <sub>thJA</sub> | -    | 60   | °C/W |
| Maximum Junction-to-Case (Drain)                     | $R_{thJC}$        | -    | 40   |      |

#### Note

a. When mounted on 1" square PCB (FR-4 or G-10 material).

| PARAMETER                                 | SYMBOL                | TES                                                                                               | MIN.                                                                                       | TYP.       | MAX.      | UNIT                 |                  |
|-------------------------------------------|-----------------------|---------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------|------------|-----------|----------------------|------------------|
| Static                                    |                       |                                                                                                   |                                                                                            | •          |           | •                    |                  |
| Drain-Source Breakdown Voltage            | V <sub>DS</sub>       | V <sub>GS</sub> =                                                                                 | = 0 V, I <sub>D</sub> = 250 μA                                                             | 100        | -         | -                    | V                |
| V <sub>DS</sub> Temperature Coefficient   | $\Delta V_{DS}/T_{J}$ | Reference                                                                                         | e to 25 °C, I <sub>D</sub> = 1 mA                                                          | -          | 0.12      | -                    | V/°C             |
| Gate-Source Threshold Voltage             | V <sub>GS(th)</sub>   | V <sub>DS</sub> =                                                                                 | - V <sub>GS</sub> , I <sub>D</sub> = 250 μA                                                | 1.0        | -         | 2.0                  | V                |
| Gate-Source Leakage                       | I <sub>GSS</sub>      | ,                                                                                                 | V <sub>GS</sub> = ± 10 V                                                                   | -          | -         | ± 100                | nA               |
| 7 0 1 1/1 1 5 1 0 1                       |                       | V <sub>DS</sub> =                                                                                 | V <sub>DS</sub> = 100 V, V <sub>GS</sub> = 0 V                                             |            | -         | 25                   |                  |
| Zero Gate Voltage Drain Current           | I <sub>DSS</sub>      | $V_{DS} = 80 V_{s}$                                                                               | V <sub>GS</sub> = 0 V, T <sub>J</sub> = 125 °C                                             | -          | -         | 250                  | μA               |
|                                           | Б                     | V <sub>GS</sub> = 5.0 V                                                                           | I <sub>D</sub> = 0.90 A <sup>b</sup>                                                       | -          | -         | 0.54                 | 0                |
| Drain-Source On-State Resistance          | $R_{DS(on)}$          | V <sub>GS</sub> = 4.0 V                                                                           | I <sub>D</sub> = 0.75 A                                                                    | -          | -         | 0.76                 | Ω                |
| Forward Transconductance                  | 9 <sub>fs</sub>       | V <sub>DS</sub> = 25 V, I <sub>D</sub> = 0.90 A                                                   |                                                                                            | 0.57       | -         | -                    | S                |
| Dynamic                                   |                       |                                                                                                   |                                                                                            |            |           |                      |                  |
| Input Capacitance                         | C <sub>iss</sub>      | V -0V                                                                                             |                                                                                            | -          | 250       | -                    |                  |
| Output Capacitance                        | C <sub>oss</sub>      |                                                                                                   | $V_{GS} = 0 \text{ V},$ $V_{DS} = 25 \text{ V},$ $f = 1.0 \text{ MHz}, \text{ see fig. 5}$ |            | 80        | -                    | pF               |
| Reverse Transfer Capacitance              | C <sub>rss</sub>      | f = 1.                                                                                            |                                                                                            |            | 15        | -                    |                  |
| Total Gate Charge                         | Qg                    |                                                                                                   | I <sub>D</sub> = 5.6 A, V <sub>DS</sub> = 80 V,<br>see fig. 6 and 13 <sup>b</sup>          | -          | -         | 6.1                  | nC               |
| Gate-Source Charge                        | Q <sub>gs</sub>       | $V_{GS} = 5.0 \text{ V}$                                                                          |                                                                                            | -          | -         | 2.6                  |                  |
| Gate-Drain Charge                         | Q <sub>gd</sub>       |                                                                                                   | See fig. 6 and 16                                                                          | -          | -         | 3.3                  |                  |
| Turn-On Delay Time                        | t <sub>d(on)</sub>    |                                                                                                   |                                                                                            | -          | 9.3       | -                    |                  |
| Rise Time                                 | t <sub>r</sub>        | $V_{DD}$ = 50 V, $I_{D}$ = 5.6 A, $R_{g}$ = 12 $\Omega$ , $R_{D}$ = 8.4 $\Omega$                  |                                                                                            | -          | 47        | -                    | ns               |
| Turn-Off Delay Time                       | t <sub>d(off)</sub>   |                                                                                                   |                                                                                            | -          | 16        | -                    |                  |
| Fall Time                                 | t <sub>f</sub>        |                                                                                                   |                                                                                            | -          | 18        | -                    |                  |
| Internal Drain Inductance                 | L <sub>D</sub>        | Between lead,<br>6 mm (0.25") from                                                                |                                                                                            | -          | 4.0       | -                    | الم              |
| Internal Source Inductance                | L <sub>S</sub>        | package and center of die contact                                                                 |                                                                                            | -          | 6.0       | -                    | - nH             |
| Drain-Source Body Diode Characteristic    | s                     |                                                                                                   |                                                                                            |            |           |                      |                  |
| Continuous Source-Drain Diode Current     | I <sub>S</sub>        | MOSFET symbol showing the integral reverse p - n junction diode                                   |                                                                                            | -          | 1         | 1.5                  | A                |
| Pulsed Diode Forward Current <sup>a</sup> | I <sub>SM</sub>       |                                                                                                   |                                                                                            | -          | -         | 12                   |                  |
| Body Diode Voltage                        | V <sub>SD</sub>       | $T_J = 25  ^{\circ}\text{C},  I_S = 1.5  \text{A},  V_{GS} = 0  \text{V}^{\text{b}}$              |                                                                                            | -          | -         | 2.5                  | V                |
| Body Diode Reverse Recovery Time          | t <sub>rr</sub>       | T 05 °C !                                                                                         | E C A all/at 100 A /h                                                                      | -          | 110       | 130                  | ns               |
| Body Diode Reverse Recovery Charge        | $Q_{rr}$              | $T_J = 25  ^{\circ}\text{C}, I_F = 5.6  \text{A}, dI/dt = 100  \text{A/} \mu \text{s}^{\text{b}}$ |                                                                                            | -          | 0.50      | 0.65                 | μC               |
| Forward Turn-On Time                      | t <sub>on</sub>       | Intrinsic tu                                                                                      | rn-on time is negligible (turn                                                             | -on is dor | ninated b | y L <sub>s</sub> and | L <sub>D</sub> ) |

### Notes

- a. Repetitive rating; pulse width limited by maximum junction temperature (see fig. 11).
- b. Pulse width  $\leq 300~\mu s;$  duty cycle  $\leq 2~\%.$



### TYPICAL CHARACTERISTICS (25 °C, unless otherwise noted)



Fig. 1 - Typical Output Characteristics



Fig. 2 - Typical Output Characteristics



Fig. 3 - Typical Transfer Characteristics



Fig. 4 - Normalized On-Resistance vs. Temperature





Fig. 5 - Typical Capacitance vs. Drain-to-Source Voltage



Fig. 7 - Typical Source-Drain Diode Forward Voltage



Fig. 6 - Typical Gate Charge vs. Gate-to-Source Voltage



Fig. 8 - Maximum Safe Operating Area







Fig. 9 - Maximum Drain Current vs. Case Temperature



Fig. 10a - Switching Time Test Circuit



Fig. 10b - Switching Time Waveforms



Fig. 11 - Maximum Effective Transient Thermal Impedance, Junction-to-Case





Fig. 12a - Unclamped Inductive Test Circuit



Fig. 12b - Unclamped Inductive Waveforms



Fig. 12c - Maximum Avalanche Energy vs. Drain Current



Fig. 13a - Basic Gate Charge Waveform



Fig. 13b - Gate Charge Test Circuit



#### Peak Diode Recovery dV/dt Test Circuit





Fig. 14 - For N-Channel

Vishay Siliconix maintains worldwide manufacturing capability. Products may be manufactured at one of several qualified locations. Reliability data for Silicon Technology and Package Reliability represent a composite of all qualified locations. For related documents such as package/tape drawings, part marking, and reliability data, see <a href="https://www.vishay.com/ppg?91320">www.vishay.com/ppg?91320</a>.



## **SOT-223 (HIGH VOLTAGE)**





| DIM. | MILLIMETERS |      | INCHES     |       |
|------|-------------|------|------------|-------|
|      | MIN.        | MAX. | MIN.       | MAX.  |
| Α    | 1.55        | 1.80 | 0.061      | 0.071 |
| В    | 0.65        | 0.85 | 0.026      | 0.033 |
| B1   | 2.95        | 3.15 | 0.116      | 0.124 |
| С    | 0.25        | 0.35 | 0.010      | 0.014 |
| D    | 6.30        | 6.70 | 0.248      | 0.264 |
| E    | 3.30        | 3.70 | 0.130      | 0.146 |
| е    | 2.30 BSC    |      | 0.0905 BSC |       |
| e1   | 4.60 BSC    |      | 0.181      | BSC   |
| Н    | 6.71        | 7.29 | 0.264      | 0.287 |
| L    | 0.91        | -    | 0.036      | =     |
| L1   | 0.061 BSC   |      | 0.0024     | BSC   |
| θ    | -           | 10'  | -          | 10'   |

ECN: S-82109-Rev. A, 15-Sep-08

DWG: 5969

#### Notes

- 1. Dimensioning and tolerancing per ASME Y14.5M-1994.
- 2. Dimensions are shown in millimeters (inches).
- 3. Dimension do not include mold flash.
- 4. Outline conforms to JEDEC outline TO-261AA.

Document Number: 91363 www.vishay.com Revision: 15-Sep-08





Vishay

## **Disclaimer**

ALL PRODUCT, PRODUCT SPECIFICATIONS AND DATA ARE SUBJECT TO CHANGE WITHOUT NOTICE TO IMPROVE RELIABILITY, FUNCTION OR DESIGN OR OTHERWISE.

Vishay Intertechnology, Inc., its affiliates, agents, and employees, and all persons acting on its or their behalf (collectively, "Vishay"), disclaim any and all liability for any errors, inaccuracies or incompleteness contained in any datasheet or in any other disclosure relating to any product.

Vishay makes no warranty, representation or guarantee regarding the suitability of the products for any particular purpose or the continuing production of any product. To the maximum extent permitted by applicable law, Vishay disclaims (i) any and all liability arising out of the application or use of any product, (ii) any and all liability, including without limitation special, consequential or incidental damages, and (iii) any and all implied warranties, including warranties of fitness for particular purpose, non-infringement and merchantability.

Statements regarding the suitability of products for certain types of applications are based on Vishay's knowledge of typical requirements that are often placed on Vishay products in generic applications. Such statements are not binding statements about the suitability of products for a particular application. It is the customer's responsibility to validate that a particular product with the properties described in the product specification is suitable for use in a particular application. Parameters provided in datasheets and/or specifications may vary in different applications and performance may vary over time. All operating parameters, including typical parameters, must be validated for each customer application by the customer's technical experts. Product specifications do not expand or otherwise modify Vishay's terms and conditions of purchase, including but not limited to the warranty expressed therein.

Except as expressly indicated in writing, Vishay products are not designed for use in medical, life-saving, or life-sustaining applications or for any other application in which the failure of the Vishay product could result in personal injury or death. Customers using or selling Vishay products not expressly indicated for use in such applications do so at their own risk and agree to fully indemnify and hold Vishay and its distributors harmless from and against any and all claims, liabilities, expenses and damages arising or resulting in connection with such use or sale, including attorneys fees, even if such claim alleges that Vishay or its distributor was negligent regarding the design or manufacture of the part. Please contact authorized Vishay personnel to obtain written terms and conditions regarding products designed for such applications.

No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted by this document or by any conduct of Vishay. Product names and markings noted herein may be trademarks of their respective owners.

Document Number: 91000 www.vishay.com Revision: 11-Mar-11