

# 4,096-Bit Serial Electrically Erasable PROM 1.8V to 5.5V Operation

### **FEATURES**

- 1.8V to 5.5V Operation
- Extended Temperature Range: -40°C to +85°C
- · User Selectable Word Length
- · State-of-the-Art Architecture
  - Nonvolatile data storage
  - Fully TTL compatible inputs and outputs
  - Auto increment for efficient data dump
- Hardware and Software Write Protection
  - Defaults to write-disabled state at power up
  - Software instructions for write-enable/disable
  - VCC lockout inadvertent write protection (XL93LC66A)
- Low Power Consumption
  - 1mA active
  - 1μA standby
- Advanced Low Voltage CMOS E<sup>2</sup>PROM Technology
- Versatile, Easy-to-Use Interface
  - Self-timed programming cycle
  - Automatic erase-before-write
  - Programming Status Indicator
  - Word and chip erasable
- Durable and Reliable
  - 100-year data retention after 100K write cycles
  - Minimum of 100,000 erase/write cycles
  - Unlimited read cycles
  - ESD protection (EIAJ and JEDEC Protection)
- 100% Compatible with XL93LC66/66A

### PIN CONFIGURATIONS





D0037 ILL A01.2

### **PIN NAMES**

| CS  | Chip Select        |
|-----|--------------------|
| SK  | Serial Data Clock  |
| DI  | Serial Data Input  |
| DO  | Serial Data Output |
| GND | Ground             |
| Vcc | Power Supply       |
| NC  | Not Connected      |
| ORG | Word Organization  |

### **OVERVIEW**

The XL93LC66B is a cost effective 4,096-bit, nonvolatile, serial E<sup>2</sup>PROM. It is fabricated using EXEL's advanced CMOS E<sup>2</sup>PROM technology. The XL93LC66B provides efficient nonvolatile read/write memory arranged as 256 addresses of 16 bits each or 512 addresses of 8 bits each. Seven 11-bit instructions control the operation of the device, which include read, write, and mode enable functions. The data output pin (DO) indicates the status of the device during the self-timed nonvolatile programming cycle.

The self-timed write cycle includes an automatic erase-before-write capability. To protect against inadvertent writes, the WRITE instruction is accepted only while the chip is in the write enabled state. A single byte or word is written per write instruction into the selected address location. If Chip Select (CS) is brought HIGH after initiation of the write cycle, the Data Output (DO) pin will indicate the READY/BUSY status of the chip.



#### **BLOCK DIAGRAM**



#### **APPLICATIONS**

The XL93LC66B is ideal for high volume applications requiring low power and low density storage. This device uses a cost effective, space saving 8-pin package. Candidate applications include robotics, alarm devices, electronic locks, meters and instrumentation settings.

### **ENDURANCE AND DATA RETENTION**

The XL93LC66B is designed for applications requiring up to 100,000 erase/write cycles. It provides 100 years of secure data retention without power after the execution of 100,000 write cycles.

### **DEVICE OPERATION**

The XL93LC66B is controlled by seven 11-bit instructions. Instructions are clocked in (serially) on the DI pin. Each instruction begins with a logical "1" (the start bit). This is followed by the opcode (2 bits), the address field (8 bits), and data, if appropriate. The clock signal (SK) may be halted at any time and the XL93LC66B will remain in its last state. This allows full static flexibility and maximum power conservation.

### Read (READ)

The READ instruction is the only instruction that results in serial data on the DO pin. After the read instruction and address have been decoded, data is transferred from the selected memory location into a serial shift register. (Please note that one logical "0" bit precedes the actual

output data string). The output on DO changes during the LOW-TO-HIGH transitions of SK. (See Figure 2.)

### **Auto Increment Read Operations**

In order to facilitate memory transfer operations, the XL93LC66B has been designed to output a continuous stream of memory content in response to a single read operation instruction. To utilize this function, the system asserts a read instruction specifying a start location address. Once the addressed byte/word has been clocked out, the data in consecutively higher address locations is output. The address will wrap around continuously with CS HIGH until the Chip Select control pin is brought LOW. This allows for single instruction data dumps to be executed with a minimum of firmware overhead.

#### Write Enable (WEN)

The write enable (WEN) instruction must be executed before any device programming can be done. When  $V_{CC}$  is applied, this device powers up in the write disabled state. The device then remains in a write disabled state until a WEN instruction is executed. Thereafter the device remains enabled until a WDS instruction is executed or until  $V_{CC}$  is removed. (NOTE: Neither the WEN nor the WDS instruction has any effect on the READ instruction. See Figure 3.)

### Write (WRITE)

The WRITE instruction is followed by the address and the 8 or 16 bits of data to be written. After the last data bit has been clocked in, and before the next rising edge of SK, CS must be brought LOW. The falling edge of CS initiates the self-timed programming cycle.



After a minimum wait of 250ns from the falling edge of CS (tcs), if CS is brought HIGH, DO will indicate the READY/BUSY status of the chip: logical "0" means programming is still in progress; logical "1" means the selected register has been written, and the part is ready for another instruction. (See Figure 4). (NOTE: The combination of CS HIGH, DI HIGH and the rising edge of the SK clock, resets the READY/BUSY flag. Therefore, it is important not to reset the READY/BUSY flag through this combination of control signals.

### Write All (WRALL)

The write all (WRALL) instruction programs all memory locations with the data pattern specified in the instruction. As with the WRITE instruction, if CS is brought HIGH after a minimum wait of 250ns (tcs), the DO pin indicates the READY/BUSY status of the chip. (See Figure 5.)

### Write Disable (WDS)

The write disable (WDS) instruction disables all programming capabilities. This protects the entire memory array against accidental modification of data until a WEN instruction is executed. (When  $V_{CC}$  is applied, the part powers up in the write disabled state.)

### **Erase**

The Erase instruction (ERASE) programs the addressed memory byte or word to all "1s." Once the address is clocked in, the falling edge of CS will initiate the internal programming cycle. After waiting a minimum 250ns, the READY/BUSY status can be monitored on DO.

### **Erase All (ERAL)**

Full chip erase is provided for ease of programming. Erasing the entire chip involves setting all bits in the entire memory array to a logical "1." (See Figure 8).

### V<sub>CC</sub> Lockout (Inadvertent Write Protection)

The XL93LC66B contains a V<sub>CC</sub> sensing circuit which will inhibit write operations if V<sub>CC</sub> falls below VWI. For the XL93LC66B, V<sub>CC</sub> =  $5V\pm10\%$ , the circuit will disable writes if V<sub>CC</sub> is below 3.75V (typical). For the XL93LC66B-1.8, V<sub>CC</sub> = 1.8V to 5.5V, the circuit will disable writes if V<sub>CC</sub> is below 1.5V (typical). Therefore, in a system utilizing the XL93LC66B-1.8, close control of the system's operation should be maintained throughout the device's specified range of write capability.

### XL93LC66B INSTRUCTION SET

|                                |              |            | X16 Organization<br>ORG=1          |                                 | X8 Orga<br>OR                      |                                |
|--------------------------------|--------------|------------|------------------------------------|---------------------------------|------------------------------------|--------------------------------|
| Instruction                    | Start<br>Bit | OP<br>Code | Address                            | Data                            | Address                            | Data                           |
| READ                           | 1            | 10         | X(A7-A0)                           | Dn-D0                           | X(A8-A0)                           | Dn-D0                          |
| WEN<br>(Write Enable)          | 1            | 00         | 11XX XXXX                          |                                 | 11XXX XXXX                         |                                |
| WRITE                          | 1            | 01         | X(A7-A0)                           | D <sub>15</sub> -D <sub>0</sub> | X(A8-A0)                           | D7-D0                          |
| WRALL<br>(Write All Registers) | 1            | 00         | 01XX XXXX                          | D <sub>15</sub> -D <sub>0</sub> | 01XXX XXXX                         | D <sub>7</sub> -D <sub>0</sub> |
| WDS<br>(Write Disable)         | 1            | 00         | 00XX XXXX                          |                                 | 00XXX XXXX                         |                                |
| ERASE                          | 1            | 11         | X(A <sub>7</sub> -A <sub>0</sub> ) |                                 | X(A <sub>8</sub> -A <sub>0</sub> ) |                                |
| ERAL<br>(Erase All Registers)  | 1            | 00         | 10XX XXXX                          |                                 | 10XXX XXXX                         |                                |

D0037 PGM T01 2



### **ABSOLUTE MAXIMUM RATINGS**

| Temperature under bias:                                                                | 40°C to +85°C   |
|----------------------------------------------------------------------------------------|-----------------|
| Storage Temperature                                                                    | -65°C to +150°C |
| Lead Soldering Temperature (less than 10 seconds)                                      | 300°C           |
| Supply Voltage                                                                         |                 |
| Voltage on Any Pin                                                                     |                 |
| ESD Rating                                                                             |                 |
| NOTE: These are STRESS ratings only. Appropriate conditions for operating these device |                 |

NOTE: These are STRESS ratings only. Appropriate conditions for operating these devices are given elsewhere in this specification. Stresses beyond those listed here may permanently damage the part. Prolonged exposure to maximum ratings may adversely affect device reliability.

# DC ELECTRICAL CHARACTERISTICS $T_A = -40\,^{\circ}C$ to $+85\,^{\circ}C$

|                  |                         |                                         | XL93LC66B-1.8 |                     | XL93LC66B           |                     | Units               |    |
|------------------|-------------------------|-----------------------------------------|---------------|---------------------|---------------------|---------------------|---------------------|----|
| Symbol           | Parameter               | Conditions                              |               | 1.8V to 5.5V        |                     | 4.5V to 5.5V        |                     |    |
|                  |                         |                                         |               | Min                 | Max                 | Min                 | Max                 |    |
| Icc1             | Operating Current       | CS = V <sub>CC</sub> = 1.8V to 4.0V     | READ          |                     | 1                   |                     | 1                   | mA |
|                  | CMOS Input Levels       | SK = 250KHZ                             | WRITE         |                     | 1.5                 |                     | 1.5                 | mA |
| ICC2             | Operating Current       | $CS = V_{CC} = 4.0V \text{ to } 5.5V$   | READ          |                     | 1.5                 |                     | 1.5                 | mA |
|                  | CMOS Input Levels       | SK = 500KHZ                             | WRITE         |                     | 2                   |                     | 2                   | mA |
| ICC3             | Operating Current       | $CS = VCC = 5V \pm 10\%$                | READ          |                     | n/a                 |                     | 2                   | mA |
|                  | CMOS Input Levels       | SK = 1MHZ                               | WRITE         |                     |                     |                     | 3                   | mA |
| ICC4             | Operating Current TTL   | CS = V <sub>IH</sub>                    | READ          |                     | n/a                 |                     | 2                   | mA |
|                  | Input Levels            | SK = 1MHZ                               | WRITE         |                     |                     |                     | 3                   | mA |
| I <sub>SB1</sub> | Standby Current         | V <sub>CC</sub> = 2V+10%                |               |                     | 1                   |                     | n/a                 | μΑ |
| I <sub>SB2</sub> | Standby Current         | V <sub>CC</sub> = 3V+10%                |               |                     | 1                   |                     | n/a                 | μΑ |
| I <sub>SB3</sub> | Standby Current         | V <sub>CC</sub> = 4V+10%                |               |                     | 1                   |                     | n/a                 | μΑ |
| I <sub>SB4</sub> | Standby Current         | V <sub>CC</sub> = 5V+10%                |               |                     | 3                   |                     | 3                   | μΑ |
| ΙLI              | Input Leakage           | V <sub>IN</sub> = 0V to V <sub>CC</sub> | (CS, SK, DI)  |                     | 1                   |                     | 1                   | μΑ |
|                  |                         |                                         | (ORG)         |                     | 10                  |                     | 10                  | μΑ |
| ILO              | Output Leakage          | VOUT = 0V to VCC<br>CS = 0V             |               |                     | 1                   |                     | 1                   | μА |
| VIL              | Input Low Voltage       |                                         |               | -0.1                | 0.2Vcc              | -0.1                | 0.8                 | V  |
| ViH              | Input High Voltage      |                                         |               | 0.8V <sub>CC</sub>  | Vcc <sup>+0.2</sup> | 2                   | Vcc <sup>+0.2</sup> | V  |
| V <sub>OL1</sub> | Output Low Voltage      | I <sub>OL</sub> = 2.1mA                 |               |                     | n/a                 |                     | 0.4                 | V  |
| VOH1             | Output High Voltage     | ΙΟΗ=-400μΑ                              |               | n/a                 |                     | 2.4                 |                     | V  |
| V <sub>OL2</sub> | Output Low Voltage      | I <sub>OL</sub> =100μA                  |               |                     | 0.2                 |                     | 0.2                 | V  |
| VOH2             | Output High Voltage     | I <sub>OH</sub> =100μA                  |               | Vcc <sup>-0.2</sup> |                     | Vcc <sup>-0.2</sup> |                     | V  |
| Vwi              | Write Inhibit Threshold |                                         |               | n/a                 | n/a                 | 2.7                 | 4.4                 | V  |

D0037 PGM T02.3



# AC ELECTRICAL CHARACTERISTICS $T_A = \ -40\,^{\circ}C$ to $+85\,^{\circ}C$

| Symbol | Parameter           | Conditions            |      | XL93LC66B-1.8<br>1.8V to 4.0V |      | XL93LC66B-1.8<br>1.8V -5.5V |     | XL93LC66B<br>4.5V to 5.5V |     |
|--------|---------------------|-----------------------|------|-------------------------------|------|-----------------------------|-----|---------------------------|-----|
|        |                     |                       | Min  | Max                           | Min  | Max                         | Min | Max                       |     |
| fsk    | SK Clock Frequency  |                       | 0    | 250                           | 0    | 500                         | 0   | 1000                      | kHz |
| tSKH   | SK High Time        |                       | 2000 |                               | 1000 |                             | 400 |                           | ns  |
| tSKL   | SK Low Time         |                       | 2000 |                               | 1000 |                             | 250 |                           | ns  |
| tcs    | Minimum CS Low      |                       | 1000 |                               | 500  |                             | 250 |                           | ns  |
|        | Time                |                       |      |                               |      |                             |     |                           |     |
| tcss   | CS Setup Time       | Relative to SK        | 200  |                               | 100  |                             | 50  |                           | ns  |
| tDIS   | DI Setup Time       | Relative to SK        | 400  |                               | 200  |                             | 100 |                           | ns  |
| tCSH   | CS Hold Time        | Relative to SK        | 0    |                               | 0    |                             | 0   |                           | ns  |
| tDHI   | DI Hold Time        | Relative to SK        | 400  |                               | 200  |                             | 100 |                           | ns  |
| tPDI   | Output Delay to "1" | AC Test               |      | 2000                          |      | 1000                        |     | 500                       | ns  |
| tPDO   | Output Delay to "0" | AC Test               |      | 2000                          |      | 1000                        |     | 500                       | ns  |
| tsv    | CS to Status Valid  | AC Test CI = 100pf    |      | 2000                          |      | 1000                        |     | 500                       | ns  |
| tDF    | CS to DO high Z     | CS = Lo to DO in Hi-Z |      | 400                           |      | 200                         |     | 100                       | ns  |
| twp    | Write Cycle Time    | CS = Low / DO = Ready |      | 10                            |      | 5                           |     | 5                         | ms  |

D0037 PGM T03.3

### **CAPACITANCE**

 $TA = 25^{\circ}C$ , f = 250KHz

| Symbol | Parameter          | Max | Units |  |
|--------|--------------------|-----|-------|--|
| Cin    | Input Capacitance  | 5   | pF    |  |
| Соит   | Output Capacitance | 5   | pF    |  |

D0037 PGM T04.1



























#### **PACKAGE DIAGRAMS**







### **ORDERING INFORMATION**

**Standard Configurations** 

| Prefix | Part   | Voltage                      | Package  |  |
|--------|--------|------------------------------|----------|--|
| Type   | Type   |                              | Range    |  |
| XL     | 93LC66 | $5V \pm 10\%$ , 1.8V to 5.5V | P, Y, RY |  |

D0037 PGM T05.2

### Part Numbers:



### **MARKING INFORMATION**



<sup>\*</sup> See cover page for pinout options.



### TAPE AND REEL (EMBOSSED) INFORMATION

Surface mount devices, which are normally shipped in antistatic plastic tubes, are also available mounted on embossed tape for customers using automatic placement systems. The following diagram provides general information regarding the direction of the IC's. Tape "E2" shall be designated with PIN 1 at the trail direction.



#### NOTICE

EXEL Microelectronics, Inc. reserves the right to make changes to the products contained in this publication in order to improve design, performance or reliability. EXEL Microelectronics, Inc. assumes no responsibility for the use of any circuits described herein, conveys no license under any patent or other right, and makes no representation that the circuits are free of patent infringement. Charts and schedules contained herein reflect representative operating parameters, and may vary depending upon a user's specific application. While the information in this publication has been carefully checked, EXEL Microelectronics, Inc. shall not be liable for any damages arising as a result of any error or omission.

EXEL Microelectronics, Inc. does not recommend the use of any of its products in life support applications where the failure or malfunction of the product can reasonably be expected to cause failure of the life support system or to significantly affect its safety or effectiveness. Products are not authorized for use in such applications unless EXEL Microelectronics, Inc. receives written assurances, to its satisfaction, that: (a) the risk of injury or damage has been minimized; (b) the user assumes all such risks; and (c) potential liability of EXEL Microelectronics, Inc. is adequately protected under the circumstances.

© Copyright 1996 EXEL Microelectronics, Inc.

Reproduction in whole or in part, without the prior written consent of EXEL Microelectronics, Inc. is prohibited.