## 3.3V 1:9 HIGH-PERFORMANCE, LOW-VOLTAGE BUS CLOCK DRIVER ClockWorks™ SY89809L FINAL ### **FEATURES** - 3.3V core supply, 1.8V output supply for reduced power - **LVPECL and HSTL inputs** - 9 differential HSTL (low-voltage swing) output pairs - HSTL outputs drive 50Ω to ground with no offset voltage - 500MHz maximum clock frequency - Low part-to-part skew (200ps max.) - Low pin-to-pin skew (50ps max.) - Available in 32-pin TQFP package ### **PIN CONFIGURATION** ### **DESCRIPTION** The SY89809L is a High-Performance Bus Clock Driver with 9 differential HSTL (High-Speed Transceiver Logic) output pairs. The part is designed for use in low-voltage (3.3V/1.8V) applications which require a large number of outputs to drive precisely aligned, ultralow skew signals to their destination. The input is multiplexed from either HSTL or LVPECL (Low-Voltage Positive-Emitter-Coupled Logic) by the CLK\_SEL pin. The Output Enable (OE) is synchronous so that the outputs will only be enabled/disabled when they are already in the LOW state. This avoids any chance of generating a runt clock pulse when the device is enabled/disabled as can happen with an asynchronous control. The SY89809L features low pin-to-pin skew (50ps max.) and low part-to-part skew (200ps max.)—performance previously unachievable in a standard product having such a high number of outputs. The SY89809L is available in a single space saving package, enabling a lower overall cost solution. ### **APPLICATIONS** - High-performance PCs - Workstations - Parallel processor-based systems - Other high-performance computing - **■** Communications #### PIN NAMES | Pin | Function | |-------------------------------------------------------------------|----------------------------| | HSTL_CLK, /HSTL_CLK | Differential HSTL Inputs | | LVPECL_CLK, /LVPECL_CLK | Differential LVPECL Inputs | | CLK_SEL | Input CLK Select (LVTTL) | | OE | Output Enable (LVTTL) | | Q <sub>0</sub> -Q <sub>8</sub> , /Q <sub>0</sub> -/Q <sub>8</sub> | Differential HSTL Outputs | | GND | Ground | | V <sub>CCI</sub> | V <sub>CC</sub> Core | | V <sub>cco</sub> | V <sub>CC</sub> Output | ### LOGIC SYMBOL ## **TRUTH TABLE** | OE <sup>(1)</sup> | CLK_SEL | $Q_0 - Q_8$ | /Q <sub>0</sub> – /Q <sub>8</sub> | |-------------------|---------|-------------|-----------------------------------| | 0 | 0 | LOW | HIGH | | 0 | 1 | LOW | HIGH | | 1 | 0 | HSTL_CLK | /HSTL_CLK | | 1 | 1 | LVPECL_CLK | /LVPECL_CLK | ## SIGNAL GROUPS | Level | Direction | Signal | |--------------|-----------|-----------------------------| | HSTL | Input | HSTL_CLK, /HSTL_CLK | | HSTL | Output | $Q_0 - Q_8$ , $/Q_0 - /Q_8$ | | LVPECL | Input | LVPECL_CLK, /LVPECL_CLK | | LVCMOS/LVTTL | Input | CLK_SEL, OE | #### NOTE: # ABSOLUTE MAXIMUM RATINGS(1) | Symbol | Rating | Value | Unit | |-------------------------------------|----------------------------------------------------------------------|--------------------------|--------------| | V <sub>CCI</sub> , V <sub>CCO</sub> | V <sub>CC</sub> Pin Potential to Ground Pin | -0.5 to +4.0 | V | | V <sub>IN</sub> | Input Voltage | –0.5 to V <sub>CCI</sub> | V | | I <sub>OUT</sub> | DC Output Current (Output HIGH) | <b>-</b> 50 | mA | | T <sub>store</sub> | Storage Temperature | -65 to +150 | °C | | $\theta_{JA}$ | Package Thermal Resistance —Still-Air (Junction-to-Ambient) —500lfpm | 50<br>42 | °C/W<br>°C/W | | $\theta_{JC}$ | Package Thermal Resistance (Junction-to-Case) | 20 | °C/W | #### NOTE: The OE (output enable) signal is synchronized with the low level of the HSTL\_CLK and LVPECL\_CLK signal. Permanent device damage may occur if ABSOLUTE MAXIMUM RATINGS are exceeded. This is a stress rating only and functional operation is not implied at conditions other than those detailed in the operational sections of this data book. Exposure to ABSOLUTE MAXIMUM RATING conditions for extended periods may affect device reliability. # DC ELECTRICAL CHARACTERISTICS ### Power Supply | | | $T_A = 0^{\circ}C$ | | $T_A = +25^{\circ}C$ | | | T, | | | | | |------------------|------------------------|--------------------|------|----------------------|------|------|------|------|------|------|------| | Symbol | Parameter | Min. | Тур. | Max. | Min. | Тур. | Max. | Min. | Тур. | Max. | Unit | | V <sub>CCI</sub> | V <sub>CC</sub> Core | 3.0 | 3.3 | 3.6 | 3.0 | 3.3 | 3.6 | 3.0 | 3.3 | 3.6 | V | | V <sub>CCO</sub> | V <sub>CC</sub> Output | 1.6 | 1.8 | 2.0 | 1.6 | 1.8 | 2.0 | 1.6 | 1.8 | 2.0 | V | | I <sub>CCI</sub> | I <sub>CC</sub> Core | _ | 115 | 140 | | 115 | 140 | | 115 | 140 | mA | ### **HSTL** | | | $T_A = 0^{\circ}C$ | | $T_A = +25^{\circ}C$ | | | T | | | | | |-----------------|------------------------------------|---------------------|------|----------------------|---------------------|------|---------------------|---------------------|------|---------------------|------| | Symbol | Parameter | Min. | Тур. | Max. | Min. | Тур. | Max. | Min. | Тур. | Max. | Unit | | V <sub>OH</sub> | Output HIGH Voltage <sup>(1)</sup> | 1.0 | - | 1.2 | 1.0 | _ | 1.2 | 1.0 | - | 1.2 | V | | V <sub>OL</sub> | Output LOW Voltage <sup>(1)</sup> | 0.2 | _ | 0.4 | 0.2 | _ | 0.4 | 0.2 | _ | 0.4 | V | | V <sub>IH</sub> | Input HIGH Voltage | V <sub>X</sub> +0.1 | _ | 1.6 | V <sub>X</sub> +0.1 | _ | 1.6 | V <sub>X</sub> +0.1 | _ | 1.6 | V | | V <sub>IL</sub> | Input LOW Voltage | -0.3 | _ | V <sub>X</sub> -0.1 | -0.3 | _ | V <sub>X</sub> -0.1 | -0.3 | _ | V <sub>X</sub> -0.1 | V | | V <sub>X</sub> | Input Crossover Voltage | 0.68 | _ | 0.9 | 0.68 | _ | 0.9 | 0.68 | _ | 0.9 | V | | I <sub>IH</sub> | Input HIGH Current | +20 | _ | -350 | +20 | _ | -350 | +20 | _ | -350 | μΑ | | I <sub>IL</sub> | Input LOW Current | _ | | -500 | _ | _ | -500 | _ | _ | -500 | μΑ | #### NOTE: ### **LVPECL** | | | $T_A = 0^{\circ}C$ | | T <sub>A</sub> = | +25°C | T <sub>A</sub> = | | | |-----------------|--------------------|--------------------------|--------------------------|--------------------------|--------------------------|--------------------------|--------------------------|------| | Symbol | Parameter | Min. | Max. | Min. | Max. | Min. | Max. | Unit | | V <sub>IH</sub> | Input HIGH Voltage | V <sub>CCI</sub> – 1.165 | V <sub>CCI</sub> – 0.880 | V <sub>CCI</sub> – 1.165 | V <sub>CCI</sub> - 0.880 | V <sub>CCI</sub> – 1.165 | V <sub>CCI</sub> – 0.880 | V | | $V_{IL}$ | Input LOW Voltage | V <sub>CCI</sub> – 1.810 | V <sub>CCI</sub> – 1.475 | V <sub>CCI</sub> – 1.810 | V <sub>CCI</sub> – 1.475 | V <sub>CCI</sub> – 1.810 | V <sub>CCI</sub> – 1.475 | V | | I <sub>IH</sub> | Input HIGH Current | _ | +150 | _ | +150 | 1 | +150 | μΑ | | I <sub>IL</sub> | Input LOW Current | 0.5 | | 0.5 | | 0.5 | _ | μΑ | ### LVCMOS/LVTTL | | | $T_A = 0^{\circ}C$ | | | $T_A = +25^{\circ}C$ | | | T, | | | | |-----------------|--------------------|--------------------|------|------|----------------------|------|------|------|------|------|------| | Symbol | Parameter | Min. | Тур. | Max. | Min. | Тур. | Max. | Min. | Тур. | Max. | Unit | | V <sub>IH</sub> | Input HIGH Voltage | 2.0 | | | 2.0 | - | | 2.0 | _ | _ | V | | $V_{IL}$ | Input LOW Voltage | | | 0.8 | _ | 1 | 0.8 | | - | 0.8 | V | | I <sub>IH</sub> | Input HIGH Current | +20 | | -250 | +20 | 1 | -250 | +20 | - | -250 | μΑ | | I <sub>IL</sub> | Input LOW Current | _ | _ | -600 | _ | _ | -600 | _ | _ | -600 | μΑ | <sup>1.</sup> Outputs loaded with $50\Omega$ to ground. ## AC ELECTRICAL CHARACTERISTICS(1) | | | , | $T_A = 0^{\circ}C$ | | $T_A = +25^{\circ}C$ | | | T | | | | |-------------------|--------------------------------------------------|------|--------------------|------|----------------------|------|------|------|------|------|------| | Symbol | Parameter | Min. | Тур. | Max. | Min. | Тур. | Max. | Min. | Тур. | Max. | Unit | | t <sub>PHL</sub> | Propagation Delay <sup>(2)</sup> | _ | 1.0 | ı | _ | 1.0 | 1 | 1 | 1.0 | 1 | ns | | f <sub>MAX</sub> | Maximum Operating Freq. (3) | 500 | | | 500 | _ | | 500 | _ | _ | MHz | | t <sub>SKEW</sub> | Within-Device Skew <sup>(4)</sup> | | | 50 | _ | _ | 50 | _ | _ | 50 | ps | | t <sub>SKPP</sub> | Part-to-Part Skew <sup>(5)</sup> | | | 200 | _ | _ | 200 | _ | _ | 200 | ps | | V <sub>PP</sub> | Minimum Input Swing <sup>(6)</sup><br>LVPECL_CLK | 600 | | _ | 600 | _ | _ | 600 | _ | _ | mV | | V <sub>CMR</sub> | Common Mode Range <sup>(7)</sup><br>LVPECL_CLK | -1.5 | | -0.4 | -1.5 | _ | -0.4 | -1.5 | _ | -0.4 | ٧ | | t <sub>S</sub> | OE Set-Up Time <sup>(8)</sup> | 1.0 | _ | _ | 1.0 | _ | _ | 1.0 | _ | _ | ns | | t <sub>H</sub> | OE Hold Time | 0.5 | _ | _ | 0.5 | _ | _ | 0.5 | _ | _ | ns | | t <sub>r</sub> | Output Rise/Fall Time<br>(20% – 80%) | 300 | _ | 700 | 300 | _ | 700 | 300 | _ | 700 | ps | #### NOTES: - 1. Outputs loaded with $50\Omega$ to ground. Airflow $\geq 300$ lfpm. - 2. Differential propagation delay is defined as the delay from the crossing point of the differential input signals to the crossing point of the differential output signals. - 3. Output swing greater than 450mV. - 4. The within-device skew is defined as the worst case difference between any two similar delay paths within a single device operating at the same voltage and temperature. - 5. The part-to-part skew is defined as the absolute worst case difference between any two delay paths on any two devices operating at the same voltage and temperature. - 6. The V<sub>PP</sub>(min.) is defined as the minimum input differential voltage which will cause no increase in the propagation delay. - 7. V<sub>CMR</sub> is defined as the range within which the V<sub>IH</sub> level may vary, with the device still meeting the propagation delay specification. The numbers in the table are referenced to V<sub>CCI</sub>. The V<sub>IL</sub> level must be such that the peak-to-peak voltage is less than 1.0V and greater than or equal to V<sub>PP</sub>(min.). The lower end of the CMR range varies 1:1 with V<sub>CCI</sub>. The V<sub>CMR</sub>(min) will be fixed at 3.3V |V<sub>CMR</sub>(min)|. - 8. OE set-up time is defined with respect to the rising edge of the clock. OE HIGH-to-LOW transition ensures outputs remain disabled during the next clock cycle. OE LOW-to-HIGH transition enables normal operation of the next input clock. ### PRODUCT ORDERING CODE | Ordering | Package | Operating | |------------|---------|---------------------| | Code | Type | Range | | SY89809LTC | T32-1 | Extended Commercial | # **OUTPUT WAVEFORMS** Figure 1. 100MHz Output Waveform Figure 2. 300MHz Output Waveform ## 32 LEAD TQFP (T32-1) ### MICREL-SYNERGY 3250 SCOTT BOULEVARD SANTA CLARA CA 95054 USA TEL + 1 (408) 980-9191 FAX + 1 (408) 914-7878 WEB http://www.micrel.com This information is believed to be accurate and reliable, however no responsibility is assumed by Micrel for its use nor for any infringement of patents or other rights of third parties resulting from its use. No license is granted by implication or otherwise under any patent or patent right of Micrel Inc. © 2001 Micrel Incorporated