#### **FEATURES** - Guaranteed AC performance over temperature and voltage - > 4GHz f<sub>MAX</sub> input frequency - < 240ps $t_r/t_f$ - < 500ps T<sub>PD</sub> - 3.3V and 5V power supply operation - 100k ECL/PECL compatible I/O - Wide operating temperature range: -40°C to +85°C - Available in ultra-small 8-pin MLF<sup>TM</sup> (2mm x 2mm) package #### DESCRIPTION The SY89313V is a differential ECL/PECL integrated ÷4 divider clock generator. It is functionally equivalent to the SY100EP33V but in an ultra-small 8-lead MLF™ package that features a 70% smaller footprint. The V<sub>BB</sub> pin, an internally generated voltage supply, is available for this device only. For single-ended input conditions, the unused differential input is connected to $V_{\rm BB}$ as a switching reference voltage. V<sub>BB</sub> may also re-bias ACcoupled inputs. When used, decouple $V_{BB}$ and $V_{CC}$ via a 0.01µF capacitor and limit current sourcing or sinking to 0.5mA. When not used, $V_{BB}$ should be left open. The reset pin is asynchronous and is asserted on the rising edge. Upon power-up, the internal flip-flops will be in a random state; the reset allows for the synchronous use of multiple SY89313V's in a system. #### PIN CONFIGURATION/BLOCK DIAGRAM **TOP VIEW** 8-Pin MLF™ Ultra-Small Outline (2mm x 2mm) ### TRUTH TABLE (Note 1) | CLK | /CLK | RESET | Q | /Q | |-----|------|-------|---|----| | Х | Х | Z | L | Н | | | 7_ | L | F | F | Note 1. \_ = LOW-to-HIGH transition → = HIGH-to-LOW transition F = Divide by 4 function # ORDERING INFORMATION # **Ordering Information** | Part Number | Package | Operating | Package | |---------------|---------|------------|---------| | | Type | Range | Marking | | SY89313VMITR* | MLF-8 | Industrial | 313 | <sup>\*</sup>Tape and Reel # PIN DESCRIPTION | Pin Number | Pin Name | Туре | Pin Function | |------------|---------------------|-----------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 2, 3 | CLK, /CLK | 100k ECL/PECL<br>Input | Differential PECL/ECL Input: Internal $75k\Omega$ pull-down resistor. If left open, pin defaults LOW. See "Input Interface Applications" section for single-ended inputs. | | 7, 6 | Q, /Q | 100k Output | Differential PECL/ECL Output: Output CLK input divided by 4. See "Output Interface Applications" section for recommendations on terminations. | | 8 | VCC | Positive<br>Power Supply | Positive Power Supply: Bypass with 0.1μF//0.01μF low ESR capacitors. | | 5 | VEE,<br>Exposed Pad | Negative<br>Power Supply | Negative Power Supply: VEE and Exposed pad must be tied to most negative supply. For PECL/LVPECL connect to ground. | | 4 | VBB | Reference<br>Voltage Output | Bias Reference Voltage: VCC–1.4V. Used as reference voltage for single-ended input or AC-coupling to the CLK, /CLK inputs. Max sink/source is ±0.5mA. See "Input Interface Applications" section. | | 1 | Reset | 100EP Input | Single-ended Input: PECL/ECL Asynchronous reset. | # Absolute Maximum Ratings(Note 1) | Supply Voltage (V <sub>CC</sub> ) | –0.5V to +6.0V | |-----------------------------------------------------------|--------------------------| | Input Voltage (V <sub>IN</sub> ) | –0.5V to V <sub>CC</sub> | | LVPECL Output Current (I <sub>OUT</sub> ) | | | Continuous | 50mA | | Surge | 100mA | | Current (V <sub>BB</sub> ) | | | Source or sink current on V <sub>BB</sub> , <b>Note 3</b> | ±1.5mA | | Lead Temperature (soldering, 10 sec.) | +220°C | | Storage Temperature (T <sub>S</sub> ) | –65°C to +150°C | # Operating Ratings(Note 2) | Supply Voltage (V <sub>CC</sub> ) | 3.0V to 3.6V | |---------------------------------------|---------------| | | | | Ambient Temperature (T <sub>A</sub> ) | 40°C to +85°C | | Package Thermal Resistance (Note 4) | | | $MLF(\theta_{JA})$ | | | Still-Ăir | 93°C/W | | 500lfpm | ~87°C/W | | MLF ( $\Psi_{JB}$ ) | | | Junction-to-Board | 60°C/W | ### PECL/ECL (100K) DC ELECTRICAL CHARACTERISTICS $V_{CC}$ = +3.3V ±10% or +5V ±10% and $V_{EE}$ = 0V; $V_{CC}$ = 0V and $V_{EE}$ = -3.3V ±10% or -5V ±10%; $R_L$ = 50 $\Omega$ to $V_{CC}$ -2V; $T_A$ = -40°C to +85°C unless otherwise noted. | Symbol | Parameter | Condition | Min | Тур | Max | Units | |--------------------|-----------------------------------------|-------------------------------|------------------------|------------------------|------------------------|-------| | I <sub>EE</sub> | Power Supply Current | Max V <sub>CC</sub> , No Load | _ | 30 | 40 | mA | | $V_{OH}$ | Output HIGH Voltage | | V <sub>CC</sub> -1.145 | <u> </u> | V <sub>CC</sub> -0.895 | V | | $V_{OL}$ | Output LOW Voltage | | V <sub>CC</sub> -1.945 | <u> </u> | V <sub>CC</sub> -1.695 | V | | $V_{IH}$ | Input HIGH Voltage | | V <sub>CC</sub> -1.225 | <u> </u> | V <sub>CC</sub> -0.88 | V | | $V_{IL}$ | Input LOW Voltage | | V <sub>CC</sub> -1.945 | <u> </u> | V <sub>CC</sub> -1.625 | V | | V <sub>IHCMR</sub> | Input HIGH Voltage<br>Common Mode Range | Note 5 | V <sub>EE</sub> +2.0 | _ | V <sub>CC</sub> | V | | $V_{BB}$ | Bias Voltage | | V <sub>CC</sub> -1.525 | V <sub>CC</sub> -1.425 | V <sub>CC</sub> -1.325 | V | | I <sub>IH</sub> | Input HIGH Current | | _ | | 150 | μΑ | | I <sub>IL</sub> | Input LOW Current CLK, RESET | | 0.5 | _ | _ | μΑ | | | Input LOW Current /CLK | | -150 | | _ | μΑ | - Note 1. Permanent device damage may occur if ABSOLUTE MAXIMUM RATINGS are exceeded. This is a stress rating only and functional operation is not implied at conditions other than those detailed in the operational sections of this data sheet. Exposure to ABSOLUTE MAXIMUM RATING conditions for extended periods may affect device reliability. - Note 2. The data sheet limits are not guaranteed if the device is operated beyond the operating ratings. - Note 3. Due to the limited drive capability use for input of the same package only. - Note 4. Package thermal resistance assumes exposed pad is soldered (or equivalent) to the devices most negative potential on the PCB. - Note 5. $V_{IHCMR}$ (min) varies 1:1 with $V_{EE}$ , (max) varies 1:1 with $V_{CC}$ . # AC ELECTRICAL CHARACTERISTICS (Note 6) $V_{CC}$ = +3.3V ±10% or +5V ±10% and $V_{EE}$ = 0V; $V_{CC}$ = 0V and $V_{EE}$ = -3.3V ±10% or -5V ±10%; $R_L$ = 50 $\Omega$ to $V_{CC}$ -2V; $T_A$ = -40°C to +85°C unless otherwise noted. | Symbol | Parameter | Condition | Min | Тур | Max | Units | |----------------------------------|-----------------------------------------------------------------------------------|-----------|-------------------|-------------------|-------------------|---------| | f <sub>MAX</sub> | Maximum Input Frequency | | 4 | _ | _ | GHz | | t <sub>PLH</sub> | Propagation Delay to Output CLK → Q (SY10EP33V) RESET→ Q (SY100EP33V) RESET→ Q | | 300<br>300<br>310 | 380<br>420<br>420 | 460<br>500<br>500 | ps | | t <sub>RR</sub> | Set/Reset Recovery | | 200 | 100 | _ | ps | | t <sub>PW</sub> | Minimum Pulse Width RESET | | 550 | 200 | _ | ps | | t <sub>JITTER</sub> | Cycle-to-Cycle RMS Jitter | | _ | _ | 1 | ps(rms) | | V <sub>PP</sub> | Input Voltage Swing (Differential) | | 150 | 800 | 1200 | mV | | t <sub>r</sub><br>t <sub>f</sub> | Output Rise/Fall Times Q, /Q (20% to 80%) | | 90 | 180 | 240 | ps | Note 6. Measured using a 750mV source, 50% duty cycle clock source. All loading with 50 $\Omega$ to V<sub>CC</sub> –2.0V. ### TIMING DIAGRAM ### **INPUT INTERFACE APPLICATIONS** Figure 1. Single-Ended LVPECL Input (Terminating Unused Input) ### LVPECL OUTPUT INTERFACE APPLICATIONS Figure 2a. Parallel Thevenin-Equivalent Termination Figure 2b. Three Resistor "Y Termination" Figure 2c. Terminating Unused I/O ### 8 LEAD ULTRA-SMALL EPAD-*Micro*LeadFrame™ (MLF-8) TOP VIEW BOTTOM VIEW ALL DIMENSIONS ARE IN MILLIMETERS. MAX. PACKAGE WARPAGE IS 0.05 mm. MAXIMUM ALLIWABE BURRS IS 0.076 mm IN ALL DIRECTIONS. PIN #1 ID DN TOP WILL BE LASER/INK MARKED. PCB Thermal Consideration for 8-Pin MLF™ Package #### **Package Notes:** Note 1. Package meets Level 2 moisture sensitivity classification, and is shipped in dry-pack form. Note 2. Exposed pads must be soldered to plane equivalent to device $V_{\text{EE}}$ pin's potential for proper thermal #### MICREL, INC. 1849 FORTUNE DRIVE SAN JOSE, CA 95131 USA TEL + 1 (408) 944-0800 FAX + 1 (408) 944-0970 WEB http://www.micrel.com The information furnished by Micrel in this datasheet is believed to be accurate and reliable. However, no responsibility is assumed by Micrel for its use. Micrel reserves the right to change circuitry and specifications at any time without notification to the customer. Micrel Products are not designed or authorized for use as components in life support appliances, devices or systems where malfunction of a product can reasonably be expected to result in personal injury. Life support devices or systems are devices or systems that (a) are intended for surgical implant into the body or (b) support or sustain life, and whose failure to perform can be reasonably expected to result in a significant injury to the user. A Purchaser's use or sale of Micrel Products for use in life support appliances, devices or systems is at Purchaser's own risk and Purchaser agrees to fully indemnify Micrel for any damages resulting from such use or sale. © 2003 Micrel, Incorporated.