# 8-BIT SYNCHRONOUS BINARY UP COUNTER SY10E016 SY100E016 FINAL ## **FEATURES** - 700MHz min. count frequency - Extended 100E VEE range of -4.2V to -5.5V - 1000ps CLK to Q, TC - Internal, gated TC feedback - 8 bits wide - Fully synchronous counting and TC generation - Asynchronous Master Reset - Fully compatible with industry standard 10KH, 100K I/O levels - Internal 75K $\Omega$ input pulldown resistors - Fully compatible with Motorola MC10E/100E016 - Available in 28-pin PLCC package #### **DESCRIPTION** The SY10/100E016 are high-speed synchronous, presettable and cascadable 8-bit binary counters designed for use in new, high-performance ECL systems. Architecture and operation are the same as the Motorola MC10H016 in the MECL 10KH family, extended to 8 bits, as shown in the logic diagram. The counters feature internal feedback of $\overline{TC}$ , gated by the $\overline{TCLD}$ (terminal count load) pin. When $\overline{TCLD}$ is LOW, the $\overline{TC}$ feedback is disabled and counting proceeds continuously, with $\overline{TC}$ going LOW to indicate an all-HIGH state. When $\overline{TCLD}$ is HIGH, the $\overline{TCLD}$ feedback causes the counter to automatically reload upon $\overline{TCL} = \overline{TCLD}$ thus functioning as a programmable counter. ### PIN CONFIGURATION ## **PIN NAMES** | Pin | Function | |--------------------------------|------------------------------------| | P <sub>0</sub> -P <sub>7</sub> | Parallel Data (Preset) Inputs | | Q0-Q7 | Data outputs | | CE | Count Enable Control Input | | PE | Parallel Load Enable Control Input | | MR | Master Reset | | CLK | Clock | | TC | Terminal Count Output | | TCLD | TC-Load Control Input | | Vcco | Vcc to Output | # **BLOCK DIAGRAM** # TRUTH TABLE<sup>(1)</sup> | CE | PE | TCLD | MR | CLK | Function | |----|----|------|----|-----|-----------------------------------------------| | Х | L | Х | L | Z | Load Parallel (Pn to Qn) | | L | Н | L | L | Z | Continuous Count | | L | Н | Н | L | Z | Count; Load Parallel on $\overline{TC}$ = LOW | | Н | Н | Х | L | Z | Hold | | Х | Х | Х | L | ZZ | Master respond, Slaves Hold | | Х | Х | Х | Н | Z | Reset (Qn : = LOW, TC : = HIGH) | #### NOTE: 1. Z = Clock Pulse (LOW-to-HIGH), ZZ = Clock Pulse (HIGH-to-LOW) # DC ELECTRICAL CHARACTERISTICS VEE = VEE (Min.) to VEE (Max.); VCC = VCCO = GND | | | TA = -40°C | | | TA = 0°C | | | TA = +25°C | | | TA | | | | |--------|----------------------|------------|------------|------------|----------|------------|------------|------------|------------|------------|------|------------|------------|------| | Symbol | Parameter | Min. | Тур. | Max. | Min. | Тур. | Max. | Min. | Тур. | Max. | Min. | Тур. | Max. | Unit | | Iн | Input HIGH Current | | _ | 150 | _ | _ | 150 | _ | | 150 | | _ | 150 | μΑ | | IEE | Power Supply Current | | 454 | 404 | | 454 | 404 | | 454 | 404 | | 454 | 101 | mA | | | 10E<br>100E | | 151<br>151 | 181<br>181 | _ | 151<br>151 | 181<br>181 | _ | 151<br>151 | 181<br>181 | | 151<br>174 | 181<br>208 | | ## **AC ELECTRICAL CHARACTERISTICS** VEE = VEE (Min.) to VEE (Max.); VCC = VCCO = GND | | | TA = -40°C | | TA = 0°C | | | TA = 25°C | | | TA | | | | | |--------------|--------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------|---------------------------------|-------------------------------------|---------------------------------|---------------------------------|-------------------------------------|---------------------------------|---------------------------------|-------------------------------------|---------------------------------|---------------------------------|-------------------------------------|------| | Symbol | Parameter | Min. | Тур. | Max. | Min. | Тур. | Max. | Min. | Тур. | Max. | Min. | Тур. | Max. | Unit | | fCOUNT | Max. Count Frequency | 700 | 900 | _ | 700 | 900 | _ | 700 | 900 | _ | 700 | 900 | _ | MHz | | tPLH<br>tPHL | Propagation Delay to Output<br>CLK to Q<br>MR to Q<br>CLK to TC (Qs loaded) <sup>(1)</sup><br>CLK to TC (Qs unloaded) <sup>(1)</sup><br>MR to TC | 600<br>600<br>550<br>550<br>625 | 725<br>775<br>775<br>700<br>775 | 1000<br>1000<br>1050<br>900<br>1000 | 600<br>600<br>550<br>550<br>625 | 725<br>775<br>775<br>700<br>775 | 1000<br>1000<br>1050<br>900<br>1000 | 600<br>600<br>550<br>550<br>625 | 725<br>775<br>775<br>700<br>775 | 1000<br>1000<br>1050<br>900<br>1000 | 600<br>600<br>550<br>550<br>625 | 725<br>775<br>775<br>700<br>775 | 1000<br>1000<br>1050<br>900<br>1000 | ps | | ts | Set-up Time Pn CE PE TCLD | 150<br>600<br>600<br>500 | -30<br>400<br>400<br>300 | | 150<br>600<br>600<br>500 | -30<br>400<br>400<br>300 | | 150<br>600<br>600<br>500 | -30<br>400<br>400<br>300 | | 150<br>600<br>600<br>500 | -30<br>400<br>400<br>300 | | ps | | tH | Hold Time Pn CE PE TCLD | 250<br>0<br>0<br>100 | 30<br>-400<br>-400<br>-300 | | 250<br>0<br>0<br>100 | 30<br>-400<br>-400<br>-300 | | 250<br>0<br>0<br>100 | 30<br>-400<br>-400<br>-300 | | 250<br>0<br>0<br>100 | 30<br>-400<br>-400<br>-300 | | ps | | trr | Reset Recovery Time | 900 | 700 | _ | 900 | 700 | _ | 900 | 700 | _ | 900 | 700 | _ | ps | | twp | Minimum Pulse Width CLK, MR | 400 | _ | | 400 | | _ | 400 | _ | _ | 400 | _ | _ | ps | | tr<br>tf | Rise/Fall Times<br>20% to 80% | 300 | 510 | 800 | 300 | 510 | 800 | 300 | 510 | 800 | 300 | 510 | 800 | ps | #### NOTE: <sup>1.</sup> CLK to $\overline{TC}$ propagation delay is dependent on the loading of the Q outputs. With all of the Q outputs loaded, the noise generated in going from a IIII IIII state to a 0000 0000 state causes the CLk to $\overline{TC}$ + delay to increase. # **FUNCTION TABLE** | Function | PE | CE | MR | TCLD | CLK | P7-P4 | <b>P</b> 3 | P <sub>2</sub> | P1 | Po | Q7-Q4 | Q3 | Q2 | Q1 | Q <sub>0</sub> | TC | |----------|----|----|----|------|-----|-------|------------|----------------|----|----|-------|----|----|----|----------------|----| | Load | L | Χ | L | Χ | Z | Н | Н | Н | L | L | Н | Н | Н | L | L | H | | Count | Н | L | L | L | Z | X | Χ | Χ | Χ | Х | Н | Н | Н | L | Н | н | | | Н | L | L | L | Z | X | Χ | Χ | Χ | Х | Н | Н | Н | Н | L | н | | | Н | L | L | L | Z | X | Χ | Χ | Χ | Х | Н | Н | Н | Н | Н | L | | | Н | L | L | L | Z | Х | Χ | Χ | Х | Х | L | L | L | L | L | Н | | Load | L | Χ | L | Χ | Z | Н | Н | Н | L | L | Н | Н | Н | L | L | Н | | Hold | Н | Н | L | Χ | Z | X | Χ | Χ | Χ | Х | Н | Н | Н | L | L | Н | | | Н | Н | L | Χ | Z | Х | Χ | Χ | Χ | Χ | Н | Н | Н | L | L | Н | | Load On | Н | L | L | Н | Z | н | L | Н | Н | L | Н | Н | Н | L | Н | Н | | Terminal | Н | L | L | Н | Z | Н | L | Н | Н | L | Н | Н | Н | Н | L | Н | | Count | Н | L | L | Н | Z | н | L | Н | Н | L | Н | Н | Н | Н | Н | L | | | Н | L | L | Н | Z | н | L | Н | Н | L | Н | L | Н | Н | L | Н | | | Н | L | L | Н | Z | н | L | Н | Н | L | Н | L | Н | Н | Н | Н | | | Н | L | L | Н | Z | Н | L | Н | Н | L | Н | Н | L | L | L | Н | | Reset | Х | Х | Н | Х | Х | Х | Х | Х | Х | Х | L | L | L | L | L | Н | ## **APPLICATIONS INFORMATION** #### **Cascading Multiple E016 Devices** For applications which call for larger than 8-bit counters, multiple E016s can be tied together to achieve very wide bit width counters. The active low terminal count ( $\overline{TC}$ ) output and count enable input ( $\overline{CE}$ ) greatly facilitate the cascading of E016 devices. Two E016s can be cascaded without the need for external gating; however, for counters wider than 16 bits, external OR gates are necessary for cascade implementations. Figure 1, below, pictorially illustrates the cascading of 4 E016s to build a 32-bit high frequency counter. Note the E101 gates used to OR the terminal count outputs of the lower order E016s to control the counting operation of the higher order bits. When the terminal count of the preceding device (or devices) goes low (the counter reaches an all 1s state), the more significant E016 is set in its count mode and will count one binary digit upon the next positive clock transition. In addition, the preceding devices will also count one bit, thus sending their terminal count outputs back to a high state, disabling the count operation of the more significant counters and placing them back into hold modes. Therefore, for an E016 in the chain to count all of the lower order terminal count outputs, it must be in the low state. The bit width of the counter can be increased or decreased by simply adding or subtracting E016 devices from Figure 1 and maintaining the logic pattern illustrated in the same figure. The maximum frequency of operation for the <u>cascaded</u> counter chain is set by the propagation delay of the $\overline{\text{TC}}$ output and the necessary set-up time of the $\overline{\text{CE}}$ input and the propagation delay through the OR gate controlling it (for 16-bit counters the limitation is only the $\overline{\text{TC}}$ propagation delay and the $\overline{\text{CE}}$ set-up time). Figure 1 shows E101 gates used to control the count enable inputs; however, if the frequency of operation is lower, a slower ECL OR gate can be used. Using the worst case guarantees for these parameters from the ECLinPS data book, the maximum count frequency for a greater than 16-bit counter is 475MHz and that for a 16-bit counter is 625MHz. Note that this assumes the trace delay between the $\overline{\text{TC}}$ outputs and the $\overline{\text{CE}}$ inputs are negligible. If this is not the case, estimates of these delays need to be added to the calculations. Figure 1. 32-Bit Cascaded E016 Counter #### **Programmable Divider** The E016 has been designed with a control pin which makes it ideal for use as an 8-bit programmable divider. The TCLD pin (load on terminal count), when asserted, reloads the data present at the parallel input pin (Pn's) upon reaching terminal count (an all 1s state on the outputs). Because this feedback is built internal to the chip, the programmable division operation will run at very nearly the same frequency as the maximum counting frequency of the device. Figure 2 below illustrates the input conditions necessary for utilizing the E016 as a programmable divider set up to divide by 113. To determine what value to load into the device to accomplish the desired division, the designer simply subtracts the binary equivalent of the desired divide ratio for the binary value for 256. As an example for a divide ration of 113: $$PN's = 256 - 113 = 8F16 = 1000 1111$$ where Forcing this input condition, as per the set-up in Figure 2, will result in the waveforms of Figure 3. Note that the TC output Figure 2. Mod 2 to 256 Programmable Divider Figure 3. Divide by 113 E016 Programmable Divider Waveforms | Divide | Preset Data Inputs | | | | | | | | | | |--------|--------------------|----|----|----|----|----------------|----|----|--|--| | Ratio | <b>P</b> 7 | P6 | P5 | P4 | P3 | P <sub>2</sub> | P1 | Po | | | | 2 | Н | Н | Н | Н | Н | Н | Н | L | | | | 3 | Н | Н | Н | Н | Н | Н | L | Н | | | | 4 | Н | Н | Н | Н | Н | Н | L | L | | | | 5 | Н | Н | Н | Н | Н | L | Н | Н | | | | • | • | • | • | • | • | • | • | • | | | | • | • | • | • | • | • | • | • | • | | | | 112 | Н | L | L | Н | L | L | L | L | | | | 113 | Н | L | L | L | Н | Н | Н | Н | | | | 114 | Н | L | L | L | Н | Н | Н | L | | | | • | • | • | • | • | • | • | • | • | | | | • | • | • | • | • | • | • | • | • | | | | 254 | L | L | L | L | L | L | Н | L | | | | 255 | L | L | L | L | L | L | L | Н | | | | 256 | L | L | L | L | L | L | L, | L | | | Table 1. Preset Values for Various Divide Ratios is used as the divide output and the pulse duration is equal to a full clock period. For even divide ratios twice the desired divide ratio can be loaded into the E016 and the $\overline{\text{TC}}$ output can feed the clock input of a toggle flip-flop to create a signal divided as desired with a 50% duty cycle. A single E016 can be used to divide by any ratio from 2 to 256, inclusive. If divide ratios of greater than 256 are needed, multiple E016s can be cascaded in a manner similar to that already discussed. When E016s are cascaded to build larger dividers, the TCLD pin will no longer provide a means for loading on terminal count. Because one does not want to reload the counters until all of the devices in the chain have reached terminal count, external gating of the $\overline{\text{TC}}$ pins must be used for multiple E016 divider chains. Figure 4 on the following page shows a typical block diagram of a 32-bit divider chain. Once again, the maximize the frequency of operation, E101 OR gates were used. For lower frequency applications, a slower OR gate could replace the E101. Note that for a 16-bit divider, the OR function feeding the $\overline{PE}$ (program enable) input CANNOT be replaced by a wire OR tie as the $\overline{TC}$ output of the least significant E016 must also feed the CE input of the most significant E016. If the two $\overline{TC}$ outputs were OR tied, the cascaded count operation would not operate properly. Because in the cascaded form the $\overline{PE}$ feedback is external and requires external gating, the maximum frequency of operation will be significantly less than the same operation in a single device. #### **Maximizing E016 Count Frequency** The E016 device produces nine fast transitioning single-ended outputs; thus, VCC noise can become significant in situations where all of the outputs switch simultaneously in the same direction. This VCC noise can negatively impact the maximum frequency of operation of the device. Since the device does not need to have the Q outputs terminated to count properly, it is recommended that, if the outputs are not going to be used in the rest of the system, they should be left unterminated. In addition, if only a subset of the Q outputs are used in the system, only those outputs should be terminated. Not terminating the unused outputs will not only cut down the VCC noise generated, but will also save in total system power dissipation. Following these guidelines will allow designers to either be more aggressive in their designs, or provide them Figure 4. 32-Bit Cascaded E016 Programmable Divider ## **PRODUCT ORDERING CODE** | Ordering<br>Code | Package<br>Type | Operating<br>Range | |------------------|-----------------|--------------------| | SY10E016JC | J28-1 | Commercial | | SY10E016JCTR | J28-1 | Commercial | | SY100E016JC | J28-1 | Commercial | | SY100E016JCTR | J28-1 | Commercial | | Ordering<br>Code | Package<br>Type | Operating<br>Range | |------------------|-----------------|--------------------| | SY10E016JI | J28-1 | Industiral | | SY10E016JITR | J28-1 | Industrial | | SY100E016JI | J28-1 | Industrial | | SY100E016JITR | J28-1 | Industrial | ## 28 LEAD PLCC (J28-1) MICREL-SYNERGY 3250 SCOTT BOULEVARD SANTA CLARA CA 95054 USA TEL + 1 (408) 980-9191 FAX + 1 (408) 914-7878 WEB http://www.micrel.com This information is believed to be accurate and reliable, however no responsibility is assumed by Micrel for its use nor for any infringement of patents or other rights of third parties resulting from its use. No license is granted by implication or otherwise under any patent or patent right of Micrel Inc. © 2000 Micrel Incorporated