# SED1520 CMOS Dot Matrix LCD Driver Data Sheet and Design Guide # **Table of Contents** # SED1520 ### **Contents** | 1.0 | Overview | 7 | |-----|--------------------------------------------------------|-----| | | 1.1 Description | 7 | | | 1.2 Features | 7 | | | 1.2.1 SED1520 family specifications | 7 | | | 1.3 Block Diagram | | | | 1.4 Package | | | | 1.4.1 Pin Configuration Table | | | | | 4.0 | | 2.0 | Pin Description | | | | 2.1 Power Signals | | | | 2.2 System Bus Interface Signals | | | | 2.3 LCD Drive Circuit Signals | 13 | | 3.0 | Description of Circuit Blocks | 17 | | | 3.1 MPU Interface | | | | 3.1.1 Selection of Interface Type | | | | 3.1.2 Identification of Data Bus Signals | | | | 3.1.3 Access to Display Data RAM and Internal Register | | | | 3.2 Busy Flag | | | | 3.3 Display Start Line Register | | | | 3.4 Column Address Counter | | | | 3.5 Page Register | | | | 3.6 Display Data RAM | | | | 3.7 Common Timing Generator | | | | 3.8 Display Data Latch Circuit | | | | 3.9 LCD Driver Circuit | | | | 3.10 Display Timing Generator | | | | 3.11 Oscillation Circuit | | | | 3.12 Reset Circuit | | | | 3.12 Reset Circuit | 22 | | 4.0 | Commands | 27 | | | 4.1 Display ON/OFF | 28 | | | 4.2 Display Start Line | 28 | | | 4.3 Set Page Address | 28 | | | 4.4 Column Address | 28 | | | 4.5 Read Status | 28 | | | 4.6 Write Display Data | 29 | | | 4.7 Read Display Data | 29 | | | 4.8 Select ADC | 29 | | | 4.9 Static Drive ON/OFF | 29 | | | 4.10 Select Duty | | | | 4.11 Read Modify Write | | | | 4.12 End | | | | 4.13 Reset | | | | 4.14 Save Power (Combined Command) | | | | | | (continued) | SED | 1520 | Table of Contents | |---------|------------------------------------------------------|-------------------| | 5.0 Ele | ectrical Characteristics | 35 | | | ectrical Characteristics5.1 Absolute Maximum Ratings | 35 | | | 5.2 DC Characteristics | 36 | | | 5.3 Timing Characteristics | 38 | | | 5.3.1 System Bus Read/Write I (80 family MPU) | 38 | | | 5.3.2 System Bus Read/Write II (68 family MPU) | 39 | | | 5.3.3 Display Control Timing | 40 | | 6.0 MF | PU Interface (Reference) | 43 | | 7.0 LC | D Driver Interconnections | 47 | | 8.0 Ty | pical Connections with LCD Panel | 51 | | 9.0 Pa | ckage Dimensions (Reference) | 55 | # 1.0 Overview 1.0 – 1.2.1 1.0 Overview ### 1.0 Overview ### 1.1 Description The SED1520 is a dot matrix LCD driver LSI intended for display of characters and graphics. It generates LCD driving signals based on bit image display data supplied from an 8-bit or 16-bit microcomputer and stored in the on-chip display data RAM. The SED1520 incorporates innovative circuit design strategies to assure very low current dissipation and a wide range of operating voltages. With these features, the SED1520 permits the user to implement high-performance handy systems operating from a miniature battery. In order for the user to adaptively configure his system, the SED1520 family offers two application forms. One form allows an LCD display of 12 characters $\times$ 2 lines with an indicator with a single chip. The other is dedicated to driving a total of 80 segments, enabling a medium-size display to be achieved by using a minimum number of drivers. ### 1.2 Features Direct display of data read from display data RAM RAM bit data: '0' — LCD off '1' — LCD on - Fast 8-bit MPU interface; direct interface with 80- or 68-family microcomputer - On-chip LCD driving circuits 80 (segment + common) driver sets - Duty ratios to choose from: Command setup 1/16, 1/32 (SED1520F) External input sync 1/8 to 1/32 (SED1521F) - A variety of command functions, including: Read/Write Display Data, Display ON/ OFF, Set Address, Set Display Start Line, Set Column Address, Read Status, Static Drive ON/OFF, Select Duty, Read Modify Write, Select Segment Driving Selection, Save Power, etc. - Very low power dissipation 30 μW maximum (External clock operation: 2 kHz) - Wide spectrum of supply voltages VDD − VSS −2.4V to −7.0V VDD − V5 −3.5V to −13.0V CMOS process ### 1.2.1 SED1520 family specifications | Product Name | Clock Fr | equency | Applicable | No. of SEG | No. of COM | |--------------|----------|----------|-----------------------|------------|------------| | Product Name | On-chip | External | Driver | Drivers | Drivers | | SED1520F0A | 18 kHz | 18 kHz | SED1520F0A, | 61 | 16 | | SED1521F0A | _ | 18 kHz | SED1521F0A | 80 | 0 | | SED1520FAA | _ | 2 kHz | SED1520FAA, | 61 | 16 | | SED1521FAA | _ | 2 kHz | SED1521FAA, HD44103CH | 80 | 0 | 1.0 Overview 1.3 ### 1.3 Block Diagram 1.4 1.0 Overview ### 1.4 Package ### 1.4.1 Pin Configuration Table | Product Name | | Pin Number | | | | | | | | | | |--------------|------|------------|------------------|-------|-------|-------|--|--|--|--|--| | Product Name | 74 | 75 | 96 ~ 100, 1 – 1j | 93 | 94 | 95 | | | | | | | SED1520F0A | OSC1 | OSC2 | COM0 ~ COM15 | M/S | V4 | V1 | | | | | | | SED1521F0A | CS | CL | SEG76 ~ SEG61 | SEG79 | SEG78 | SEG77 | | | | | | | SED1520FAA | CS | CL | COM0 ~ COM15* | M/S | V4 | V1 | | | | | | | SED1521FAA | CS | CL | SEG76 ~ SEG61 | SEG79 | SEG78 | SEG77 | | | | | | <sup>\*</sup> Master LSI common outputs COM0 — COM15 correspond to slave LSI outputs COM31 — COM16. # 2.0 Pin Description ### 2.0 Pin Description ### 2.0 Pin Description ### 2.1 Power Signals ### VDD Connected to +5V power. Common to MPU power pin VCC. ### Vss 0V, connected to system GND. ### V1 – V5 Multi-level power used to drive LCDs. Voltage specified to each LCD cell is divided by resistors or impedance-converted by an operational amplifier before being applied. Each voltage to be applied must be based on VDD, while fulfilling the following conditions: $VDD \ge V1 \ge V2 \ge V3 \ge V4 \ge V5$ ### 2.2 System Bus Interface Signals ### • D7 - D0 8-bit, tri-state, bi-directional I/O bus. Normally, connected to the data bus of an 8-/16-bit standard microcomputer. ### • A0 Input pin. Normally, the LSB of the MPU address bus is connected to this input pin to provide data/command selection. 0: Display control data on D0 — D7 1 : Display data on D0 — D7 ### • RES Input pin. The SED1520 can be reset or initialized by setting RES to low level (if it is interfaced with a 68-family MPU) or high level (if with an 80-family MPU). This reset operation occurs when an edge of the RES signal is sensed. The level input selects the type of interface with the 68- or 80-family MPU: High level: Interface with 68-family MPU Low level: Interface with 80-family MPU ### CS Chip Select input signal which is normally obtained by decoding an address bus signal. Effective with "L" active and a chip operating with external clocks. For a chip containing an oscillator, $\overline{CS}$ works as an oscillation amplifier input pin to which an oscillation resistor (Rf) is connected. In this case, $\overline{RD}$ , $\overline{WR}$ and $\overline{E}$ must be a signal ANDed with $\overline{CS}$ . ### • E (RD) - Chip interfaced with 68-family MPU: Enable Clock signal input for the 68-family MPU. - Chip interfaced with 80-family MPU: "L" active input pin to which the 80-family MPU RD signal is connected. With this signal held at "L", the SED1520 data bus works as output. ### • R/W (WR) • Chip interface with 68-family MPU: Read/write control signal input pin. $R/\overline{W}$ = "H" : Read $R/\overline{W}$ = "L" : Write ### • Chip interfaced with 80-family MPU: "L" active input pin to which the 80-family $\overline{WR}$ is connected. The signal on the data bus is fetched by the leading edge of $\overline{WR}$ . ### 2.3 LCD Drive Circuit Signals ### • CL Input signal effective with a chip using external clocks. This display data latch signal increments the line counter (at the trailing edge) or the common counter (at the leading edge). CL is connected to CL2 of the common driver. For a chip containing an oscillator, this pin works as the oscillation amplifier output pin to which an oscillation resistor (Rf) is connected. ### • FR LCD AC signal I/O pin. Connected to pin M of the common driver. ### • I/O selection: Chip containing commons M/S = 1: Output M/S = 0: Input Chip containing segments alone : Input ### • SEG0 - SEG79 LCD column (segment) driving output. One of the VDD, V2, V3 and V5 levels is selected by a combination of the content of display RAM and the FR signal. ### COM0 – COM15 (COM31 – COM16) LCD common (row) driving output. One of the VDD, V1, V4 and V5 levels is selected by a combination of the output of the common counter and the FR signal. The common (row) scanning order for the slave LSI is reverse to that for the master LSI. ### • M/S (SEG79) Input signal which selects the master or slave LSI. Connected to VDD or VSS. M/S = VDD: Master M/S = VSS: Slave M/S selection changes the function of pins FR, COM0 – COM15, OSC1 ( $\overline{CS}$ ) and OSC2 (CL): | M/S | FR | COM output | OSC1 | OSC2 | |-----|--------|---------------|-------|--------| | VDD | Output | COM0 - COM15 | Input | Output | | Vss | Input | COM31 - COM16 | NC | Input | <sup>\*</sup> The common scanning order for the slave driver is reverse to that for master. # 3.0 Description of Circuit Blocks ### 3.0 Description of Circuit Blocks ### 3.0 Description of Circuit Blocks ### 3.1 MPU Interface ### 3.1.1 Selection of Interface Type The SED1520 Series uses 8 bits of bi-directional data bus (D0-D7) to transfer data. The reset pin is capable of selecting MPU interface; setting the polarity of RES to either "H" or "L" can provide direct interface of the SED1520 with a 68- or 80-family MPU (see Table 3.1 below). With $\overline{CS}$ at high level, the SED1520 is independent from the MPU bus and stays in standby mode. In this mode, however, the reset signal is input independently of the internal status. Table 3.1 | Polarity of RES | Туре | Α0 | R | R/W | CS | D0 – D7 | | |-----------------|--------|----|----------|----------|------------|----------|--| | "L" active | 68 MPU | 1 | <b>1</b> | <b>↑</b> | $\uparrow$ | <b>↑</b> | | | "H" active | 80 MPU | 1 | RD | WR | $\uparrow$ | <b>↑</b> | | ### 3.1.2 Identification of Data Bus Signals The SED1520 uses a combination of A0, E, R/W, $(\overline{RD}, \overline{WR})$ to identify a data bus signal. Table 3.2 | Common | 68 MPU | 80 N | /IPU | Function | |--------|--------|------|------|----------------------------------| | A0 | R/W | RD | WR | Function | | 1 | 1 | 0 | 1 | Read display data | | 1 | 0 | 1 | 0 | Write display data | | 0 | 1 | 0 | 1 | Read status | | 0 | 0 | 1 | 0 | Write to internal register (com- | | | | | | mand) | # 3.1.3 Access to Display Data RAM and Internal Register In order to make matching of operating frequencies between the MPU and the display data RAM or internal register, the SED1520 performs a sort of LSI-LSI pipelining via the bus holder attached to the internal data bus. Consider the case where the MPU reads the content of the display data RAM. In the first data read cycle (dummy), the data is stored on the bus holder. In the next data read cycle, the data is read from the bus holder to the system bus. Also consider the case where the MPU writes data to the display data RAM. In the first data write cycle, the data is held on the bus holder. The data is written to the display data RAM before the next data write cycle begins. Therefore, MPU's access to the SED1520 is affected not by display data RAM access time (t ACC, t DS) but by cycle time (t CYC). This leads to faster transfer of data to and from the MPU. If the cycle time requirement is not met, the MPU has only to execute the NOP instruction and this is apparently equivalent to execution of a waiting operation. However, there is a restriction on the read sequence of the display data RAM; when an address is set, its data is output not to the first read instruction (immediately following the address setting operation) but to the second read instruction. Thus, one dummy read cycle is necessary after an address set or write cycle. This relation is shown in Figure 3.1. ### 3.2 Busy Flag Busy flag being "1" means that the SED1520 is performing its internal operation and any instruction other than Read Status is disabled. The busy flag is output to pin D7 by a Read Status instruction. As long as the cycle time (t CYC) requirement is met, the flag need not be checked before each command and this dramatically improves the MPU performance. ### 3.3 Display Start Line Register This register is a pointer which determines the start line corresponding to COM0 (normally, the uppermost line of display) for display of data in the display data RAM. It is used for scrolling the display or changing the page from one to another. Executing the Set Display Start Line command sets 5 bits of display start address in this register. Its content is preset in the line counter at each timing the FR signal changes. The line counter is incremented synchronously to a CL input, thus, generating a line address for sequential reading of 80 bits of data from the display data RAM to the LCD driver circuit. Figure 3.1 ### 3.4 Column Address Counter The column address counter is a 7-bit presettable counter which gives column addresses of the display data RAM as shown in Figure 3.3. When a Read/Write Display Data command comes in, the counter is incremented by 1. For any nonexisting address over 50H, the counter is locked and not incremented. The column address counter is independent from the page register. ### 3.5 Page Register This register gives a page address of the display data RAM as shown in Figure 3.3. The Set Page Address command permits the MPU to access a new page of the display data RAM. ### 3.6 - 3.11 ### 3.6 Display Data RAM Dot data for display is stored in this RAM. Since the MPU and LCD driver circuit operate independently of each other, data can be changed asynchronously without adverse effect on the display. One bit of the display data RAM is assigned to one bit of LCD: LCD on = "1" LCD off = "0" The ADC command inverts the assignment relationship between a display data RAM column address and a segment output (see Figure 3.3). ### 3.7 Common Timing Generator This circuit generates common timing and frame (FR) signals from the basic clock (CL). The Select Duty command selects a duty of 1/16 or 1/32. The 1/32 duty is achieved by a two-chip (master and slave) configuration (common multi-chip system). ### 3.8 Display Data Latch Circuit The display data latch circuit temporarily stores the data which will be output from the display data RAM to the LCD driver circuit at one-common intervals. The Display ON/OFF and Static Driver ON/OFF commands control the latched data so that the data in the display data RAM remains unchanged. ## 3.0 Description of Circuit Blocks ### 3.9 LCD Driver Circuit This circuit generates 80 sets of multiplexer that generate quartet levels for LCD driving. Display data in the display data latch, common timing generator output and FR signal are combined to output an LCD driving waveform. ### 3.10 Display Timing Generator This circuit generates an internal display timing signal from the basic clock (CL) and frame signal (FR). The frame signal FR makes the LCD driver circuit generate a dual frame AC driving waveform (type B) to drive LCD, while making both the line counter and common timing generator synchronized to the FR signal output LSI (dedicated common driver or the SED1520 master LSI). To achieve these functions, the FR signal must be a clock with a duty of 50% which is synchronized to the frame period. The clock CL is a clock used to operate the line counter. For a system in which both the SED1520 and SED1521F coexist, they should be of LSI types having the same clock frequency to be applied to pin CL. ### 3.11 Oscillation Circuit This circuit is a low-power CR oscillator which uses an oscillation resistor Rf alone to adjust the oscillation frequency. It generates display timing signals. The SED1520 is available in two LSI types if classified by oscillation: one LSI type contains an oscillation circuit and the other uses an externally provided clock. Figure 3.2 Figure 3.3. Relationship between Display Data RAM Locations and Addresses (Display Start Line: 08) # 3.0 Description of Circuit Blocks Figure 3.4. LSI containing oscillator Figure 3.5. LSI operating with external clock The oscillation resistor Rf is connected as shown below. Where an LSI containing an oscillation circuit is operated with an external clock, it is necessary to input the clock with the same phase as OSC2 of the master LSI to OSC2 of the slave LSI. ### 3.12 Reset Circuit This circuit senses the leading edge or trailing edge of RES and initializes the system when its power is switched on. ### Initialization: - (a) Display off - (b) Display start line register: First line - (c) Static drive off - (d) Column address counter: Address 0 - (e) Page address register: Page 0 - (f) Select duty: 1/32 - (g) Select ADC: Forward (ADC command D0 = "0", ADC status flag = "1") - (h) Read modify write off The input at pin $\overline{RES}$ is level-sensed to select an MPU interface mode as shown in Table 3.1. For interfacing with an 80-family MPU, an "H" active reset signal is input to pin $\overline{RES}$ . For interfacing with a 68-family MPU, an "L" active reset signal is input to the pin (see Figure 6.1). As exemplified in chapter 6.0, "Interface with MPU," pin RES is connected to the MPU reset pin. Thus, the SED1520 and the MPU are initialized at the same time. If system is initialized by pin RES at power-on, it may no longer be reset. The Reset command causes initialization (b), (d) and (e). Figure 3.6. Examples of LCD Driving Waveform # 4.0 Commands 4.0 Commands ### 4.0 Commands Table 4.1 lists the commands used with the SED1520. This LSI uses a combination of A0, R/W, $(\overline{RD}, \overline{WR})$ to identify a data bus signal. Interpretation and execu- tion of a command depends not on external clock but on internal timing alone. Therefore, a command can be executed so fast that no busy check is needed. Table 4.1. Commands | | 0 | | | | | ( | Code | • | | | | | F | | | | |------|---------------------------------|----|----|----|------------|-----|-----------------------|-------|-------|-----------------|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------|--|--| | | Command | Α0 | RD | WR | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | Fui | nction | | | | (1) | Display ON/OFF | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 1 | 1 | 1 | 0/1 | Turns all display on or display RAM data or in | | | | | | | | | | | | | | | | | | ON OFF (Power-saving mode with static drive on)* | | | | | (2) | Display Start Line | 0 | 1 | 0 | 1 | 1 | 0 | А | | olay S<br>ss (C | | | Specifies RAM line corresponding to uppermost line (COM0) of display. | | | | | (3) | Set Page Address | 0 | 1 | 0 | 1 | 0 | 1 | 1 | 1 | 0 | Page | (0-3) | Sets display RAM page | e in page address register. | | | | (4) | Set Column (Segment)<br>Address | 0 | 1 | 0 | 0 | ( | Column Address (0–79) | | | | | ) | Sets display RAM colu<br>address register. | mn address in column | | | | (5) | Read Status | 0 | 0 | 1 | Busy | ADC | ON/OFF | RESET | 0 | 0 | 0 | 0 | Reads the following status: BUSY 1: Internal operation 0: Ready ADC 1: CW output (forward) 0: CCW output (reverse) ON/OFF 1: Display off 0: Display or RESET 1: Being reset 0: Normal | | | | | (6) | Write Display Data | 1 | 1 | 0 | Write Data | | | | | | | | Writes data from data bus into display RAM. Display RAM location whose address has been been been been been been been bee | | | | | (7) | Read Display Data | 1 | 0 | 1 | | | F | Read | l Dat | а | | | Reads data from display RAM onto data bus. preset is accessed. After access, the column access is incremented by | | | | | (8) | Select ADC | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 0/1 | Used to invert relations<br>between display RAM<br>segment driver outputs<br>0: CW output (forward)<br>1: CCW output (revers | column addresses and<br>s. | | | | (9) | Static Drive ON/OFF | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 0 | 1 | 0 | 0/1 | . ` | or static driving operation. | | | | | Static Blive Giver i | | | | | | | | | | O | 0,1 | Static drive (power-s Normal driving | = : | | | | (10) | Select Duty | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 0 | 0/1 | Selects LCD cell drivin | g duty | | | | | | | | | | | | | | | | | 1: 1/32<br>0: 1/16 | | | | | (11) | Read Modify Write | 0 | 1 | 0 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | Increments column address counter by 1 when display data is written. (This is not done when data is read.) | | | | | (12) | End | 0 | 1 | 0 | 1 | 1 | 1 | 0 | 1 | 1 | 1 | 0 | Clears read modify wri | te mode. | | | | (13) | Reset | 0 | 1 | 0 | 1 | 1 | 1 | 0 | 0 | 0 | 1 | 0 | Sets display start line r<br>Also sets column addreaddress counter to 0. | register on the first line.<br>ess counter and page | | | <sup>\*</sup> With display off (command (1)), static drive going on (9) invokes power-saving mode. A detailed description of all the commands follows. ### 4.1 Display ON/OFF This command forces all display to turn on or off. ### R/W | A0 | RD | WR | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |----|----|----|----|----|----|----|----|----|----|----| | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 1 | 1 | 1 | D | Note: D = 0 Display OFF D = 0 Display ON ### 4.2 Display Start Line This command specifies a line address (shown in Figure 3.3) thus marking the display line that corresponds to COMO. Display begins with the specified line address and covers as many lines as match the display duty in address ascending order. Dynamic line address change with the Display Start Line command enables column-wise scrolling or page change. R/W | Α0 | RD | WR | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |----|----|----|----|----|----|----|----|----|----|----| | 0 | 1 | 0 | 1 | 1 | 0 | A4 | А3 | A2 | A1 | A0 | ← High order bits | A4 | А3 | A2 | <b>A</b> 1 | A0 | Line Address | |----|----|--------------|------------|----|--------------| | 0 | 0 | 0 | 0 | 0 | 0 | | 0 | 0 | 0 | 0 | 1 | 1 | | | | $\downarrow$ | | | <b>\</b> | | 1 | 1 | 1 | 1 | 1 | 31 | ### 4.3 Set Page Address This command is used to specify a page address equivalent to a row address for MPU access to the display data RAM. A required bit of the display data RAM can be accessed by specifying its page address and column address. Changing the page address causes no change in display. R/W | A0 | RD | WR | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |----|----|----|----|----|----|----|----|----|----|----| | 0 | 1 | 0 | 1 | 0 | 1 | 1 | 1 | 0 | A1 | Α0 | | A1 | A0 | Page | |----|----|------| | 0 | 0 | 0 | | 0 | 1 | 1 | | A1 | A0 | Page | |----|----|------| | 1 | 0 | 2 | | 1 | 1 | 3 | ### 4.4 Column Address This command specifies a display data RAM column address. The column address is incremented by 1 each time the MPU accesses from the set address to the display data RAM. Thus it is possible for the MPU to gain continuous access to only the data. This incrementing stops with address 80; the page address is not continuously changed. R/W | | A0 | RD | WR | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |---|----|----|----|----|----|----|----|----|----|----|----| | Ī | 0 | 1 | 0 | 0 | A6 | A5 | A4 | А3 | A2 | A1 | A0 | | A6 | A5 | A4 | А3 | A2 | <b>A</b> 1 | Α0 | Column<br>Address | |----|----|----|--------------|----|------------|----|-------------------| | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | | | | | $\downarrow$ | | | | <b>\</b> | | 1 | 0 | 0 | 1 | 1 | 1 | 1 | 79 | ### 4.5 Read Status R/W | Α0 | RD | | II. | l | | l | | D2 | D1 | D0 | |----|----|---|------|-----|-------------|-------|---|----|----|----| | 0 | 0 | 1 | BUSY | ADC | ON /<br>OFF | RESET | 0 | 0 | 0 | 0 | Note: **BUSY** BUSY being "1" means that system is performing an internal operation or is reset. No command is accepted before BUSY = "0". As long as the cycle time requirement is met, no BUSY check is needed. **ADC** Indicates assignment of column addresses to segment drivers. 0 : Inverted (column address $79 - n \leftrightarrow segment driver n$ ) 1 : Forward (column address $n \leftrightarrow segment driver n$ ) **ON/OFF** Indicates display on or off. 0 : Display on1 : Display off This bit has polarity reverse to the Display ON/ OFF command. **RESET** Indicates that system is being initialized by the RES signal or the Reset command. 0 : Display mode1 : Being reset 4.6 – 4.11 4.0 Commands ### 4.6 Write Display Data This command allows the MPU to write 8 bits of data into the display data RAM. Once the data is written, the column address is automatically incremented by 1; this enables the MPU to write multi-word data continuously. R/W | Α0 | RD | WR | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |----|----|----|----|----|----|------|-----|----|----|----| | 1 | 1 | 0 | | | W | RITE | DAT | Α | | | ### 4.7 Read Display Data This command allows the MPU to read 8 bits of data from the display data RAM location specified by a column address and a page address. Once the data is read, the column address is automatically incremented by 1; this enables the MPU to read multiword data continuously. A dummy read is needed immediately after the column address is set. For details, see 3. (1) - (c). R/W | A0 | RD | WR | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |----|----|----|----|----|----|-----|-----|----|----|----| | 1 | 0 | 1 | | | R | EAD | DAT | A | | | ### 4.8 Select ADC This command inverts the relation of assignment between display data RAM column addresses and segment driver outputs. In other words, the Select ADC command can software-invert the order of segment driver output pins, reducing the restrictions on the configuration of ICs at LCD module assembly. For details, see Figure 3.3. Incrementing the column address by 1, which takes place after the MPU writing or reading display data, follows the sequence of column addresses specified in Figure 3.3. R/W | A0 | RD | WR | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |----|----|----|----|----|----|----|----|----|----|----| | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | Note: D = 0 Clockwise output (forward) D = 1 Counterclockwise output (reverse) ### 4.9 Static Drive ON/OFF This command forces all display to be on and, at the same time, all common output to be selected. R/W | Α0 | RD | WR | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |----|----|----|----|----|----|----|----|----|----|----| | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 0 | 1 | 0 | D | Note: D = 0 Static drive off D = 1 Static drive on ### 4.10 Select Duty This command is used to select the duty (degree of multiplexity) of LCD driving. It is valid for the SED1520F (actively operating LSI) only, not valid for the SED1521F (passively operating LSI). The SED1521F operates with any duty determined by the FR signal. R/W | Α0 | RD | WR | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |----|----|----|----|----|----|----|----|----|----|----| | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 0 | D | Note: D = 0 Duty 1/16 D = 1 Duty 1/32 If the system contains both SED1520F0A (internal oscillation) and the SED1521F0A LSIs, they must have the same duty. ### 4.11 Read Modify Write This command is used with the End command in a pair. Once it has been entered, the column address will be incremented, not by the Read Display Data command, but by the Write Display Data command only. This mode will stay until the End command is entered. Entry of the End command causes the column address to return to the address which was valid when the Read Modify Write command was entered. This function lessens the load of the MPU when the data in a specific display area are repeatedly updated (as blinking cursor). R/W | | A0 | RD | WR | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |---|----|----|----|----|----|----|----|----|----|----|----| | Ī | 0 | 1 | 0 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 4.0 Commands 4.11 – 4.14 \* Even in the Read Modify Write mode, any command other than Read/Write Data and Set Column Address may be used. Figure 4.1. Cursor blinking sequence ### 4.12 End This command cancels the Read Modify Write command, returning the column address to the initial mode address. See Figure 4.2. | | | R/W | | | | | | | | | |----|----|-----|----|----|----|----|----|----|----|----| | Α0 | RD | WR | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | 0 | 1 | 0 | 1 | 1 | 1 | 0 | 1 | 1 | 1 | 0 | ### 4.13 Reset This command initializes the display start line register, column address counter, and page address counter without any effect on the display data RAM. For details, see 6-(12). The reset operation follows entry of the Reset command. | | | R/W | | | | | | | | | |----|----|-----|----|----|----|----|----|----|----|----| | Α0 | RD | WR | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | 0 | 1 | 0 | 1 | 1 | 1 | 0 | 0 | 0 | 1 | 0 | Initialization at power-on is performed, not by the Reset command, but by a reset signal applied to the RES pin. ### 4.14 Save Power (Combined Command) Static drive going on with display off invokes powersaving mode, reducing current consumption to nearly static current level. During this mode, the SED1520 holds the following conditions: - It stops driving the LCD; the segment and common driver outputs are at VDD level. - Oscillation and external clock input are disabled; OSC2 is in floating condition. - The display data and operational mode are held. The power-saving mode is cancelled by display on or static drive off. If an external resistor division circuit is used to give LCD driving voltage level, the current flowing into the resistors must be cut off by the power-save signal. Figure 4.2 Figure 4.3 # 5.0 Electrical Characteristics ### 5.0 Electrical Characteristics ### 5.1 Absolute Maximum Ratings | Parameter | Symbol | Condition | Unit | |----------------------------|----------------|----------------------------|----------| | Supply voltage (1) | Vss | −8.0 ~ <b>+</b> 0.3 | V | | Supply voltage (2) | V5 | −16.5 ~ <b>+</b> 0.3 | V | | Supply voltage (3) | V1, V4, V2, V3 | V5 ~ +0.3 | V | | Input voltage | VIN | Vss - 0.3 ~ +0.3 | V | | Output voltage | V0 | Vss - 0.3 ~ +0.3 | V | | Allowable loss | PD | 250 | mW | | Operating temperature | Topr | −30 ~ <b>+</b> 85 | °C | | Storage temperature | Tstg | <b>−</b> 65 ~ <b>+</b> 150 | °C | | Soldering temperature/time | Tsolder | 260 / 10 (at lead) | °C / Sec | ### Notes: - 1. All voltages are based on $V_{DD} = 0V$ . - 2. The following condition must always hold true with voltages V1, V2, V3, V4 and V5: $$V_{DD} \geq V1 \geq V2 \geq V3 \geq V4 \geq V5$$ - 3. The LSI may be permanently damaged if used with any value in excess of the absolute maximum ratings. During normal operation, the LSI should preferably be used within the specified electrical characteristics. Failure to meet them can cause the LSI to malfunction or lose its reliability. - 4. Generally, flat package LSIs may have moisture resistance lowered when solder dipped. In mounting LSIs on a board, it is recommended to use a method which is least unlikely to give thermal stress on the package resin. ### 5.2 DC Characteristics VDD = 0V, Ta = -20 to $75^{\circ}C$ | Pa | rameter | Symbol | Cond | Min | Тур | Max | Unit | Applicable<br>Pin | | |----------------------------|------------------------|-------------|-----------------------------------------------------------------|-------------------|-----------|-----------|-------------|-------------------|------------------------| | Operating | Recommended | Vss | *1 | | -5.5 | -5.0 | -4.5 | V | Voc | | voltage (1) | oltage (1) Allowable | | " <b>]</b> | | -7.0 | _ | -2.4 | V | Vss | | | Recommended | V5 | | -13.0 | _ | -3.5 | V | V5 | | | Operating | Allowable | VS | | | -13.0 | _ | _ | V | *10 | | voltage (2) | Allowable | V1, V2 | | | 0.6 × V5 | _ | VDD | V | V1, V2 | | | Allowable | V3, V4 | | | V5 | _ | 0.4 × V5 | V | V3, V4 | | High-level input voltage | | VIHT | | | Vss + 2.0 | _ | Vdd | V | *2 | | | | VIHC | | | 0.2 × Vss | _ | VDD | | *3 | | Low-level input voltage | | VILT | | | Vss | _ | Vss + 0.8 | V | *2 | | | | VILC | | | Vss | _ | — 0.8 × Vss | | *3 | | High-level output voltage | | Vонт | IOH = -3.0 mA | | Vss + 2.4 | _ | _ | V | *4 | | | | Vohc1 | IOH = -2.0 mA | | Vss + 2.4 | _ | _ | | *5 | | | | VOHC2 | IOH = -120 μA | | 0.2 × Vss | _ | _ | | OSC2 | | Low-level output voltage | | Volt | IOL = 3.0 mA<br>IOL = 2.0 mA | | _ | _ | Vss + 0.4 | V | *4 | | | | VOLC1 | | | _ | _ | Vss + 0.4 | | *5 | | | | | IOL = 120 μA | _ | _ | 0.8 × Vss | OSC2 | | | | Input leakag | Input leakage current | | | | -1.0 | _ | 1.0 | μΑ | *6 | | Output leakage current | | ILO | | | -3.0 | _ | 3.0 | μΑ | *7 | | LOD division ON | | Ron | Ta = 25°C | V5 = -5.0V | _ | 5.0 | 7.5 | 10 | SEG0~79 *11<br>COM0~15 | | LCD driver ( | LCD driver ON resistor | | 1a = 25°C | V5 = -3.5V | _ | 10.0 | 50.0 | kΩ | | | Static current dissipation | | IDDQ | CS = CL = VDD | | _ | 0.05 | 1.0 | μΑ | VDD | | | | ion IDD (1) | During diaplay | fcL = 2 kHz | _ | 2.0 | 5.0 | μΑ | VDD *12 | | Dumamia | rrant dissipation | | During display | $R_f = 1 M\Omega$ | _ | 9.5 | 15.0 | | *13 | | Dynamic cu | rrent dissipation | | V5 = -5.0V | fcL = 18 kHz | _ | 5.0 | 10.0 | | *14 | | | | IDD (2) | During access tcyc = 200 kHz | | _ | 300 | 500 | μΑ | *8 | | Input pin capacitance | | CIN | Ta = 25°C f = 1 MHz | | | 5.0 | 8.0 | pF | All input pins | | Oscillation frequency | | fooo | $R_f = 1.0 \text{ M}\Omega \pm 2\% \text{ Vss} = -5.0 \text{V}$ | | 15 | 18 | 21 | kHz | *9 | | | | fosc | $R_f = 1.0 \text{ M}\Omega \pm 2\% \text{ Vss} = -3.0 \text{V}$ | | 11 | 16 | 21 | | | | Reset time | | tR | | | 1.0 | | 1000 | μs | RES | ### Notes: - \*1. Operation over a wide range of voltages is guaranteed, except where a sudden voltage change occurs during access. - \*2. Pins A0, D0 D7, E ( $\overline{RD}$ ), R/W ( $\overline{WR}$ ) and $\overline{CS}$ - \*3. Pins CL, FR, M/S and RES - \*4. Pins D0 D7 - \*5. Pin FR - \*6. Pins A0, E (RD), R/W (WR), CS, CL and RES - \*7. Applicable when pins D0 D7 and FR are at high impedance. - \*8. This value is current consumption when a vertical stripe pattern is written at tcyc. Current consumption during - access is nearly proportionate to access frequency (tcyc). Only $T_{DD}$ (1) is consumed while no access is made. - \*9. Relationship between the oscillation frequency, frame and R<sub>f</sub> (see Figures 5.1 5.3). - \*10. Operating voltage ranges of Vss and V5 (see Figure 5.4). - \*11. Resistance with a voltage of 0.1V applied between the output pin (SEG, COM) and each power pin (V1, V2, V3, V4). It is specified within the operating voltage range. - \*12, 13, 14. Current consumed by each discrete IC, not including LCD panel and wiring capacitances. - \*12. Applicable to SED1520FAA and SED1521FAA - \*13. Applicable to SED1520F0A - \*14. Applicable to SED1521F0A \*9 Relation between oscillation frequency, frame and Rf [SED1520F0A] Figure 5.1 Figure 5.2 Relationship between external clock (fcL) and frame [SED1520FAA] Figure 5.3 \*10 Operating voltage range of Vss and V5 Figure 5.4 # 5.3 Timing Characteristics ## 5.3.1 System Bus Read/Write I (80-family MPU) | T۵ | = -20 to | 75°C | Vec | -5 ( | n\/ | +1 | በ% | |----|-----------|-------|------|------|-----|----------|------| | ıа | 10 | 10 C. | v 55 | ۰۰.۱ | υv | <u> </u> | U /0 | | Parameter | Symbol | Signal | Condition | Min | Тур | Max | Unit | |---------------------|--------|---------|-------------|------|-----|-----|------| | Address hold time | tAH8 | A0, CS | | 10 | _ | _ | ns | | Address setup time | tAW8 | | | 20 | _ | _ | ns | | System cycle time | tCYC8 | WR, RD | | 1000 | _ | _ | ns | | Control pulse width | tcc | | | 200 | _ | _ | ns | | Data setup time | tDS8 | D0 – D7 | | 80 | _ | _ | ns | | Data hold time | tDH8 | | | 10 | _ | _ | ns | | RD access time | tACC8 | | CL = 100 pF | _ | _ | 90 | ns | | Output disable time | tOH8 | | | 10 | _ | 60 | ns | <sup>\*1</sup> Each of the values where Vss = -3.0V is about 200% of that where Vss = -5.0V (i.e., the listed value). <sup>\*2</sup> The rise or fall time of input signals should be less than 15 ns. Figure 5.5. System bus read/write I (80-family MPU) # 5.3.2 System Bus Read/Write II (68-family MPU) | $T_a = -210$ | to 75°C | Vss = -5 | 0V + 10% | |--------------|---------|----------|----------| | Parameter | Symbol | Signal | Condition | Min | Тур | Max | Unit | |---------------------------|----------|---------|-------------|------|-----|-----|------| | System cycle time | tCYC6 *1 | A0, CS | | 1000 | _ | _ | ns | | Address setup time | tAW6 | R/W | | 20 | _ | _ | ns | | Address hold time | tAH6 | K/VV | | 10 | | _ | ns | | Data setup time | tDS6 | D0 D7 | | 80 | _ | _ | ns | | Data hold time | tDH6 | | | 10 | _ | _ | ns | | Output disable time | tOH6 | D0 – D7 | Cl 100 pF | 10 | _ | 60 | ns | | Access time | tACC6 | | CL = 100 pF | _ | _ | 90 | ns | | Enable pulse width: Read | 4-144 | Г | | 100 | _ | _ | ns | | Enable pulse width: Write | tEW | E | | 80 | _ | _ | ns | - \*1 tcycs indicates the cycle time during which $\overline{CS} \bullet E = \text{`H''}$ . It does not mean the cycle time of signal E. - \*2 Each of the values where Vss = -3.0V is about 200% of that where Vss = -5.0V (i.e., the listed value). - \*3 The rise or fall time of input signals should be less than 15 ns. Figure 5.6. System bus read/write II (68-family MPU) # 5.3.3 Display Control Timing ### **Input Timing** Ta = -20 to $75^{\circ}$ C, Vss = -5.0V $\pm 10\%$ | Parameter | Symbol | Signal | Condition | Min | Тур | Max | Unit | |------------------------|--------|--------|-----------|------|-----|-----|------| | Low level pulse width | tWLCL | | | 35 | _ | _ | μs | | High level pulse width | tWHCL | CL | | 35 | _ | | μs | | Rise time | tr | CL | | _ | 30 | 150 | ns | | Fall time | tf | | | _ | 30 | 150 | ns | | FR delay time | tDFR | FR | | -2.0 | 0.2 | 2.0 | μs | # **Output Timing** $T_a = -20 \text{ to } 75^{\circ}\text{C}, \text{ Vss} = -5.0\text{V} \pm 10\%$ | Parameter | Symbol | Signal | Condition | Min | Тур | Max | Unit | |---------------|--------|--------|-------------|-----|-----|-----|------| | FR delay time | tDFR | FR | CL = 100 pF | _ | 0.2 | 0.4 | μs | - \*1. The listed FR input delay time applies to the SED1521 and 1520 (slave). The listed FR output delay time applies to the SED1520 (master). - \*2. Each of the values where Vss = -3.0V is about 200% of that where Vss = -5.0V (i.e., the listed value). Figure 5.7. Display control timing # 6.0 MPU Interface (Reference) # 6.0 MPU Interface (Reference) Figure 6.1. 80-family MPU Figure 6.2. 68-family MPU - \* These examples also apply to the SED1521Foa/ SED1521Faa. - \* The SED1520F<sub>0A</sub> (containing an oscillator) does not have pin $\overline{CS}$ . The output ORed with $\overline{CS}$ must be applied to pins A0, RD (E) and WR (R/W). # 6.0 MPU Interface (Reference) 6.0 Figure 6.3 # 7.0 LCD Driver Interconnections #### 7.0 LCD Driver Interconnections Figure 7.1. SED1520FOA – SED1520FOA Figure 7.2. SED1520FAA - SED1520FAA Figure 7.3 SED1520FOA - SED1521FOA \*1 - \*1. In this connection, the duty of the SED1521FOA must be the same as that of the SED1520FOA. - \*2. A CMOS buffer is neede for a system having two or more slave LSIs. Figure 7.4. SED1520FAA - SED1521FAA Figure 7.5. HD44103CH - SED1521FAA - \*1. In this connection, the duty of the SED1521FoA must be the same as that of the SED1520FoA. - \*2. A CMOS buffer is neede for a system having two or more slave LSIs. # 8.0 Typical Connections with LCD Panel ## 8.0 Typical Connections with LCD Panel [Full dot LCD panel: 1 character = $6 \times 8$ dots] Figure 8.1. Duty 1/16, 10 characters × 2 lines Figure 8.2. Duty 1/16, 23 characters × 2 lines Figure 8.3. Duty 1/32, 33 characters × 4 lines Note: Type AA (using external clock) and type 0A (containing an oscillator) cannot coexist for the same panel. Figure 8.4. Duty 1/32, 20 kanji characters × 2 lines (kanji character 16 × 16 dots) Figure 8.5. Duty 1/32, 2-screen display, 20 kanji characters × 4 lines # 9.0 Package Dimensions (Reference) # 9.0 Package Dimensions (Reference) Figure 9.1. Package Dimensions