## The RF MOSFET Line **Power Field-Effect Transistor** N–Channel Enhancement–Mode

Designed primarily for wideband large-signal output and driver stages from 100 - 500 MHz.

- Guaranteed Performance @ 500 MHz. 28 Vdc Output Power — 150 Watts Power Gain — 10 dB (Min) Efficiency - 50% (Min) 100% Tested for Load Mismatch at all Phase Angles with VSWR 30:1
- Overall Lower Capacitance @ 28 V  $C_{\rm iss}$  — 135 pF
  - C<sub>oss</sub> 140 pF C<sub>rss</sub> 17 pF
- Simplified AVC, ALC and Modulation

Typical data for power amplifiers in industrial and commercial applications:

- Typical Performance @ 400 MHz, 28 Vdc Output Power — 150 Watts Power Gain — 12.5 dB Efficiency - 60%
- Typical Performance @ 225 MHz, 28 Vdc Output Power - 200 Watts Power Gain — 15 dB Efficiency - 65%



# **MRF275G**

150 W, 28 V, 500 MHz **N-CHANNEL MOS** BROADBAND 100 - 500 MHz **RF POWER FET** 



## MAXIMUM RATINGS

| Rating                                                                | Symbol           | Value       | Unit          |
|-----------------------------------------------------------------------|------------------|-------------|---------------|
| Drain-Source Voltage                                                  | VDSS             | 65          | Vdc           |
| Drain–Gate Voltage<br>( $R_{GS} = 1.0 M\Omega$ )                      | VDGR             | 65          | Vdc           |
| Gate-Source Voltage                                                   | V <sub>GS</sub>  | ±40         | Adc           |
| Drain Current — Continuous                                            | ۱ <sub>D</sub>   | 26          | Adc           |
| Total Device Dissipation @ T <sub>C</sub> = 25°C<br>Derate above 25°C | PD               | 400<br>2.27 | Watts<br>W/°C |
| Storage Temperature Range                                             | T <sub>stg</sub> | -65 to +150 | °C            |
| Operating Junction Temperature                                        | Тј               | 200         | °C            |

| Characteristic                       | Symbol            | Max  | Unit |
|--------------------------------------|-------------------|------|------|
| Thermal Resistance, Junction to Case | R <sub>θ</sub> JC | 0.44 | °C/W |

NOTE - CAUTION - MOS devices are susceptible to damage from electrostatic charge. Reasonable precautions in handling and packaging MOS devices should be observed.



| ELECTRICAL CHARACTERISTICS ( | $(T_C = 25^{\circ}C \text{ unless otherwise noted})$ |
|------------------------------|------------------------------------------------------|
|------------------------------|------------------------------------------------------|

| Characteristic                                                                                                                                           | Symbol               | Min                            | Тур  | Max | Unit |
|----------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|--------------------------------|------|-----|------|
| OFF CHARACTERISTICS (1)                                                                                                                                  |                      |                                |      |     |      |
| Drain–Source Breakdown Voltage $(V_{GS} = 0, I_D = 50 \text{ mA})$                                                                                       | V <sub>(BR)DSS</sub> | 65                             | -    | —   | Vdc  |
| Zero Gate Voltage Drain Current $(V_{DS} = 28 \text{ V}, V_{GS} = 0)$                                                                                    | IDSS                 | _                              | -    | 1   | mA   |
| Gate–Source Leakage Current $(V_{GS} = 20 \text{ V}, V_{DS} = 0)$                                                                                        | IGSS                 | _                              | _    | 1   | μΑ   |
| ON CHARACTERISTICS (1)                                                                                                                                   |                      |                                |      |     | -    |
| Gate Threshold Voltage (V <sub>DS</sub> = 10 V, $I_D$ = 100 mA)                                                                                          | V <sub>GS(th)</sub>  | 1.5                            | 2.5  | 4.5 | Vdc  |
| Drain–Source On–Voltage ( $V_{GS}$ = 10 V, $I_D$ = 5 A)                                                                                                  | V <sub>DS(on)</sub>  | 0.5                            | 0.9  | 1.5 | Vdc  |
| Forward Transconductance ( $V_{DS}$ = 10 V, $I_{D}$ = 2.5 A)                                                                                             | 9fs                  | 3                              | 3.75 | -   | mhos |
| DYNAMIC CHARACTERISTICS (1)                                                                                                                              |                      |                                |      |     |      |
| Input Capacitance ( $V_{DS}$ = 28 V, $V_{GS}$ = 0, f = 1 MHz)                                                                                            | C <sub>iss</sub>     | _                              | 135  | -   | pF   |
| Output Capacitance ( $V_{DS}$ = 28 V, $V_{GS}$ = 0, f = 1 MHz)                                                                                           | C <sub>OSS</sub>     | —                              | 140  | —   | pF   |
| Reverse Transfer Capacitance (V <sub>DS</sub> = 28 V, V <sub>GS</sub> = 0, f = 1 MHz)                                                                    | C <sub>rss</sub>     | —                              | 17   | —   | pF   |
| FUNCTIONAL CHARACTERISTICS (2) (Figure 1)                                                                                                                |                      |                                |      |     |      |
| Common Source Power Gain<br>(V <sub>DD</sub> = 28 V, P <sub>out</sub> = 150 W, f = 500 MHz, I <sub>DQ</sub> = 2 x 100 mA)                                | G <sub>ps</sub>      | 10                             | 11.2 | -   | dB   |
| Drain Efficiency<br>(V <sub>DD</sub> = 28 V, P <sub>out</sub> = 150 W, f = 500 MHz, I <sub>DQ</sub> = 2 x 100 mA)                                        | η                    | 50                             | 55   | -   | %    |
| Electrical Ruggedness<br>(V <sub>DD</sub> = 28 V, P <sub>out</sub> = 150 W, f = 500 MHz, I <sub>DQ</sub> = 2 x 100 mA,<br>VSWR 30:1 at all Phase Angles) | Ψ                    | No Degradation in Output Power |      |     |      |

(1.) Each side of device measured separately.(2.) Measured in push-pull configuration.





## **TYPICAL CHARACTERISTICS**



Figure 2. Output Power versus Input Power



Figure 3. Output Power versus Gate Voltage



Figure 4. Drain Current versus Gate Voltage (Transfer Characteristics)



Figure 6. Output Power versus Supply Voltage



Figure 5. Output Power versus Supply Voltage



Figure 7. Output Power versus Supply Voltage

## **TYPICAL CHARACTERISTICS**



10 V<sub>DS</sub>, DRAIN–SOURCE VOLTAGE (V) 100

1 L 1

Figure 10. DC Safe Operating Area



| V <sub>DD</sub> = 28 V, I <sub>DQ</sub> = | 2 x 100 mA | Pout = 150 W |
|-------------------------------------------|------------|--------------|
|-------------------------------------------|------------|--------------|

| f<br>(MHz) | Z <sub>in</sub><br>Ohms | Z <sub>OL</sub> *<br>Ohms |
|------------|-------------------------|---------------------------|
| 225        | 1.6 – j2.30             | 3.2 – j1.50               |
| 400        | 1.9 + j0.48             | 2.3 – j0.19               |
| 500        | 1.9 + j2.60             | 2.0 + j1.30               |

Z<sub>OL</sub>\* = Conjugate of the optimum load impedance into which the device operates at a given output power, voltage and frequency.

Note: Input and output impedance values given are measured from gate to gate and drain to drain respectively.

Figure 11. Series Equivalent Input/Output Impedance







Unless otherwise noted, all chip capacitors are ATC Type 100 or Equivalent.

#### Figure 13. 225 MHz Test Circuit



Figure 14. MRF275G Component Location (500 MHz) (Not to Scale)



Figure 15. MRF275G Circuit Board Photo Master (500 MHz) Scale 1:1 (Reduced 25% in printed data book, DL110/D)



Figure 16. MRF275G Test Fixture

## **RF POWER MOSFET CONSIDERATIONS**

#### **MOSFET CAPACITANCES**

The physical structure of a MOSFET results in capacitors between the terminals. The metal oxide gate structure determines the capacitors from gate–to–drain ( $C_{gd}$ ), and gate–to–source ( $C_{gs}$ ). The PN junction formed during the fabrication of the MOSFET results in a junction capacitance from drain–to–source ( $C_{ds}$ ).

These capacitances are characterized as input ( $C_{iSS}$ ), output ( $C_{OSS}$ ) and reverse transfer ( $C_{rSS}$ ) capacitances on data sheets. The relationships between the inter–terminal capacitances and those given on data sheets are shown below. The  $C_{iSS}$  can be specified in two ways:

- 1. Drain shorted to source and positive voltage at the gate.
- Positive voltage of the drain in respect to source and zero volts at the gate. In the latter case the numbers are lower. However, neither method represents the actual operating conditions in RF applications.



The  $C_{iSS}$  given in the electrical characteristics table was measured using method 2 above. It should be noted that  $C_{iSS}$ ,  $C_{OSS}$ ,  $C_{rSS}$  are measured at zero drain current and are

provided for general information about the device. They are not RF design parameters and no attempt should be made to use them as such.

#### LINEARITY AND GAIN CHARACTERISTICS

In addition to the typical IMD and power gain, data presented in Figure 3 may give the designer additional information on the capabilities of this device. The graph represents the small signal unity current gain frequency at a given drain current level. This is equivalent to  $f_T$  for bipolar transistors. Since this test is performed at a fast sweep speed, heating of the device does not occur. Thus, in normal use, the higher temperatures may degrade these characteristics to some extent.

#### DRAIN CHARACTERISTICS

One figure of merit for a FET is its static resistance in the full–on condition. This on–resistance,  $V_{DS(on)}$ , occurs in the linear region of the output characteristic and is specified under specific test conditions for gate–source voltage and drain current. For MOSFETs,  $V_{DS(on)}$  has a positive temperature coefficient and constitutes an important design consideration at high temperatures, because it contributes to the power dissipation within the device.

## GATE CHARACTERISTICS

The gate of the MOSFET is a polysilicon material, and is electrically isolated from the source by a layer of oxide. The input resistance is very high — on the order of  $10^9$  ohms — resulting in a leakage current of a few nanoamperes.

Gate control is achieved by applying a positive voltage slightly in excess of the gate-to-source threshold voltage, VGS(th).

**Gate Voltage Rating** — Never exceed the gate voltage rating (or any of the maximum ratings on the front page). Exceeding the rated  $V_{GS}$  can result in permanent damage to the oxide layer in the gate region.

**Gate Termination** — The gates of this device are essentially capacitors. Circuits that leave the gate open-circuited or floating should be avoided. These conditions can result in turn-on of the devices due to voltage build-up on the input capacitor due to leakage currents or pickup.

**Gate Protection** — These devices do not have an internal monolithic zener diode from gate—to—source. If gate protection is required, an external zener diode is recommended.

Using a resistor to keep the gate-to-source impedance low also helps damp transients and serves another important function. Voltage transients on the drain can be coupled to the gate through the parasitic gate-drain capacitance. If the gate-to-source impedance and the rate of voltage change on the drain are both high, then the signal coupled to the gate may be large enough to exceed the gate-threshold voltage and turn the device on.

#### HANDLING CONSIDERATIONS

When shipping, the devices should be transported only in antistatic bags or conductive foam. Upon removal from the packaging, careful handling procedures should be adhered to. Those handling the devices should wear grounding straps and devices not in the antistatic packaging should be kept in metal tote bins. MOSFETs should be handled by the case and not by the leads, and when testing the device, all leads should make good electrical contact before voltage is applied. As a final note, when placing the FET into the system it is designed for, soldering should be done with grounded equipment.

## **DESIGN CONSIDERATIONS**

The MRF275G is a RF power N–channel enhancement mode field–effect transistor (FETs) designed for HF, VHF and UHF power amplifier applications. Motorola RF MOSFETs feature a vertical structure with a planar design.

Motorola Application Note AN211A, FETs in Theory and Practice, is suggested reading for those not familiar with the construction and characteristics of FETs.

The major advantages of RF power FETs include high gain, low noise, simple bias systems, relative immunity from thermal runaway, and the ability to withstand severely mismatched loads without suffering damage. Power output can be varied over a wide range with a low power dc control signal.

## DC BIAS

The MRF275G is an enhancement mode FET and, therefore, does not conduct when drain voltage is applied. Drain current flows when a positive voltage is applied to the gate. RF power FETs require forward bias for optimum performance. The value of quiescent drain current ( $I_{DQ}$ ) is not critical for many applications. The MRF275G was characterized at  $I_{DQ} = 100$  mA, each side, which is the suggested minimum value of  $I_{DQ}$ . For special applications such as linear amplification,  $I_{DQ}$  may have to be selected to optimize the critical parameters.

The gate is a dc open circuit and draws no current. Therefore, the gate bias circuit may be just a simple resistive divider network. Some applications may require a more elaborate bias system.

## GAIN CONTROL

Power output of the MRF275G may be controlled from its rated value down to zero (negative gain) by varying the dc gate voltage. This feature facilitates the design of manual gain control, AGC/ALC and modulation systems.

### PACKAGE DIMENSIONS



Motorola reserves the right to make changes without further notice to any products herein. Motorola makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Motorola assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters which may be provided in Motorola data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. Motorola does not convey any license under its patent rights nor the rights of others. Motorola products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Motorola product could create a situation where personal injury or death may occur. Should Buyer purchase or use Motorola products for any such unintended or unauthorized application, Buyer shall indemnify and hold Motorola and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Motorola was negligent regarding the design or manufacture of the part. Motorola and *Q* are registered trademarks of Motorola, Inc. is an Equal Opportunity/Affirmative Action Employer.

#### How to reach us:

USA/EUROPE/Locations Not Listed: Motorola Literature Distribution; P.O. Box 5405, Denver, Colorado 80217. 1–303–675–2140 or 1–800–441–2447

Mfax™: RMFAX0@email.sps.mot.com – TOUCHTONE 1–602–244–6609 – US & Canada ONLY 1–800–774–1848 – http://sps.motorola.com/mfax

INTERNET: http://motorola.com/sps



JAPAN: Nippon Motorola Ltd.: SPD, Strategic Planning Office, 4–32–1, Nishi–Gotanda, Shinagawa–ku, Tokyo 141, Japan. 81–3–5487–8488

Mfax is a trademark of Motorola, Inc.

ASIA/PACIFIC: Motorola Semiconductors H.K. Ltd.; 8B Tai Ping Industrial Park, 51 Ting Kok Road, Tai Po, N.T., Hong Kong. 852–26629298