# MN3666A

7500-Bit High-Speed High-Resolution CCD Linear Image Sensor

# Overview

The MN3666A is a high-speed high-resolution CCD linear image sensor having low dark output floating photodiodes in the photodetector region and CCD analog shift registers for read out. It provides large output at a high S/N ratio for visible light inputs over a wide range of wavelength.

#### Features

- 7500 floating photodiodes and n-channel buried type CCD shift registers for read out are integrated in a single chip.
- Use of photodiodes with a new structure has made the dark output voltage very low.
- An A3 size document can be read with a high resolution of 600dpi.
- Permits high speed scanning of a data rate of 10MHz.
- High blue responsivity of a maximum responsivity ratio of 60% (typ.) at 400nm, and smooth spectral response over the entire visible region.
- A large signal output of 1400mV (typ.) can be obtained at saturation, and the hold type waveform output makes signal processing easy.
- Operation with a single +12V positive power supply.

#### Pin Assignments



# Application

• Graphic, character, and numeral read out in fax machines, image scanners, etc.



## Block Diagram

Panasonic

# CCD Linear Image Sensor

■ Absolute Maximum Ratings (Ta=25°C, V<sub>SS</sub>=0V)

| Parameter                   | Symbol           | Rating       | Unit |
|-----------------------------|------------------|--------------|------|
|                             | V <sub>DD</sub>  | - 0.3 to +17 | V    |
|                             | V <sub>SUB</sub> | - 0.3 to +17 | V    |
| Power supply voltage        | V <sub>IS</sub>  | - 0.3 to +17 | V    |
|                             | Vog              | - 0.3 to +17 | V    |
|                             | V <sub>PG</sub>  | - 0.3 to +17 | V    |
| Input pin voltage           | VI               | - 0.3 to +17 | V    |
| Output pin voltage          | Vo               | - 0.3 to +17 | V    |
| Operating temperature range | $T_{opr}$        | -20  to + 60 | °C   |
| Storage temperature range   | T <sub>stg</sub> | -40 to +100  | °C   |

# Operating Conditions

• Voltage conditions (Ta=-20 to  $+ 60^{\circ}$ C, Vss=0V)

| Parameter                           | Symbol           | Condition          | min  | typ             | max             | Unit |
|-------------------------------------|------------------|--------------------|------|-----------------|-----------------|------|
| Power supply voltage                | V <sub>DD</sub>  |                    | 11.5 | 12.0            | 12.5            | V    |
| IS test pin voltage                 | V <sub>IS</sub>  | $V_{IS} = V_{DD}$  | 11.5 | 12.0            | 12.5            | v    |
| Substrate voltage                   | $V_{SUB}$        | $V_{SUB} = V_{DD}$ | 11.5 | 12.0            | 12.5            | V    |
| Output gate voltage                 | V <sub>OG</sub>  |                    | 4.2  | 4.5             | 4.8             | V    |
| Photo storage gate voltage          | $V_{PG}$         | $V_{PG} = V_{OG}$  | 4.2  | 4.5             | 4.8             | v    |
| TG test pin voltage                 | $V_{TG}$         | $V_{TG}=V_{SS}$    | 0    | 0               | 0.3             | v    |
| CCD shift register clock High level | $V_{\emptysetH}$ | Note 1             | 8.0  | 10.0            | V <sub>DD</sub> | V    |
| CCD shift register clock Low level  | $V_{\emptysetL}$ |                    | 0    | 0.5             | 0.8             | v    |
| Shift gate clock High level         | $V_{SH}$         |                    | 9.0  | V <sub>DD</sub> | V <sub>DD</sub> | V    |
| Shift gate clock Low level          | $V_{SL}$         |                    | 0    | 0.5             | 0.8             | V    |
| Reset gate clock High level         | V <sub>RH</sub>  |                    | 9.0  | V <sub>DD</sub> | V <sub>DD</sub> | V    |
| Reset gate clock Low level          | V <sub>RL</sub>  |                    | 0    | 0.5             | 0.8             | V    |

Note 1) There is no problem in operation even when the CCD shift register clock High level is a voltage equal to about  $V_{DD}$ , it is preferable to set this at a value close to the standard value considering the load on the clock driver particularly at high speed drives and the increase in the dark signal output voltage due to the heat generation in the chip.

# • Timing conditions (Ta=-20 to $+ 60^{\circ}$ C)

| Parameter                      | Symbol          | Condition                        | min  | typ | max  | Unit |
|--------------------------------|-----------------|----------------------------------|------|-----|------|------|
| Shift register clock frequency | fc              |                                  | 0.1  | 1.0 | 5.0  | MHz  |
| Reset clock frequency          | f <sub>R</sub>  | $f_{\rm C}=f_{\rm R}=1/2{\rm T}$ | 0.1  | 1.0 | 5.0  | MHz  |
| Shift register clock rise time | t <sub>Cr</sub> |                                  | 0    | 20  | 50   | ns   |
| Shift register clock fall time | t <sub>Cf</sub> |                                  | 0    | 20  | 50   | ns   |
| Shift clock rise time          | tsr             |                                  | 0    | 15  | 50   | ns   |
| Shift clock fall time          | tsf             |                                  | 0    | 15  | 50   | ns   |
| Shift clock set up time        | tss             | Note 1                           | 250  | 400 | 1000 | ns   |
| Shift clock pulse width        | tsw             |                                  | 1.0  | 1.8 | 20   | μs   |
| Shift clock hold time          | tsh             |                                  | 0    | 0.5 | 1    | μs   |
| Reset clock rise time          | tRr             |                                  | 0    | 10  | 20   | ns   |
| Reset clock fall time          | trf             |                                  | 0    | 10  | 20   | ns   |
| Reset clock set up time        | tRs             |                                  | 0.7T | _   | _    | ns   |
| Reset clock pulse width        | t <sub>Rw</sub> |                                  | 20   | 30  |      | ns   |
| Reset clock hold time          | <b>t</b> Rh     |                                  | 5    | 10  |      | ns   |

Note 1) The lag characteristic becomes better if the shift clock pulse width is made long if there is no problem in the timing generation.

Note 2) The standard values of the timing conditions given above are merely for guidance and need not be taken as valued strictly required for operation. Determine the optimum values by experimentation depending on the actually used driving frequency and signal processing method.

## Electrical Characteristics

• Clock input capacitance (Ta=-20 to  $+60^{\circ}$ C)

| Parameter                              | Symbol                                                                 | Condition            | min | typ | max | Unit |
|----------------------------------------|------------------------------------------------------------------------|----------------------|-----|-----|-----|------|
| Shift register clock input capacitance | C <sub>1A</sub> , C <sub>2A</sub><br>C <sub>1B</sub> , C <sub>2B</sub> | V <sub>IN</sub> =12V | _   | 600 | 750 | pF   |
| Reset clock input capacitance          | CR                                                                     | f=1MHz               |     | 15  | 30  | pF   |
| Shift clock input capacitance          | Cs                                                                     |                      | _   | 100 | 150 | pF   |

\* $\phi_{1A}$ ,  $\phi_{2A}$ ,  $\phi_{1B}$ , and  $\phi_{2B}$  are respectively connected to  $\phi_{1D}$ ,  $\phi_{2D}$ ,  $\phi_{1C}$ , and  $\phi_{2C}$  internally.

#### • DC characteristics

| Parameter                       | Symbol                     | Condition                                      | min | typ | max | Unit |
|---------------------------------|----------------------------|------------------------------------------------|-----|-----|-----|------|
| Power supply current            | I <sub>DD</sub>            | N = 12N                                        | —   | 20  | 50  | mA   |
| IS test pin leak current        | I <sub>IS</sub>            | $V_{DD} = +12V$                                |     | _   | 1   | mA   |
| Photo storage gate leak current | $\mathbf{I}_{\mathrm{PG}}$ | $V_{DD} = +5V$                                 |     | _   | 50  | μΑ   |
| Output gate pin leak current    | Iog                        | $\mathbf{v}_{DD} = \tau \mathbf{J} \mathbf{v}$ | _   | _   | 50  | μΑ   |

#### • AC characteristics

| Parameter                   | Symbol | Condition | min | typ | max | Unit |
|-----------------------------|--------|-----------|-----|-----|-----|------|
| Signal output set up time * | tos    |           | _   | 30  | _   | ns   |
| Signal output hold time     | tow    |           |     | 30  |     | ns   |

\* OS output level: =500mV

#### Optical Characteristics

<Inspection conditions>

- Ta=25°C
- $V_{DD}=V_{IS}=V_{SUB}=12V$  (DC),  $V_{OG}=V_{PG}=4.5V$  (DC),  $V_{\phi H}=10V$  (pulse),  $V_{SH}=V_{RH}=12V$  (pulse)

•  $f_C=f_R=1MHz$ ,  $T_{int}$  (accumulation time)=10ms

• Light source: Daylight type fluorescent lamp

• Optical system: A slit with an aperture dimensions of 20 mm  $\times 20$  mm is used at a distance of 200 mm from the sensor (equivalent to F=10).

• This parameters are inspected by signal multiplex with channels 1 and 2 which correspond to the output of both  $OS_1$  and  $DS_1$  (channel 1) and the output of both  $OS_2$  and  $DS_2$  (channel 2) respectively. Before multiplex the channels 1 and 2, the OS and DS signals should be respectively through unity gain differential amplifiers with input impedances of 100k Ohms or more, carrying out zero level DC clamping of each channel.

• These specifications apply to the 7500 valid pixels excluding the dummy pixels D1 to D4.

| Parameter                                | Symbol           | Condition                  | min  | typ  | max | Unit    |
|------------------------------------------|------------------|----------------------------|------|------|-----|---------|
| Responsivity                             | R                | Note 1                     | 1.6  | 1.9  | 2.2 | V/lx· s |
| Photo response non-uniformity            | PRNU             | Note 2                     |      |      | 15  | %       |
| Bit non-uniformity                       | BNU              | Note 3                     |      |      | ±8  | %       |
| Saturation output voltage                | VSAT             | Note 4                     | 1.00 | 1.40 | _   | V       |
| Saturation exposure                      | SE               | Note 5                     | 0.45 | 0.74 | _   | lx∙ s   |
| Dark signal output voltage               | Vdrk             | Dark condition, see Note 6 |      | 0.5  | 3.0 | mV      |
| Dark signal output non-uniformity        | DSNU             | Dark condition, see Note 7 |      | 0.2  | 2.0 | mV      |
| Shift register total transfer efficiency | STTE             | Note 8                     | 92   |      | _   | %       |
| Dynamic range                            | DR               | Note 9                     | _    | 2800 | _   |         |
| Modulation transfer function             | MTF <sub>R</sub> | Note 10                    |      | 65   |     | %       |

\* The definitions of the parameters are given in Note 1) to Note 10) on the following page.

Optical Characteristics (continued)

Note 1) Responsivity (R)

This is the value obtained by dividing the average output voltage (V) of the 7500 valid pixels by the exposure (lx-s). The exposure (lx-s) is the product of the illumination intensity (lx) and the accumulation time (s).

Since the responsivity changes with the spectral distribution of the light source used, care should be taken when using a light source other than the daylight type fluorescent lamp specified in the inspection conditions.

Note 2) Photo response non-uniformity (PRNU)

The photo response non-uniformity (PRNU) is defined by the following equation, where  $X_{ave}$  is the average output voltage of the valid 7500 pixels and  $\Delta x$  is the absolute value of the difference between the maximum and minimum voltage, when the surface of the photo-sites is illuminated with light having a uniform distribution over the entire surface.

$$PRNU = \frac{\Delta x}{X_{ava}} \times 100 \,(\%)$$

The incident light intensity shall be 50% of the standard saturation llight intensity.

Note 3) Bit non-uniformity (BNU)

This is defined by the following equation where the output voltage of each pixel among the7500 pixels is denoted by Xi (i = 1 to 7500) when the photodetector region is illuminated by a light of uniform illumination intensity distribution, and the average output voltage of the pixels near the ith pixel is denoted by  $X_{local-ave}$  (a total of 20 pixels with 10 pixels before and 10 pixels after that pixel). Here, the max. operation consists of comparing with the absolute value and assigning the sign of the numerator.

BNU=max. 
$$\left(\frac{Xi - X \text{ local-ave.}}{X \text{ local-ave.}}\right) \times 100 (\%)$$

The incident light intensity shall be 50% of the standard saturation llight intensity.

Note 4) Saturation output voltage (VSAT)

This is the output voltage at the point beyond which it is not possible to maintain the linearity of the photoelectric conversion characteristics as the exposure is increased. (The exposure at this point is called the saturation exposure.)

Note 5) Saturation Exposure (SE)

This is the exposure beyond which it is not possible to maintain the linearity of the output voltage as the exposure is increased. When designing the equipment using these devices, make sure that the incident light exposure is set with sufficient margin so that the CCD never gets saturated.

Note 6) Dark signal output voltage (V<sub>DRK</sub>)

This is defined as the average of the output from the 7500 active pixels in the dark condition at Ta= $25^{\circ}$ C, T<sub>int</sub>=10ms. Since normally the dark signal output voltage gets doubled for every 8 to  $10^{\circ}$ C increase in Ta and is proportional to T<sub>int</sub>, it is necessary to convert the value if Ta andT<sub>int</sub> are different from the inspection conditions given above. (See the figure below.)

Note 7) Dark signal non-uniformity (DSNU)

This is defined as the difference between the maximum value among the output voltages from the 7500 valid pixels at  $Ta=25^{\circ}C$  and  $T_{int}=10ms$  and  $V_{DRK}$ . (See the figure below.)



Note 8) Shift register total transfer efficiency (STTE)

This is given by the following equation where the average output voltage of all the 7500 pixels is denoted by  $X_{ave.}$  and the larger of the output voltages of the 2 dummy pixels following the dummy pixel D4 is denoted by  $X_r$  when the photodetector region is illuminated by a light of uniform illumination intensity distribution.

STTE= 
$$\frac{X_{\text{ave.}} - X_{\text{r}}}{X_{\text{ave.}}} \times 100 \,(\%)$$

This is defined by the following equation.

 $DR = \frac{V_{SAT}}{V_{DRK}}$ 

Since the dark signal output voltage is proportional to the accumulation time, the dynamic range becomes wider when the accumulation time is shorter. This value is not a guaranteed value, but is merely a reference value.

Note 10) Modulation transfer function (MTF<sub>R</sub>)

This is defined by the following equation where the average output voltages of the pixels with the white pattern and the pixels with the black pattern are respectively denoted by  $V_W$  and  $V_B$  when a black and white stripe pattern (in which the black and white patterns alternate at every pixel) is projected on the photodetector region in phase (equivalent to the Nyquist spatial frequency).



**Panasonic** 

| Pin No. | Symbol           | Pin name                 | Condition                               |
|---------|------------------|--------------------------|-----------------------------------------|
| 1       | OS <sub>1</sub>  | Signal output 1          |                                         |
| 2       | DS <sub>1</sub>  | Compensation output 1    |                                         |
| 3       | OG               | Output gate              |                                         |
| 4       | Ø <sub>R1</sub>  | Reset clock              |                                         |
| 5       | ø <sub>2D</sub>  | CCD shift register clock |                                         |
| 6       | ø <sub>1D</sub>  | CCD shift register clock |                                         |
| 7       | V <sub>ss</sub>  | Ground                   |                                         |
| 8       | ø <sub>1A</sub>  | CCD shift register clock | Internally connected to $\phi_{1D}$ .   |
| 9       | ø <sub>2A</sub>  | CCD shift register clock | Internally connected to $\phi_{2D}$ .   |
| 10      | TG               | Test pin                 | Connect externally to V <sub>ss</sub> . |
| 11      | PG               | Photo storage gate       |                                         |
| 12      | Ø <sub>SG</sub>  | Shift clock gate         |                                         |
| 13      | IS               | Test pin                 | Connect externally to $V_{DD}$ .        |
| 14      | ø <sub>2B</sub>  | CCD shift register clock | Internally connected to $\phi_{2C}$ .   |
| 15      | ø <sub>1B</sub>  | CCD shift register clock | Internally connected to $\phi_{1C}$ .   |
| 16      | V <sub>SUB</sub> | Substrate                | Connect externally to $V_{DD}$ .        |
| 17      | Ø <sub>1C</sub>  | CCD shift register clock |                                         |
| 18      | Ø <sub>2C</sub>  | CCD shift register clock |                                         |
| 19      | ø <sub>R2</sub>  | Reset clock              |                                         |
| 20      | V <sub>DD</sub>  | Power supply             |                                         |
| 21      | DS <sub>2</sub>  | Compensation output 2    |                                         |
| 22      | OS <sub>2</sub>  | Signal output 2          |                                         |

#### ■ Pin Descriptions

#### Construction of the Image Sensor

The MN3666A can be made up of the three sections of—a) photo detector region, b) CCD transfer region (shift register), and c) output region.

- a) Photo detector region
- The photoelectric conversion device consists of a  $6\mu$ m floating photodiode and a  $3\mu$ m channel stopper for each pixel, and 7500 of these devices are linearly arranged side by side at a pitch of  $9\mu$ m.
- The photo detector's windows are  $9\mu m\times 9\mu m$  squares and light incident on areas other than these windows is optically shut out.
- The photo detector is provided with 32 optically shielded pixels (black dummy pixels) which serve as the black reference.

b) CCD Transfer region (shift register)

- The light output that has been photoelectrically converted is transferred to the CCD transfer for each odd and even pixel at the timing of the shift clock ( $\phi_{SG}$ ). The optical signal electric charge transferred to this analog shift register is successively transferred out and guided to the output region.
- A buried type CCD that can be driven by a two phase clock  $(\phi_1, \phi_2)$  is used for the analog shift register.
- c) Output region
- The signal charge that is transferred to the output region is sent to the detector where impedance transformation is done using two source follower stages.

# ■ Timing Diagram

# (1) I/O timing



**Panasonic** 



### ■ Drive Circuit Diagram (Digital Section)

• The drive circuit shown here is sample drive circuit when evaluating the first stage of the MN3666A and any other drive circuit can be used as long as the operating conditions are satisfied.

Panasonic