# Designer's™ Data Sheet # **SCANSWITCH**<sup>TM</sup> # NPN Bipolar Power Deflection Transistor For High and Very High Resolution Monitors The MJL16218 is a state—of—the—art SWITCHMODE™ bipolar power transistor. It is specifically designed for use in horizontal deflection circuits for 20 mm diameter neck, high and very high resolution, full page, monochrome monitors. - 1500 Volt Collector-Emitter Breakdown Capability - Typical Dynamic Desaturation Specified (New Turn-Off Characteristic) - Application Specific State-of-the-Art Die Design - · Fast Switching: 175 ns Inductive Fall Time (Typ) 2000 ns Inductive Storage Time (Typ) · Low Saturation Voltage: 0.2 Volts at 5.0 Amps Collector Current and 2.0 A Base Drive - Low Collector–Emitter Leakage Current 250 μA Max at 1500 Volts VCES - High Emitter-Base Breakdown Capability For High Voltage Off Drive Circuits 8.0 Volts (Min) # **MJL16218\*** \*Motorola Preferred Device POWER TRANSISTOR 15 AMPERES 1500 VOLTS — VCES 170 WATTS CASE 340G-02, STYLE 2 TO-3PBL #### **MAXIMUM RATINGS** | Rating | Symbol | Value | Unit<br>Vdc | | |--------------------------------------------------------------------------------------------------------------|-----------------------------------|-------------------|---------------|--| | Collector–Emitter Breakdown Voltage | VCES | 1500 | | | | Collector–Emitter Sustaining Voltage | VCEO(sus) | 650 | Vdc | | | Emitter–Base Voltage | V <sub>EBO</sub> | 8.0 | Vdc | | | Collector Current — Continuous<br>— Pulsed (1) | IC<br>ICM | 15<br>20 | Adc | | | Base Current — Continuous<br>— Pulsed (1) | I <sub>B</sub> | 7.0<br>14 | Adc | | | Maximum Repetitive Emitter–Base Avalanche Energy | W (BER) | 0.2 | mJ | | | Total Power Dissipation @ $T_C = 25^{\circ}C$<br>@ $T_C = 100^{\circ}C$<br>Derated above $T_C = 25^{\circ}C$ | PD | 170<br>39<br>1.49 | Watts<br>W/°C | | | Operating and Storage Temperature Range | T <sub>J</sub> , T <sub>Stg</sub> | - 55 to 125 | °C | | ## THERMAL CHARACTERISTICS | Characteristic | Symbol | Max | Unit | |--------------------------------------------------------------------------|----------------|------|------| | Thermal Resistance — Junction to Case | $R_{ heta JC}$ | 0.67 | °C/W | | Lead Temperature for Soldering Purposes 1/8" from the case for 5 seconds | TL | 275 | °C | - (1) Pulse Test: Pulse Width = 5.0 ms, Duty Cycle ≤ 10%. - (2) Proper strike and creepage distance must be provided. Designer's and SCANSWITCH are trademarks of Motorola, Inc. **Designer's Data for "Worst Case" Conditions** — The Designer's Data Sheet permits the design of most circuits entirely from the information presented. SOA Limit curves — representing boundaries on device characteristics — are given to facilitate "worst case" design. Preferred devices are Motorola recommended choices for future use and best overall value. # $\textbf{ELECTRICAL CHARACTERISTICS} \text{ (T}_{C} = 25^{\circ}\text{C unless otherwise noted)}$ | Characteristic | Symbol | Min | Тур | Max | Unit | |------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|----------|--------------|-------------|------| | OFF CHARACTERISTICS (2) | | | | | | | Collector Cutoff Current $(V_{CE} = 1500 \text{ V}, V_{BE} = 0 \text{ V})$<br>$(V_{CE} = 1200 \text{ V}, V_{BE} = 0 \text{ V})$ | ICES | _<br>_ | _<br>_ | 250<br>25 | μAdc | | Emitter–Base Leakage (V <sub>EB</sub> = 8.0 Vdc, I <sub>C</sub> = 0) | I <sub>EBO</sub> | _ | _ | 25 | μAdc | | Emitter–Base Breakdown Voltage (I <sub>E</sub> = 1.0 mA, I <sub>C</sub> = 0) | V(BR)EBO | 8.0 | 11 | _ | Vdc | | Collector–Emitter Sustaining Voltage (Table 1) (I <sub>C</sub> = 10 mAdc, I <sub>B</sub> = 0) | VCEO(sus) | 650 | _ | _ | Vdc | | ON CHARACTERISTICS (2) | | | | | | | Collector–Emitter Saturation Voltage (I <sub>C</sub> = 5.0 Adc, I <sub>B</sub> = 2.0 Adc) (I <sub>C</sub> = 3.0 Adc, I <sub>B</sub> = 0.6 Adc) | VCE(sat) | _<br>_ | 0.17<br>0.14 | 1.0<br>0.5 | Vdc | | Base–Emitter Saturation Voltage (I <sub>C</sub> = 5.0 Adc, I <sub>B</sub> = 1.0 Adc) | V <sub>BE(sat)</sub> | _ | 0.9 | 1.5 | Vdc | | DC Current Gain (I <sub>C</sub> = 1.0 A, $V_{CE}$ = 5.0 Vdc)<br>(I <sub>C</sub> = 12 A, $V_{CE}$ = 5.0 Vdc) | hFE | —<br>4.0 | 24<br>6.0 | _ | _ | | DYNAMIC CHARACTERISTICS | | | | | | | Dynamic Desaturation Interval (I <sub>C</sub> = 5.5 A, I <sub>B1</sub> = 2.2 A, LB = 1.5 $\mu$ H) | t <sub>ds</sub> | _ | 350 | _ | ns | | Output Capacitance ( $V_{CE} = 10 \text{ Vdc}$ , $I_{E} = 0$ , $f_{test} = 100 \text{ kHz}$ ) | C <sub>ob</sub> | _ | 300 | 500 | pF | | Gain Bandwidth Product $(V_{CE} = 10 \text{ Vdc}, I_{C} = 0.5 \text{ A}, f_{test} = 1.0 \text{ MHz})$ | fT | _ | 0.8 | _ | MHz | | SWITCHING CHARACTERISTICS | | | | | | | Inductive Load ( $I_C = 6.0 \text{ A}$ , $I_B = 2.0 \text{ A}$ ), High Resolution Deflection Simulator Circuit Table 2 Storage Fall Time | t <sub>SV</sub> | _<br>_ | 2000<br>175 | 3000<br>250 | ns | <sup>(2)</sup> Pulse Test: Pulse Width = 300 $\mu s$ , Duty Cycle $\leq$ 2.0%. ## **SAFE OPERATING AREA** Figure 1. Maximum Forward Bias Safe Operating Area Figure 2. Maximum Reverse Bias Safe Operating Area ## **SAFE OPERATING AREA (continued)** #### **FORWARD BIAS** There are two limitations on the power handling ability of a transistor: average junction temperature and second breakdown. Safe operating area curves indicate I<sub>C</sub> – V<sub>CE</sub> limits of the transistor that must be observed for reliable operation; i.e., the transistor must not be subjected to greater dissipation than the curves indicate. The data of Figure 1 is based on $T_C=25^\circ C$ ; $T_{J(pk)}$ is variable depending on power level. Second breakdown pulse limits are valid for duty cycles to 10% but must be derated when $T_C \geq 25^\circ C$ . Second breakdown limitations do not derate the same as thermal limitations. Allowable current at the voltages shown on Figure 1 may be found at any case temperature by using the appropriate curve on Figure 3. At high case temperatures, thermal limitations will reduce the power that can be handled to values less than the limitations imposed by second breakdown. ### SECOND BREAKDOWN **DERATING** 0.8 POWER DERATING FACTOR 0.6 **THERMAL DERATING** 0.4 0.2 0 45 25 65 85 105 125 TC, CASE TEMPERATURE (°C) Figure 3. Power Derating #### **REVERSE BIAS** For inductive loads, high voltage and high current must be sustained simultaneously during turn—off, in most cases, with the base—to—emitter junction reverse biased. Under these conditions the collector voltage must be held to a safe level at or below a specific value of collector current. This can be accomplished by several means such as active clamping, RC snubbing, load line shaping, etc. The safe level for these devices is specified as Reverse Biased Safe Operating Area and represents the voltage–current condition allowable during reverse biased turnoff. This rating is verified under clamped conditions so that the device is never subjected to an avalanche mode. Figure 2 gives the RBSOA characteristics. Table 1. RBSOA/V(BR)CEO(SUS) Test Circuit ## TYPICAL ELECTRICAL CHARACTERISTICS Figure 4. Typical Collector–Emitter Saturation Voltage Figure 5. Typical Collector–Emitter Saturation Voltage Figure 6. Typical Emitter–Base Saturation Voltage Figure 7. Typical Emitter–Base Saturation Voltage # TYPICAL ELECTRICAL CHARACTERISTICS (continued) Figure 8. DC Current Gain Figure 9. DC Current Gain Figure 10. "On" Voltages #### DYNAMIC DESATURATION The SCANSWITCH series of bipolar power transistors are specifically designed to meet the unique requirements of horizontal deflection circuits in computer monitor applications. Historically, deflection transistor design was focused on minimizing collector current fall time. While fall time is a valid figure of merit, a more important indicator of circuit performance as scan rates are increased is a new characteristic, "dynamic desaturation." In order to assure a linear collector current ramp, the output transistor must remain in hard saturation during storage time and exhibit a rapid turn–off transition. A sluggish transition results in serious consequences. As the saturation voltage of the output transistor increases, the voltage across the yoke drops. Roll off in the collector current ramp results in improper beam deflection and distortion of the image at the right edge of the screen. Design changes have been made in the structure of the SCAN-SWITCH series of devices which minimize the dynamic desaturation interval. Dynamic desaturation has been defined in terms of the time required for the VCE to rise from 1.0 to 5.0 volts (Figures 9 and 10) and typical performance at optimized drive conditions has been specified. Optimization of device structure results in a linear collector current ramp, excellent turn—off switching performance, and significantly lower overall power dissipation. Figure 11. Deflection Simulator Circuit Base Drive Waveform Figure 12. Definition of Dynamic Desaturation Measurement #### PACKAGE DIMENSIONS Motorola reserves the right to make changes without further notice to any products herein. Motorola makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Motorola assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters which may be provided in Motorola data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. Motorola does not convey any license under its patent rights nor the rights of others. Motorola products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Motorola product could create a situation where personal injury or death may occur. Should Buyer purchase or use Motorola products for any such unintended or unauthorized application, Buyer shall indemnify and hold Motorola and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Motorola was negligent regarding the design or manufacture of the part. Motorola and material registered trademarks of Motorola, Inc. Motorola, Inc. is an Equal Opportunity/Affirmative Action Employer. Mfax is a trademark of Motorola, Inc. How to reach us: **USA/EUROPE/Locations Not Listed**: Motorola Literature Distribution; P.O. Box 5405, Denver, Colorado 80217. 303-675-2140 or 1-800-441-2447 JAPAN: Nippon Motorola Ltd.; Tatsumi-SPD-JLDC, 6F Seibu-Butsuryu-Center, 3–14–2 Tatsumi Koto–Ku, Tokyo 135, Japan. 81–3–3521–8315 Mfax™: RMFAX0@email.sps.mot.com - TOUCHTONE 602–244–6609 - US & Canada ONLY 1–800–774–1848 - 51 Ting Kok Road, Tai Po, N.T., Hong Kong. 852–26629298 INTERNET: http://motorola.com/sps MJL16218/D