

# The Infinite Bandwidth Company™

## MIC4421A/4422A

#### 9A Peak Low-Side MOSFET Driver

## **Bipolar/CMOS/DMOS Process**

### **General Description**

MIC4421A and MIC4422A MOSFET drivers are rugged, efficient, and easy to use. The MIC4421A is an inverting driver, while the MIC4422A is a non-inverting driver.

Both versions are capable of 9A (peak) output and can drive the largest MOSFETs with an improved safe operating margin. The MIC4421A/4422A accepts any logic input from 2.4V to  $V_S$  without external speed-up capacitors or resistor networks. Proprietary circuits allow the input to swing negative by as much as 5V without damaging the part. Additional circuits protect against damage from electrostatic discharge.

MIC4421A/4422A drivers can replace three or more discrete components, reducing PCB area requirements, simplifying product design, and reducing assembly cost.

Modern Bipolar/CMOS/DMOS construction guarantees freedom from latch-up. The rail-to-rail swing capability of CMOS/DMOS insures adequate gate voltage to the MOSFET during power up/down sequencing. Since these devices are fabricated on a self-aligned process, they have very low crossover current, run cool, use little power, and are easy to drive.

#### **Features**

- High peak-output current: 9A Peak (typ.)
- Wide operating range: 4.5V to 18V (typ.)
- Minimum pulse width: 50ns
- Latch-up proof: fully isolated process is inherently immune to any latch-up.
- Input will withstand negative swing of up to 5V
- High capacitive load drive: 47,000pF
- Low delay time: 15ns (typ.)
- Logic high input for any voltage from 2.4V to V<sub>S</sub>
- Low equivalent input capacitance (typ.): 7pF
- Low supply current: 500μA (typ.)
- Output voltage swing to within 25mV of GND or V<sub>S</sub>.

## **Applications**

- · Switch mode power supplies
- Motor controls
- · Pulse transformer driver
- · Class-D switching amplifiers
- Line drivers
- Driving MOSFET or IGBT parallel chip modules
- Local power ON/OFF switch
- Pulse generators

# **Typical Application**



Low-Side Power Switch

# **Ordering Information**

| Part Number | Configuration | Temperature Range | Package      |
|-------------|---------------|-------------------|--------------|
| MIC4421AAM* | Inverting     | −55°C to +125°C   | 8-Pin SOIC   |
| MIC4421ABM  | Inverting     | -40°C to +85°C    | 8-Pin SOIC   |
| MIC4421ACM  | Inverting     | 0°C to +70°C      | 8-Pin SOIC   |
| MIC4421ABN  | Inverting     | -40°C to +85°C    | 8-Pin PDIP   |
| MIC4421ACN  | Inverting     | 0°C to +70°C      | 8-Pin PDIP   |
| MIC4421ACT  | Inverting     | 0°C to +70°C      | 5-Pin TO-220 |
| MIC4422AAM* | Non-Inverting | −55°C to +125°C   | 8-Pin SOIC   |
| MIC4422ABM  | Non-Inverting | -40°C to +85°C    | 8-Pin SOIC   |
| MIC4422ACM  | Non-Inverting | 0°C to +70°C      | 8-Pin SOIC   |
| MIC4422ABN  | Non-Inverting | -40°C to +85°C    | 8-Pin PDIP   |
| MIC4422ACN  | Non-Inverting | 0°C to +70°C      | 8-Pin PDIP   |
| MIC4422ACT  | Non-Inverting | 0°C to +70°C      | 5-Pin TO-220 |

<sup>\*</sup>Special order. Contact factory.

# **Pin Configurations**



Plastic DIP (N) SOIC (M)



# **Pin Description**

| Pin Number<br>TO-220-5 | Pin Number<br>DIP, SOIC | Pin Name | Pin Function                                                        |
|------------------------|-------------------------|----------|---------------------------------------------------------------------|
| 1                      | 2                       | IN       | Control Input.                                                      |
| 2, 4                   | 4, 5                    | GND      | Ground: Duplicate pins must be externally connected together.       |
| 3, тав                 | 1, 8                    | VS       | Supply Input: Duplicate pins must be externally connected together. |
| 5                      | 6, 7                    | OUT      | Output: Duplicate pins must be externally connected together.       |
|                        | 3                       | NC       | Not connected.                                                      |

# **Absolute Maximum Ratings (Note 1)**

|                                                           | _                          |
|-----------------------------------------------------------|----------------------------|
| Supply Voltage (V <sub>S</sub> )                          | +20V                       |
| Control Input Voltage (V <sub>IN</sub> )                  | $V_{S}$ + 0.3V to GND – 5V |
| Control Input Current (V <sub>IN</sub> > V <sub>S</sub> ) | 50 mA                      |
| Power Dissipation, $T_A \le 25^{\circ}C$ , <b>No</b>      | te 4                       |
| PDIP (θ <sub>JA</sub> )                                   | 1478mW                     |
| SOIC (θ,ΙΑ)                                               | 767mW                      |
| 5-Pin TÕ-220 (θ <sub>JA</sub> )                           |                            |
| Storage Temperature(T <sub>S</sub> )                      | 65°C to +150°C             |
| Lead Temperature (10 sec)                                 | 300°C                      |
| ESD Rating, Note 3                                        | 2kV                        |

# **Operating Ratings (Note 2)**

| Supply Voltage (V <sub>S</sub> )       | +4.5V to +18V   |
|----------------------------------------|-----------------|
| Ambient Temperature (T <sub>A</sub> )  |                 |
| A Version                              | –55°C to +125°C |
| B Version                              | 40°C to +85°C   |
| C Version                              |                 |
| Junction Temperature (T <sub>J</sub> ) | 150°C           |
| Package Thermal Resistance, Note       | 4               |
| 8-Pin PDIP (θ <sub>JA</sub> )          | 84.6°C/W        |
| 8-Pin SOIC (θ <sub>JA</sub> )          | 163.0°C/W       |
| 5-Pin TO-220 (θ <sub>JA</sub> )        | 71.2°C/W        |
| 8-Pin PDIP (θ <sub>.IC</sub> )         |                 |
| 8-Pin SOIC $(\theta_{JC})$             | 38.8°C/W        |
| 5-Pin TO-220 (θ <sub>JC</sub> )        | 6.5°C/W         |

### **Electrical Characteristics**

 $T_A = 25^{\circ}\text{C}$  with  $4.5 \text{ V} \le \text{V}_S \le 18\text{V}$ , **bold** values indicate  $-55^{\circ}\text{C} \le T_A \le +125^{\circ}\text{C}$ ; unless noted

| Symbol              | Parameter                                     | Condition                                                        | Min                | Тур | Max                 | Units    |
|---------------------|-----------------------------------------------|------------------------------------------------------------------|--------------------|-----|---------------------|----------|
| Power Sup           | pply                                          | •                                                                |                    |     |                     |          |
| $V_S$               | Operating Input Voltage                       |                                                                  | 4.5                |     | 18                  | V        |
| I <sub>S</sub>      | High Output Quiescent Current                 | $V_{IN} = 3V \text{ (MIC4422A)}, V_{IN} = 0 \text{ (MIC4421A)}$  |                    | 0.5 | 1.5<br><b>3</b>     | mA<br>mA |
|                     | Low Output Quiescent Current                  | V <sub>IN</sub> = 0V (MIC4422A), V <sub>IN</sub> = 3V (MIC4421A) |                    | 50  | 150<br><b>200</b>   | μA<br>μA |
| Input               | •                                             | •                                                                |                    |     | •                   |          |
| $\overline{V_{IH}}$ | Logic 1 Input Voltage                         | See Figure 3                                                     | 3.0                | 2.1 |                     | V        |
| $V_{IL}$            | Logic 0 Input Voltage                         | See Figure 3                                                     |                    | 1.5 | 0.8                 | V        |
| $V_{IN}$            | Input Voltage Range                           |                                                                  | -5                 |     | V <sub>S</sub> +0.3 | V        |
| I <sub>IN</sub>     | Input Current                                 | $0 \text{ V} \leq \text{V}_{IN} \leq \text{V}_{S}$               | -10                |     | 10                  | μΑ       |
| Output              |                                               |                                                                  |                    |     |                     |          |
| V <sub>OH</sub>     | High Output Voltage                           | See Figure 1                                                     | V <sub>S</sub> 025 |     |                     | V        |
| $V_{OL}$            | Low Output Voltage                            | See Figure 1                                                     |                    |     | 0.025               | V        |
| R <sub>O</sub>      | Output Resistance,<br>Output High             | $I_{OUT} = 10 \text{ mA}, V_{S} = 18 \text{ V}$                  |                    | 0.6 | 1.0<br><b>3.6</b>   | $\Omega$ |
| R <sub>O</sub>      | Output Resistance,<br>Output Low              | $I_{OUT} = 10 \text{ mA}, V_{S} = 18 \text{ V}$                  |                    | 0.8 | 1.7<br><b>2.7</b>   | Ω<br>Ω   |
| I <sub>PK</sub>     | Peak Output Current                           | V <sub>S</sub> = 18 V (See Figure 8)                             |                    | 9   |                     | Α        |
| I <sub>DC</sub>     | Continuous Output Current                     |                                                                  |                    | 2   |                     | Α        |
| I <sub>R</sub>      | Latch-Up Protection Withstand Reverse Current | Duty Cycle ≤ 2% t ≤ 300 μs, <b>Note 5</b>                        | >1500              |     |                     | mA       |
| Switching           | Time (Note 5)                                 | •                                                                |                    |     |                     |          |
| t <sub>R</sub>      | Rise Time                                     | Test Figure 1, C <sub>L</sub> = 10,000 pF                        |                    | 20  | 75<br><b>120</b>    | ns<br>ns |
| t <sub>F</sub>      | Fall Time                                     | Test Figure 1, C <sub>L</sub> = 10,000 pF                        |                    | 24  | 75<br><b>120</b>    | ns<br>ns |
| t <sub>D1</sub>     | Delay Time                                    | Test Figure 1                                                    |                    | 15  | 60<br><b>80</b>     | ns<br>ns |
| t <sub>D2</sub>     | Delay Time                                    | Test Figure 1                                                    |                    | 35  | 60<br><b>80</b>     | ns<br>ns |

| Symbol                  | Parameter                 | Condition                   | Min | Тур | Max | Units |
|-------------------------|---------------------------|-----------------------------|-----|-----|-----|-------|
| Switching Time (Note 5) |                           |                             |     |     |     |       |
| t <sub>PW</sub>         | Minimum Input Pulse Width | See Figure 1. and Figure 2. |     | 50  |     | ns    |
| f <sub>max</sub>        | Maximum Input Frequency   | See Figure 1. and Figure 2. |     | 1   |     | MHz   |

- Note 1. Exceeding the absolute maximum rating may damage the device.
- Note 2. The device is not guaranteed to function outside its operating rating.
- Note 3. Devices are ESD sensitive. Handling precautions recommended. Human body model, 1.5k in series with 100pF.
- Note 4. Minimum footprint.
- Note 5. Guaranteed by design.

# **Test Circuits**



Figure 1. Inverting Driver Switching Time

Figure 2. Noninverting Driver Switching Time

# **Control Input Behavior**



Figure 3. Input Hysteresis

# **Typical Characteristics**





































## **Functional Diagram**



Figure 4. MIC4421A/22A Block Diagram

# **Functional Description**

Refer to the functional diagram.

The MIC4422A is a noninverting driver. A logic high on the IN produces gate drive output. The MIC4421A is an inverting driver. A logic low on the IN produces gate drive output. The output is used to turn on an external N-channel MOSFET.

#### Supply

V<sub>S</sub> (supply) is rated for +4.5V to +18V. External capacitors are recommended to decouple noise.

#### Input

IN (control) is a TTL-compatible input. IN must be forced high or low by an external signal. A floating input will cause unpredictable operation.

A high input turns on Q1, which sinks the output of the 0.1mA and the 0.3mA current source, forcing the input of the first inverter low.

#### **Hysteresis**

The control threshold voltage, when IN is rising, is slightly higher than the control threshold voltage when CTL is falling. When IN is low, Q2 is on, which applies the additional 0.3mA current source to Q1. Forcing IN high turns on Q1 which must sink 0.4mA from the two current sources. The higher current

through Q1 causes a larger drain-to-source voltage drop across Q1. A slightly higher control voltage is required to pull the input of the first inverter down to its threshold.

Q2 turns off after the first inverter output goes high. This reduces the current through Q1 to 0.1mA. The lower current reduces the drain-to-source voltage drop across Q1. A slightly lower control voltage will pull the input of the first inverter up to its threshold.

#### **Drivers**

The second (optional) inverter permits the driver to be manufactured in inverting and noninverting versions.

The last inverter functions as a driver for the output MOSFETs Q3 and Q4.

#### Output

OUT is designed to drive a capacitive load.  $V_{OUT}$  (output voltage) is either approximately the supply voltage or approximately ground, depending on the logic state applied to IN.

If IN is high, and  $V_S$  (supply) drops to zero, the output will be floating (unpredictable).

### **Applications Information**

#### **Supply Bypassing**

Charging and discharging large capacitive loads quickly requires large currents. For example, charging a 10,000pF load to 18V in 50ns requires 3.6A.

The MIC4421A/4422A has double bonding on the supply pins, the ground pins and output pins. This reduces parasitic lead inductance. Low inductance enables large currents to be switched rapidly. It also reduces internal ringing that can cause voltage breakdown when the driver is operated at or near the maximum rated voltage.

Internal ringing can also cause output oscillation due to feedback. This feedback is added to the input signal since it is referenced to the same ground.



Figure 5. Direct Motor Drive

To guarantee low supply impedance over a wide frequency range, a parallel capacitor combination is recommended for supply bypassing. Low inductance ceramic disk capacitors with short lead lengths (< 0.5 inch) should be used. A  $1\mu F$  low ESR film capacitor in parallel with two  $0.1\mu F$  low ESR ceramic capacitors, (such as AVX RAM Guard  $^{(8)}$ ), provides adequate bypassing. Connect one ceramic capacitor directly between pins 1 and 4. Connect the second ceramic capacitor directly between pins 8 and 5.

#### Grounding

The high current capability of the MIC4421A/4422A demands careful PC board layout for best performance. Since the MIC4421A is an inverting driver, any ground lead impedance will appear as negative feedback which can degrade switching speed. Feedback is especially noticeable with slow-rise time inputs. The MIC4421A input structure includes about 600mV of hysteresis to ensure clean transitions and freedom from oscillation, but attention to layout is still recommended.

Figure 7 shows the feedback effect in detail. As the MIC4421A input begins to go positive, the output goes negative and several amperes of current flow in the ground lead. As little as  $0.05\Omega$  of PC trace resistance can produce hundreds of millivolts at the MIC4421A ground pins. If the driving logic is referenced to power ground, the effective logic input level is reduced and oscillation may result.

To insure optimum performance, separate ground traces should be provided for the logic and power connections. Connecting the logic ground directly to the MIC4421A GND pins will ensure full logic drive to the input and ensure fast output switching. Both of the MIC4421A GND pins should, however, still be connected to power ground.





Figure 6. Self Contained Voltage Doubler

#### **Input Stage**

The input voltage level of the MIC4421A changes the quiescent supply current. The N-Channel MOSFET input stage transistor drives a 320μA current source load. With a logic "1" input, the quiescent supply current is typically 500μA. Logic "0" input level signals reduce quiescent current to 80μA typical.

The MIC4421A/4422A input is designed to provide 600mV of hysteresis. This provides clean transitions, reduces noise sensitivity, and minimizes output stage current spiking when changing states. Input voltage threshold level is approximately 1.5V, making the device TTL compatible over the full temperature and operating supply voltage ranges. Input current is less than  $\pm 10 \mu A$ .

The MIC4421A can be directly driven by the TL494, SG1526/1527, SG1524, TSC170, MIC38C42, and similar switch mode power supply integrated circuits. By offloading the power-driving duties to the MIC4421A/4422A, the power supply controller can operate at lower dissipation. This can improve performance and reliability.

The input can be greater than the  $\rm V_S$  supply, however, current will flow into the input lead. The input currents can be as high as 30mA p-p (6.4mA<sub>RMS</sub>) with the input. No damage will occur to MIC4421A/4422A however, and it will not latch.

The input appears as a 7pF capacitance and does not change even if the input is driven from an AC source. While the device will operate and no damage will occur up to 25V below the negative rail, input current will increase up to 1mA/V due to the clamping action of the input, ESD diode, and  $1k\Omega$  resistor.

#### **Power Dissipation**

CMOS circuits usually permit the user to ignore power dissipation. Logic families such as 4000 and 74C have outputs which can only supply a few milliamperes of current, and even shorting outputs to ground will not force enough current to destroy the device. The MIC4421A/4422A on the other hand, can source or sink several amperes and drive large capacitive loads at high frequency. The package power dissipation limit can easily be exceeded. Therefore, some attention should be given to power dissipation when driving low impedance loads and/or operating at high frequency.



Figure 7. Switching Time Degradation Due to Negative Feedback

The supply current vs. frequency and supply current vs. capacitive load characteristic curves aid in determining power dissipation calculations. Table 1 lists the maximum safe operating frequency for several power supply voltages when driving a 10,000pF load. More accurate power dissipation figures can be obtained by summing the three dissipation sources.

Given the power dissipation in the device, and the thermal resistance of the package, junction operating temperature for any ambient is easy to calculate. For example, the thermal resistance of the 8-pin plastic DIP package, from the data sheet, is 84.6°C/W. In a 25°C ambient, then, using a maximum junction temperature of 150°C, this package will dissipate 1478mW.

Accurate power dissipation numbers can be obtained by summing the three sources of power dissipation in the device:

- Load Power Dissipation (P<sub>1</sub>)
- Quiescent power dissipation (P<sub>O</sub>)
- Transition power dissipation (P<sub>T</sub>)

Calculation of load power dissipation differs depending on whether the load is capacitive, resistive or inductive.

#### **Resistive Load Power Dissipation**

Dissipation caused by a resistive load can be calculated as:

$$P_L = I^2 R_O D$$

where:

I = the current drawn by the load

R<sub>O</sub> = the output resistance of the driver when the output is high, at the power supply voltage used. (See data sheet)

D = fraction of time the load is conducting (duty cycle).

Table 1: MIC4421A Maximum Operating Frequency

| V <sub>S</sub> | Max Frequency |  |
|----------------|---------------|--|
| 18V            | 220kHz        |  |
| 15V            | 300kHz        |  |
| 10V            | 640kHz        |  |
| 5V             | 2MHz          |  |

#### Conditions:

- 1.  $\theta_{JA} = 150^{\circ} \text{C/W}$
- 2. T<sub>A</sub> = 25°C
- 3.  $C_L = 10,000pF$

#### **Capacitive Load Power Dissipation**

Dissipation caused by a capacitive load is simply the energy placed in, or removed from, the load capacitance by the driver. The energy stored in a capacitor is described by the equation:

$$E = 1/2 C V^2$$

As this energy is lost in the driver each time the load is charged or discharged, for power dissipation calculations the 1/2 is removed. This equation also shows that it is good practice not to place more voltage in the capacitor than is necessary, as dissipation increases as the square of the voltage applied to the capacitor. For a driver with a capacitive load:

$$P_{I} = f C (V_{S})^{2}$$

where:

f = Operating Frequency

C = Load Capacitance

V<sub>S</sub> = Driver Supply Voltage

#### **Inductive Load Power Dissipation**

For inductive loads the situation is more complicated. For the part of the cycle in which the driver is actively forcing current into the inductor, the situation is the same as it is in the resistive case:

$$P_{1,1} = I^2 R_0 D$$

However, in this instance the  $R_O$  required may be either the on-resistance of the driver when its output is in the high state, or its on-resistance when the driver is in the low state, depending on how the inductor is connected, and this is still only half the story. For the part of the cycle when the inductor is forcing current through the driver, dissipation is best described as:

$$P_{1,2} = I V_D (1 - D)$$

where  $V_D$  is the forward drop of the clamp diode in the driver (generally around 0.7V). The two parts of the load dissipation must be summed in to produce  $P_L$ :

$$P_{L} = P_{L1} + P_{L2}$$

### **Quiescent Power Dissipation**

Quiescent power dissipation ( $P_Q$ , as described in the input section) depends on whether the input is high or low. A low input will result in a maximum current drain (per driver) of  $\leq 0.2$ mA; a logic high will result in a current drain of  $\leq 3.0$ mA. Quiescent power can therefore be found from:

$$P_{Q} = V_{S} [D I_{H} + (1 - D) I_{L}]$$

where:

I<sub>H</sub> = Quiescent current with input high

I<sub>I</sub> = Quiescent current with input low

D = Fraction of time input is high (duty cycle)

V<sub>S</sub> = Power supply voltage

#### **Transition Power Dissipation**

Transition power is dissipated in the driver each time its output changes state, because during the transition, for a very brief interval, both the N- and P-Channel MOSFETs in the output totem-pole are ON simultaneously, and a current is conducted through them from  $V_S$  to ground. The transition power dissipation is approximately:

$$P_T = 2 f V_S (A \cdot s)$$

where (A×s) is a time-current factor derived from the typical characteristic curve "Crossover Energy vs. Supply Voltage."

Total power (P<sub>D</sub>) then, as previously described is just:

$$P_D = P_I + P_O + P_T$$

#### **Definitions**

 $C_1$  = Load Capacitance in Farads.

D = Duty Cycle expressed as the fraction of time the input to the driver is high.

f = Operating Frequency of the driver in Hertz.

I<sub>H</sub> = Power supply current drawn by a driver when both inputs are high and neither output is loaded.

I<sub>L</sub> = Power supply current drawn by a driver when both inputs are low and neither output is loaded.

 $I_D$  = Output current from a driver in Amps.

P<sub>D</sub> = Total power dissipated in a driver in Watts.

P<sub>L</sub> = Power dissipated in the driver due to the driver's load in Watts.

P<sub>O</sub> = Power dissipated in a quiescent driver in Watts.

P<sub>T</sub> = Power dissipated in a driver when the output changes states ("shoot-through current") in Watts.

NOTE: The "shoot-through" current from a dual transition (once up, once down) for both drivers is stated in Figure 7 in ampere-nanoseconds. This figure must be multiplied by the number of repetitions per second (frequency) to find Watts.

R<sub>O</sub> = Output resistance of a driver in Ohms.

 $V_S$  = Power supply voltage to the IC in Volts.



Figure 8. Peak Output Current Test Circuit

# **Package Information**



8-Pin Plastic DIP (N)



8-Pin SOIC (M)



5-Lead TO-220 (T)

### MICREL, INC. 1849 FORTUNE DRIVE SAN JOSE, CA 95131 USA

TEL + 1 (408) 944-0800 FAX + 1 (408) 944-0970 WEB http://www.micrel.com

This information is believed to be accurate and reliable, however no responsibility is assumed by Micrel for its use nor for any infringement of patents or other rights of third parties resulting from its use. No license is granted by implication or otherwise under any patent or patent right of Micrel, Inc.

© 2002 Micrel, Incorporated