# Protected PCMCIA $V_{CC}$ and VPP Switching Matrix ## **FEATURES** - Both V<sub>CC</sub> and VPP Switching in a Single Package - Built-In Current Limit and Thermal Shutdown - 16-Pin (Narrow) SOIC Package - Inrush Current Limited (Drives 150µF Loads) - Continuous 12V Power Not Required - Extremely Low R<sub>DS(ON)</sub> NMOS Switches - Guaranteed 1A V<sub>CC</sub> Current and 120mA VPP Current - 1µA Quiescent Current in Standby - No External Components Required - Compatible with Industry Standard Controllers - Break-Before-Make Switching - Controlled Rise and Fall Times ## **APPLICATIONS** - Notebook Computers - Palmtop Computers - Pen-Based Computers - Handi-Terminals - Bar-Code Readers ## DESCRIPTION The LTC®1472 switching matrix routes power to both the $V_{CC}$ and VPP power supply pins of the PCMCIA compatible card socket. The $V_{CC}$ output of the LTC1472 is switched between three operating states: OFF, 3.3V, and 5V. The VPP output is switched between four operating states: OV, $V_{CC}$ , 12V, and Hi-Z. The output voltages are selected by two sets of digital inputs which are compatible with industry standard PC Card controllers (see Truth Tables). The $V_{CC}$ output of the LTC1472 can supply up to 1A of current and the VPP output up to 120mA. Both switches have built-in SafeSlot<sup>TM</sup> current limiting and thermal shutdown to protect the card, socket and power supply against accidental short-circuit conditions. The LTC1472 is designed to conserve power by automatically dropping to $1\mu A$ standby current when the two outputs are switched OFF. A shutdown pin is provided which holds the external 12V regulator in standby mode except when required for VPP power. The LTC1472 is available in 16-pin SO. (T), LTC and LT are registered trademarks of Linear Technology Corporation. SafeSlot is a trademark of Linear Technology Corporation. ## TYPICAL APPLICATION #### Protected PCMCIA V<sub>CC</sub> and VPP Card Driver #### **Linear Technology PCMCIA Product Family** | DEVICE | DESCRIPTION | PACKAGE | |---------|------------------------------------------------------|-------------| | LT®1312 | Single PCMCIA VPP Driver/Regulator | 8-Pin SO | | LT1313 | Dual PCMCIA VPP Driver/Regulator | 16-Pin S0* | | LTC1314 | Single PCMCIA Switch Matrix | 14-Pin S0 | | LTC1315 | Dual PCMCIA Switch Matrix | 24-Pin SSOP | | LTC1470 | Protected V <sub>CC</sub> 5V/3.3V Switch Matrix | 8-Pin SO | | LTC1471 | Dual Protected V <sub>CC</sub> 5V/3.3V Switch Matrix | 16-Pin S0* | | LTC1472 | Protected V <sub>CC</sub> and VPP Switch Matrix | 16-Pin S0* | <sup>\*</sup>Narrow Body ## **ABSOLUTE MAXIMUM RATINGS** | 5V <sub>IN</sub> Supply Voltage | 0.3V to 7V | |----------------------------------------------------------------|------------------| | 3V <sub>IN</sub> Supply Voltage | 0.3V to 7V | | VPP <sub>IN</sub> Supply Voltage | 0.3V to 13.2V | | V <sub>CC(IN)</sub> Supply Voltage | | | V <sub>DD(IN)</sub> Supply Voltage | 0.3V to 7V | | V <sub>DD(IN)</sub> Supply Voltage<br>VPP <sub>OUT</sub> (OFF) | 0.3V to 13.2V | | V <sub>CC(OUT)</sub> (OFF) | | | Enable Inputs | 0.3V to 7V | | VPP <sub>OUT</sub> Short-Circuit Duration | Indefinite | | V <sub>CC(OUT)</sub> Short-Circuit Duration | Indefinite | | Operating Temperature Range | | | Junction Temperature | 100°C | | Storage Temperature Range | . −65°C to 150°C | | Lead Temperature (Soldering, 10 sec). | 300°C | ## PACKAGE/ORDER INFORMATION Consult factory for Industrial and Military grade parts. ## **ELECTRICAL CHARACTERISTICS** (V<sub>CC</sub> Switch Section) $5V_{IN}=5V,\,3V_{IN}=3.3V,\,VPP\,\,EN0=VPP\,\,EN1=0V,\,T_A=25^{\circ}C,\,(Note\,\,1)$ unless otherwise noted. | SYMBOL | PARAMETER | CONDITIONS | | MIN | TYP | MAX | UNITS | |--------------------|------------------------------------------------------|--------------------------------------------------------------------------------------|---|------|--------------------|------------------|----------------| | 5V <sub>IN</sub> | 5V <sub>IN</sub> Supply Voltage Range | (Note 2) | | 4.75 | | 5.25 | V | | 3V <sub>IN</sub> | 3V <sub>IN</sub> Supply Voltage Range | (Note 3) | | 0 | | 3.60 | V | | I <sub>5VIN</sub> | 5V <sub>IN</sub> Supply Current | Program to Hi-Z<br>Program to 5V, No Load<br>Program to 3.3V, No Load | • | | 0.01<br>140<br>100 | 10<br>200<br>160 | μΑ<br>μΑ<br>μΑ | | I <sub>3VIN</sub> | 3V <sub>IN</sub> Supply Current | Program to Hi-Z. Program to 5V, No Load Program to 3.3V, No Load | • | | 0.01<br>0.01<br>40 | 10<br>10<br>80 | μΑ<br>μΑ<br>μΑ | | R <sub>ON</sub> | 5V Switch On Resistance<br>3.3V Switch On Resistance | Program to 5V, I <sub>OUT</sub> = 500mA<br>Program to 3.3V, I <sub>OUT</sub> = 500mA | | | 0.14<br>0.12 | 0.18<br>0.16 | Ω | | I <sub>LKG</sub> | Output Leakage Current OFF | $V_{CC}$ EN0 = $V_{CC}$ EN1 = 0V or 5V, $0V \le V_{CC(0UT)} \le 5V$ | • | | | ±10 | μΑ | | I <sub>LIM5V</sub> | V <sub>CC(OUT)</sub> 5V Current Limit | Program to 5V, V <sub>CC(OUT)</sub> = 0V (Note 4) | | | 1 | | А | | I <sub>LIM3V</sub> | V <sub>CC(OUT)</sub> 3.3V Current Limit | Program to 3.3V, V <sub>CC(OUT)</sub> = 0V (Note 4) | | | 1 | | А | | V <sub>CCENH</sub> | V <sub>CC</sub> Enable Input High Voltage | | • | 2 | | | V | | V <sub>CCENL</sub> | V <sub>CC</sub> Enable Input Low Voltage | | • | | | 0.8 | V | | I <sub>VCCEN</sub> | V <sub>CC</sub> Enable Input Current | $0V \le V_{CCEN} \le 5V$ | • | | | ±1 | μΑ | | t <sub>VCC1</sub> | Delay + Rise Time | From 0V to 3.3V, $R_{LOAD} = 100\Omega$ , $C_{LOAD} = 1\mu F$ (Note 5) | | 0.2 | 0.32 | 1 | ms | | t <sub>VCC2</sub> | Delay + Rise Time | From 3.3V to 5V, $R_{LOAD} = 100\Omega$ , $C_{LOAD} = 1\mu F$ (Note 5) | | 0.2 | 0.52 | 1 | ms | | t <sub>VCC3</sub> | Delay + Rise Time | From 0V to 5V, $R_{LOAD} = 100\Omega$ , $C_{LOAD} = 1\mu F$ (Note 5) | | 0.2 | 0.38 | 1 | ms | ## **ELECTRICAL CHARACTERISTICS** (VPP Switch Section) $V_{DD} = 5V$ , $V_{CC(IN)} = 5V$ , $VPP_{IN} = 12V$ , $V_{CCEN0} = V_{CCEN1} = 0V$ , $T_A = 25^{\circ}C$ , (Note 1), unless otherwise noted. | SYMBOL | PARAMETER | CONDITIONS | | MIN | TYP | MAX | UNITS | |---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|---|-----|------------------------|------------------------|----------------------| | V <sub>CC(IN)</sub> | V <sub>CC</sub> Input Voltage Range | | • | 3 | | 5.5 | V | | VPP <sub>IN</sub> | VPP Input Voltage Range | (Note 6) | • | 0 | | 12.6 | V | | $\overline{V_{DD}}$ | Logic Supply Voltage Range | (Note 7) | • | 4.5 | | 5.5 | V | | I <sub>CCIN</sub> | V <sub>CC(IN)</sub> Supply Current, No Load | Program to VPP <sub>IN</sub> or V <sub>CC(IN)</sub> VPP <sub>IN</sub> = 12V<br>Program to 0V or Hi-Z | • | | 35<br>0.01 | 60<br>10 | μA<br>μA | | I <sub>PPIN</sub> | VPP <sub>IN</sub> Supply Current, No Load | Program to VPP <sub>IN</sub> or V <sub>CC(IN)</sub><br>Program to 0V or Hi-Z | • | | 40<br>0.01 | 80<br>10 | μA<br>μA | | I <sub>DD</sub> | V <sub>DD</sub> Supply Current, No Load | Program to $VPP_{IN}$<br>Program to $V_{CC(IN)}$ , $VPP_{IN} = 0V$<br>Program to $V_{CC(IN)}$ , $VPP_{IN} = 12V$<br>Program to $0V$ or $Hi-Z$ | • | | 70<br>85<br>40<br>0.01 | 120<br>150<br>80<br>10 | Αμ<br>Αμ<br>Αμ<br>Αμ | | I <sub>VPPOUT</sub> | Hi-Z Output Leakage Current | Program to Hi-Z, 0V < VPP <sub>OUT</sub> < 12V | • | | 0.01 | 10 | μΑ | | R <sub>ON</sub> | On Resistance VPP <sub>OUT</sub> to VPP <sub>IN</sub> On Resistance VPP <sub>OUT</sub> to V <sub>CC(IN)</sub> On Resistance VPP <sub>OUT</sub> to GND | $VPP_{IN} = 12V, I_{LOAD} = 120mA$<br>$V_{CC(IN)} = 5V, I_{LOAD} = 5mA$<br>$V_{DD} = 5V, I_{SINK} = 1mA$ | | | 0.50<br>1.70<br>100 | 1<br>5<br>250 | Ω<br>Ω<br>Ω | | VPP <sub>ENH</sub> | VPP Enable Input High Voltage | V <sub>DD</sub> = 5V | • | 2 | | | V | | VPP <sub>ENL</sub> | VPP Enable Input Low Voltage | V <sub>DD</sub> = 5V | • | | | 0.8 | V | | I <sub>VPPEN</sub> | VPP Enable Input Current | 0V < VPP EN < VDD | • | | | ±1 | μΑ | | $V_{SDH}$ | SHDN Output High Voltage | Program to 0V, $V_{CC(IN)}$ or Hi-Z, $I_{LOAD} = 400\mu A$ | • | 3.5 | | | V | | $V_{SDL}$ | SHDN Output Low Voltage | Program to VPP <sub>IN</sub> , I <sub>SINK</sub> = 400μA | • | | | 0.4 | V | | I <sub>LIMVCC</sub> | VPP <sub>OUT</sub> Current Limit, V <sub>CC(IN)</sub> | Program to V <sub>CC(IN)</sub> , VPP <sub>OUT</sub> = 0V (Note 4) | | | 60 | | mA | | I <sub>LIMVPP</sub> | VPP <sub>OUT</sub> Current Limit, VPP <sub>IN</sub> | Program to VPP <sub>IN</sub> , VPP <sub>OUT</sub> = 0V (Note 4) | | | 100 | | mA | | t <sub>VPP1</sub> | Delay and Rise Time | From 0V to V <sub>CC(IN)</sub> ,VPP <sub>IN</sub> = 0V (Note 8) | | 5 | 15 | 50 | μs | | t <sub>VPP2</sub> | Delay and Rise Time | From 0V to VPP <sub>IN</sub> (Note 8) | | 25 | 85 | 250 | μs | | t <sub>VPP3</sub> | Delay and Rise Time | From V <sub>CC(IN)</sub> to VPP <sub>IN</sub> (Note 8) | | 30 | 100 | 300 | μS | | t <sub>VPP4</sub> | Delay and Fall Time | From VPP <sub>IN</sub> to V <sub>CC(IN)</sub> (Note 9) | | 5 | 15 | 50 | μS | | t <sub>VPP5</sub> | Delay and Fall Time | From VPP <sub>IN</sub> to 0V (Note 10) | | 10 | 35 | 100 | μS | | t <sub>VPP6</sub> | Delay and Fall Time | From V <sub>CC(IN)</sub> to 0V, VPP <sub>IN</sub> = 0V (Note 10) | | 10 | 30 | 100 | μs | | t <sub>VPP7</sub> | Output Turn-On Delay | From Hi-Z to V <sub>CC(IN)</sub> (Note 8) | | 5 | 15 | 50 | μs | | t <sub>VPP8</sub> | Output Turn-On Delay | From Hi-Z to VPP <sub>IN</sub> (Note 8) | | 25 | 85 | 250 | μS | The ● denotes the specifications which apply over the full operating temperature range. **Note 1:** $V_{ENH} = 5V$ , $V_{ENL} = 0V$ . See $V_{CC}$ and VPP Switch Truth Tables for programming enable inputs for desired output states. **Note 2:** Power for the $V_{CC}$ input logic and charge pump circuitry is derived from the $5V_{IN}$ power supply which must be continuously powered. 12V and 3.3V power is not required to control the NMOS $V_{CC}$ switches. (See Applications Information.) **Note 3:** The two $3V_{IN}$ supply input pins (14 and 15) must be connected together and the two $V_{CC(OUT)}$ output pins (1 and 16) must be connected together. The $3V_{IN}$ supply pins do not need to be continuously powered and may drop to 0V when not required. **Note 4:** The V<sub>CC</sub> and VPP output are protected with foldback current limit which reduces the short-circuit (0V) currents below peak permissible current levels at higher output voltages. Note 5: To 90% of final value. **Note 6:** 12V power is only required when $VPP_{OUT}$ is programmed to 12V. The external 12V regulator can be shutdown at all other times. Built-in charge pumps power the internal NMOS switches from the 5V $V_{DD}$ supply when 12V is not present. **Note 7:** Power for the VPP input logic and charge pump circuitry is derived from the $V_{DD}$ power supply which must be continuously powered. **Note 8:** To 90% of the final value, $C_{OUT} = 0.1 \mu F$ , $R_{OUT} = 2.9 k$ . **Note 9:** To 10% of the final value, $C_{OUT} = 0.1 \mu F$ , $R_{OUT} = 2.9 k$ . Note 10: To 50% of the initial value, $C_{OUT} = 0.1 \mu F$ , $R_{OUT} = 2.9 k$ . ## TYPICAL PERFORMANCE CHARACTERISTICS (Vcc Section) VPP ENO = VPP EN1 = 0V LT1472 TPC07 LTC1472 TPC08 LTC1472 TPC09 ## TYPICAL PERFORMANCE CHARACTERISTICS (VPP Section) Vcc EN0 = Vcc EN1 = 0V ## PIN FUNCTIONS #### Enable Input (Pins 3,4,7,8) The two $V_{CC}$ and two VPP Enable inputs are designed to interface directly with industry standard PCMCIA controllers. They are high impedance CMOS gates with ESD protection diodes to ground, and should not be forced below ground. Both sets of inputs have about 100mV of built-in hysteresis to ensure clean switching between operating modes. #### **Shutdown Output (Pin 6)** The LTC1472 is designed to operate *without* continuous 12V power. The gates of the $V_{CC}$ NMOS switches are powered by charge pumps from the $5V_{IN}$ supply, and the gates of the VPP NMOS switches are powered by charge pumps powered from the $V_{DD}$ supply when 12V is not present at the VPP $_{IN}$ pin (see Application Information for more details). Therefore, the external 12V regulator can be shut down most of the time, and only turned on when programming the socket VPP pin to 12V. The shutdown output is active high; i.e. the system 12V regulator is shut down when this output is held high and turned on when this output is held low. ## VPP<sub>IN</sub> Supply (Pin 5) The VPP<sub>IN</sub> supply pin serves two purposes. The first purpose is to provide power and gate drive for the VPP<sub>IN</sub>-VPP<sub>OUT</sub> switch. The second purpose is to provide optional 12V gate drive for the $V_{CC(IN)}$ -VPP<sub>OUT</sub> switch. If, however, this 12V power is not available, gate drive is obtained automatically from the 5V V<sub>DD</sub> supply by an internal 5V to 12V charge pump converter. ## V<sub>DD</sub> Supply (Pin 9) The $V_{DD}$ pin provides power for the input, charge pump and control circuitry for the VPP section of the LTC1472 and therefore must be continuously powered. The standby quiescent current is typically $0.1\mu A$ when the VPP<sub>OUT</sub> pin is programmed to 0V or Hi-Z and only rises to micropower levels when the VPP switches are active. ### V<sub>CC(IN)</sub> Supply (Pin 12) The $V_{CC(IN)}$ supply pin is typically connected directly to the $V_{CC(OUT)}$ pin from the $V_{CC}$ switch section of the LTC1472. It can also be connected directly to a 3.3V or 5V power supply if desired. This supply pin does not provide any power to the internal control circuitry and is simply the input to the $V_{CC(IN)}$ -VPP<sub>OUT</sub> switch and therefore does not consume any power when unloaded or turned off. #### 5V<sub>IN</sub> Supply (Pin 2) The $5V_{IN}$ supply pin serves two purposes. The first purpose is as the power supply input for the 5V NMOS switch. The second purpose is to provide power for the input, gate drive and protection circuitry for both the 3.3V and 5V $V_{CC}$ switches, this pin must be continuously powered. The enable inputs should be turned off (both asserted high or both asserted low) at least $100\mu s$ before the $5V_{IN}$ power is removed to ensure that both $V_{CC}$ NMOS switch gates are fully discharged and both switches are in the high impedance mode. #### 3V<sub>IN</sub> Supply (Pins 14,15) The 3V<sub>IN</sub> supply pin serves as the power supply input for the 3.3V switch. This pin does not provide any power to the internal control circuitry and therefore does not consume any power when unloaded or turned off. ## V<sub>CC(OUT)</sub> and VPP<sub>OUT</sub> Output (Pins 1,11,16) The $V_{CC}$ output of the LTC1472 is switched between the three operating states: OFF, 3.3V, and 5V. The VPP output is switched between four operating states: 0, $V_{CC}$ , 12V and Hi-Z. Both pins are protected against accidental short-circuit conditions to ground by independent SafeSlot foldback current-limit circuitry which protects the socket, card and the system power supplies against damage. A second level of protection is provided by independent thermal shut down circuitry which protects each switch against overtemperature conditions. TECHNOLOGY TECHNOLOGY ## **BLOCK DIAGRAM** ## **OPERATION** The LTC1472 protected switch matrix is designed to be a complete single slot solution for $V_{CC}$ and VPP switching in a PCMCIA compatible card system. The LTC1472 consists of two independent functional sections: the $V_{CC}$ switching section, and the VPP switching section. ## THE V<sub>CC</sub> SWITCHING SECTION The $V_{CC}$ switching section of the LTC1472 consist of the following functional blocks: ## **V<sub>CC</sub> Switch Input TTL-CMOS Converters** The LTC1472 $V_{CC}$ inputs are designed to accommodate a wide range of 3V and 5V logic families. The input threshold voltage is approximately 1.4V with approximately 100mV of hysteresis. The inputs enable the bias generator, the gate charge pumps and the protection circuity which are powered from the $5V_{IN}$ supply. Therefore, when the inputs are turned off, the entire circuit is powered down and the $5V_{IN}$ supply current drops below $1\mu A$ . ## **OPERATION** ### **V<sub>CC</sub> XOR Input Circuitry** The LTC1472 ensures that the 3.3V and 5V switches are never turned on at the same time by employing an XOR function which locks out the 3.3V switch when the 5V switch is turned on, and locks out the 5V switch when the 3.3V switch is turned on. This XOR function also makes it possible for the LTC1472 to work with either active-low or active-high PCMCIA $V_{CC}$ switch control logic (see Applications Information for further details). ## **V<sub>CC</sub>** Break-Before-Make Switch Control The LTC1472 has built-in delays to ensure that the 3.3V and 5V switch are non-overlapping. Further, the gate charge pumps include circuity which ramps the NMOS switches on slowly (400µs typical rise time) but turn off much more quickly (typically 10µs). ## **V<sub>CC</sub>** Bias, Oscillator and Gate Charge Pump When either the 3.3V or 5V switch is enabled, a bias current generator and high frequency oscillator are turned on. An on-chip capacitive charge pump generates approximately 12V of gate drive for the internal low $R_{DS(ON)}$ NMOS $V_{CC}$ switches from the $5V_{IN}$ power supply. Therefore, an external 12V supply is not required to switch the $V_{CC}$ output. The $5V_{IN}$ supply current drops below $1\mu A$ when both switches are turned off. ## **V<sub>CC</sub>** Gate Charge and Discharge Control Both $V_{CC}$ switches are designed to ramp on slowly (400 $\mu$ s typical rise time). Turn off time is much quicker (typically 10 $\mu$ s). To ensure that both $V_{CC}$ NMOS switch gates are fully discharged, program the switch to the high impedance mode at least 100 $\mu$ s before turning off the 5V<sub>IN</sub> power supply. ## **V<sub>CC</sub>** Switch Protection Two levels of protection are designed into each of the power switches in the LTC1472. Both $V_{CC}$ switches are protected against accidental short circuits with SafeSlot fold-back current limit circuits which limit the output current to typically 1A when the $V_{CC(OUT)}$ output is shorted to ground. Both switches also have independent thermal shutdown which limits the power dissipation to safe levels. V<sub>CC</sub> Switch Truth Table | V <sub>CC</sub> ENO | V <sub>CC</sub> EN1 | V <sub>CC(OUT)</sub> | |---------------------|---------------------|----------------------| | 0 | 0 | OFF | | 1 | 0 | 5V | | 0 | 1 | 3.3V | | 1 | 1 | OFF | #### THE VPP SWITCHING SECTION The VPP switching section of the LTC1472 consists of the following functional blocks: #### **VPP Switch Input TTL-CMOS Converters** The VPP inputs are designed to accommodate a wide range of 3V and 5V logic families. The input threshold voltage is 1.4V with $\approx$ 100mV of hysteresis. The inputs enable the bias generator, the gate charge pumps and the protection circuitry. When the inputs are turned off, the entire circuit is powered down and the $V_{DD}$ and $VPP_{IN}$ supply currents drop below $1\mu A$ . #### VPP Break-Before-Make Switch Control The VPP input section has built-in delays to ensure that the VPP switchs are non-overlapping. Further, the gate charge pumps include circuitry which ramps the NMOS switches on slowly but turns them off quickly. ### VPP Bias, Oscillator and Gate Charge Pump When either the VPP<sub>IN</sub>-VPP<sub>OUT</sub> or $V_{CC(IN)}$ -VPP<sub>OUT</sub> switch is enabled, a bias current generator and high frequency oscillator are turned on. An on-chip capacitive charge pump generates approximately 23V of gate drive for the internal low $R_{DS(ON)}$ NMOS VPP<sub>IN</sub>-VPP<sub>OUT</sub> switch from the VPP<sub>IN</sub> power supply. The gate of the $V_{CC(IN)}$ -VPP<sub>OUT</sub> NMOS switch is either powered by the external 12V regulator (if left on) or automatically from a built-in charge pump powered from the $V_{DD}$ supply when the external 12V supply drops below 10V. The $V_{DD}$ supply current drops below 1 $\mu$ A when switched to either the 0V or Hi-Z mode. IT LINEAR TECHNOLOGY ## **OPERATION** ## **VPP Gate Charge and Discharge Control** The VPP switches are designed to ramp slowly (typically tens of $\mu$ s) between output modes to reduce supply glitching when powering large capacitive loads. #### VPP Switch Protection Both VPP power switches are protected against accidental short circuits with SafeSlot fold-back current limit circuits which limit the short-circuit (0V) output current to typi- cally 100mA when protecting the 12V VPP $_{\text{IN}}$ supply and 60mA when protecting the V $_{\text{CC(IN)}}$ supply. (Higher operating currents are allowed at higher output voltages). Both switches also have thermal shutdown. **VPP Switch Truth Table** | VPP ENO | VPP EN1 | VPP <sub>OUT</sub> | |---------|---------|---------------------| | 0 | 0 | 0V | | 0 | 1 | V <sub>CC(IN)</sub> | | 1 | 0 | VPP <sub>IN</sub> | | 1 | 1 | Hi-Z | ## APPLICATIONS INFORMATION The LTC1472 is a complete single slot $V_{CC}$ and VPP power supply switch matrix with SafeSlot current limit protection on both outputs. It is designed to interface directly with industry standard PCMCIA card controllers and to industry standard 12V regulators. ## Interfacing to the CL-PD6710 and the LT®1301 Figure 1 shows the LTC1472 interfaced to a standard PCMCIA slot controller and an LT1301 step-up switching regulator. The LTC1472 accepts logic control directly from the CL-PD6710 and in turn, controls the LT1301 to provide clean 12V VPP programming power when required. The LT1301 is then shutdown (10µA standby current) at all other times to conserve power. The XOR $V_{CC}$ input function allows the LTC1472 to interface directly to the active-low $V_{CC}$ control outputs of the CL-PD6710 for 3.3V/5V voltage selection (see the $V_{CC}$ Switch Truth Table). Therefore, no "glue" logic is required to interface to this PCMCIA compatible controller. The LTC1472 provides SafeSlot current-limit protection for the LT1301 step-up regulator, the system 3.3V and 5V regulators, the socket and the card. Further, depending upon the system regulator's own current limits, it may allow the system power supplies to continue operation during a card/slot short circuit without losing data, etc. Figure 1. Direct Interface to Industry Standard PCMCIA Controller and LT1301 Step-Up Switching Regulator ## APPLICATIONS INFORMATION #### Interfacing to "365" Type Controllers The LTC1472 also interfaces directly with "365" type controllers as shown in Figure 2. The $V_{CC}$ Enable inputs are connected differently than to the CL-PD6710 controller because the "365" type controllers use active-high logic control of the $V_{CC}$ switches (see the $V_{CC}$ Switch Truth Table). No "glue logic" is required to interface to this type of PCMCIA compatible controller. #### **12V Power Requirements** Note that in Figure 2, a "local" 5V to 12V converter is not used. The LTC1472 works equally well with or without continuous 12V power. If the main power supply system has 12V continuously available, simply connect it to the VPP<sub>IN</sub> pin. Internal circuitry automatically senses its presence and uses it to switch the internal VPP switches. The 12V shutdown output can be used to shut down the system 12V power supply (if not required for any purpose other than VPP programming). #### **5V Power Requirements** The LTC1472 has been designed to operate without continuous 12V power, but continuous 5V power is required at the $V_{DD}$ and $5V_{IN}$ supply pins for proper operation and should always be present when a card is powered (whether it is a 5V or 3.3V only card). If the 5V power must be turned off, for example, to enter a 3.3V only full system "sleep" mode, the 5V supply must be turned off at least $100\mu s$ after the $V_{CC}$ and VPP switches have been programmed to the Hi-Z or OV states. This ensures that the gates of the NMOS switches are completely discharged. Also, the $V_{CC}$ switches cannot be operated properly without 5V power. They must be programmed to the off state at least 100 $\mu$ s prior to turning the 5V supply off, or they may be left in an indeterminate state. #### **Supply Bypassing** For best results, bypass the supply input pins with $1\mu F$ capacitors as close as possible to the LTC1472. Sometimes, much larger capacitors are already available at the outputs of the 3.3V, 5V and 12V power supply. In this case, it is still good practice to use $0.1\mu F$ capacitors as close as possible to the LTC1472, especially if the power supply output capacitors are more than 2" away on the printed circuit board. Figure 2. Direct Interface to Industry Standard PCMCIA Controller and LT1301 Step-Up Switching Regulator ## APPLICATIONS INFORMATION ## **Output Capacitors** The $V_{CC(OUT)}$ pin is designed to ramp on slowly, typically 400 $\mu$ s rise time. Therefore, capacitors as large as 150 $\mu$ F can be driven without producing voltage spikes on the 5V<sub>IN</sub> or 3V<sub>IN</sub> supply pins (see graphs in Typical Performance Characteristics). The $V_{CC(OUT)}$ pin should have a 0.1 $\mu$ F to 1 $\mu$ F capacitor for noise reduction and smoothing. The VPP<sub>OUT</sub> pin should have a $0.01\mu F$ to $0.1\mu F$ capacitor for noise reduction. The VPP<sub>IN</sub> capacitors should be at least equal to the VPP<sub>OUT</sub> capacitors to ensure smooth transitions between output voltages without creating spikes on the system power supply lines. ## **Supply Sequencing** Because the 5V supply is the source of power for both the $V_{CC}$ and VPP switch control logic, it is best to sequence the power supplies such that the 5V supply is powered before or simultaneous to the application of 3.3V or 12V power. It is interesting to note however, that all of the switches in the LTC1472 are NMOS transistors which require charge pumps to generate gate voltages higher than the supply rails for full enhancement. Because the gate voltages start a OV when the supplies are first activated, the switches always start in the off state and do not produce glitches at the output when powered. Some PCMCIA switch matrix products employ PMOS switches for 12V VPP control and great care must be taken to ensure that the 5V control logic is powered before the 12V supply is turned on. If this sequence is not followed, the PMOS VPP switch gate may start at ground potential and the VPP output may be inadvertently forced to 12V. Although, not advisable, it is possible to power the 12V VPP $_{IN}$ supply pin of the LTC1472 prior to application of 5V power. Only about 50 $\mu$ A flows to the VPP $_{OUT}$ pin under these conditions. If the 5V supply must be turned off, it is important to program all switches to the Hi-Z or 0V state at least 100µs before the 5V power is removed to ensure that all NMOS switch gates are fully discharged to 0V. Whenever possible however, it is best to leave the $5V_{IN}$ and $V_{DD}$ pins continuously powered. The LTC1472 quiescent current drops to $<1\mu A$ with all the switches turned off and therefore no 5V power is consumed in the standby mode. #### **Dual Protected PCMCIA Power Management System** \*FOR 5V TO 12V CONVERSION USE 10µH, COILCRAFT DO1608-103. SEE LT1301 DATA SHEET FOR MORE DETAILED INFORMATION ON INDUCTOR AND CAPACITOR SELECTION. #### Single Protected PCMCIA Power Management System Using the LT1301 Powered from 3.3V or 5V \*FOR 5V TO 12V CONVERSION USE 10µH, COILCRAFT D01608-103. SEE LT1301 DATA SHEET FOR MORE DETAILED INFORMATION ON INDUCTION AND CAPACITOR SELECTION. ## Single Protected PCMCIA Power Management System Using the LT1121 Powered from an Auxiliary Winding for 12V VPP Power \*SEE THE LTC1142 DATA SHEET FOR AN EXAMPLE OF A 3.3V/5V DUAL REGULATOR WITH AUXILIARY WINDING 15V OUTPUT #### Dual Protected PCMCIA Power Management System Powered by System 12V Supply ## PACKAGE DESCRIPTION Dimensions in inches (millimeters) unless otherwise noted. #### S-Package 16-lead Plastic SOIC <sup>\*</sup>THESE DIMENSIONS DO NOT INCLUDE MOLD FLASH OR PROTRUSIONS. MOLD FLASH OR PROTRUSIONS SHALL NOT EXCEED 0.006 INCH (0.15mm). ## **RELATED PARTS** See PCMCIA Product Family table on the first page of this data sheet.