# 12-Bit Rail-to-Rail Micropower DACs in SO-8 ### **FEATURES** - 12-Bit Resolution - Buffered True Rail-to-Rail Voltage Output - 3V Operation (LTC1453), I<sub>CC</sub>: 250µA Typ - 5V Operation (LTC1451), I<sub>CC</sub>: 400µA Typ - 3V to 5V Operation (LTC1452), I<sub>CC</sub>: 225µA Typ - Built-In Reference: 2.048V (LTC1451) 1.220V (LTC1453) - Multiplying Version (LTC1452) - Power-On Reset - SO-8 Package - 3-Wire Cascadable Serial Interface - Maximum DNL Error: 0.5LSB - Low Cost ### **APPLICATIONS** - Digital Calibration - Industrial Process Control - Automatic Test Equipment - Cellular Telephones ### DESCRIPTION The LTC®1451/LTC1452/LTC1453 are complete single supply, rail-to-rail voltage output 12-bit digital-to-analog converters (DACs) in an SO-8 package. They include an output buffer amplifier and an easy-to-use 3-wire cascadable serial interface. The LTC1451 has an onboard reference of 2.048V and a full-scale output of 4.095V. It operates from a single 4.5V to 5.5V supply. The LTC1452 is a multiplying DAC with a full-scale output of twice the reference input voltage. It operates from a single supply of 2.7V to 5.5V. The LTC1453 has an onboard 1.22V reference and a full-scale output of 2.5V. It operates from a single supply of 2.7V to 5.5V. The low power supply current makes the LTC1451 family ideal for battery-powered applications. The space saving 8-pin SO package and operation with no external components provide the smallest 12-bit DAC system available. 7, LTC and LT are registered trademarks of Linear Technology Corporation. # TYPICAL APPLICATION #### **Daisy-Chained Control Outputs** # Differential Nonlinearity vs Input Code # **ABSOLUTE MAXIMUM RATINGS** | V <sub>CC</sub> to GND0.5V to 7.5V | Operating Temperature Range | |---------------------------------------------|--------------------------------------------| | TTL Input Voltage0.5V to 7.5V | Commercial0°C to 70°C | | $V_{OUT}$ | Industrial –40°C to 85°C | | REF $-0.5V$ to $V_{CC} + 0.5V$ | Storage Temperature Range65°C to 150°C | | Maximum Junction Temperature −65°C to 125°C | Lead Temperature (Soldering, 10 sec) 300°C | # PACKAGE/ORDER INFORMATION | TOP VIEW | ORDER PAR | ORDER PART NUMBER | | |----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|-------------------|-------| | CLK $\boxed{1}$ $D_{\text{IN}}$ $\boxed{2}$ $\boxed{CS/LD}$ $\boxed{3}$ $D_{\text{OUT}}$ $\boxed{4}$ N8 PACKAGE 8-LEAD PLASTIC DIP 8-LEAD PLASTIC SOIC $T_{\text{JMAX}} = 125^{\circ}\text{C}$ , $\theta_{\text{JA}} = 150^{\circ}\text{C/W}$ (N) $T_{\text{JMAX}} = 125^{\circ}\text{C}$ , $\theta_{\text{JA}} = 150^{\circ}\text{C/W}$ (S) | LTC1451CN8 | LTC1451CS8 | 1451C | | | LTC1452CN8 | LTC1452CS8 | 1451I | | | LTC1453CN8 | LTC1453CS8 | 1452C | | | LTC1451IN8 | LTC1451IS8 | 1452I | | | LTC1452IN8 | LTC1452IS8 | 1453C | | | LTC1453IN8 | LTC1453IS8 | 1453I | Consult factory for Military grade parts. # **ELECTRICAL CHARACTERISTICS** $V_{CC}$ = 4.5V to 5.5V (LTC1451), 2.7V to 5.5V (LTC1452/LTC1453), internal or external reference ( $V_{REF} \le V_{CC}/2$ ), $V_{OUT}$ and REF unloaded, $T_A$ = $T_{MIN}$ to $T_{MAX}$ , unless otherwise noted. | SYMBOL | PARAMETER | CONDITIONS | MIN | TYP | MAX | UNITS | | |---------------------|-----------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------|-----|----------------|-------------------------|----------------|----------------------------| | DAC | | | • | | | | - | | | Resolution | | • | 12 | | | Bits | | DNL | Differential Nonlinearity | Guaranteed Monotonic (Note 1) | • | | | ±0.5 | LSB | | INL | Integral Nonlinearity | T <sub>A</sub> = 25°C<br>(Note 1) | • | | | ±3.5<br>±4 | LSB<br>LSB | | $\overline{V_{OS}}$ | Offset Error | T <sub>A</sub> = 25°C | • | | | ±12<br>±18 | mV<br>mV | | V <sub>OS</sub> TC | Offset Error Temperature<br>Coefficient | | | | ±15 | | μV/°C | | $V_{FS}$ | Full-Scale Voltage | When Using Internal Reference, LTC1451, T <sub>A</sub> = 25°C<br>LTC1451 | • | 4.065<br>4.045 | 4.095<br>4.095 | 4.125<br>4.145 | V | | | | External 2.048V Reference, V <sub>CC</sub> = 5V, LTC1452 | • | 4.075 | 4.095 | 4.115 | V | | | | When Using Internal Reference, LTC1453, T <sub>A</sub> = 25°C<br>LTC1453 | • | 2.470<br>2.460 | 2.500<br>2.500 | 2.530<br>2.540 | V | | V <sub>FS</sub> TC | Full-Scale Voltage<br>Temperature Coefficient | When Using Internal Reference, LTC1451<br>When Using External 2.048V Reference, LTC1452<br>When Using Internal Reference, LTC1453 | | | ±0.10<br>±0.02<br>±0.10 | | LSB/°C<br>LSB/°C<br>LSB/°C | # **ELECTRICAL CHARACTERISTICS** $V_{CC} = 4.5 V \ to \ 5.5 V \ (LTC1451), \ 2.7 V \ to \ 5.5 V \ (LTC1452/LTC1453), \ internal \ or \ external \ reference \ (V_{REF} \le V_{CC}/2), \ V_{OUT} \ and \ REF \ unloaded, \ T_A = T_{MIN} \ to \ T_{MAX}, \ unless \ otherwise \ noted.$ | SYMBOL | PARAMETER | CONDITIONS | | MIN | TYP | MAX | UNITS | |-----------------|---------------------------------------------|----------------------------------------------------------------------------------------------|---|------------|------------|--------------------|------------| | Reference | (LTC1451/LTC1453) | | ' | | | | | | | Reference Output Voltage | LTC1451 | • | 2.008 | 2.048 | 2.088 | V | | | | LTC1453 | • | 1.195 | 1.220 | 1.245 | V | | | Reference Output<br>Temperature Coefficient | | | | ±0.08 | | LSB/°C | | | Reference Line Regulation | | • | | 0.7 | ±2 | LSB/V | | | Reference Load Regulation | 0 ≤ I <sub>OUT</sub> ≤ 100μA, LTC1451<br>LTC1453 | • | | 0.2<br>0.6 | ±1.5<br>±3 | LSB<br>LSB | | | Reference Input Range | $V_{REF} \le V_{CC} - 1.5V$ | • | | | V <sub>CC</sub> /2 | V | | | Reference Input Resistance | | • | 8 | 14 | 30 | kΩ | | - | Reference Input Capacitance | | | | 15 | | pF | | | Short-Circuit Current | REF Shorted to GND | • | | | 80 | mA | | Power Su | pply | | ' | | | | | | V <sub>CC</sub> | Positive Supply Voltage | For Specified Performance, LTC1451 | • | 4.5 | | 5.5 | V | | | | LTC1452 | • | 2.7 | | 5.5 | V | | | | LTC1453 | • | 2.7 | | 5.5 | V | | I <sub>CC</sub> | Supply Current | $4.5V \le V_{CC} \le 5.5V$ (Note 4), LTC1451 | • | 300 | 400 | 620 | μΑ | | | | $2.7V \le V_{CC} \le 5.5V$ (Note 4), LTC1452<br>$2.7V \le V_{CC} \le 5.5V$ (Note 4), LTC1453 | | 120<br>150 | 225<br>250 | 350<br>500 | μA<br>μA | | On Amn D | L Performance | 2.7 V = V <sub>00</sub> = 0.0 V (Note 4), 2.70 1400 | | 100 | 200 | | μ. | | op milp b | Short-Circuit Current Low | V <sub>OUT</sub> Shorted to GND | • | | | 100 | mA | | | Short-Circuit Current High | V <sub>OUT</sub> Shorted to V <sub>CC</sub> | • | | | 120 | mA | | - | Output Impedance to GND | Input Code = 0 | | | 40 | 120 | Ω | | AC Perfor | · · · | input dode – d | | | 40 | 120 | 52 | | AC I CITO | Voltage Output Slew Rate | (Note 2) | • | 0.5 | 1.0 | | V/µs | | | <u> </u> | , , | | 0.5 | 1.0 | | <u> </u> | | | Voltage Output Settling Time | (Notes 2, 3) to ±0.5LSB | | | | | μS | | | Digital Feedthrough | | | | 0.3 | | nV∙s | | | AC Feedthrough | REF = 1kHz, 2V <sub>P-P</sub> , LTC1452 | | | -95 | | dB | | SINAD | Signal-to-Noise + Distortion | REF = 1kHz, 2V <sub>P-P</sub> , (Code: All 1s) LTC1452 | | | 85 | | dB | # **ELECTRICAL CHARACTERISTICS** $V_{CC} = 5V$ (LTC1451LTC1452), $V_{CC} = 3V$ (LTC1453), $T_A = T_{MIN}$ to $T_{MAX}$ | - | | | | LTC | 1451/LTC1 | 452 | | LTC1453 | | | |-------------------|-------------------------------------------------|---------------------------------------------|---|-----|-----------|-----------------------|-----|---------|-----------------------|-------| | SYMBOL | PARAMETER | CONDITIONS | | MIN | TYP | MAX | MIN | TYP | MAX | UNITS | | Digital I/O | | | | | | | | | • | | | V <sub>IH</sub> | Digital Input High Voltage | | • | 2.4 | | | 2.0 | | | V | | $V_{IL}$ | Digital Input Low Voltage | | • | | | 0.8 | | | 0.6 | V | | V <sub>OH</sub> | Digital Output High Voltage | I <sub>OUT</sub> = -1mA | • | | | V <sub>CC</sub> – 1.0 | | | V <sub>CC</sub> - 0.7 | V | | V <sub>OL</sub> | Digital Output Low Voltage | I <sub>OUT</sub> = 1mA | • | 0.4 | | | 0.4 | | | V | | I <sub>LEAK</sub> | Digital Input Leakage | V = GND to V <sub>CC</sub> | • | | | ±10 | | | ±10 | μA | | C <sub>IN</sub> | Digital Input Capacitance | Guaranteed by Design<br>Not Subject to Test | • | | | 10 | | | 10 | pF | | Switching | | | | | | ' | | | ' | | | t <sub>1</sub> | D <sub>IN</sub> Valid to CLK Setup | | • | | | 40 | | | 60 | ns | | t <sub>2</sub> | D <sub>IN</sub> Valid to CLK Hold | | • | | | 0 | | | 0 | ns | | t <sub>3</sub> | CLK High Time | | • | | | 40 | | | 60 | ns | | t <sub>4</sub> | CLK Low Time | | • | | | 40 | | | 60 | ns | | t <sub>5</sub> | CS/LD Pulse Width | | • | | | 50 | | | 80 | ns | | t <sub>6</sub> | LSB CLK to CS/LD | | • | | | 40 | | | 60 | ns | | t <sub>7</sub> | CS/LD Low to CLK | | • | | | 20 | | | 30 | ns | | t <sub>8</sub> | D <sub>OUT</sub> Output Delay | C <sub>LOAD</sub> = 15pF | • | | | 150 | | | 220 | ns | | t <sub>9</sub> | CLK Low to $\overline{\text{CS}}/\text{LD}$ Low | | • | | | 20 | | | 30 | ns | The ● denotes specifications which apply over the full operating temperature range. **Note 1:** Nonlinearity is defined from the first code that is greater than or equal to the maximum offset specification to code 4095 (full scale). **Note 2:** Load is $5k\Omega$ in parallel with 100pF. **Note 3:** DAC switched between all 1s and the code corresponding to $V_{OS}$ for the part, i.e., LTC1451: code 18; LTC1453: code 30. Note 4: Digital inputs at OV or V<sub>CC</sub>. # TYPICAL PERFORMANCE CHARACTERISTICS ## TYPICAL PERFORMANCE CHARACTERISTICS LTC1451 Supply Current vs Logic Input Voltage LTC1451 Output Swing vs Load Resistance LTC1451 Pull-Down Voltage vs Output Sink Current Capability LTC1451 Offset Voltage vs Temperature LTC1451 Differential Nonlinearity (DNL) LTC1451 LTC1452 Total Harmonic Distortion + Noise vs Frequency LTC1451 Broadband Output Noise CODE = FFFH BW = 3Hz TO 1.4MHz GAIN = 1000 1451/2/3 G10 ### PIN FUNCTIONS **CLK:** The TTL Level Input for the Serial Interface Clock. $D_{IN}$ : The TTL Level Input for the Serial Interface Data. Data on the $D_{IN}$ pin is latched into the shift register on the rising edge of the serial clock. $\overline{\textbf{CS}}/\textbf{LD}$ : The TTL Level Input for the Serial Interface Enable and Load Control. When $\overline{\textbf{CS}}/\textbf{LD}$ is low the CLK signal is enabled, so the data can be clocked in. When $\overline{\textbf{CS}}/\textbf{LD}$ is pulled high, data is loaded from the shift register into the DAC register, updating the DAC output. **D**<sub>OUT</sub>: The Output of the Shift Register which Becomes Valid on the Rising Edge of the Serial Clock. GND: Ground. **REF:** The Output of the Internal Reference and the Input to the DAC Resistor Ladder. An external reference with voltage up to $V_{CC}/2$ may be used for the LTC1452. Vout: The Buffered DAC Output. **V<sub>CC</sub>:** The Positive Supply Input. $4.5V \le V_{CC} \le 5.5V$ (LTC1451), $2.7 \le V_{CC} \le 5.5V$ (LTC1452/LTC1453). Requires a bypass capacitor to ground. ### **BLOCK DIAGRAM** # TIMING DIAGRAM ### **DEFINITIONS** **Resolution (n):** Resolution is defined as the number of digital input bits, n. It defines the number of DAC output states (2<sup>n</sup>) that divide the full-scale range. The resolution does not imply linearity. **Full-Scale Voltage (V<sub>FS</sub>):** This is the output of the DAC when all bits are set to 1. **Voltage Offset Error (Vos):** The theoretical voltage at the output when the DAC is loaded with all zeros. The output amplifier can have a true negative offset, but because the part is operated from a single supply, the output cannot go below zero. If the offset is negative, the output will remain near 0V resulting in the transfer curve shown in Figure 1. The offset of the part is measured at the code that corresponds to the maximum offset specification: $$V_{OS} = V_{OUT} - [(Code \times V_{FS})/(2^n - 1)]$$ **Least Significant Bit (LSB):** One LSB is the ideal voltage difference between two successive codes. $$LSB = (V_{FS} - V_{OS})/(2^n - 1) = (V_{FS} - V_{OS})/4095$$ Nominal LSBs: LTC1451 LSB = 4.095V/4095 = 1mV LTC1452 LSB = V(REF)/4095 LTC1453 LSB = 2.5V/4095 = 0.610mV Integral Nonlinearity (INL): End-point INL is the maximum deviation from a straight line passing through the end-points of the DAC transfer curve. Because the part operates from a single supply and the output cannot go below zero, the linearity is measured between full scale and the code corresponding to the maximum offset specification. The INL error at a given input code is calculated as follows: INL = $[V_{OUT} - V_{OS} - (V_{FS} - V_{OS})(code/4095)]/LSB$ V<sub>OUT</sub> = The output voltage of the DAC measured at the given input code **Differential Nonlinearity (DNL):** DNL is the difference between the measured change and the ideal 1LSB change between any two adjacent codes. The DNL error between any two codes is calculated as follows: DNL = $(\Delta V_{OUT} - LSB)/LSB$ ΔV<sub>OUT</sub> = The measured voltage difference between two adiacent codes **Digital Feedthrough:** The glitch that appears at the analog output caused by AC coupling from the digital inputs when they change state. The area of the glitch is specified in $nV \times sec$ . Figure 1. Effect of Negative Offset ### **OPERATION** #### **Serial Interface** The data on the $D_{IN}$ input is loaded into the shift register on the rising edge of the clock. The MSB is loaded first. The DAC register loads the data from the shift register when $\overline{CS}/LD$ is pulled high. The CLK is disabled internally when $\overline{CS}/LD$ is high. Note: CLK must be low before $\overline{CS}/LD$ is pulled low to avoid an extra internal clock pulse. The buffered output of the 12-bit shift register is available on the $D_{OUT}$ pin which swings from GND to $V_{CC}$ . Multiple LTC1451/LTC1452/LTC1453s may be daisy-chained together by connecting the $D_{OUT}$ pin to the $D_{IN}$ pin of the next chip, while the CLK and $\overline{CS}/LD$ signals remain common to all chips in the daisy chain. The serial data is clocked to all of the chips, then the $\overline{CS}/LD$ signal is pulled high to update all of them simultaneously. #### Reference The LTC1451 includes an internal 2.048V reference, making 1LSB equal to 1mV (gain of 2). The LTC1453 has an internal reference of 1.22V with a full scale of 2.5V (gain of 2.05). The internal reference output is turned off when the pin is forced above the reference voltage, allowing an external reference to be connected to the reference pin. The LTC1452 has no internal reference and the REF pin must be driven externally. The buffer gain is 2, so the external reference must be less than $V_{\rm CC}/2$ and be capable of driving the 8k minimum DAC resistor ladder. #### **Voltage Output** The LTC1451 family's rail-to-rail buffered output can source or sink 5mA over the entire operating temperature range while pulling to within 300mV of the positive supply voltage or ground. The output swings to within a few millivolts of either supply rail when unloaded and has an equivalent output resistance of $40\Omega$ when driving a load to the rails. The output can drive 1000pF without going into oscillation. INTERPLEMENT TECHNOLOGY # TYPICAL APPLICATIONS #### An Isolated 4mA to 20mA Process Controller Has 3.3V Minimum Loop Voltage This circuit shows how to use an LTC1453 to make an opto-isolated digitally controlled 4mA to 20mA process controller. The controller circuitry, including the opto-isolation, is powered by the loop voltage that can have a wide range of 3.3V to 30V. The 1.22V reference output of the LTC1453 is used for the 4mA offset current and $V_{OUT}$ is used for the digitally controlled 0mA to 16mA current. $R_S$ is a sense resistor and the op amp modulates the transistor Q1 to provide the 4mA to 20mA current through this resistor. The potentiometers allow for offset and full-scale adjustment. The control circuitry dissipates well under the 4mA budget at zero-scale. ### TYPICAL APPLICATIONS #### 12-Bit 3V to 5V Voltage Output DAC #### **Digitally Programmable Current Source** This circuit shows a digitally programmable current source from an external voltage source using an external op amp, an LT1077 and an NPN transistor (2N3440). Any digital word from 0 to 4095 is loaded into the LTC1451 and its output correspondingly swings from 0V to 4.095V. In the configuration shown, this voltage will be forced across the resistor $R_A$ . If $R_A$ is chosen to be 410 $\!\Omega$ the output current will range from 0mA at zero-scale to 10mA at full-scale. The minimum voltage for $V_S$ is determined by the load resistor $R_L$ and Q1's $V_{CESAT}$ voltage. With a load resistor of 50 $\!\Omega$ , the voltage source can be as low as 5V. # TYPICAL APPLICATIONS #### A Wide Swing, Bipolar Output 12-Bit DAC This circuit shows how to make a bipolar output 12-bit DAC with a wide output swing using an LTC1451 and an LT®1077. R1 and R2 resistively divide down the LTC1451 output and an offset is summed in using the LTC1451 onboard 2.048V reference and R3 and R4. R5 ensures that the onboard reference is always sourcing current and never has to sink any current even when $V_{OUT}$ is at full-scale. The LT1077 output will have a wide bipolar output swing of -4.096V to 4.094V as shown in the figure above. With this output swing 1LSB = 2mV. ### PACKAGE DESCRIPTION Dimensions in inches (millimeters) unless otherwise noted. #### **N8 Package** 8-Lead Plastic DIP #### S8 Package 8-Lead Plastic SOIC # **RELATED PARTS** | PART NUMBER | DESCRIPTION | COMMENTS | |-----------------|----------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------| | LTC1257 | Single 12-Bit $V_{OUT}$ DAC, Full Scale: 2.048V, $V_{CC}$ : 4.75V to 15.75V. Reference Can Be Overdriven Up to 12V, i.e., FS MAX = 12V | 5V to 15V Single Supply, Complete V <sub>OUT</sub> DAC in SO-8 Package | | LTC7541 | 12-Bit Multiplying Parallel I <sub>OUT</sub> DAC | 5V to 16V Supply, 12-Bit Wide Interface | | LTC7543/LTC8143 | 12-Bit Multiplying Serial I <sub>OUT</sub> DAC | 5V Supply, Clear Pin and Serial Data Output (LTC8143) | | LTC8043 | 12-Bit Multiplying Serial I <sub>OUT</sub> DAC | 5V Supply, SO-8 Package | <sup>\*</sup>THESE DIMENSIONS DO NOT INCLUDE MOLD FLASH OR PROTRUSIONS. MOLD FLASH OR PROTRUSIONS SHALL NOT EXCEED 0.010 INCH (0.254mm)