# Microprocessor Supervisory Circuit ### **FEATURES** - Guaranteed Reset Assertion at V<sub>CC</sub> = 1V - 8-Pin SOIC Plastic Package - 2.0mA Maximum Supply Current - 4.62V/4.37V Precision Voltage Monitor - Power OK/Reset Time Delay: 600ms - Minimum External Component Count - Superior Upgrade for DS1232 # **APPLICATIONS** - Critical µP Power Monitoring - Intelligent Instruments - Computers and Controllers - Automotive Systems # DESCRIPTION The LTC1232 provides power supply monitoring, watchdog timing and external reset for microprocessor systems. A precise internal voltage reference and comparator circuit monitor the power supply line. When an out-of-tolerance condition occurs, the reset outputs are forced to active states. The $\overline{RST}$ output is guaranteed to remain logic low even with $V_{CC}$ as low as 1V. The LTC1232 has an internal watchdog timer which forces the reset outputs to active states when the Strobe input is not forced low prior to a preset time-out period. The watchdog timing can be set to operate on time-out periods of typically 150ms, 600ms or 1.2 seconds. The LTC1232 performs push-button reset control. The LTC1232 debounces the push-button input and guarantees an active reset pulse width of 250ms minimum. # TYPICAL APPLICATION ### RST Ouput Voltage vs Supply Voltage # **ABSOLUTE MAXIMUM RATINGS** (Notes 1 and 2) # PACKAGE/ORDER INFORMATION # PRODUCT SELECTION GUIDE | | Pins | Reset | Watchdog<br>Timer | Battery<br>Backup | Power<br>Fail<br>Warning | RAM<br>Write<br>Protect | Push-Button<br>Reset | Conditional<br>Battery<br>Backup | |---------|------|-------|-------------------|-------------------|--------------------------|-------------------------|----------------------|----------------------------------| | LTC1232 | 8 | Х | Х | | | | X | | | LTC690 | 8 | Х | X | Х | Х | | | | | LTC691 | 16 | Х | Х | Х | Х | X | | | | LTC694 | 8 | Х | Х | Х | Х | | | | | LTC695 | 16 | X | Х | X | Х | X | | | | LTC699 | 8 | X | Х | | | | | | | LTC1235 | 16 | X | Х | Х | Х | Х | Х | Х | # RECOMMENDED OPERATING CONDITIONS $V_{CC} = Full Operating Range$ | SYMBOL | PARAMETER | CONDITIONS | | MIN | TYP | MAX | UNITS | |-----------------|--------------------------------|------------|---|------|-----|----------------------|-------| | V <sub>CC</sub> | Supply Voltage | | • | 4.5 | 5.0 | 5.5 | V | | V <sub>IH</sub> | ST and PB RST Input High Level | | • | 2.0 | | V <sub>CC</sub> +0.3 | V | | V <sub>IL</sub> | ST and PB RST Input Low Level | | • | -0.3 | | 0.8 | V | # DC ELECTRICAL CHARACTERISTICS $v_{cc}$ = Full Operating Range | SYMBOL | PARAMETER | CONDITIONS | | MIN | TYP | MAX | UNITS | |-------------------|--------------------------------------------|-----------------------|---|------|-------|------|-------| | l <sub>IL</sub> | Input Leakage | (Note 3) | • | -1.0 | | 1.0 | μА | | I <sub>OH</sub> | Output Current at 2.4V | (Note 5) | • | -1.0 | -13.0 | | mA | | l <sub>OL</sub> | Output Current at 0.4V | (Note 5) | • | 2.0 | 6.0 | | mA | | Icc | Supply Current | (Note 4) | • | | 0.5 | 2.0 | mA | | V <sub>CCTP</sub> | V <sub>CC</sub> Trip Point | TOL = GND | • | 4.50 | 4.62 | 4.74 | V | | V <sub>CCTP</sub> | V <sub>CC</sub> Trip Point | TOL = V <sub>CC</sub> | • | 4.25 | 4.37 | 4.49 | v | | V <sub>HYS</sub> | V <sub>CC</sub> Trip Point Hysteresis | | | | 40 | ···· | m۷ | | V <sub>RST</sub> | RST Output Voltage at V <sub>CC</sub> = 1V | ISINK = 10µA | | | 4 | 200 | mV | # AC CHARACTERISTICS $v_{cc} = Full Operating Range$ | SYMBOL | PARAMETER | CONDITIONS | | <b>MIN</b><br>40 | TYP | MAX | UNITS | |------------------|--------------------------------------------------------------|---------------------------------------------------|---|------------------|--------------------|---------------------|----------------| | t <sub>PB</sub> | PB RST = V <sub>IL</sub> | | | | | | | | t <sub>RST</sub> | RESET Active Time | | • | 250 | 610 | 1000 | ms | | t <sub>ST</sub> | ST Pulse Width | | • | 20 | ··· | | ns | | t <sub>RPD</sub> | V <sub>CC</sub> Detect to RST and RST | | • | | *** | 100 | ns | | t <sub>F</sub> | V <sub>CC</sub> Slew Rate 4.75V-4.25V | | • | 300 | | <del></del> | μѕ | | t <sub>RPU</sub> | V <sub>CC</sub> Detect to RST and RST<br>(Reset Active Time) | t <sub>R</sub> = 5μs | • | 250 | 610 | 1000 | ms | | t <sub>R</sub> | V <sub>CC</sub> Slew Rate 4.25V-4.75V | | • | 0 | | | ns | | t <sub>TD</sub> | ST Pin Detect to RST and RST<br>(Watchdog Time-Out Period) | TD = GND<br>TD = Floating<br>TD = V <sub>CC</sub> | • | 60<br>250<br>500 | 150<br>610<br>1200 | 250<br>1000<br>2000 | ms<br>ms<br>ms | | CIN | Input Capacitance | | | ·········· | 5 | | pF | | Cout | Output Capacitance | | | | 5 | | pF | The ullet indicates specifications which apply over the full operating temperature. **Note 1:** Absolute maximum ratings are those values beyond which the life of a device may be impaired. Note 2: All voltage values are with respect to GND. **Note 3:** The PB RST pin is internally pulled up to V<sub>CC</sub> with an internal impedance of 10k typical. The TD pin has internal bias current. Note 4: Measured with outputs open. Note 5: The RST pin is an open drain output. ### ?/ # TIMING DIAGRAMS ### **Push-Button Reset** # V<sub>CC</sub> 4.75V 4.50V 4.50V 4.85V V<sub>OH</sub> V<sub>OH</sub> V<sub>OL</sub> **Power Down** Strobe Input LTC1232 • TD LTC1232 - TD03 # **BLOCK DIAGRAM** # TYPICAL PERFORMANCE CHARACTERISTICS # PIN FUNCTIONS $V_{CC}$ : +5V supply input. The $V_{CC}$ pin should be bypassed with a 0.1 $\mu$ F capacitor. GND: Ground pin. PB RST: Logic input to be directly connected to a pushbutton. The PB RST input requires an active low signal which is debounced and timed for a minimum of 40ms. When this condition is satisfied, the reset pulse generator forces the reset outputs to active states. The reset outputs remain in active states for a minimum of 250ms after PB RST is released from logic low level. **TOL:** Input to select 5% or 10% variation on $V_{CC}$ . When TOL is connected to GND, the reset pulse generator forces the reset outputs to active states as $V_{CC}$ falls below 4.75V (4.62V typical). When TOL is connected to $V_{CC}$ , the reset pulse generator forces the reset outputs to active states as $V_{CC}$ falls below 4.5V (4.37V typical). **TD:** Time-out Delay, TD is a three level input to select three different time-out periods. The time-out period is set by the TD input to be 150ms with TD connected to GND, 600ms with TD left floating, and 1.2 seconds with TD connected to $V_{CC}$ . # PIN FUNCTIONS **RST**: Open drain logic output for $\mu P$ reset control. The LTC1232 provides three ways to generate $\mu P$ reset. First, when $V_{CC}$ falls below $V_{CC}$ trip point (4.75V with TOL = GND and 4.5V with TOL = $V_{CC}$ ), RST goes active low. After $V_{CC}$ returns to 5V, the reset pulse generator forces RST to remain active low for a minimum of 250ms. Second, when the watchdog timer is not serviced prior to a selected timeout period, the reset pulse generator also forces RST to active low for a minimum of 250ms and repeats for every time-out period. Third and the last, when the PB RST pin stays active low for a minimum of 40ms, RST becomes active low. The RST output will remain active low for a minimum of 250ms from the moment the push-button reset input is released from logic low level. **RST:** RST is an active high logic output. It is the inverse of RST. ST: Logic input to reset the watchdog timer. Driving ST either high or low longer than the time-out period set by the TD input, forces the reset outputs to active states for a minimum of 250ms. The timer resets itself and begins to time-out again with each high to low transition on the ST input (see Figure 2). ## APPLICATIONS INFORMATION ### **Power Monitoring** The LTC1232 uses a bandgap voltage reference and a precision voltage comparator, C1, to monitor the 5V supply input on $V_{CC}$ (see BLOCK DIAGRAM). When $V_{CC}$ falls below the $V_{CC}$ trip point (4.62V typical with TOL = GND and 4.37V typical with TOL = $V_{CC}$ ), the reset outputs are forced to active states. The $V_{CC}$ trip point accounts for a 5% or 10% variation on $V_{CC}$ , so the reset outputs become active when $V_{CC}$ falls below the $V_{CC}$ trip point. On power-up, the reset signals are held in active states for a minimum of 250ms after the $V_{CC}$ trip point is reached to allow the power supply and microprocessor to stabilize. On power-down, the RST signal remains active low even with $V_{CC}$ as low as 1V. This capability helps hold the microprocessor in stable shutdown condition. Figure 1 shows the timing diagram of the RST signal. The precision voltage comparator, C1, typically has 40mV of hysteresis which ensures that glitches at $V_{CC}$ pin do not activate the reset outputs. Response time is typically 10 $\mu$ s. To help prevent mitriggering due to transient loads, $V_{CC}$ pin should be bypassed with a 0.1 $\mu$ F capacitor with the leads trimmed as short as possible. ### **Push-Button Reset** The LTC1232 provides a logic input pin, PBRST, for direct connection to a push-button. This push-button reset input requires an active low signal. Internally, this input signal is debounced and timed for a minimum of 40ms. When Figure 1. Reset Active Time # APPLICATIONS INFORMATION this condition is satisfied, the reset pulse generator forces the reset outputs to active states. The reset signals will remain active for a minimum of 250ms from the moment the push-button reset input is released from logic low level (see TIMING DIAGRAM). ### **Watchdog Timer** The LTC1232 provides a watchdog timer function to monitor the activity of the microprocessor. If the microprocessor does not stimulate the strobe input, $\overline{ST}$ , within a selected time-out period, the reset outputs are forced to active states for a minimum of 250ms. The time-out period is selected by the Time-out Delay input, TD, to be 150ms with TD connected to GND, 600ms with TD left floating, and 1.2 seconds with TD connected to $V_{CC}$ . The 1.2 second time-out period is adequate for many systems to serve the watchdog timer immediately after a reset. Figure 2 shows the timing diagram of watchdog time-out period and reset active time. The watchdog time-out period is restarted as Figure 2. Watchdog Time-Out Period and Reset Active Time soon as the reset outputs are inactive. When a high-to-low transition occurs at the $\overline{ST}$ pin prior to time-out, the watchdog time is reset and begins to time-out again. To ensure the watchdog time does not time-out, a high-to-low transition on the $\overline{ST}$ pin must occur at or less than the minimum time-out period. If the input to the $\overline{ST}$ pin remains either high or low, reset pulses will be issued for every time-out period selected by the TD pin. The watchdog timer is disabled when $V_{CC}$ falls below the $V_{CC}$ trip point.