# HT93LC56 2K 3-Wire CMOS Serial EEPROM #### **Features** - Operating voltage $V_{CC}$ - Read: 2.0V~5.5V - Write: 2.4V~5.5V - Low power consumption - Operating: 5mA max. - Standby: 10µA max. - User selectable internal organization - 2K(HT93LC56): 256×8 or 128×16 - 3-wire Serial Interface - Write cycle time: 5ms max. - Automatic erase-before-write operation - Word/chip erase and write operation - Write operation with built-in timer - Software controlled write protection - 10-year data retention after 100K rewrite cycles $10^6$ rewrite cycles per word - Commercial temperature range $(0^{\circ}\text{C to } + 70^{\circ}\text{C})$ - 8-pin DIP/SOP package ### **General Description** The HT93LC56 is a 2K-bit low voltage nonvolatile, serial electrically erasable programmable read only memory device using the CMOS floating gate process. Its 2048 bits of memory are organized into 128 words of 16 bits each when the ORG pin is connected to VCC or organized into 256 words of 8 bits each when it is tied to VSS. The device is optimized for use in many industrial and commercial applications where low power and low voltage operation are essential. By popular microcontroller, the versatile serial interface including chip select (CS), serial clock (SK), data input (DI) and data output (DO) can be easily controlled. ### **Block Diagram** # **Pin Assignment** # **Pin Description** | Pin Name | I/O | Description | |----------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | CS | Ι | Chip select input | | SK | I | Serial clock input | | DI | I | Serial data input | | DO | O | Serial data output | | VSS | | Negative power supply, ground | | ORG | I | Internal Organization When ORG is connected to VDD or ORG is floated, the $(\times 16)$ memory organization is selected. When ORG is tied to VSS, the $(\times 8)$ memory organization is selected. There is an internal pull-up resistor on the ORG pin. (HT93LC56-A) | | NC | _ | No connection | | VCC | | Positive power supply | ### **Absolute Maximum Ratings** | Operation Temperature (Commercial) | 0°C to 70°C | |--------------------------------------------------|--------------------------------------------| | Applied $V_{\rm CC}$ Voltage with Respect to VSS | 0.3V to 6.0V | | Applied Voltage on any Pin with Respect to VSS | $V_{\rm SS}$ = 0.3V to $V_{\rm CC}$ + 0.3V | | Supply READ Voltage | 2V to 5.5V | Note: These are stress ratings only. Stresses exceeding the range specified under "Absolute Maximum Ratings" may cause substantial damage to the device. Functional operation of this device at other conditions beyond those listed in the specification is not implied and prolonged exposure to extreme conditions may affect device reliability. ### **D.C. Characteristics** | Cl1 | D 4 | 7 | М: | T | М. | TT | | |--------------------|---------------------------|-------------------|------------------------------------------------------------------------------------------|---------------------|------|------------------|------| | Symbol | Parameter | $\mathbf{v_{cc}}$ | Conditions | Min. | Тур. | Max. | Unit | | 17 | O | | Read | 2.0 | | 5.5 | V | | $ m V_{CC}$ | Operating Voltage | | Write | 2.4 | | 5.5 | V | | $I_{CC1}$ | Operating Current (TTL) | 5V | 7 DO unload, SK=1MHz | | | 5 | mA | | T | Operating Current | 5V | DO unload, SK=1MHz | | | 5 | mA | | $I_{CC2}$ | (CMOS) | 2~5.5V | DO unload, SK=250kHz | | | 5 | mA | | $I_{\mathrm{STB}}$ | Standby Current (CMOS) | 5V | CS=SK=DI=0V | _ | _ | 10 | μА | | $I_{LI}$ | Input Leakage Current | 5V | $V_{\rm IN}=V_{\rm SS}\sim V_{\rm CC}$ | 0 | _ | 1 | μА | | $I_{LO}$ | Output Leakage<br>Current | 5V | $\begin{array}{cc} 5V & V_{\rm OUT} = V_{\rm SS} \sim V_{\rm CC} \\ CS = 0V \end{array}$ | | _ | 1 | μА | | $V_{\mathrm{IL}}$ | T T | 5V | _ | 0 | | 0.8 | V | | | Input Low Voltage | 2~5.5V | _ | 0 | | $0.1 V_{\rm CC}$ | V | | $ m V_{IH}$ | Innert III ab Waltons | 5V | _ | 2 | _ | $V_{\rm CC}$ | V | | VIH | Input High Voltage | 2~5.5V | _ | $0.9 m V_{CC}$ | | $V_{\rm CC}$ | V | | $ m V_{OL}$ | Ontrot I am Valtana | 5V | $I_{OL}$ =2.1mA | | | 0.4 | V | | VOL | Output Low Voltage | 2~5.5V | I <sub>OL</sub> =10μA | | | 0.2 | V | | V <sub>OH</sub> | Outract III als Valta as | 5V | $I_{OH}$ = $-400\mu A$ | 2.4 | | _ | V | | | Output High Voltage | 2~5.5V | I <sub>OH</sub> =-10μA | $V_{\rm CC}$ $-0.2$ | _ | _ | V | | $C_{IN}$ | Input Capacitance | | V <sub>IN</sub> =0V, f=250kHz | | | 5 | pF | | $C_{OUT}$ | Output Capacitance | | V <sub>OUT</sub> =0V, f=250kHz | | _ | 5 | pF | ### A.C. Characteristics | G11 | D | VCC=5V±10% | | VCC=3V±10% | | VCC=2V* | | TT | |--------------------|-------------------|------------|------|------------|------|---------|------|------| | Symbol | Parameter | Min. | Max. | Min. | Max. | Min. | Max. | Unit | | $f_{SK}$ | Clock Frequency | 0 | 2000 | 0 | 500 | 0 | 250 | kHz | | ${ m t_{SKH}}$ | SK High Time | 250 | | 1000 | _ | 2000 | _ | ns | | ${ m t_{SKL}}$ | SK Low Time | 250 | | 1000 | _ | 2000 | | ns | | $t_{\mathrm{CSS}}$ | CS Setup Time | 50 | | 200 | | 200 | | ns | | ${ m t_{CSH}}$ | CS Hold Time | 0 | | 0 | _ | 0 | _ | ns | | ${ m t_{CDS}}$ | CS Deselect Time | 250 | | 250 | | 1000 | | ns | | $ m t_{DIS}$ | DI Setup Time | 100 | | 200 | _ | 400 | _ | ns | | ${ m t_{DIH}}$ | DI Hold Time | 100 | | 200 | _ | 400 | _ | ns | | $ m t_{PD1}$ | DO Delay to "1" | _ | 250 | | 1000 | _ | 2000 | ns | | $ m t_{PD0}$ | DO Delay to "0" | _ | 250 | | 1000 | _ | 2000 | ns | | ${ m t_{SV}}$ | Status Valid Time | | 250 | | 250 | | | ns | | $t_{ m HV}$ | DO Disable Time | 100 | | 400 | _ | 400 | _ | ns | | $\mathrm{t_{PR}}$ | Write Cycle Time | | 5 | | 5 | | | ms | <sup>\*</sup> For Read Operating Only ### A.C. test conditions Input rise and fall time: $5ns\ (1V\ to\ 2V)$ Input and output timing reference levels: 1.5V Output load: See Figure right \*Including scope and jig Output load circuit ### **Timing Diagrams** ### **Functional Description** The HT93LC56 is accessed via a three-wire serial communication interface. The device is arranged into 128 words by 16 bits or 256 words by 8 bits depending whether the ORG pin is connected to VCC or VSS. The HT93LC56 contains seven instructions: READ, ERASE, WRITE, EWEN, EWDS, ERAL and WRAL. When the user selectable internal organization is arranged into 128×16 (256×8), these instructions are all made up of 11(12) bits data: 1 start bit, 2 op code bits and 8(9) address bits. By using the control signal CS, SK and data input signal DI, these instructions can be given to the HT93LC56. These serial instruction data presented at the DI input will be written into the device at the rising edge of SK. During the READ cycle, DO pin acts as the data output and during the WRITE or ERASE cycle, DO pin indicates the BUSY/READY status. When the DO pin is active for read data or as a BUSY/READY indicator the CS pin must be high; otherwise DO pin will be in a high-impedance state. For successful instructions, CS must be low once after the instruction is sent. After power on, the device is by default in the EWDS state. And, an EWEN instruction must be performed before any ERASE or WRITE instruction can be executed. The following are the functional descriptions and timing diagrams of all seven instructions. #### **READ** The READ instruction will stream out data at a specified address on the DO pin. The data on DO pin changes during the low-to-high edge of SK signal. The 8 bits or 16 bits data stream is preceded by a logical "0" dummy bit. Irrespective of the condition of the EWEN or EWDS instruction, the READ command is always valid and independent of these two instructions. After the data word has been read the internal address will be automatically incremented by 1 allowing the next consecutive data word to be read out without entering further address data. The address will wrap around with CS High until CS returns to LOW. #### **EWEN/EWDS** The EWEN/EWDS instruction will enable or disable the programming capabilities. At both the power on and power off state the device automatically entered the disable mode. Before a WRITE, ERASE, WRAL or ERAL instruction is given, the programming enable instruction EWEN must be issued, otherwise the ERASE/WRITE instruction is invalid. After the EWEN instruction is issued, the programming enable condition remains until power is turned off or a EWDS instruction is given. No data can be written into the device in the programming disabled state. By so doing, the internal memory data can be protected. #### **ERASE** The ERASE instruction erases data at the specified addresses in the programming enable mode. After the ERASE op-code and the specified address have been issued, the data erase is activated by the falling edge of CS. Since the internal auto-timing generator provides all timing signals for the internal erase, so the SK clock is not required. During the internal erase, we can verify the busy/ready status if CS is high. The DO pin will remain low but when the operation is over, the DO pin will return to high and further instructions can be executed. #### **WRITE** The WRITE instruction writes data into the device at the specified addresses in the programming enable mode. After the WRITE op-code and the specified address and data have been issued, the data writing is activated by the falling edge of CS. Since the internal auto-timing generator provides all timing signal for the internal writing, so the SK clock is not required. The auto-timing write cycle includes an automatic erase-before-write capability. So, it is not necessary to erase data before the WRITE instruction. During the internal writing, we can verify the busy/ready status if CS is high. The DO pin will remain low but when the operation is over, the DO pin will return to high and further instructions can be executed. #### **ERAL** The ERAL instruction erases the entire 128×16 or 256×8 memory cells to logical "1" state in the programming enable mode. After the erase-all instruction set has been issued, the data erase feature is activated by the falling edge of CS. Since the internal auto-timing generator provides all timing signal for the erase-all operation, so the SK clock is not required. During the internal erase-all operation, we can verify the busy/ready status if CS is high. The DO pin will remain low but when the operation is over, the DO pin will return to high and further instruction can be executed. #### **WRAL** The WRAL instruction writes data into the entire 128×16 or 256×8 memory cells in the programming enable mode. After the write-all instruction set has been issued, the data writing is activated by the falling edge of CS. Since the internal auto-timing generator provides all timing signals for the write-all operation, so the SK clock is not required. During the internal write-all operation, we can verify the busy/ready status if CS is high. The DO pin will remain low but when the operation is over the DO pin will return to high and further instruction can be executed. ### **Timing Diagrams** ### **READ** \* Address pointer automatically cycles to the next word | Mode | (X16) | (X8) | | | |------|-------|------|--|--| | AN | A6 | A7 | | | | DX | D15 | D7 | | | #### **EWEN/EWDS** ### **WRITE** ### **ERASE** ### **ERAL** ### **WRAL** # **Instruction Set Summary** ### HT93LC56 | Instruction | Comments | Start<br>bit | Op<br>Code | Address<br>ORG=0 ORG=1<br>X8 X16 | | Data<br>ORG=0 ORG=1<br>X8 X16 | | |-------------|---------------------|--------------|------------|----------------------------------|--------------|-------------------------------|--------| | READ | Read data | 1 | 10 | XA7~A0 | XA6~A0 | D7~D0 | D15~D0 | | ERASE | Erase data | 1 | 11 | XA7~A0 | XA6~A0 | _ | _ | | WRITE | Write data | 1 | 01 | XA7~A0 | XA6~A0 | D7~D0 | D15~D0 | | EWEN | Erase/Write Enable | 1 | 00 | 11XXXXXXX | X 11XXXXXX | _ | _ | | EWDS | Erase/Write Disable | 1 | 00 | 00XXXXXXX | X 00XXXXXX00 | _ | _ | | ERAL | Erase All | 1 | 00 | 10XXXXXXX | X 10XXXXXX | _ | _ | | WRAL | Write All | 1 | 00 | 01XXXXXXX | X 01XXXXXX | D7~D0 | D15~D0 | 9 Note: X stands for "don't care" #### Holtek Semiconductor Inc. (Headquarters) No.3 Creation Rd. II, Science-based Industrial Park, Hsinchu, Taiwan, R.O.C. Tel: 886-3-563-1999 Fax: 886-3-563-1189 ### Holtek Semiconductor Inc. (Taipei Office) 11F, No.576, Sec.7 Chung Hsiao E. Rd., Taipei, Taiwan, R.O.C. Tel: 886-2-2782-9635 Fax: 886-2-2782-9636 Fax: 886-2-2782-7128 (International sales hotline) ### Holtek Semiconductor (Hong Kong) Ltd. RM.711, Tower 2, Cheung Sha Wan Plaza, 833 Cheung Sha Wan Rd., Kowloon, Hong Kong Tel: 852-2-745-8288 Fax: 852-2-742-8657 ### Holmate Technology Corp. 48531 Warm Spring Boulevard, Suite 413, Fremont, CA 94539 Tel: 510-252-9880 Fax: 510-252-9885 ### Copyright © 2000 by HOLTEK SEMICONDUCTOR INC. The information appearing in this Data Sheet is believed to be accurate at the time of publication. However, Holtek assumes no responsibility arising from the use of the specifications described. The applications mentioned herein are used solely for the purpose of illustration and Holtek makes no warranty or representation that such applications will be suitable without further modification, nor recommends the use of its products for application that may present a risk to human life due to malfunction or otherwise. Holtek reserves the right to alter its products without prior notification. For the most up-to-date information, please visit our web site at http://www.holtek.com.tw. 10