# **4M x 16 MBit Synchronous DRAM** for High Speed Graphics Applications #### · High Performance: | | -5.5 | -6 | -7 | Units | |---------------|------|-----|-----|-------| | fCKmax @ CL=3 | 183 | 166 | 143 | MHz | | tCK3 | 5.5 | 6 | 7 | ns | | tAC3 | 4.5 | 5 | 5.5 | ns | | fCKmax @ CL=2 | 133 | 125 | 115 | MHz | | tCK2 | 7.5 | 8 | 9 | ns | | tAC2 | 5.4 | 6 | 6 | ns | - · Fully Synchronous to Positive Clock Edge - 0 to 70 °C operating temperature - Dual Banks controlled by A11 (Bank Select) - Programmable CAS Latency: 2, 3 - Programmable Wrap Sequence : Sequential or Interleave - Programmable Burst Length: 1, 2, 4, 8 - full page(optional) for sequencial wrap around - Multiple Burst Read with Single Write Operation - Automatic and Controlled Precharge Command - · Data Mask for Read / Write control - · Dual Data Mask for byte control - · Auto Refresh (CBR) and Self Refresh - Suspend Mode and Power Down Mode - 4096 refresh cycles / 64 ms - Latency 2 @ 133 MHz - Latency 3 @ 183 MHz - Random Column Address every CLK (1-N Rule) - Single 3.3V +/- 0.3V Power Supply - · LVTTL Interface - Plastic Packages: P-TSOPII-54 400mil width The HYB39S64160A/BT-5.5/-6/-7 are high speed dual bank Synchronous DRAM's based on INFINEON 0.25 $\mu$ m (A1-die) and 0.2 $\mu$ m (B-die) process and organized as 4 banks x 1Mb x 16. These synchronous devices achieve high speed data transfer rates up to 183 MHz by employing a chip architecture that prefetches multiple bits and then synchronizes the output data to a system clock. The chip is fabricated with INFINEON' advanced 16MBit DRAM process technology. The device is designed to comply with all JEDEC standards set for synchronous DRAM products, both electrically and mechanically. All of the control, address, data input and output circuits are synchronized with the positive edge of an externally supplied clock. Operating the two memory banks in an interleaved fashion allows random access operation to occur at higher rate than is possible with standard DRAMs. A sequential and gapless data rate of up to 183 MHz is possible depending on burst length, CAS latency and speed grade of the device. Auto Refresh (CBR) and Self Refresh operation are supported. These devices operate with a single 3.3V +/- 0.3V power supply and are available in TSOPII packages. These Synchronous DRAM devices are available with LV-TTL interfaces. ### **Ordering Information** | Туре | Package | Description | Die | |--------------------|----------------------|----------------------------|--------| | LVTTL-version: | | | | | HYB 39S64160AT-5.5 | P-TSOPII-54 (400mil) | 183MHz 4B x 1Mb x 16 SDRAM | A1-die | | HYB 39S64160AT-6 | P-TSOPII-54 (400mil) | 166MHz 4B x 1Mb x 16 SDRAM | A1-die | | HYB 39S64160AT-7 | P-TSOPII-54 (400mil) | 143MHz 4B x 1Mb x 16 SDRAM | A1-die | | HYB 39S64160BT-5.5 | P-TSOPII-54 (400mil) | 183MHz 4B x 1Mb x 16 SDRAM | B-die | | HYB 39S64160BT-6 | P-TSOPII-54 (400mil) | 166MHz 4B x 1Mb x 16 SDRAM | B-die | | HYB 39S64160BT-7 | P-TSOPII-54 (400mil) | 143MHz 4B x 1Mb x 16 SDRAM | B-die | #### **Pin Description and Pinouts:** | CLK | Clock Input | DQ | Data Input /Output | |----------|-----------------------|------------|-------------------------| | CKE | Clock Enable | LDQM, UDQM | Data Mask | | cs | Chip Select | Vdd | Power (+3.3V) | | RAS | Row Address Strobe | Vss | Ground | | CAS | Column Address Strobe | Vddq | Power for DQ's (+ 3.3V) | | WE | Write Enable | Vssq | Ground for DQ's | | A0-A11 | Address Inputs | NC | not connected | | BA0, BA1 | Bank Select Inputs | | | ## **Signal Pin Description** | CLK Input Pulse Positive Edge The system clock input. All of the SDRAM inputs are sampled on the rising edge of the clock. CKE Input Level Active High Men low, thereby initiates either the Power Down mode, Suspend mode, or the Self Refresh mode. CS Input Pulse Active Low During a Bank Activate the command decoder when low and disables the command decoder when high. When the command decoder is disabled, new commands are ignored but previous operations continue. RAS. CAS, WE Input Pulse Active Low When sampled at the positive rising edge of the clock, CAS, RAS, and WE define the command to be executed by the SDRAM. During a Bank Activate command cycle, A0-A11 defines the row address (RA0-RA11) when sampled at the rising clock edge. During a Read or Write command cycle, A0-A11 defines the row address (RA0-CAn) when sampled at the rising clock edge. During a Read or Write command cycle, A0-A1 defines the column address (CA0-CAn) when sampled at the rising clock edge. During a Read or Write command cycle, A0-A1 defines the column address (CA0-CAn) when sampled at the rising clock edge. During a Read or Write command cycle, A0-A1 defines the column address (CA0-CAn) when sampled at the rising clock edge. During a Read or Write command cycle, A0-A1 defines the column address (CA0-CAn) when sampled at the rising clock edge. During a Read or Write command cycle, A0-A1 defines the column address (CA0-CAn) when sampled at the rising clock edge. During a Read or Write command cycle, A10-(EAP) is used to invoke autoprecharge operation at the end of the burst read or write cycle. If A10 is high, autoprecharge is selected and BA0, BA1 defines the bank to be precharged. If A10 is high, autoprecharge is disabled. During a Precharge command cycle, A10 (EAP) is used in conjunction with BA0 and BA1 to control which bank(s) to precharge. If A10 is high, all four banks will be precharged regardless of the state of BA0 and BA1. If A10 is high, all four banks will be precharged regardless of the state of BA0 and BA1. If A10 is hi | Din | 1 | • | Dolo :: tr : | Function | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|--------|--------|--------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | CKE Input Level Active High Activates the CLK signal when high and deactivates the CLK signal when low, thereby initiates either the Power Down mode, Suspend mode, or the Self Refresh mode. CS Input Pulse Active Low CS enables the command decoder when low and disables the command decoder is disabled, new commands are ignored but previous operations continue. RAS. CAS, WE Input Pulse Active Low When sampled at the positive rising edge of the clock, CAS, RAS, and WE define the command to be executed by the SDRAM. During a Bank Activate command cycle, A0-A11 defines the row address (RA0-RA11) when sampled at the rising clock edge. During a Read or Write command cycle, A0-A11 defines the column address (CA0-CAn) when sampled at the rising clock edge. During a Read or Write command cycle, A0-An defines the column address (CA0-CAn) when sampled at the rising clock edge. CAn depends from the SDRAM organisation: AM x 16 SDRAM CAn = CA7 (Page Length = 256 bits) In addition to the column address, A10(=AP) is used to invoke autoprecharge operation at the end of the burst read or write cycle. If A10 is high, autoprecharge is selected and BA0, BA1 defines the be precharged. If A10 is low, autoprecharge is disabled. During a Precharge command cycle, A10 (=AP) is used to invoke autoprecharge operation at the end of the burst read or write cycle. If A10 is low, autoprecharge is disabled. During a Precharge command cycle, A10 (=AP) is used in conjunction with BA0 and BA1 to control which banks to precharge if A10 is high, all four banks will be precharged regardless of the state of BA0 and BA1. If A10 is low, then BA0 and BA1 are used to define which bank to precharge. BA0,BA1 Input Level — Bank Select (BS) Inputs. Selects which bank is to be active. DQM LDQM UDQM Input Level — Data Input/Output mask places the DQ buffers in a high impedance state when sampled high. In Read mode, DQM has a latency of two clock cycles and controls the output buffers like an output enable. In Wite mode, DQM has a latency of two clock cyc | Pin | Туре | Signai | Polarity | Function | | CKE Input Level Active High mode, or the Self Refresh mode. CS Input Pulse Active Low CS Examples Active Low CS Examples Active Low CS Examples Active Low CAS, WE Input Pulse Active Low When sampled at the positive rising edge of the clock, CAS, RAS, and decoder when high. When the command decoder is disabled, new commands are ignored but previous operations continue. When sampled at the positive rising edge of the clock, CAS, RAS, and We define the command to be executed by the SDRAM. During a Bank Activate command cycle, A0-A11 defines the row address (RAO-RA11) when sampled at the rising clock edge. During a Read or Write command cycle, A0-A1 defines the column address (RAO-CAn) when sampled at the rising clock edge. During a Read or Write command cycle, A0-An defines the column address (RAO-CAn) when sampled at the rising clock edge. During a Read or Write command cycle, A0-An defines the column address (RAO-CAn) when sampled at the rising clock edge. During a Read or Write command cycle, A0-An defines the column address (RAO-CAn) when sampled at the rising clock edge. During a Read or Write command cycle, A0-An defines the column address (RAO-RA11) when sampled at the rising clock edge. A0-A11 defines the column address (RAO-RA11) when sampled at the rising clock edge. During a Percharged reparation at the end of the burst read or write cycle. If A10 is high, autoprecharge is selected and BAO, BA1 defines the bank to be precharged. If A10 is low, autoprecharge is disabled. During a Precharged regardless of the state of BA0 and BA1. If A10 is low, then BA0 and BA1 are used to define which bank to precharge. BA0 and BA1 to control which bank is to be active. | CLK | Input | Pulse | | | | Input Pulse Active Low Commands are ignored but previous operations continue. | CKE | Input | Level | | Activates the CLK signal when high and deactivates the CLK signal when low, thereby initiates either the Power Down mode, Suspend mode, or the Self Refresh mode. | | CAS, WE INDUCT Pulse Low WE define the command to be executed by the SDRAM. During a Bank Activate command cycle, A0-A11 defines the row address (RA0-RA11) when sampled at the rising clock edge. During a Read or Write command cycle, A0-An defines the column address (CA0-CAn) when sampled at the rising clock edge.CAn depends from the SDRAM organisation: 4M x 16 SDRAM CAn = CA7 (Page Length = 256 bits) In addition to the column address, A10(=AP) is used to invoke autoprecharge operation at the end of the burst read or write cycle. If A10 is high, autoprecharge is selected and BA0, BA1 defines the bank to be precharged. If A10 is low, autoprecharge is disabled. During a Precharge command cycle, A10 (=AP) is used in conjunction with BA0 and BA1 to control which bank(s) to precharge. If A10 is high, all four banks will be precharged regardless of the state of BA0 and BA1. If A10 is low, then BA0 and BA1 are used to define which bank to precharge. BA0,BA1 Input Level — Bank Select (BS) Inputs. Selects which bank is to be active. DQX Input Cuput Level — Data Input/Output pins operate in the same manner as on conventional DRAMs. The Data Input/Output mask places the DQ buffers in a high impedance state when sampled high. In Read mode, DQM has a latency of two clock cycles and controls the output buffers like an output enable. In Write mode, DQM has a latency of zero and operates as a word mask by allowing input data to be written if it is low but blocks the write operation if DQM is high. One DQM input it present in x4 and x8 SDRAMs, LDQM and UDQM controls the lower and upper bytes in x16 SDRAMs. VDDQ, VSS Supply — — Isolated power supply and ground for the output buffers to provide improved noise immunity. | <del>CS</del> | Input | Pulse | | CS enables the command decoder when low and disables the command decoder when high. When the command decoder is disabled, new commands are ignored but previous operations continue. | | address (RA0-RA11) when sampled at the rising clock edge. During a Read or Write command cycle, A0-An defines the column address (CA0-CAn) when sampled at the rising clock edge.CAn depends from the SDRAM organisation: A0 - A11 Input Level | RAS, WE | Input | Pulse | | $\frac{\text{Wh} \text{en sampled at the positive rising edge of the clock, } \overline{\text{CAS}}, \overline{\text{RAS}}, \text{ and } \overline{\text{WE}} \text{ define the command to be executed by the SDRAM}.}$ | | address (CAO-CAn) when sampled at the rising clock edge.CAn depends from the SDRAM organisation: 4M x 16 SDRAM CAn = CA7 (Page Length = 256 bits) In addition to the column address, A10(=AP) is used to invoke autoprecharge operation at the end of the burst read or write cycle. If A10 is high, autoprecharge is selected and BAO, BA1 defines the bank to be precharged. If A10 is low, autoprecharge is disabled. During a Precharge command cycle, A10 (=AP) is used in conjunction with BA0 and BA1 to control which bank(s) to precharge. If A10 is high, all four banks will be precharged regardless of the state of BA0 and BA1. If A10 is low, then BA0 and BA1 are used to define which bank to precharge. BA0,BA1 Input Level — Bank Select (BS) Inputs. Selects which bank is to be active. DQX Input Output Level — Data Input/Output pins operate in the same manner as on conventional DRAMs. The Data Input/Output mask places the DQ buffers in a high impedance state when sampled high. In Read mode, DQM has a latency of two clock cycles and controls the output buffers like an output enable. In Write mode, DQM has a latency of zero and operates as a word mask by allowing input data to be written if it is low but blocks the write operation if DQM is high. One DQM input it present in x4 and x8 SDRAMs, LDQM and UDQM controls the lower and upper bytes in x16 SDRAMs. VDD,VSS Supply — — Isolated power supply and ground for the output buffers to provide improved noise immunity. | | | | | During a Bank Activate command cycle, A0-A11 defines the row address (RA0-RA11) when sampled at the rising clock edge. | | autoprecharge operation at the end of the burst read or write cycle. If A10 is high, autoprecharge is selected and BA0, BA1 defines the bank to be precharged. If A10 is low, autoprecharge is disabled. During a Precharge command cycle, A10 (=AP) is used in conjunction with BA0 and BA1 to control which bank(s) to precharge. If A10 is high, all four banks will be precharged regardless of the state of BA0 and BA1. If A10 is low, then BA0 and BA1 are used to define which bank to precharge. BA0,BA1 Input Level — Bank Select (BS) Inputs. Selects which bank is to be active. DQX Input Output Level — Data Input/Output pins operate in the same manner as on conventional DRAMs. The Data Input/Output mask places the DQ buffers in a high impedance state when sampled high. In Read mode, DQM has a latency of two clock cycles and controls the output buffers like an output enable. In Write mode, DQM has a latency of zero and operates as a word mask by allowing input data to be written if it is low but blocks the write operation if DQM is high. One DQM input it present in x4 and x8 SDRAMs, LDQM and UDQM controls the lower and upper bytes in x16 SDRAMs. VDD,VSS Supply — Power and ground for the input buffers and the core logic. Isolated power supply and ground for the output buffers to provide improved noise immunity. | | | | | | | with BA0 and BA1 to control which bank(s) to precharge. If A10 is high, all four banks will be precharged regardless of the state of BA0 and BA1. If A10 is low, then BA0 and BA1 are used to define which bank to precharge. BA0,BA1 Input Level — Bank Select (BS) Inputs. Selects which bank is to be active. Data Input/Output pins operate in the same manner as on conventional DRAMs. The Data Input/Output mask places the DQ buffers in a high impedance state when sampled high. In Read mode, DQM has a latency of two clock cycles and controls the output buffers like an output enable. In Write mode, DQM has a latency of zero and operates as a word mask by allowing input data to be written if it is low but blocks the write operation if DQM is high. One DQM input it present in x4 and x8 SDRAMs, LDQM and UDQM controls the lower and upper bytes in x16 SDRAMs. VDD,VSS Supply — Power and ground for the input buffers and the core logic. VDDQ VSSQ Supply — Isolated power supply and ground for the output buffers to provide improved noise immunity. | A0 - A11 | Input | Level | _ | In addition to the column address, A10(=AP) is used to invoke autoprecharge operation at the end of the burst read or write cycle. If A10 is high, autoprecharge is selected and BA0, BA1 defines the bank to be precharged. If A10 is low, autoprecharge is disabled. | | DQM LDQM UDQM Input Pulse Pulse Pulse Pulse Pulse Supply Pulse Power and ground for the input buffers and the core logic. Data Input/Output pins operate in the same manner as on conventional DRAMs. The Data Input/Output mask places the DQ buffers in a high impedance state when sampled high. In Read mode, DQM has a latency of two clock cycles and controls the output buffers like an output enable. In Write mode, DQM has a latency of zero and operates as a word mask by allowing input data to be written if it is low but blocks the write operation if DQM is high. One DQM input it present in x4 and x8 SDRAMs, LDQM and UDQM controls the lower and upper bytes in x16 SDRAMs. VDD,VSS Supply Power and ground for the input buffers and the core logic. Isolated power supply and ground for the output buffers to provide improved noise immunity. | | | | | all four banks will be precharged regardless of the state of BA0 and BA1. If A10 is low, then BA0 and BA1 are used to define which bank to | | DQM LDQM UDQM UDQM UDQM UDQM UDQM UDQM UDQM U | BA0,BA1 | Input | Level | _ | Bank Select (BS) Inputs. Selects which bank is to be active. | | DQM LDQM UDQM UDQM UDQM UDQM UDQM UDQM UDQM U | DQx | | Level | _ | Data Input/Output pins operate in the same manner as on conventional DRAMs. | | Controls the lower and upper bytes in x16 SDRAMs. VDD,VSS Supply Power and ground for the input buffers and the core logic. VDDQ VSSQ Supply - Isolated power supply and ground for the output buffers to provide improved noise immunity. | LDQM | Input | Pulse | | The Data Input/Output mask places the DQ buffers in a high impedance state when sampled high. In Read mode, DQM has a latency of two clock cycles and controls the output buffers like an output enable. In Write mode, DQM has a latency of zero and operates as a word mask by allowing input data to be written if it is low but blocks the write operation if DQM is high. | | VDDQ VSSQ Supply — Isolated power supply and ground for the output buffers to provide improved noise immunity. | | | | | One DQM input it present in x4 and x8 SDRAMs, LDQM and UDQM controls the lower and upper bytes in x16 SDRAMs. | | VSSQ Supply — improved noise immunity. | VDD,VSS | Supply | | | Power and ground for the input buffers and the core logic. | | Vref Input Level — Reference voltage for SDRAM versions supporting SSTL interface | | Supply | _ | _ | | | | Vref | Input | Level | _ | Reference voltage for SDRAM versions supporting SSTL interface | Block Diagram for HYB39S64160A/BT (4 banks x 1Mb x 16 SDRAM) ### **Operation Definition** All of SDRAM operations are defined by states of control signals $\overline{CS}$ , $\overline{RAS}$ , $\overline{CAS}$ , $\overline{WE}$ , and DQM at the positive edge of the clock. The following list shows the most important operation commands. | Operation | CS | RAS | CAS | WE | (L/U)DQM | |------------------------------------------|----|-----|-----|----|----------| | Standby, Ignore RAS, CAS, WE and Address | Н | Х | Х | Х | Х | | Row Address Strobe and Activating a Bank | L | L | Н | Н | Х | | Column Address Strobe and Read Command | L | Н | L | Н | Х | | Column Address Strobe and Write Command | L | Н | L | L | Х | | Precharge Command | L | L | Н | L | Х | | Burst Stop Command | L | Н | Н | L | Х | | Self Refresh Entry | L | L | L | Н | Х | | Mode Register Set Command | L | L | L | L | Х | | Write Enable/Output Enable | Х | Х | Х | Х | L | | Write Inhibit/Output Disable | Х | Х | Х | Χ | Н | | No Operation (NOP) | L | Н | Н | Н | Х | #### **Mode Register** For application flexibility, a $\overline{\text{CAS}}$ latency, a burst length, and a burst sequence can be programmed in the SDRAM mode register. The mode set operation must be done before any activate command after the initial power up. Any content of the mode register can be altered by reexecuting the mode set command. Both banks must be in precharged state and CKE must be high at least one clock before the mode set operation. After the mode register is set, a Standby or NOP command is required. Low signals of $\overline{\text{RAS}}$ , $\overline{\text{CAS}}$ , and $\overline{\text{WE}}$ at the positive edge of the clock activate the mode set operation. Address input data at this timing defines parameters to be set as shown in the following table. #### **Power On and Initialization** The default power on state of the mode register is supplier specific and may be undefined. The following power on and initialization sequence guarantees the device is preconditioned to each users specific needs. Like a conventional DRAM, the Synchronous DRAM must be powered up and initialized in a predefined manner. During power on, all VDD and VDDQ pins must be built up simultaneously to the specified voltage when the input signals are held in the "NOP" state. The power on voltage must not exceed VDD+0.3V on any of the input pins or VDD supplies. The CLK signal must be started at the same time. After power on, an initial pause of 200 μs is required followed by a precharge of both banks using the precharge command. To prevent data contention on the DQ bus during power on, it is required that the DQM and CKE pins be held high during the initial pause period. Once all banks have been precharged, the Mode Register Set Command must be issued to initialize the Mode Register. A minimum of eight Auto Refresh cycles (CBR) are also required. These may be done before or after programming the Mode Register. Failure to follow these steps may lead to unpredictable start-up modes. #### **Programming the Mode Register** The Mode register designates the operation mode at the read or write cycle. This register is divided into 4 fields. A Burst Length Field to set the length of the burst, an Addressing Selection bit to program the column access sequence in a burst cycle (interleaved or sequential), a CAS Latency Field to set the access time at clock cycle and a Operation mode field to differentiate between normal operation (Burst read and burst Write) and a special Burst Read and Single Write mode. The mode set operation must be done before any activate command after the initial power up. Any content of the mode register can be altered by re-executing the mode set command. All banks must be in precharged state and CKE must be high at least one clock before the mode set operation. After the mode register is set, a Standby or NOP command is required. Low signals of RAS, CAS, and WE at the positive edge of the clock activate the mode set operation. Address input data at this timing defines parameters to be set as shown in the previous table. #### **Read and Write Operation** When $\overline{RAS}$ is low and both $\overline{CAS}$ and $\overline{WE}$ are high at the positive edge of the clock, a RAS cycle starts. According to address data, a word line of the selected bank is activated and all of sense amplifiers associated to the wordline are set. A CAS cycle is triggered by setting RAS high and CAS low at a clock timing after a necessary delay, t<sub>RCD</sub>, from the RAS timing. WE is used to define either a read (WE = H) or a write (WE = L) at this stage. SDRAM provides a wide variety of fast access modes. In a single CAS cycle, serial data read or write operations are allowed at up to a 133 MHz data rate. The numbers of serial data bits are the burst length programmed at the mode set operation, i.e., one of 1, 2, 4, 8 and full page, where full page is an optional feature in this device. Column addresses are segmented by the burst length and serial data accesses are done within this boundary. The first column address to be accessed is supplied at the CAS timing and the subsequent addresses are generated automatically by the programmed burst length and its sequence. For example, in a burst length of 8 with interleave sequence, if the first address is '2', then the rest of the burst sequence is 3, 0, 1, 6, 7, 4, and 5. Full page burst operation is only possible using the sequential burst type and page length is a function of the I/O organisation and column addressing. Full page burst operation do not self terminate once the burst length has been reached. In other words, unlike burst length of 2, 3 or 8, full page burst continues until it is terminated using another command. Similar to the page mode of conventional DRAM's, burst read or write accesses on any column address are possible once the RAS cycle latches the sense amplifiers. The maximum tRAS or the refresh interval time limits the number of random column accesses. A new burst access can be done even before the previous burst ends. The interrupt operation at every clock cycle is supported. When the previous burst is interrupted, the remaining addresses are overridden by the new address with the full burst length. An interrupt which accompanies an operation change from a read to a write is possible by exploiting DQM to avoid bus contention. When two or more banks are activated sequentially, interleaved bank read or write operations are possible. With the programmed burst length, alternate access and precharge operations on two or more banks can realize fast serial data access modes among many different pages. Once two or more banks are activated, column to column interleave operation can be done between different pages. #### **Burst Length and Sequence:** | Burst<br>Length | Starting Address<br>(A2 A1 A0) | Sequential Burst Addressing (decimal) | Interleave Burst Addressing (decimal) | | | | |----------------------------|-----------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | 2 | xx0<br>xx1 | 0, 1<br>1, 0 | 0, 1<br>1, 0 | | | | | 4 | x00<br>x01<br>x10<br>x11 | 0, 1, 2, 3<br>1, 2, 3, 0<br>2, 3, 0, 1<br>3, 0, 1, 2 | 0, 1, 2, 3<br>1, 0, 3, 2<br>2, 3, 0, 1<br>3, 2, 1, 0 | | | | | 8 | 000<br>001<br>010<br>011<br>100<br>101<br>110 | 0 1 2 3 4 5 6 7<br>1 2 3 4 5 6 7 0<br>2 3 4 5 6 7 0 1<br>3 4 5 6 7 0 1 2<br>4 5 6 7 0 1 2 3<br>5 6 7 0 1 2 3 4<br>6 7 0 1 2 3 4 5<br>7 0 1 2 3 4 5 6 | 0 1 2 3 4 5 6 7<br>1 0 3 2 5 4 7 6<br>2 3 0 1 6 7 4 5<br>3 2 1 0 7 6 5 4<br>4 5 6 7 0 1 2 3<br>5 4 7 6 1 0 3 2<br>6 7 4 5 2 3 0 1<br>7 6 5 4 3 2 1 0 | | | | | Full<br>Page<br>(optional) | nnn | Cn, Cn+1, Cn+2, | not supported | | | | #### **Refresh Mode** SDRAM has two refresh modes, Auto Refresh and Self Refresh. Auto Refresh is similar to the CAS -before-RAS refresh of conventional DRAMs. All of banks must be precharged before applying any refresh mode. An on-chip address counter increments the word and the bank addresses and no bank information is required for both refresh modes. The chip enters the Auto Refresh mode, when $\overline{RAS}$ and $\overline{CAS}$ are held low and CKE and $\overline{WE}$ are held high at a clock timing. The mode restores word line after the refresh and no external precharge command is necessary. A minimum tRC time is required between two automatic refreshes in a burst refresh mode. The same rule applies to any access command after the automatic refresh operation. The chip has an on-chip timer and the Self Refresh mode is available. It enters the mode when $\overline{RAS}$ , $\overline{CAS}$ , and CKE are low and $\overline{WE}$ is high at a clock timing. All of external control signals including the clock are disabled. Returning CKE to high enables the clock and initiates the refresh exit operation. After the exit command, at least one tRC delay is required prior to any access command. #### **DQM Function** DQM has two functions for data I/O read and write operations. During reads, when it turns to "high" at a clock timing, data outputs are disabled and become high impedance after two clock delay (DQM Data Disable Latency $t_{DQZ}$ ). It also provides a data mask function for writes. When DQM is activated, the write operation at the next clock is prohibited (DQM Write Mask Latency $t_{DQW}$ = zero clocks). #### **Suspend Mode** During normal access mode, CKE is held high enabling the clock. When CKE is low, it freezes the internal clock and extends data read and write operations. One clock delay is required for mode entry and exit (Clock Suspend Latency $t_{CSL}$ ). #### **Power Down** In order to reduce standby power consumption, a power down mode is available. All banks must be precharged and the necessary Precharge delay (trp) must occur before the SDRAM can enter the Power Down mode. Once the Power Down mode is initiated by holding CKE low, all of the receiver circuits except CLK and CKE are gated off. The Power Down mode does not perform any refresh operations, therefore the device can't remain in Power Down mode longer than the Refresh period (tref) of the device. Exit from this mode is performed by taking CKE "high". One clock delay is required for mode entry and exit. #### **Auto Precharge** Two methods are available to precharge SDRAMs. In an automatic precharge mode, the CAS timing accepts one extra address, CA10, to determine whether the chip restores or not after the operation. If CA10 is high when a Read Command is issued, the **Read with Auto-Precharge** function is initiated. The SDRAM automatically enters the precharge operation one clock before the last data out for CAS latencies 2 and two clocks for CAS latencies 3. If CAS10 is high when a Write Command is issued, the **Write with Auto-Precharge** function is initiated. The SDRAM automatically enters the precharge operation on clock after the last data in. ## **Precharge Command** There is also a separate precharge command available. When $\overline{RAS}$ and $\overline{WE}$ are low and $\overline{CAS}$ is high at a clock timing, it triggers the precharge operation. Three address bits, BA0, BA1 and A10 are used to define banks as shown in the following list. The precharge command can be imposed one clock before the last data out for CAS latency = 2 and two clocks before the last data out for CAS latency = 3. Writes require a time delay twr from the last data out to apply the precharge command. ### Bank Selection by Address Bits: | A10 | BA0 | BA1 | | |-----|-----|-----|-----------| | 0 | 0 | 0 | Bank 0 | | 0 | 0 | 1 | Bank 1 | | 0 | 1 | 0 | Bank 2 | | 0 | 1 | 1 | Bank 3 | | 1 | х | Х | all Banks | #### **Burst Termination** Once a burst read or write operation has been initiated, there are several methods in which to terminate the burst operation prematurely. These methods include using another Read or Write Command to interrupt an existing burst operation, use a Precharge Command to interrupt a burst cycle and close the active bank, or using the Burst Stop Command to terminate the existing burst operation but leave the bank open for future Read or Write Commands to the same page of the active bank. When interrupting a burst with another Read or Write Command care must be taken to avoid DQ contention. The Burst Stop Command, however, has the fewest restrictions making it the easiest method to use when terminating a burst operation before it has been completed. If a Burst Stop command is issued during a burst write operation, then any residual data from the burst write cycle will be ignored. Data that is presented on the DQ pins before the Burst Stop Command is registered will be written to the memory. ## **Absolute Maximum Ratings** | Operating temperature range | 0 to + 70 °C | |----------------------------------|------------------------------| | Storage temperature range | – 55 to + 150 °C | | Input/output voltage | – 0.5 to min(Vcc+0.5, 4.6) V | | Power supply voltage VDD / VDDQ | – 1.0 to + 4.6 V | | Power Dissipation | 1 W | | Data out current (short circuit) | 50 mA | **Note:** Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage of the device. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. ## **Recommended Operation and Characteristics:** $T_{\rm A}$ = 0 to 70 °C; $V_{\rm SS}$ = 0 V; $V_{\rm DD,}V_{\rm DDQ}$ = 3.3 V $\pm$ 0.3 V | Parameter | Symbol | Limit ' | Values | Unit | Notes | |--------------------------------------------------------------------------------------|--------------------------------------|------------|---------|------|-------| | | | min. | max. | | | | Input high voltage | $V_{ m IH}$ | 2.0 | Vdd+0.3 | V | 1, 2 | | Input low voltage | $V_{\scriptscriptstyle \mathrm{IL}}$ | - 0.3 | 0.8 | V | 1, 2 | | Output high voltage ( $I_{OUT} = -4.0 \text{ mA}$ ) | $V_{OH}$ | 2.4 | _ | V | | | Output low voltage ( $I_{OUT}$ =4.0 mA) | $V_{OL}$ | _ | 0.4 | V | | | Input leakage current, any input (0 V < $V_{\rm IN}$ < Vddq, all other inputs = 0 V) | $I_{\text{I(L)}}$ | <b>-</b> 5 | 5 | μА | | | Output leakage current (DQ is disabled, 0 V < $V_{\rm OUT}$ < $Vdd$ ) | $I_{O(L)}$ | - 5 | 5 | μА | | ## Notes: - 1. All voltages are referenced to VSS. - 2. Vih may overshoot to Vdd + 2.0 V for pulse width of < 4ns with 3.3V. Vil may undershoot to -2.0 V for pulse width < 4.0 ns with 3.3V. Pulse width measured at 50% points with amplitude measured peak to DC reference. ## Capacitance $T_{\rm A}$ = 0 to 70 °C; $V_{\rm DD}$ = 3.3 V $\pm$ 0.3 V, f = 1 MHz | Parameter | Symbol | Values | | Unit | |----------------------------------------------------------------|-----------------|--------|------|------| | | | min. | max. | | | Input capacitance (CLK) | $C_{\text{I1}}$ | 2.5 | 3.5 | pF | | Input capacitance (A0-A12, BA0,BA1,RAS, CAS, WE, CS, CKE, DQM) | $C_{12}$ | 2.5 | 3.8 | pF | | Input / Output capacitance (DQ) | $C_{\text{IO}}$ | 4.0 | 6.0 | pF | # Operating Currents (T<sub>A</sub> = 0 to 70°C, VCC = $3.3V \pm 0.3V$ (Recommended Operating Conditions unless otherwise noted) | Parameter & Test Condition | | Symb. | -5.5 | -6 | -7 | | Note | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|--------|------|------|-----|----|------| | | | | | max. | • | | | | OPERATING CURRENT | | ICC1 | | | | | | | trc=trcmin., tck=tckmin. Ouputs open, Burst Length = 4, CL=3 All banks operated in random access, all banks operated in ping-pong manner to maximize gapless data access | | | 160 | 150 | 145 | mA | 3 | | PRECHARGE STANDBY CURRENT in Power Down Mode | tck = min. | ICC2P | 2 | 2 | 2 | mA | 3 | | CS =VIH (min.), CKE<=Vil(max) | tck = Infinity | ICC2PS | 1 | 1 | 1 | mA | 3 | | PRECHARGE STANDBY CURRENT in Non-Power Down Mode | tck = min. | ICC2N | 55 | 50 | 45 | mA | 3 | | CS = VIH (min.), CKE>=Vih(min) | tck = Infinity | ICC2NS | 5 | 5 | 5 | mA | 3 | | NO OPERATING CURRENT | CKE>=VIH(min.) | ICC3N | 55 | 50 | 45 | mA | 3 | | tck = min., $\overline{CS}$ = VIH(min),<br>active state ( max. 4 banks) | CKE<=VIL(max.) | ICC3P | 8 | 8 | 8 | mA | 3 | | BURST OPERATING CURRENT tck = min., Read command cycling | | ICC4 | 140 | 130 | 120 | mA | 3,4 | | AUTO REFRESH CURRENT tck = min., Auto Refresh command cycling | | ICC5 | 160 | 150 | 145 | mA | 3 | | SELF REFRESH CURRENT<br>Self Refresh Mode, CKE=0.2V | | ICC6 | 1 | 1 | 1 | mA | 3 | ## Notes: - These parameters depend on the cycle rate and these values are measured at the maximum specified operation frequency. Input signals are changed once during tck, excepts for ICC6 and for standby currents when tck=infinity. - 4. These parameters are measured with continuous data stream during read access and all DQ toggling. CL=3 and BL=4 is assumed and the VDDQ current is excluded. ## **AC Characteristics** 1)2) $T_{\rm A}$ = 0 to 70 °C; $V_{\rm SS}$ = 0 V; $V_{\rm CC}$ = 3.3 V $\pm$ 0.3 V, $t_{\rm T}$ = 1 ns | Parameter | Symbol | Limit Values | | | | | Unit | | | |-----------|--------|--------------|--|--------|-----|-----|------|--|--| | | | -5.5 | | 5.5 -6 | | -7 | | | | | | | | | min | max | min | max | | | #### Clock and Clock Enable | Clock Cycle Time | | | | | | | | | | |------------------------------|--------------|-----|-----|-----|-----|-----|-----|-----|----| | $\overline{CAS}$ Latency = 3 | $t_{\rm CK}$ | 5.5 | _ | 6 | _ | 7 | _ | ns | | | $\overline{CAS}$ Latency = 2 | | 7.5 | _ | 8 | _ | 9 | _ | ns | | | Clock Frequency | | | | | | | | | | | CAS Latency = 3 | $t_{CK}$ | _ | 183 | _ | 166 | _ | 143 | MHz | | | $\overline{CAS}$ Latency = 2 | | _ | 133 | _ | 125 | _ | 115 | MHz | | | Access Time from Clock | | | | | | | | | | | CAS Latency = 3 | $t_{AC}$ | _ | 4.5 | _ | 5 | _ | 5 | ns | 2, | | $\overline{CAS}$ Latency = 2 | | _ | 5.4 | _ | 6 | _ | 6 | ns | 3 | | Clock High Pulse Width | $t_{CH}$ | 2 | - | 2 | _ | 2.5 | - | ns | | | Clock Low Pulse Width | $t_{CL}$ | 2 | _ | 2 | _ | 2.5 | _ | ns | | | Transition time | $t_{T}$ | 0.5 | 10 | 0.5 | 10 | 0.5 | 10 | ns | | ## Setup and Hold Times | Input Setup Time | $t_{IS}$ | 1.5 | _ | 2 | _ | 2 | _ | ns | 4 | |----------------------------|-------------------|-----|-----|----|---|----|---|----|---| | Input Hold Time | t <sub>IH</sub> | 1 | - | 1 | _ | 1 | - | ns | 4 | | CKE Setup Time | $t_{CKS}$ | 1.5 | _ | 2 | _ | 2 | _ | ns | 4 | | CKE Hold Time | $t_{CKH}$ | 1 | _ | 1 | _ | 1 | _ | ns | 4 | | Mode Register Set-up time | $t_{RSC}$ | 11 | _ | 12 | _ | 24 | _ | ns | | | Power Down Mode Entry Time | $t_{\mathrm{SB}}$ | 0 | 5.5 | 0 | 6 | 0 | 7 | ns | | #### **Common Parameters** | Row to Column Delay Time | $t_{RCD}$ | 15 | - | 16 | - | 18 | _ | ns | 5 | |-------------------------------------------|-----------|------|---|----|------|----|------|----|---| | Row Precharge Time | $t_{RP}$ | 15 | _ | 16 | _ | 18 | _ | ns | 5 | | Row Active Time | $t_{RAS}$ | 33 | _ | 36 | 100k | 42 | 100k | ns | 5 | | Row Cycle Time | $t_{RC}$ | 49.5 | | 54 | _ | 63 | _ | ns | 5 | | Activate(a) to Activate(b) Command period | $t_{RRD}$ | 11 | - | 12 | _ | 14 | _ | ns | | | Parameter | Symbol | Limit Values | | | | | | | | |---------------------------------|---------------|--------------|---|-----|-----|-----|-----|-----|--| | | -5.5 -6 -7 | | | | | 7 | - | | | | | | | | min | max | min | max | | | | CAS(a) to CAS(b) Command period | $t_{\rm CCD}$ | 1 | _ | 1 | _ | 1 | _ | CLK | | ## Refresh Cycle | Refresh Period<br>(4096 cycles) | $t_{REF}$ | - | 64 | - | 64 | - | 64 | ms | | |---------------------------------|----------------|----|----|----|----|----|----|----|--| | Self Refresh Exit Time | $t_{\sf SREX}$ | 10 | _ | 10 | | 10 | | ns | | # Read Cycle | Data Out Hold Time | t <sub>OH</sub> | 2 | - | 2 | - | 2.5 | _ | ns | 2 | |---------------------------------|-----------------|---|-----|---|---|-----|---|-----|---| | Data Out to Low Impedance Time | $t_{LZ}$ | 0 | _ | 0 | _ | 0 | _ | ns | | | Data Out to High Impedance Time | $t_{HZ}$ | 2 | 5.5 | 2 | 6 | 2 | 7 | ns | | | DQM Data Out Disable Latency | $t_{DQZ}$ | _ | 2 | _ | 2 | _ | 2 | CLK | | # Write Cycle | Write Recovery Time | $t_{WR}$ | 2 | - | 2 | _ | 2 | _ | CLK | |------------------------|-----------|---|---|---|---|---|---|-----| | DQM Write Mask Latency | $t_{DQW}$ | 0 | _ | 0 | _ | 0 | _ | CLK | | Write Latency | $t_{WL}$ | 0 | _ | 0 | _ | 0 | _ | CLK | ## Frequency vs. AC Parameter Relationship Table: ## -5.5 -parts | | CL | tRCD | tRP | tRC | tRAS | tRRD | tCCD | WL | tWR | |---------|----|------|-----|-----|------|------|------|----|-----| | 183 MHz | 3 | 3 | 3 | 9 | 6 | 2 | 1 | 0 | 2 | | 133 MHz | 2 | 2 | 2 | 7 | 5 | 2 | 1 | 0 | 2 | ## -6 -parts | | CL | tRCD | tRP | tRC | tRAS | tRRD | tCCD | WL | tWR | |---------|----|------|-----|-----|------|------|------|----|-----| | 166 MHz | 3 | 3 | 3 | 9 | 6 | 2 | 1 | 0 | 2 | | 125 MHz | 2 | 2 | 2 | 7 | 5 | 2 | 1 | 0 | 2 | ## -7 -parts: | | CL | tRCD | tRP | tRC | tRAS | tRRD | tCCD | WL | tWR | |---------|----|------|-----|-----|------|------|------|----|-----| | 143 MHz | 3 | 3 | 3 | 9 | 6 | 2 | 1 | 0 | 2 | | 115 MHz | 2 | 2 | 2 | 7 | 5 | 2 | 1 | 0 | 2 | #### **Notes for AC Parameters:** - 1. For proper power-up see the operation section of this data sheet. - 2. AC timing tests for LV-TTL versions have $V_{il} = 0.4 \text{ V}$ and $V_{ih} = 2.4 \text{ V}$ with the timing referenced to the 1.5 V crossover point. The transition time is measured between $V_{ih}$ and $V_{il}$ . All AC measurements assume $t_T$ =1ns with the AC output load circuit shown in fig.1. Specified tac and toh parameters are measured with a 30 pF only, without any resistive termination and with a input signal of 1V / ns edge rate between 0.8V and 2.0 V.. - 3. If clock rising time is longer than 1 ns, a time ( $t_T/2 0.5$ ) ns has to be added to this parameter. - 4. If tT is longer than 1 ns, a time $(t_T$ -1) ns has to be added to this parameter. - 5. These parameter account for the number of clock cycle and depend on the operating frequency of the clock, as follows: the number of clock cycle = specified value of timing period (counted in fractions as a whole number) Self Refresh Exit is a synchronous operation and begins on the 2nd positive clock edge after CKE returns high. Self Refresh Exit is not complete until a time period equal to tRC is satisfied once the Self Refresh Exit command is registered. ## **Package Outlines:** # **Data Sheet Change List:** | 8.7.1999 | First Rev. | |----------|------------| | | | | | | | | |