# **CML Semiconductor Products** PRODUCT INFORMATION ### FX506 Mobile Radio Audio Processor Publication D/506/3 July 1994 ### Features/Applications - Full Rx and Tx Filtering to CEPT Standards - Digital Control of Volume, Noise Squelch and R.S.S.I. - Tx VOGAD Circuitry - Serial μP Control of ALL Chip Functions - Deviation Limiter - Military/Marine and Mobile Radio Applications - FM/AM/SSB Applications - 16-kbit Data and Voice Scrambler Compatible - Low-Power 5-Volt CMOS Process **FX506** ### **Brief Description** The FX506 is a $\mu$ Processor-controlled, single-chip device containing ALL the circuit elements necessary to perform the audio functions of a mobile (or portable) radio system. On-chip signal paths include: speech-band/preemphasis filters, variable gain/attenuation stages, voice-compression and deviation limiter circuitry. Each function in the signal path can be addressed or by-passed — providing "real-time," dynamic control — by the $\mu$ Processor. This half-duplex device comprises two separate audio signal paths. The Pre-Process Path performs filtering and level adjustment on audio (Rx or Tx) for use in auxiliary systems such as "Frequency Inversion Scrambling," "Sub-Audio" tone or "In-Band" data signalling. This path is output at the "Pre-Process Audio Output" pin. If no external processes are being used this output should be connected to the "Pre-process Audio Input" pin. The Post-Process Path can adjust and prepare the input audio for output to the chosen transmitter driver or loudspeaker amplifier. Suitably software configured, the FX506, which can operate on voice, direct-digital or tone-data and subaudio frequencies, is compatible with FM, AM and SSB type transceivers. Digital gain elements are provided on-chip for dynamic control and balance of signal-path levels during manufacturing, test and operation. **System Squelch**, a separate path, is sourced from either the incoming signal or Received Signal Strength Indication (R.S.S.I.) from the radio circuitry. The FX506, a low-power 5-volt CMOS device, is available in 24-pin/lead plastic DIL and SMD packages. ### Pin Number Function | DIL Quad<br>FX506P FX506L<br>FX506L | | |-------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | Xtal: The output of the 4.0MHz on-chip clock oscillator. | | 2 | <b>Xtal/Clock:</b> The input to the on-chip 4.0MHz clock oscillator inverter. All oscillator components are included on-chip. A 4.0MHz Xtal or externally derived clock should be connected here. See Figure 2. | | 3 | V <sub>DD</sub> : Positive supply rail. A single, stable +5-volt supply is required. Levels and voltages within the Audio Processor are dependent upon this supply. | | 4 | <b>Post Process Audio Input:</b> The analogue input to the Post-Process Path from external audio operations. Inputs to this pin should be a.c. coupled via a capacitor C <sub>7</sub> . See Figures 2 and 4. | | 5 | Pre-Process Audio Output: The analogue output to external audio operations. See Figure 4. | | 6 | <b>Rx Audio Input:</b> The input from the radio receiver demodulator. This input, which requires to be a.c. coupled via capacitor $C_6$ , is selected by serial data. Audio at this input will be available for use as a signal-squelch noise source. See Figures 2 and 4. | | 7 | $V_{BIAS}$ : The output of the on-chip analogue bias circuitry, held internally at $V_{DD}/2$ . This pin should be decoupled to $V_{SS}$ via capacitor $C_1$ . See Figure 2. | | 8 | CTCSS/Data Input: To allow the introduction of sub-audio tones or data to the VCO drives. By manipulation of bits 17, 18 and 19 this input can be "mixed" into the signal path or added as a burst in between speech segments. | | 9 | <b>Tx Audio Input:</b> The pre-process transmit audio input. This input can be driven from an external source or from the FX506 Mic. input circuitry. See Figures 2, 3 and 4. | | 10 | <b>Mic. Output:</b> The output of the microphone multiplexer, selected by serial input data. If additional gain is required for the pre-process input, an external amplifier as shown in Figure 3 is recommended. | | 11 | Mic.1 Input: These separate microphone audio inputs are individually selected by the serial input data. See Figures 2, 3 and 4. | | 12 | Mic.2 Input: | | 13 | V <sub>ss</sub> : Negative supply rail (GND). | | | | ### Pin Number Function | DIL Quad<br>FX506P FX506LG<br>FX506LS | | |---------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 14 | <b>Compression Capacitor:</b> External components connected to this pin provide the required compression time-constant. See Figure 2. | | 15 | <b>Audio Output (Rx):</b> The received audio output from the Post-Process path. This output is data selected and when powersaved is held at V <sub>BIAS</sub> . | | 16 | <b>VCO Ref. Drive (Tx) Output:</b> The output to drive the modulation reference oscillator. This output is data selected and when powersaved is held at V <sub>BIAS</sub> . To prevent any d.c. level at this output causing incorrect frequency selection it is recommended that a.c. coupling components as shown in Figure 2 are employed. For modulation down to near d.c., these components should be bypassed. | | 17 | <b>VCO Drive (Tx) Output:</b> The output to drive the modulation VCO. This output is data selected and when powersaved is held at $V_{\text{BIAS}}$ . | | 18 | <b>R.S.S.I.:</b> The input to the Squelch Selection circuitry from the radio's Received Signal Strength Indicator output. A data selected input. | | 19 | <b>Noise Input:</b> The noise level can be applied to this pin. This would be the Noise Output integrated by external components, as indicated in Figure 2, or an externally produced noise level. | | 20 | <b>Noise Output:</b> The output of the on-chip "squelch noise rectifier." This output is a half-wave rectified d.c. level that can be applied to the Noise Input via external integrating components. This output could also be used by an external signal detector circuit. This output level is at V <sub>BIAS</sub> for no input. See Figures 2, 3 and 4. | | 21 | <b>Squelch Drive:</b> A TTL compatible output. The inputs to the comparator are: the logically selected threshold level from the Digital-to-Analogue converter and the selected noise input. A logic "0" signifies that the noise threshold has been exceeded. | | 22 | Serial Clock: The externally produced serial data loading clock input. See Figure 5. This input has an internal $1M\Omega$ pullup resistor. | | 23 | <b>Serial Data:</b> The controlling, 47-bit serial data input. With $\overline{\text{Chip Select}}$ maintained at a logic "0" the serial data is entered at this pin, loaded bit 46 first, bit 0 last. Detailed information on the allocation and function of serial data bits (0 to 46) is given in tabular form on later pages. Data load timing should be carried out as described in Figure 5. This input has an internal $1M\Omega$ pullup resistor. | | 24 | | ### **External Components and Interfacing** Fig.3 Typical 2nd Order Pre-emphasis Input Circuit #### **Notes** For dual Tx inputs using both Mic.1 and Mic.2 inputs without pre-emphasis, capacitors $C_3$ and $C_4$ will be required at the inputs as shown in Figure 2. If pre-emphasis is required, the external circuit shown in Figure 3 is recommended. The Op-Amp selected for this application should be of a "low noise wide-bandwidth" type i.e. with at least 60dB of gain at 6kHz In addition to the components shown in Figure 2, it is recommended that the power and $V_{\text{BIAS}}$ lines to the external Op-Amp are decoupled to $V_{\text{SS}}$ physically close to the amplifier, by a $1.0\mu F$ capacitor. #### **Circuit References** | Component | Value | Tolerance | | | | | | | | |---------------------------------------------------------------------------------------------|----------------------------------------------------|--------------------------------------|----------------------------------------------------------------------------------------------------------|---|---------------------------------------------------|-------------------------------------------------|------------------------------------|---------------------------------------------|---------------------------------| | R <sub>1</sub> = R <sub>2</sub> R <sub>3</sub> R <sub>4</sub> R <sub>5</sub> R <sub>6</sub> | 100kΩ<br>390kΩ<br>100kΩ<br>10kΩ<br>18.0kΩ<br>2.7MΩ | = ±10%<br>±10%<br>±1%<br>±10%<br>±1% | C <sub>1</sub><br>C <sub>2</sub><br>C <sub>3</sub><br>C <sub>4</sub><br>C <sub>5</sub><br>C <sub>6</sub> | = | 1.0μF<br>6.8μF<br>1.0nF<br>1.0nF<br>15nF<br>0.1μF | ± 20%<br>± 20%<br>± 1%<br>± 1%<br>± 1%<br>± 20% | $C_{7} = C_{8} \\ C_{9} \\ C_{10}$ | 0.1μF<br>0.1μF<br>1.0μF<br>12.0pF<br>4.0MHz | ± 20%<br>± 20%<br>± 20%<br>± 1% | #### **Layout Recommendations** Audio microcircuit performance will be affected by external noise. All external components should be kept as close to the device as possible. Tracks to the device should be kept short, particularly the Audio and $\rm V_{BIAS}$ inputs. A "ground-plane" connected to $V_{\rm ss}$ will help to eliminate external pick-up. Ensure that all inputs (analogue and d.c.) are free from noise. Xtal/clock and digital tracks should be kept well away from analogue circuitry. Analogue inputs and outputs should be screened wherever possible with high-level outputs isolated from very low-level inputs. # Circuit Descriptions and Serial Control Information ..... 1 | Control bits | | | | Function | | Notes | | | | | |---------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------|------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------|--|--|--| | (LS | SB) lo | aded | last | | | | | | | | | | ( | <b>0</b><br>O<br>1 | | Mic. Select - Microphone Input 1 - Microphone Input 2 | | A multiplexed "mi<br>of differing type a | crophone" input allowing the use nd level voice inputs. | | | | | | 1<br>0<br>0<br>1 | 2<br>0<br>1<br>0 | | Input Select - Rx Input De-emphasis Bypass; H - Rx Input De-emphasis Select; HF - Tx Input Powersave De-emphasis HPF to 14dB - Path Input to V <sub>BIAS</sub> ; | PF to 0dB<br>s; | Transmit or receive audio sources are select inserting the appropriate path gain for the chainput. The input path can be set to bias whilst allow receiver noise monitoring. | | | | | | | | | | Powersave De-emphasis | S | | | | | | | 3<br>0<br>1<br>0<br>1<br>0<br>1<br>0<br>1<br>0<br>1<br>0<br>1<br>0<br>1<br>0<br>1<br>0<br>1 | 4<br>0<br>0<br>1<br>1<br>0<br>0<br>1<br>1<br>0<br>0<br>1<br>1<br>0<br>0<br>1<br>1<br>1<br>0<br>0<br>1<br>1 | 5<br>0<br>0<br>0<br>1<br>1<br>1<br>1<br>0<br>0<br>0<br>1<br>1<br>1<br>1<br>1<br>1 | 6<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>1<br>1<br>1<br>1<br>1<br>1 | Input Gain Amplifier - Gain Set 0.0dB 1.0dB 2.0dB 3.0dB 4.0dB 5.0dB 6.0dB 7.0dB 8.0dB 9.0dB 10.0dB 11.0dB 12.0dB 13.0dB 14.0dB 15.0dB | | A gain element intended to adjust the drive I the compressor, catering for differing signal sources and microphone sensitivities. | | | | | | 7 | 8 | 9 | 14 | Compressor | HPF | LPF | Pre-Process Output | | | | | 1<br>0<br>X<br>X<br>X | 1<br>1<br>0<br>X<br>X | 1<br>1<br>1<br>0<br>X | 1<br>1<br>1<br>1<br>0 | Enabled Powersaved Powersaved Powersaved Powersaved The Pre-Process Path LP frequencies exceeding 3k | | | Enabled<br>Enabled<br>Enabled<br>Enabled<br>Powersaved | | | | | | | | | | | | | | | | | 0<br>1<br>0<br>1<br>0<br>1<br>0<br>1<br>0<br>1<br>0<br>1<br>0<br>1<br>0<br>1<br>0<br>1 | 0<br>0<br>1<br>1<br>0<br>0<br>1<br>1<br>0<br>0<br>1<br>1<br>0<br>0<br>1<br>1<br>0<br>0<br>1<br>1<br>1<br>0<br>0<br>1<br>1<br>1<br>0<br>0<br>1<br>1<br>1 | 0<br>0<br>0<br>0<br>1<br>1<br>1<br>1<br>0<br>0<br>0<br>1<br>1<br>1<br>1<br>1 | 0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>1<br>1<br>1<br>1<br>1<br>1 | Pre-Process Gain - Gain Set -2.75dB -2.50dB -2.25dB -2.00dB -1.75dB -1.50dB -1.25dB -1.00dB -0.75dB -0.50dB 0.25dB 0.25dB 0.50dB 0.75dB 1.00dB | | An in-line output drive stage providing adjustable gain or attenuation to compensate for level tolerances in the external audio processes and peripherals. The output of this amplifier stage is available for further voice (audio) processing such as "Frequency Inversion Voice Scrambling." | | | | | | | ( | 7 <b>4</b><br>D | | Pre-Process Output - Disable Pre-Process Output at V <sub>BIAS</sub> - Enable Pre-Process Au | | Bit 14 is the Enab<br>Pre-Process outp<br>See <i>Bits 7 8 9 14</i> | | | | | | | | 1 | | - Enable Pre-Process Au | uio Output | | Neierence rigure 4 | | | | ### Circuit Descriptions and Serial Control Information ..... 2 | Control bits | Element | Notes | |-------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | Post-Process Gain | A fixed 2.0dB gain stage. | | 15 | Pre-emphasis | A selectable pre-emphasis stage set around 1.0kHz, with a characteristic of 6dB per octave. It is available for use when transmitting data signals such as FFSK. See Table below for Powersave information. | | | Deviation Limiter | A pre-set amplitude limiting stage for deviation control. | | | and | control. | | 16<br>0<br>1 | Post-Deviation Limiter Filter - Narrow filter bandwidth, cut-off = 2550Hz. - Wide filter bandwidth, cut-off = 3000Hz. | This lowpass filter which is selected with the Deviation Limiter, is adjustable to Narrow (2550Hz) and Wide (3000Hz) bandwidths, allowing for different channel-spacing requirements. | | 17<br>0<br>1 | CTCSS/Data Input - Disable Input path to Mixer system - Enable Input path to Mixer system | | | 15 18 19<br>X 0 0<br>0 1 0<br>1 1 0<br>X 1 1<br>X 0 1 | Pre-Emphasis Lin Powersaved Powersaved Enabled Powersaved Powersaved | Powersaved Post-Process Path Enabled Powersaved Post-Process Path Enabled Post-Process Path Powersaved Post-Process Bypass Powersaved Bias | | 20 21 22<br>0 0 0 0<br>1 0 0<br>0 1 0<br>1 1 0<br>0 0 1<br>1 0 1<br>0 1 1<br>1 1 1 | VCO Reference Drive Attenuator - Gain Set -28dB -24dB -20dB -16dB -12dB -8.0dB -4.0dB 0.0dB | The in-line control attenuator for the VCO reference channel drive output. | | 23 24 25 26 0 0 0 0 1 0 0 0 1 0 0 0 1 0 0 1 1 0 0 0 1 1 0 0 0 1 0 1 0 1 0 1 1 1 0 0 1 1 0 0 0 1 1 0 0 1 1 0 0 1 1 1 0 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 | VCO Reference Drive Amplifier - Gain Set -2.75dB -2.50dB -2.25dB -2.00dB -1.75dB -1.50dB -1.25dB -1.00dB -0.75dB -0.50dB -0.25dB 0dB 0.25dB 0.75dB 1.00dB | The in-line control amplifier/attenuator for the VCO reference channel drive output. | | 27 | Output Drive Control | Used in conjunction with Bit 36 to control output functions. *Reference Figure 4* | ### **Circuit Descriptions and Serial Control Information ..... 3** | Control bits | Element | Notes | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 28 29 30<br>0 0 0<br>1 0 0<br>0 1 0<br>1 1 0<br>0 0 1<br>1 0 1<br>0 1 1<br>1 1 1 | VCO Drive Attenuator I - Gain Set -22.4dB -19.2dB -16.0dB -12.8dB -9.6dB -6.4dB -3.2dB 0dB | An in-line control attenuator for the VCO Tx channel drive output. This channel is also selected as Audio Output (Rx) under the control of bit 36. This attenuator can be used in a volume control application. | | <b>31</b><br>0 | VCO Drive Attenuator II - Gain Set -25.6dB 0dB | An in-line control attenuator for the VCO Tx channel drive output. As an example, when bits 28 to 31 are set to "0," the gain set is -48.0dB (-22.4 + -25.6). | | 32 33 34 35<br>0 0 0 0 0<br>1 0 0 0<br>0 1 0 0<br>0 1 0 0<br>1 1 0 0<br>0 0 1 0<br>1 0 1 0<br>1 1 0 1<br>1 0 0 1<br>1 1 1 0 1<br>1 1 1 1 1 | VCO Drive Amplifier - Gain Set -2.75dB -2.50dB -2.25dB -2.00dB -1.75dB -1.50dB -1.25dB -1.00dB -0.75dB -0.50dB 0.25dB 0.25dB 0.50dB 0.75dB 0.75dB | The in-line control amplifier/attenuator for the VCO Tx channel drive output. This channel is also selected as Audio Output (Rx) under the control of bit 36. This amplifier can be used in a volume control application. | | 27 36<br>0 0<br>0 1<br>1 0<br>1 1 | "Listening Powersave" conditions. Wh | VCO Ref (Tx) Output (Rx) Bias Bias Bias Enabled in the "Total Powersave" or en making internal changes it is recommended that these bias condition) from the relevant output (load) circuitry. | | 37 38 39<br>0 0 0<br>1 0 0<br>0 1 0<br>1 1 0<br>0 0 1<br>1 0 1<br>0 1 1<br>1 1 1 | Squelch Filter (Gain) - Gain Set -3.0dB -2.0dB -1.0dB 0dB 1.0dB 2.0dB 3.0dB 4.0dB | The squelch function is set by bits 45 & 46 (Squelch Source Selection). The centre frequency gain of this element is 35dB, data selected gain variations (-3.0dB to 4.0dB) are around this value. | | <b>40</b><br>0<br>1 | Squelch Filter (Narrow/Wide)<br>- Narrow ( $fc \approx 18 \text{kHz} \pm 6.5 \text{kHz}$ ).<br>- Wide ( $fc \approx 25 \text{kHz} \pm 8.5 \text{kHz}$ ). | For use in wide or narrow channel systems. The squelch function is set by bits 45 & 46 (Squelch Source Selection). | | | | Reference Figure 4 | ### **Circuit Descriptions and Serial Control Information ...... 4** | Control bits | Element | Notes | |---------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 41 42 43 44 0 0 0 0 0 1 0 0 0 1 0 0 0 1 1 0 0 0 1 0 0 1 1 0 0 0 1 1 0 1 0 1 0 1 1 1 0 0 0 1 1 0 0 1 1 0 0 1 1 1 0 1 0 0 1 1 1 1 1 1 1 1 1 1 | Squelch Threshold Voltage 3.500V d.c. 70.0% V <sub>DD</sub> 3.366 67.3% 3.233 64.6% 3.100 62.0% 2.966 59.3% 2.833 56.6% 2.700 54.0% 2.566 51.3% 2.433 48.6% 2.300 46.0% 2.166 43.3% 2.033 40.6% 1.900 38.0% 1.766 35.3% 1.633 32.6% 1.500 30.0% | The fine squelch adjustment level from the Digital-to-Analogue converter. These threshold levels are used as a comparison with the selected input noise voltage (bits 45 and 46). Variation in $V_{\rm DD}$ will produce variation in threshold levels. | | 45 46 | Squelch Source Selector | As well as selecting the input to the Noise<br>Comparator, these two bits produce additional<br>General Powersave (GPS) functions which control<br>those elements not having individual serial control. | | 0 0 | A "Total Powersave" condition | <b>Powersaved:</b> Input Gain Amp – Post Process (2dB) Gain Amp – Mixer Amp – Noise BPF – Noise Rectifier – Squelch Comparator | | 1 0 | Noise Input selected to Comparator | | | 0 1 | R.S.S.I. input selected to Comparator | | | 1 1 | Powersave but LISTENING condition R.S.S.I. input selected to Comparator | <b>Powersaved:</b> Input Gain Amp – Post Process (2dB) Gain Amp – Mixer Amp – Noise BPF – Noise Rectifier | | Rx Noise Path | the Noise Output pin via the squelch filte squelch detection level. This means that | ) present at the Rx Audio Input will also be available at r and noise rectifier (when enabled) for use as a the FX506 can be set to "LISTEN" with the majority of S.S.I. level is detected and produces a "Squelch Drive | | Test Signal Path | | s a direct path, via the Output Drive Selector palance the VCO drive and reference output levels. | | | | Reference Figure 4 | ### **Serial Control Bits – Loading and Timing Information** ### **Data Loading** Serial Data bits, whose functions are described on the previous pages, are loaded to the FX506 using the timing format illustrated on this page. All 47 bits must be loaded. Data is loaded bit 46 first, bit 0 last. | Function | | | Min. | Тур. | Max. | Unit | |--------------------|-----|-------------------------------|------|------|------|------| | Serial Clock | [1] | | | | | | | 'High' Pulse Width | | t <sub>PWH</sub> | 600 | _ | _ | ns | | 'Low' Pulse Width | | $\mathbf{t}_{PWL}$ | 600 | - | _ | ns | | Serial Data | [2] | | | | | | | Data Set-Up Time | | t <sub>DS</sub> | 360 | _ | _ | ns | | Data Hold Time | | $\mathbf{t}_{_{\mathrm{DH}}}$ | 120 | _ | - | ns | | Chip Select | [3] | | | | | | | Select Set-Up Time | | t <sub>css</sub> | 600 | _ | _ | ns | | Select Hold Time | | t <sub>CSH</sub> | 600 | _ | _ | ns | - [1] The Serial Clock pulses do not have to be symmetrical, as shown above, but pulse lengths must conform to the "minimum" time specification. - [2] Individual data bits (logic "1" or "0") are loaded to the device on the rising edge of the input Serial *Data* Clock pulse. The data hold period (t<sub>DH</sub>) is to ensure that the data level is steady when it is sampled. - [3] The full 47-bit data word is latched into the device on the rising edge of the Chip Select waveform, at this time the loaded data is acted upon and the circuit configuration/settings will change. ### **System Response Characteristics** #### **System Frequency Characteristics** Figure 6 shows a typical, response curve of the Pre-Process Path, in receive mode, set against the device specification. The general characteristic shape is produced by the Input Highpass and Lowpass Filters, without the internal pre-emphasis element. Figure 7 shows a typical response curve of the Post-Process Path set against the device specification. The general characteristic shape is produced by the Post-Deviation Limiter Filter, without the deemphasis element. ### **Application Information .....** ### **Suggested Evaluation Tests and Settings** Active elements used in the signal path. Powersaved or by-passed elements that are not employed in the signal path. ### **Application Information** #### **Suggested Evaluation Tests and Settings** #### **Operational Information** The functions of the FX506 are selected and controlled using the 47-bit Serial Data Input. This application section assists in the familiarization of control by providing example operational paths and system confidence tests. The signal levels employed in these examples are to demonstrate the functions of the device. Maximum and minimum operational signal levels are detailed in the "Specification" pages. A final output signal level of 2.2V p-p is considered, operationally, to be 100% (FM deviation). Set-up and enter the example data word in accordance with Figures 2 and 4. Test the FX506 using levels and points detailed in Tables 1, 2 and 3. Experimentation will indicate the signal element configuration and required control settings for various input and output levels. | | bit 0 – <b>010000</b> 0 | 1 11110110 | X0101111 101111 | 11 11010XXX | XXXXX10 - bit 4 | 16 | |-------|-------------------------|----------------------|--------------------|-----------------------------------|-------------------|------------------------------| | 0 = l | ogic 0 | | <b>1</b> = logic 1 | | X = not important | to the example | | Step | Input – | Level<br>rms @ 1kHz) | Output | - <b>Level</b><br>(mV rms @ 1kHz) | Note | Output Level<br>Ref. to Max. | | 1 | Mic. 1 | 10 | Pre-Process Audio | 750 | Ext +24.0dB | | | 2 | Ext. Audio Process In | 750 | VCO Drive/Ref. | 1.54≤ V <sub>OUT</sub> ≤2.2\ | /p-p | 70 – 100% | | 3 | Mic. 1 | 4.8 | Pre-Process Audio | 410 | Ext +24.0dB | 60% | | 4 | Ext. Audio Process In | 410 | VCO Drive and Ref. | 466 | | 60% | To establish a 100% level for this device inject a large amplitude audio signal into the Post Process Audio Input, with the Limiter enabled. | | bit 0 - <b>X01110</b> | 10 11110010 | X010XXXX XXX0 | 1111 11011XXX XX | <b>XXX10</b> – bit 46 | |--------------------------------------------------------------------------------------|-----------------------|---------------|-------------------|---------------------------------|-----------------------| | $0 = \log c \ 0$ $1 = \log c \ 1$ $\mathbf{X} = \text{not important to the example}$ | | | | | | | Step | Input – | Level | Output | - Level | Note Output Level | | _ | (m | V rms @ 1kHz) | | (mV rms @ 1kHz) | Ref. to Max. | | 1 | Rx Audio In | 200 | Pre-Process Audio | 564 | | | 2 | Ext. Audio Process Ir | 564 | Audio Out (Rx) | 1.54≤ V <sub>OUT</sub> ≤2.2Vp-p | 70 -100% | | 3 | Rx Audio In | 145 | Audio Out (Rx) | 466 | 60% | | | Rx Audio In | 145 | Audio Out (Rx) | 466± | 60%± | To establish a 100% level for this device inject a large amplitude audio signal into the Post Process Audio Input, with the Limiter enabled. | Squ | Squelch Path - The Serial Data word below will produce the squelch element configuration shown in Figure 9. | | | | | | | | | |---------------|-------------------------------------------------------------------------------------------------------------|---------------------------|--------------------------------|------------------------|--------------------------------------------------------------------------------|--|--|--|--| | | bit 0 - X00XXXXX XXXXXX0X X010XXXX XXX0XXXX XXXX1110 1110110 - bit 46 | | | | | | | | | | <b>0</b> = le | ogic 0 | | <b>1</b> = logic 1 | | <b>X</b> = not important to the example | | | | | | Step | Input – | Level<br>(mV rms @ 25kHz) | Output – | Level | Note | | | | | | 1<br>2 | Rx Audio In<br>Rx Audio In | 0<br>50.0 | Squelch Drive<br>Squelch Drive | logic "1"<br>logic "0" | No noise – "Noise Out" = V <sub>BIAS</sub><br>Noise In – "Noise Out" decreases | | | | | | Table | Table 3 Squelch Path Operational Check | | | | | | | | | ### **Specification** #### **Absolute Maximum Ratings** Exceeding the maximum rating can result in device damage. Operation of the device outside the operating limits is not implied. Supply voltage $\begin{array}{lll} & -0.3 \text{ to } 7.0 \text{V} \\ \text{Input voltage at any pin (ref V}_{\text{SS}} = 0 \text{V}) & -0.3 \text{ to } (\text{V}_{\text{DD}} + 0.3 \text{V}) \\ \text{Sink/source current} & (\text{supply pins}) & +/- 30 \text{mA} \\ & (\text{other pins}) & +/- 20 \text{mA} \\ \text{Total device dissipation @ T}_{\text{AMB}} \ 25^{\circ}\text{C} & 800 \text{mW Max.} \\ \text{Derating} & 10 \text{mW/}^{\circ}\text{C} \\ \text{Operating temperature range:} & \textbf{FX506P} & -30^{\circ}\text{C to } +70^{\circ}\text{C (plasting temperature)} \\ \end{array}$ Operating temperature range: FX506P $-30^{\circ}$ C to $+70^{\circ}$ C (plastic) FX506LG/LS $-30^{\circ}$ C to $+70^{\circ}$ C (plastic) Storage temperature range: FX506P $-40^{\circ}$ C to $+85^{\circ}$ C (plastic) FX506LG/LS $-40^{\circ}$ C to $+85^{\circ}$ C (plastic) #### **Operating Limits** All device characteristics are measured under the following conditions unless otherwise specified: $V_{DD} = 5.0 \text{V}$ . $T_{AMB} = 25 ^{\circ}\text{C}$ . Xtal/Clock $f_{0} = 4.0 \text{MHz}$ . Audio level 0dB ref: = 466mV rms @ 1.0kHz (60% deviation, FM). | Characteristics | | See Note | Min. | Тур. | Max. | Unit | |-----------------------------------------|------------------------|----------|------|------------|-------------|-----------------| | Static Values | | | 4.5 | 5.0 | 5.5 | V | | Supply Voltage<br>Supply Current | (All Elements Enabled) | | 4.5 | 5.0<br>8.0 | 5.5 | v<br>mA | | Зарріу Сапені | (Listening Powersave) | | _ | - | 1.0 | mA | | | (Maximum Powersave) | | _ | _ | 1.0 | mA | | Dynamic Values | • | | | | | | | Input Logic "1" | | 1 | 3.5 | _ | _ | V | | Input Logic "0" | | 1 | _ | _ | 1.5 | V | | Input Impedances | | | | | | | | Digital | | | 0.1 | 1.0 | _ | $M\Omega$ | | Mic.1 or 2 | | | _ | 0.5 | _ | $k\Omega$ | | Rx Audio | | | 30.0 | _ | _ | $k\Omega$ | | Tx Audio | | | 30.0 | 56.0 | _ | kΩ | | CTCSS/Data | | | 50.0 | 100 | _ | kΩ | | External Audio Proces | SS | | 1.0 | _ | _ | $M\Omega$ | | Noise, R.S.S.I. | | | 1.0 | _ | _ | $\Omega$ M | | Output Impedances | | | | | | | | Pre-Process Audio | | | _ | _ | 3.0 | $k\Omega$ | | Audio Out (Rx) | | | _ | _ | 3.0 | $k\Omega$ | | VCO Drive and Ref. C | | | _ | _ | 3.0 | $k\Omega$ | | Squelch Drive | (Logic "1") | | _ | 5.0 | _ | k $\Omega$ | | | (Logic "0") | | _ | 500 | _ | Ω | | Noise Output | (Diode conducting) | | _ | 1.0 | _ | kΩ | | | (Diode not conducting) | | _ | 500 | _ | kΩ | | Signal Path Switch Iso | lation (Disabled) | | 40.0 | | | ID. | | Switches<br>Test Path | | | 40.0 | 60.0 | _ | dB<br>dB | | | | | _ | 00.0 | _ | uБ | | Signal Input Levels | | 10 | 4.0 | | 400 | | | Mic.1 or 2 | | | 1.0 | _<br>4.45 | 100 | mV rms | | Rx Audio<br>Tx Audio | | | _ | 145 | 200<br>1414 | mV rms | | CTCSS/Data | | | _ | _ | 4.0 | mV rms<br>V p-p | | Post Process | | | _ | _ | 1123 | mV rms | | Noise, R.S.S.I. | | 2 | _ | _ | 4.0 | V p-p | | | | | | | | • • • | | Signal Output Levels Pre-Process Audio | (Compressor enabled) | 10 | _ | 600 | _ | mV rms | | VCO – (Drive, Ref.) | (Limiter in circuit) | | _ | 2.2 | _ | V p-p | | Audio (Rx | (Limiter in circuit) | | _ | 2.2 | _ | V р-р<br>V р-р | | • | • | | | | | • • • | | Variable Element Step<br>Input Gain Amp | | | 0.7 | | 1.3 | dB | | Pre-Process Gain | | | 0.2 | | 0.3 | dB | | VCO Ref. Attenuator | | | 3.5 | | 4.5 | dB | | VCO Drive Attenuator | ·I | | 2.7 | | 3.7 | dB | | VCO Drive Attenuator | | | 25.0 | | 26.2 | dB | | VCO Amplifiers (Drive | | | 0.2 | | 0.3 | dB | | . , | • | | | | | | ### Specification ..... | Characteristics | S | ee Note | Min. | Тур. | Max. | Unit | |--------------------------------------|-------------------------|---------|------|-----------------|-------|---------| | Output Distortion | | | | | | | | Output Signal-to-Noise Ra | atio | 3, 12 | 48.0 | 52.0 | _ | dBp | | Total Harmonic Distortion | | 4, 11 | _ | -40.0 | -30.0 | dB | | Compressor | | | | | | | | Dynamic Range | | | _ | 30.0 | _ | dB | | Attack Time | | | _ | 7.0 | _ | ms | | Decay Time | | | _ | 1000 | _ | ms | | • | | | | 1000 | | 1110 | | Deviation Limiter | | | | | | ., | | Input Thresholds | | 4 | _ | 2.0 | _ | V p–p | | Frequency Responses | | | | | | | | Pre-Process Path | | 6 | | | | | | Passband Frequencies | | | | | | | | -3dB (Lower) | | | _ | 240 | _ | Hz | | -3dB (Upper) | | | _ | 4.7 | _ | kHz | | Passband Ripple | (300Hz - 400Hz) | 5 | -3.0 | _ | 1.0 | dB | | | (400Hz - 3400Hz) | 5 | -1.5 | _ | 1.0 | dB | | Stopband Attenuation | (f = 5kHz) | | 3.0 | 4.2 | _ | dB | | High Frequency Roll-off | (f = >5kHz, <20kHz) | | 12.0 | _ | _ | dB/oct. | | Stopband Attenuation | (f = 250 Hz) | | _ | 2.3 | _ | dB | | Low Frequency Roll-off | (f = <250Hz) | | 6.0 | _ | _ | dB/oct. | | Post-Process Path | | 7 | | | | | | Wideband: Lowpass Frequency (-3dB) | | 1 | | 3.4 | | kHz | | Passband Ripple | (< 2700Hz) | 8 | -1.5 | J. <del>4</del> | 1.0 | dB | | rassband Ripple | (2700Hz - 3000Hz) | 8 | -3.0 | _ | 1.0 | dB | | Stopband Attenuation | (f = 5kHz) | O | 12.2 | 17.0 | 1.0 | dB | | High Frequency Roll-off | (f = 3kHz, <20kHz) | | 18.0 | 17.0 | | dB/oct. | | riigiri requericy Roll-oll | () = >3KI 12, \20KI 12) | | 10.0 | | | dD/oct. | | Narrowband: Lowpass Frequency (-3dB) | | | _ | 2.9 | _ | kHz | | Passband Ripple | (< 2300Hz) | | -1.5 | _ | 1.0 | dB | | | (2300Hz - 2550Hz) | | -3.0 | _ | 1.0 | dB | | Stopband Attenuation | (f = 4.25 kHz) | | 12.2 | 17.0 | _ | dB | | High Frequency Roll-off | (f = >2.3 kHz, <5.1 kH) | z) | 18.0 | _ | _ | dB/oct. | | | | | | | | | | Pre-emphasis: Passband Frequencies | | | 300 | | 3000 | Hz | | | Gain at 1kHz | | _ | 0 | _ | dB | | | Slope Characteristic | | | 6.0 | | dB/oct. | | De-emphasis: Passband Frequencies | | | 300 | _ | 3000 | Hz | | | Gain at 1kHz | | _ | 0 | _ | dB | | | Slope Characteristic | | _ | 6.0 | _ | dB/oct. | | Squelch Bandpass Filte | r | | | | | | | Centre Frequency Gain | (Wide and Narrow) | | _ | 35.0 | _ | dB | | Selectable Gain | (8 x 1.0dB steps) | 9 | -3.0 | _ | 4.0 | dB | | Narrow Band: | . , | | | | | | | Centre Frequency | (fc) | | _ | 18.75 | _ | kHz | | Bandwidth | (fc±) | | _ | 6.5 | _ | kHz | | Wideband: | <b>.</b> | | | | | | | Centre Frequency | (fc) | | _ | 25.5 | _ | kHz | | Bandwidth | $(fc\pm)$ | | _ | 8.5 | _ | kHz | #### Notes - 1. A percentage of the applied $V_{DD}$ (70% or 30%). - 2. These inputs are compared internally with the Digital-to-Analogue converter. - 3. With a minimum signal input level of 50mVrms at the Tx I/P or 65mVrms at the Rx I/P and an output level of 466mVrms. - 4. Levels at the input of the Limiter element, centred about $V_{BIAS}$ (Note 2). - 5. This parameter remains within specification when pre-emphasis is employed. - 6. With both Input HPF and LPF in circuit, but without pre-emphasis. - 7. With Limiter LPF, but without de-emphasis characteristics. - 8. This parameter remains within specification when de-emphasis is employed. - 9. The gain variation around the centre frequency (fc). - 10. See Application Information pages (Suggested Evaluation Tests) for information on gain element settings. - 11. Mode: Tx with Compressor "OFF;" or in Rx, signal below limiter thresholds; Output level 466mVrms. Measured in a 30kHz bandwidth. - 12. In the Tx mode with the Input Gain Amp set to $\leq$ 4.0dB. #### **Package Outlines** The FX506 is available in the package styles outlined below. Mechanical package diagrams and specifications are detailed in Section 10 of this document. Pin 1 identification marking is shown on the relevant diagram and pins on all package styles number anti-clockwise when viewed from the top. ## **FX506LG** 24-pin quad plastic encapsulated bent and cropped (L1) ### **Handling Precautions** The FX506 is a CMOS LSI circuit which includes input protection. However precautions should be taken to prevent static discharges which may cause damage. **FX506LS** 24-lead plastic leaded chip carrier (L2) #### **FX506P** 24-pin plastic DIL (P4) ### **Ordering Information** **FX506P** FX506LG 24-pin encapsulated bent and cropped (L1) FX506LS 24-lead plastic leaded chip carrier (L2) 24-pin plastic DIL (P4)