# CONSUMER MICROCIRCUITS LTD # PRODUCT INFORMATION Publication D/419/4 May 1987 Provisional Issue ### **Features** - 1200 Baud FFSK Modem - Meets Cellular and Trunked Radio Specifications - Full Duplex 1200 Baud - On-Chip Rx and Tx Bandpass Filters - Clock Recovery and Carrier Detect Facilities - Single 5 Volt CMOS Process - Surface Mount or DIL Package Styles ## Applications - Mobile and Cellular Radio Data Signalling - MMT 450/900 - Band III - Radiocom 2000 - Personal Radio - Portable Data Terminals - General Purpose Applications Fig. 1 Internal Block Diagram # Brief Description The FX419 is a single chip CMOS LSI circuit which operates as a 1200 baud FFSK modem. The mark and space frequencies are 1200Hz and 1800Hz phase continuous and the frequency transitions occur at the zero crossing point. The transmitter and receiver will work independently, thus providing full duplex operation at 1200 baud. The baud rate, transmit mark and space frequencies, Tx synchronization and Rx synchronization are all derived from a crystal oscillator for high stability, and an external 1.008MHz crystal is required for this purpose. The device includes circuitry for carrier detect and facility for the Rx clock recovery. An onboard switched capacitor 900Hz—2100Hz bandpass filter provides optimum carrier filtering. The use of switched capacitor analogue filters and digital signal processing results in excellent dynamic performance with few external components, the CMOS process and current saving techniques offer low standby supply current for portable battery powered applications. # Pin Number Function | DIL<br>FX419J | Quad<br>Plastic<br>FX419LG | PLCC<br>FX419LH | | | | |---------------|----------------------------|-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | 1 | 1 | | Xtal/Clock: The input to an on-chip inverter for use with a 1.008MHz xtal. Alternatively, a 1.008MHz clock may be used. | | | | 2 | 2 | 2 | Xtal: Output of on-chip inverter. | | | | _ | <del>-</del> | 3 | No Connection: Leave open circuit. | | | | 3 | 3 | | Tx Sync O/P: A 1200Hz squarewave used to synchronize the input of logic data and transmission of the FFSK signal (See Fig. 5). | | | | 4 | 4 | 5,6 | No Connection: Leave open circuit. | | | | 5 | 5 | 7 | Tx Signal O/P: With transmitter disabled, this pin is set to a high impedance state. When transmitter is enabled, this pin outputs the 1200/1800Hz (140 step pseudo-sinewave) FFSK signal (See Fig. 5). | | | | _ | | 8 | No Connection: Leave open circuit. | | | | 6 | 7 | 9 | Tx Data I/P: Serial logic data to be transmitted, is input to this pin and synchronized by the "Tx Sync O/P" (See Fig. 5). | | | | 7 | 8 | 10 | <b>Tx Enable:</b> A logic '1' applied to this input will put the transmitter into powersave whilst forcing "Tx Sync O/P" to logic '1' and "Tx Signal O/P" to a high impedance state. A logic '0' will enable the transmitter (See Fig. 5). This pin is internally pulled to V <sub>DD</sub> . | | | | 8 | 9 | 11 | <b>Bandpass O/P:</b> This is the output of the Rx 900-2100Hz bandpass filter. The output impedance of this pin is typically $10k\Omega$ and may require buffering prior to use. | | | | 9 | 10 | 12 | Rx Enable: A logic '0' applied to this input will put the receiver into powersave whilst forcing "Clocked Data O/P" and "Carrier Detect" to logic '0'. A logic '1' will enable the receiver (See Figures 2 and 6). "Rx Sync Out" may be logic '1' or '0' during powersave. This pin is internally pulled to V <sub>DD</sub> . | | | | 10 | 11 | 13 | <b>Bias:</b> Provides bias internally and should be decoupled externally to V <sub>SS</sub> by a capacitor (See Fig 2). | | | | 11 | 12 | 14 | V <sub>ss</sub> : Negative supply. | | | | 12 | 13 | 15 | | | | | 13 | 14 | 16 | Clocked Data O/P: This pin outputs recovered synchronous serial data from the receiver and is internally latched out by a recovered clock appearing on the "Rx Sync O/P" pin (See Figures 2 and 6). | | | | 14 | 15 | 17 | Carrier Detect: This pin will output a logic '1' when an FFSK signal is being received. | | | | | | 18,19 | No Connection: Leave open circuit. | | | | 15 | 16 | 20 | Rx Signal I/P: This is the FFSK signal input pin for the receiver and should be decoupled via a capacitor ${\bf C_3}$ . | | | | 16 | 17 | 21 | No Connection: Leave open circuit. | | | | 17 | 18 | 22 | <b>Rx Sync O/P:</b> This is a flywheel 1200Hz squarewave output which upon presentation of FFSK data signal is synchronised internally to the incoming data (See Figures 2 and 6). | | | | 18,19 | 19,20,21 | 23,24,<br>25,26 | No Connection: Leave open circuit. | | | | 20 | 22 | 27 | <b>Carrier Detect Time Constant (7):</b> This input forms part of the carrier detect integration function. The value of C <sub>4</sub> connected to this pin will affect the carried detect response time and hence noise performance (See Fig. 2, Note 4). | | | | 21 | 23 | + | No Connection: Leave open circuit. | | | | 22 | 24 | 28 | $V_{DD}$ : Positive supply. Note: Output Loading. Large capacitive loads could cause the output pins of this device to oscillate. If capacitive loads in excess of 200pF are unavoidable, a resistor of typically <100 $\Omega$ put in series with the load should minimise this effect. | | | | • • | Dido may be decemped to 1 gg and | |-----|---------------------------------------------------| | | $V_{DD}$ using $C_2$ and $C_6$ when input | | | signals are referenced to the bias pin | | | For input signals referenced to V <sub>SS</sub> , | | | decouple Bias to $V_{SS}$ using $C_2$ only. | | 2. | Use C. when input signals are | 2. Use $C_5$ when input signals are referenced to $V_{SS}$ , to decouple $V_{DD}$ . | Component References | | | | | | | | |-------------------------------------------------------|------------------|------------------------|--|--|--|--|--| | Component | Unit<br>Value | Tolerance<br>% | | | | | | | R, | 1M.<br>33p | ±10 | | | | | | | C,<br>C- | 1μ<br>0.1μ | ±20 | | | | | | | Ğ, | 0.1μ | ±10 | | | | | | | C. | 1μ<br>1μ | ±20 | | | | | | | R, 1, 2, 3, 4, 5, 5, 5, 5, 5, 5, 5, 5, 5, 5, 5, 5, 5, | 1.008 MHz<br>33p | Customer<br>Selectable | | | | | | - The value of C<sub>4</sub> determines the carrier detect time constant. A long time constant results in improved noise immunity but increased response time. C<sub>4</sub> may be varied to trade-off response time for noise immunity. - The value of C<sub>T</sub> reduces xtal voltage overshoot. Refer to CML Xtal Oscillator application note D/XT/1 APRIL 1986. Fig. 3 Typical Variation of 'B.E.R.' with Input Signal Level Fig. 2 External Component Connections # **Specification** ## **Absolute Maximum Ratings** Exceeding the maximum rating can result in device damage. Operation of the device outside the operating limits is not implied. Supply voltage -0.3V to 7.0V Input voltage at any pin (ref $V_{SS} = OV$ ) -0.3V to ( $V_{DD} + 0.3V$ ) Output sink/source current (total) Operating temperature range: FX419J $-30^{\circ}$ C to + 85°C FX419LG/LH $-30^{\circ}$ C to + $70^{\circ}$ C Storage temperature range: FX419J $-55^{\circ}$ C to $+125^{\circ}$ C FX419LGLH $-40^{\circ}$ C to $+85^{\circ}$ C All versions 100mW ## **Operating Limits** Maximum device dissipation: $V_{DD}=+5V$ , $T_{amb}=25^{\circ}C$ , Ø=1.008MHz (Xtal), $\Delta fØ=0$ All characteristics measured using the standard test circuit (figure 4) with the following test parameters and is valid for all tests unless otherwise stated: 0dB reference 300mV rms Noise (band limited 5kHz gaussian white noise) SNR ratio measured in bit rate bandwidth (1200Hz) | Characteristics | See Note | Min | Тур | Max | Unit | |------------------------------------------------------|----------|---------------------|----------|--------------------|------------------| | Static Characteristics | | | | | | | Supply volts | | 4.5 | 5.0 | 5.5 | V | | Supply current: Rx (Enabled) Tx (Disabled | ) | | 3.6 | _ | mA | | Rx (Enabled) Tx (Enabled) | | | 4.5 | _ | mA | | Rx (Disabled) Tx (Disabled | ) | _ | 650 | | μΑ | | Logic '1' level | | 80%V <sub>DD</sub> | | | V | | Logic '0' level | | | | 20%V <sub>DD</sub> | V | | Digital O/P Impedance | | _ | 4 | _ | $k\Omega$ | | Analogue and Digital input impedance | | 100 | _ | _ | k $\Omega$ | | Tx O/P impedance | | _ | 10 | _ | kΩ | | On-chip crystal oscillator: | | | | | | | R <sub>in</sub> | | 10 | | | $\Omega$ M | | R <sub>out</sub> | | 5 | _ | 15 | kΩ | | Inverter gain | | 10 | | 20 | dB | | Gain Bandwidth Product | | 3 x 10 <sup>6</sup> | | _ | | | Crystal frequency | 1 | | 1.008 | _ | MHz | | Dynamic Characteristics | | | | | | | Receiver: | | | | | | | Signal Input: Dynamic range (50dB SNR) | 2, 3 | 100 | 230 | 1000 | mV rms | | Bit Error Rate: 12dB SNR | 3 | _ | 7.0 | _ | 10-4 | | 20dB SNR | 3 | _ | 1.0 | _ | 10 <sup>-8</sup> | | Receiver Synchronization 12dB SNR: | 6 | | | | | | Probability of bit 8 being correct | | | 0.99 | | | | Probability of bit 16 being correct | _ | | 0.995 | | | | Carrier Detect | 6 | | | | | | Probability of Carrier Detect being high: | | | | | | | 12dB SNR after bit 8 | 4 | | 0.99 | 0.98 | | | 12dB SNR after bit 16 | 4 | | 0.999 | 0.995 | | | 0dB noise<br>Transmitter O/P | | | | 0.01 | | | Tx O/P level | | | 776 | | | | | | _ | 775 | | mV rms | | Output level variation 1200/1800Hz<br>O/P distortion | | 0 | _ | ±1.00 | dB | | 3rd harmonic distortion | | _ | 3 | 5 | % | | Logic '1' carrier frequency | 5 | _ | 2 | 3 | %<br>!!= | | Logic 10 carrier frequency | 5<br>5 | _ | 1200 | _ | Hz | | Isochronous distortion | J | _ | 1800 | <del></del> | Hz | | 1200Hz – 1800Hz | | | 25 | 40 | | | 1800Hz — 1800Hz<br>1800Hz — 1200Hz | | _ | 25<br>20 | 40<br>40 | μs | | 1000112 - 1200172 | | | 20 | 40 | μs | Notes: 1. Crystal tolerance depends on system requirements. - 2. See Fig. 3. - 3. SNR (Bit Rate Bandwidth). - 4. See Fig. 2 Note 5. - 5. Depending on crystal tolerance. - 6. 101010 Pattern. - 1. All timings are related to TX Sync Output. - 2. 0.833ms for 1.008MHz Crystal Input. - 3. 2µs Min + Crystal tolerance. - 4. DC = Don't Care, DV = Data Valid. Fig. 5 Transmitter Timing Diagram ### NOTES: - 1. Internal Delay-typ 1.5ms. - 2. From freely running to Sync in 8 data bits (See spec). - 3. Undetermined state 2µs max. - 4. Min. 800μs Max. 865μs. Fig. 7 Receiver B.E.R. Vs SNR SNR (dB) BIT RATE BANDWIDTH (LIN. SCALE) FX419 8 9 10 11 12 13 14 15 16 Fig. 6 Receiver Timing Diagram Made was Denoused The FX419J, the cerdip package, is illustrated in *Figure 8*. The 'LG' version is shown in *Figure 9*, and the 'LH' version in *Figure 10*. Both 'LG' and 'LH' packages are supplied in conductive trays for handling convenience. To allow complete identification, the FX419LG and LH packages have an indent spot adjacent to Pin 1 and a chamfered corner between Pins 3 and 4 for LG package, between Pins 4 and 5 for LH package. Pins number anti-clockwise when viewed from the top (indent side). FX419J 22-pin Cerdip DIL FX419LG 24-pin quad plastic encapsulated, bent and cropped. FX419LH 28-lead Plastic leaded chip carrier. The FX419J/LG/LH is a CMOS LSI circuit which includes input protection. However, precautions should be taken to prevent static discharges which may cause damage. Properties of President Constant