# **CML Semiconductor Products** ## Tone Detector FX105A D/105A/3 December 1995 Advance Information #### 1.0 **Features** - **Operates in High Noise Conditions** - ≥ 36dB Signal Input Range - **High Sensitivity** - **Low Power** - **Adjustable Bandwidth** - **Adjustable Frequency** - Wide Voltage Range (2.7V to 5.5V) - **Single and Multitone System Applications** #### 1.1 **Brief Description** The FX105A is a monolithic CMOS tone operated switch, designed for tone decoding in single and multitone signalling systems. The FX105A uses decoding techniques which allow a tone to be recognised in the presence of high noise levels or strong adjacent signals. Detection centre frequency and bandwidth can each be independently adjusted. The design is immune to high levels of harmonic and sub-harmonic interference. Excellent noise immunity and constant bandwidth are maintained over a wide range of input signal levels. #### **CONTENTS** | Section I | Page | |--------------------------------------------------------|------| | 1.0 Features | 1 | | 1.1 Brief Description | 1 | | 1.2 Block Diagram | 3 | | 1.3 Signal List | 4 | | 1.4 External Components | 5 | | 1.5 General Description | 6 | | 1.6 Application Notes | 7 | | 1.6.1 General | | | 1.6.2 Method for Calculating External Component Values | | | 1.7 Performance Specification | 12 | | 1.7.1 Electrical Performance | 12 | | 1.7.2 Packaging | 14 | ### 1.2 Block Diagram Figure 1 Block Diagram ## 1.3 Signal List | Package<br>D4/P3 | Signal | | Signal Description | | | |------------------|---------------|-------|-----------------------------------------------------------------------------------------------------------------------------------------|--|--| | Pin No. | Name | Туре | | | | | 1 | INPUT AMP IN | I/P | AC couple to this input of the input buffer amplifier. | | | | 2 | INPUT AMP OUT | O/P | The input buffer amplifier output. | | | | 3 | RW | I/P | The input to the Detect/Word filter. | | | | 4 | RV | I/P | The input to the VCO loop filter. | | | | 5 | C3A | O/P | Word filter capacitor pin A. | | | | 6 | C3B | O/P | Word filter capacitor pin B. | | | | 7 | C2A | O/P | VCO Loop filter capacitor pin A. | | | | 8 | C2B | O/P | VCO Loop filter capacitor pin B. | | | | 9 | DETECT OUT | O/P | Open drain PMOS output, active on detect.<br>Note that a load resistor to V <sub>SS</sub> is required. | | | | 10 | $V_{SS}$ | Power | Ground. | | | | 11 | R2HI | I/P | Bandwidth control resistor pin A. | | | | 12 | R2LO | I/P | Bandwidth control resistor pin B. | | | | 13 | C1B | O/P | VCO capacitor B. | | | | 14 | C1A | O/P | VCO capacitor A. | | | | 15 | R1 | I/P | VCO discharge resistor. When potentiometer tuning is required, a series resistor is recommended to prevent possible shorting to ground. | | | | 16 | $V_{DD}$ | Power | Power supply. | | | Notes: I/P = Input O/P = Output #### 1.4 External Components | $C_{1A}$ | See section 1.6 | $R_{1F}$ | See section 1.6 | |----------|-----------------|----------|------------------| | $C_{1B}$ | See section 1.6 | $R_{1V}$ | See section 1.6 | | $C_{2A}$ | See section 1.6 | $R_2$ | See section 1.6 | | $C_{2B}$ | See section 1.6 | $R_L$ | 20kΩ ±20% | | $C_{3A}$ | See section 1.6 | $R_V$ | See section 1.6 | | $C_{3B}$ | See section 1.6 | $R_W$ | See section 1.6 | | $C_4$ | See section 1.6 | $D_1$ | IN914 or similar | | $C_5$ | 0.27μF ±20% | | | #### Notes: $C_6$ - 1. For improved performance C4 may be chosen to provide 30° phase shift at the VCO loop filter input. - 2. For compatibility with the FX105P; capacitors (C1 $\dots$ C4) may be connected to $V_{DD}$ instead of $V_{SS}$ . - 3. For improved de-response time, a diode (D<sub>1</sub>) may be added. ±20% $0.1 \mu F$ 4. Any value load resistance ( $R_L$ ) may be used, providing the maximum load current does not exceed the value given in section 1.7.1 Figure 2 Recommended External Components 5 #### 1.5 General Description The input signal to the FX105A is ac coupled to the buffer amplifier input, which is internally biased at 50% of supply voltage. The signal appears at the output of the buffer amplifier as an ac voltage superimposed on the dc bias level. The signal is then coupled via $R_V$ and $R_W$ to the voltage controlled oscillator (VCO) and word sampling switches, which cyclically connect $C_2$ and $C_3$ into the circuit to form four sample-and-hold RC circuit integrators. See Figure 3. With no input signal level, each capacitor charges to the dc bias level so differential voltages are zero. When an input signal is applied each capacitor receives an additional charge. This charge is determined by the integrated average of the signal waveform during the time the capacitor is switched into the circuit. Figure 3 shows the operating sequence of the VCO sampling switches and their relationship to a locked-on in-band signal. $C_{2A}$ and $C_{2B}$ should not receive any additional charge since they always sample the input as it crosses the dc bias level. Should the signal not be locked to the VCO, a positive or negative charge voltage will appear on $C_{2A}$ or $C_{2B}$ . This voltage, when differentially amplified, is applied to the VCO as an error correcting signal to enable the VCO to "lock." Figure 3 also shows the operating sequence of the "Word" sampling switches and their relationship to a locked-on in-band signal. As the figure shows, the charge applied to $C_{3A}$ should always be positive, and the charge applied to $C_{3B}$ should always be negative (with respect to the common bias level). These capacitor potentials are differentially amplified and applied to a dc comparator, which switches at a pre-determined threshold voltage V<sub>TH</sub>. The comparator output is a logic signal used to control a counter. This counter switches the FX105A output ON when the comparator output is maintained in the "Word present" state for a minimum number of consecutive signal samples. The activated output switch reduces the comparator threshold by 50%, introducing threshold hysteresis. Output chatter with marginal input signal amplitudes is thereby minimised. Figure 3 Sampling Clocks of Commutating Filters 6 #### 1.6 Application Notes #### 1.6.1 General The external components shown in Figure 2 are used to adjust the various performance parameters of the FX105A. The signal-to-noise performance, response time and signal bandwidth are all interrelated factors which should be optimised to meet the requirements of the application. By selecting component values in accordance with the following formulae, optimum circuit performance is obtained for any given application. First define the following application parameters: - (a) The input frequency to be detected ( $f_0$ ). The free running frequency of the VCO is set to 6 times this frequency by observing the output across $C_1$ or $R_1$ . (The frequency observed at pin 15 ( $R_1$ ) is 6 x $f_0$ and the frequency observed at pins 13 or 14 ( $C_{1A}$ or $C_{1B}$ ) is 3 x $f_0$ ). - (b) The FX105A Minimum Usable Bandwidth (MUBW). This is obtained by taking into account the worst case tolerances ( $\Delta f_0$ ) of the input frequency and the variations in the FX105A VCO frequency due to supply voltage ( $\Delta V_{DD}$ ) and temperature ( $\Delta TEMP$ ) variation of the FX105A and its supporting components. - (c) The maximum permissible FX105A response time. - (d) The minimum input signal amplitude. - (e) The maximum input signal amplitude. Using this information the appropriate component values can be calculated, and the signal-to-noise performance can be read from a chart. Do not add large safety margins for response time and minimum signal amplitude: reasonable margins are already included in the formulae. Excessive margins may result in reduced noise immunity. #### 1.6.2 Method for Calculating External Component Values The example on the following pages demonstrates the calculation of component values for any given application. For the purpose of this example, the values below are used: - (a) $f_0 = 2800 \text{ Hz}$ - (b) $\Delta TEMP = 100^{\circ}C, \ \Delta V_{DD} = 1V, \ \Delta f_0 = 0.5\%$ - (c) Maximum allowed response time T<sub>ON</sub> = 50msec - (d) Minimum input signal amplitude $V_{IN MIN} = 200 \text{ mVrms}$ - (e) Maximum input signal amplitude V<sub>IN MAX</sub> = 400 mVrms #### 1.6.2.1 Calculate $R_1C_1$ ( $C_{1A} = C_{1B}$ ) The components R<sub>1</sub>, C<sub>1A</sub> and C<sub>1B</sub> set the free running frequency of the VCO and therefore the f<sub>0</sub> of the FX105A. As shown below, the frequency of 2800 Hz corresponds to a capacitor value of 220 pF and a resistor value of 385k $\Omega$ . This resistance can be achieved with a 300 k $\Omega$ fixed resistor and a 100k $\Omega$ potentiometer. R<sub>1</sub> should lie in the range 100k $\Omega$ to 680k $\Omega$ . $$R_1C_{1A} = 1/[2Kf_0] = 1/(2 \times 2.1 \times 2800) = 85\mu sec$$ where K is a constant = $2.1 \pm 5\%$ . Note that above $f_0 = 1 \text{kHz}$ , the value of K increases with $f_0$ up to a maximum of 2.5 at 20 kHz. Therefore $$R_1 \approx 385 k\Omega$$ for $C_{1A} = C_{1B} = 220 pF$ #### 1.6.2.2 Calculate Minimum Usable Bandwidth (%) Minimum Usable Bandwidth (MUBW) is the TOTAL (%) bandwidth required for the following: - (a) Input signal frequency tolerance ( $\Delta f_0$ ) - (b) FX105A VCO temperature coefficient ( $T_C = -100 \text{ ppm/}^{\circ}\text{C}$ ) - (c) FX105A VCO supply voltage coefficient (V<sub>C</sub> = 2330 ppm/V) Add (a), (b) and (c) and express as TOTAL (%) bandwidth, **not** as a $\pm$ (%) value. $$MUBW = \Delta f_0 + |T_c| \Delta TEMP + V_c \Delta V_{DD}$$ MUBW = $$0.5 + 0.01 \times 100 + 0.233 \times 1 \approx 2\%$$ #### 1.6.2.3 Calculate the Recommended Operating Bandwidth Note again that this is the TOTAL (%) bandwidth: $$BW = \frac{1}{2} [10 + MUBW] = \frac{1}{2} (10 + 2) = 6\%$$ #### 1.6.2.4 Select R<sub>2</sub> for Operating BW $$R_2 = 4.8 \text{ BW}/[10.35 - \text{BW}] = 4.8 \times 6/(10.35 - 6) \approx 6.8 \text{k}\Omega$$ The exact bandwidth given by any value of $R_2$ will vary slightly. In applications where an exact bandwidth is required, $R_2$ should be a variable resistor to permit adjustment. #### 1.6.2.5 Calculate $R_VC_{2A}$ ( $C_{2A} = C_{2B}$ ) Use nearest preferred values $$R_V C_{2A} \approx 100/[3 f_0 BW] \approx 100/(3 x 2800 x 6) \approx 2 msec$$ Therefore $R_V \approx 200 k\Omega$ for $C_{2A} = C_{2B} = 10 nF$ #### 1.6.2.6 Define the Maximum Allowed Response Time The maximum response time $(T_{ON})$ is the sum of the VCO lock time $(T_{LOCK})$ and the Word integration time $(T_{WORD})$ . The FX105A's $T_{ON}$ must not exceed the maximum time allowed for the application, but a value lying near the maximum gives the best S/N performance. (a) Calculate T<sub>LOCK</sub> $$T_{LOCK} = 150/[f_0 BW] = 150/(2800 x 6) \approx 9msec$$ Note: $T_{LOCK}$ may vary from near zero to the value given, causing corresponding variations in actual $T_{ON}$ . (b) Calculate Maximum Allowable T<sub>WORD</sub> $$T_{WORD} = T_{ON_{MAX}} - T_{LOCK} = 50 - 9 = 41 \text{ msec}$$ Note: Since the maximum allowed response time (T<sub>ON</sub>) is 50 msec, a maximum Word integration time of 41 msec is available. #### 1.6.2.7 Calculate $R_WC_{3A}$ ( $C_{3A} = C_{3B}$ ) Use nearest preferred values. $$R_W C_{3A} \approx T_{WORD} / [-3ln (1 - V_{TH} / V_{IN_{MIN}})]$$ where $V_{TH}$ is the word filter sensitivity, see Section 1.7.1 A signal amplitude of 200 mV and a resistor value $R_W$ of 510k $\Omega$ with a 0.1 $\mu$ F capacitor for $C_{3A}$ and $C_{3B}$ will yield a $T_{WORD}$ time of 20msec. This in turn yields a response time of 9msec + 20msec = 29msec. #### 1.6.2.8 Calculate the Maximum De-response Time $$T_{OFF} \approx -3~R_W C_{3A}~In~(V_{TH}/~V_{IN_{MAX}})$$ where $V_{TH}$ is the word filter sensitivity, see Section 1.7.1 For improved de-response time, a diode (1N914 or similar) can be placed between pins 5 and 6, as shown in Figure 2. The formula and figure below show the approximate time the FX105A will take to turn off after an in-band signal has been removed. The effect of this diode is to greatly reduce the turn-off time with signal input amplitudes greater than 300 mV<sub>rms</sub>. Figure 4 is for $V_{DD} = 5V$ ; for lower $V_{DD}$ then $K_{DT}$ increases. $$T_{OFF} \approx K_{DT}R_WC_{3A}$$ So for a maximum signal amplitude of 400mV, a resistor value $R_W$ of 510k $\Omega$ with a 0.1 $\mu$ F capacitor for $C_{3A}$ and $C_{3B}$ and a diode between pins 5 and 6, a de-response time of $\approx$ 182 msec is obtained. Figure 4 K<sub>DT</sub> Factor for T<sub>OFF</sub> vs. Signal Input Amplitude #### 1.6.2.9 Calculate Signal to Noise Performance Worst-case S/N calculations depend on calculation of a value "M" using the formula shown below: $M = R_W C_{3A} / [3 R_V C_{2A}]$ substituting our example values, $M = 510 \times 0.1 / (3 \times 200 \times 0.01) = 8.5$ By substituting this value for M in Figure 5 the minimum required S/N of an in band tone with respect to an adjacent interfering tone can be found. This has to be increased if the required tone amplitude is close to the word filter sensitivity $V_{TH}$ . Figure 5 S/N vs. BW Separation The following formula expresses the reduction in noise immunity as the input signal approaches the word filter sensitivity $V_{\text{TH}}$ . required S/N = 20 log $$(V_{IN}/[V_{IN} - V_{TH}]) + S/N_{Figure 5}$$ If this S/N is better than required for the application, $R_W C_{3A}$ can be reduced, or the operating bandwidth can be increased to obtain a faster tone detection time. If the S/N performance is not adequate, the operating bandwidth can be reduced toward the MUBW, or $R_W C_{3A}$ can be increased to improve S/N performance at the expense of a slower response time. #### 1.6.2.10 Calculation of PLL Filter Phase Shift Capacitor $C_4$ is used to phase shift the input to the VCO commutating filter by 30°, thus shifting the sampling clocks by the same amount. This enables the "Word" sampling filter to sample and integrate at the maxima and minima of the input tone. $$C_4 = tan (30^\circ) / [2\pi f_0 R_V] \approx 0.092 / [f_0 R_V] \approx 164 pF$$ ## 1.7 Performance Specification #### 1.7.1 Electrical Performance #### **Absolute Maximum Ratings** Exceeding these maximum ratings can result in damage to the device. | | Min. | Max. | Units | |-----------------------------------------------------------------|------|----------------|-------| | Supply (V <sub>DD</sub> - V <sub>SS</sub> ) | -0.3 | 7.0 | V | | Voltage on any pin to V <sub>SS</sub> | -0.3 | $V_{DD} + 0.3$ | V | | Current into or out of V <sub>DD</sub> and V <sub>SS</sub> pins | -30 | +30 | mΑ | | Current into or out of any other pin | -20 | +20 | mΑ | | Maximum Output Switch Load Current | | +10 | mΑ | | P3/D4 Package | Min. | Max. | Units | |--------------------------------------------------|------|------|-------| | Total Allowable Power Dissipation at Tamb = 25°C | | 800 | mW | | Derating | | 13 | mW/°C | | Storage Temperature | -55 | +125 | °C | | Operating Temperature | -30 | +85 | °C | #### **Operating Limits** Correct operation of the device outside these limits is not implied. | | Notes | Min. | Max. | Units | |---------------------------------------------|-------|------|------|-------| | Supply (V <sub>DD</sub> - V <sub>SS</sub> ) | | 2.7 | 5.5 | V | | Operating Temperature | | -30 | +85 | °C | #### **Operating Characteristics** For the following conditions unless otherwise specified: $V_{DD}$ = 3.0V to 5.0V, Tamb = -40°C to +85°C, Load resistance on decoder output pin = 20k $\Omega$ | | Notes | Min. | Тур. | Max. | Units | |----------------------------------------------------|-------|------|------|---------|-----------------| | Static Barranatara | | | | | | | Static Parameters | 0 | | 0.0 | 2.0 | Л | | l <sub>DD</sub> | 2 | | 0.9 | 3.0 | mA | | Amplifier Input Impedance | | | 200 | | kΩ | | Digital Output Impedance | | | 500 | | Ω | | Analogue Output Impedance | | | 1000 | | Ω | | Dynamic Parameters | | | | | | | Input Signal | | | | | | | Amplitude | 2 | | | 1.0 | Vrms | | Frequency | | 40 | | 20,000 | Hz | | Response Threshold | 1 | | 18 | 38 | mVrms | | Deresponse Threshold | 1 | 5 | 9 | | mVrms | | BW Range | | 5 | | 10 | %f <sub>0</sub> | | Signal to Noise Performance | | -6 | -9 | | dB | | (f <sub>0</sub> /2) Subharmonic Rejection | | | 30 | | dB | | (5 f <sub>0</sub> ) Harmonic Rejection | | | 20 | | dB | | vco | | | | | | | Frequency | 3 | 240 | | 120,000 | Hz | | Frequency Stability (\( \Delta \text{TEMP} \) | 3 | 0 | 100 | .20,000 | ppm/°C | | Frequency Stability (\( \Delta \mathbb{V}_{DD} \) | 3 | | 2330 | | ppm/V | | rioquonoy etability (4 vpp) | Ü | | 2000 | | ppiii, v | | Amplifier | | | | | | | Open Loop Gain | | | 60 | | dB | | Gain Bandwidth Product | | | 1.0 | | MHz | | Closed Loop Gain | | | 0 | | dB | | Word Commutating Filter | | | | | | | Sensitivity (V <sub>TH</sub> ) | 4 | | 12.5 | | mVrms | | | | | | | | #### Notes: - 1. With diode (D<sub>1</sub>) fitted. - 2. For $V_{DD} = 5V$ . Multiply by $V_{DD}/5V$ for other supply values. - 3. Observing pins 13, 14 or 15 (D4/P3 package) will cause a frequency shift due to additional loading. If tuning the centre frequency by observing the VCO, design in a buffer amplifier between pin 15 and the probe/calibration point and tune with no input signal. Otherwise, tune by observing the detect output band edges while sweeping the input signal. - 4. Adjust according to equation for R<sub>2</sub> in Section 1.6.2. #### 1.7.2 Packaging Figure 6 - SOIC Mechanical Outline: Order as part no. FX105AD4 Figure 7 - DIL Mechanical Outline: Order as part no. FX105AP3 Handling precautions: This product includes input protection, however, precautions should be taken to prevent device damage from electro-static discharge. CML does not assume any responsibility for the use of any circuitry described. No IPR or circuit patent licences are implied. CML reserves the right at any time without notice to change the said circuitry and this product specification. CML has a policy of testing every product shipped using calibrated test equipment to ensure compliance with this product specification. Specific testing of all circuit parameters is not necessarily performed. ## **CONSUMER MICROCIRCUITS LIMITED** 1 WHEATON ROAD WITHAM - ESSEX CM8 3TD - ENGLAND Telephone: +44 1376 513833 Telefax: +44 1376 518247