# CONSUMER MICROCIRCUITS LTD PRODUCT INFORMATION **FX009 Digitally Controlled Amplifier Array** Publication D/009/3 December 1991 Provisional Issue 8 Digitally Controlled Amplifiers 15 Gain/Attenuation Steps 7 Trimmers, with a $\pm$ 3dB Range in 0.43dB Steps 1 'Volume' Trimmer, with a $\pm$ 14dB Range in 2.0dB Steps - 8-Bit Serial Data Control - Output Mute/Powersave Function - Audio and Data Gain Control Applications - Cellular, PMR, PABX Applications **FX009** Fig.1 Functional Block Diagram The FX009 Digitally Adjustable Amplifier Array is intended to replace trimmer potentiometers and volume controls in Cellular, PMR, Telephony and Communications applications where d.c., voice or data signals need adjustment. The FX009 is a single-chip LSI consisting eight digitally controlled amplifier stages, each with 15 distinct gain/ attenuation steps. Control of each individual amplifier is by an 8-bit serial data stream. Seven of the amplifier stages offer a +/-3dB range in steps of 0.43dB, whilst the remaining amplifier offers a +/-14dB range in steps of 2dB, and is intended for volume control applications. Each amplifier includes a 16th 'Mute' state which sets the output to bias $(V_{DD}/2)$ and powersaves the entire section. Minimum current drain may be achieved by muting all eight sections. This product replaces the need for manual trimming of audible signals by using the host microprocessor to digitally control the set-up of all audio levels. #### Applications include: - (i) Control, adjustment and set-up of communications equipment by an Intelligent ATE without manual intervention – eg. Deviation, Microphone and L/S Level, Rx Audio Level etc. - (ii) Automatic Dynamic Compensation of drift caused by variations in temperature, linearity, etc. - (iii) Fully automated servicing and re-alignment. The FX009 is a low-power, single 5-volt CMOS device available in both 24-pin DIL and SMD package versions. | DIL<br>FX009J | Quad<br>FX009LG/LS | | | | | | | |---------------|--------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | 1 | 1 | | external clock pulse input is used to "clock in" the Control Data. Load Timing. This input has an internal $1M\Omega$ pullup resistor. | | | | | | 2 . | 2 | <b>Load/Latch</b> : Governs the loading and execution of the control data. During serial data loading this input should be kept at a logical '0' to ensure that data rippling past the latches has no effect. When all 8 bits have been loaded, this input should be strobed '0' $\Rightarrow$ '1' $\Rightarrow$ '0' to latch the new data in. Data is executed on the falling edge of the strobe. If the Load/Latch input is used this pin should be left open circuit. This input has an internal $1M\Omega$ pullup resistor. | | | | | | | 3 | 3 | <b>Load/Latch :</b> The inverted Load/Latch input. This function governs the loading and execution of the control data. During serial data loading this input should be kept at a logical '1' to ensure that data rippling past the latches has no effect. When all 8 bits have been loaded, this input should be strobed '1' $\Rightarrow$ '0' $\Rightarrow$ '1' to latch the new data in. Data is executed on the rising edge of the strobe. If the Load/Latch input is used this pin should be left open circuit. This input has an internal $1M\Omega$ pulldown resistor. | | | | | | | 4 | 4 | Ch1 Input: | Analogue Inputs : | | | | | | 5 | 5 | Ch2 Input: | These individual amplifier inputs are self-biasing, a.c. input analogue signals must be capacitively coupled to these pins, as shown in Figure 2. | | | | | | 6 | 6 | Ch3 Input: | In the powersave modes the inputs are biased at $V_{\rm DD}/2$ . | | | | | | 7 | 7 | Ch4 Input: | Note that amplifiers Ch1 to Ch8 are 'inverting amplifiers.' | | | | | | 8 | 8 | $ m V_{BIAS}$ : The output of the on-chip bias circuitry, held at $\rm V_{DD}/2$ . This pin should be decoupled to $\rm V_{SS}$ as shown in Figure 2. | | | | | | | 9 | 9 | Ch5 Input: | Analogue Inputs : | | | | | | 10 | 10 | Ch6 Input: | | | | | | | 11 | 11 | Ch7 Input : | | | | | | | 12 | 12 | Ch8 Input: | | | | | | | 13 | 13 | V <sub>ss</sub> : Negative supply rail (GND). | | | | | | | 14 | 14 | Ch8 Output: | Analogue Outputs : | | | | | | 15 | 15 | Ch7 Output : | The individual "Gain Controlled" amplifier outputs. | | | | | | 16 | 16 | Ch6 Output: | Ch1 to Ch7 range from -3dB to +3dB in 0.43dB steps, Ch8 could be utilized as a volume control, ranging from -14dB to | | | | | | 17 | 17 | Ch5 Output: | +14dB in 2.0dB steps. In the powersave mode the selected output is biased at $V_{\rm DD}/2$ . | | | | | | 18 | 18 | No internal connection. Do not use. | | | | | | | 19 | 19 | Ch4 Output : | Analogue Outputs | | | | | | 20 | 20 | Ch3 Output: | Note that amplifiers Ch1 to Ch8 are 'inverting amplifiers.' | | | | | | 21 | 21 | Ch2 Output : | | | | | | | 22 | 22 | Ch1 Output : | | | | | | | 23 | 23 | V <sub>DD</sub> : Positive suppl | y rail. A single +5-volt power supply is required. | | | | | | 24 | 24 | by the 8 bits of data the rising edge of the | : Operation of the 8 amplifier channels (Ch1 – Ch8) is controlled entered serially at this pin . The data is entered (bit 7 to bit 0) on e external Serial Clock. The data format is described in Tables 1, input has an internal $1M\Omega$ pullup resistor. | | | | | Fig.2 External Component Connections ### **Application Recommendations** To avoid excess noise and instability in the final installation it is recommended that the following points be noted. - (a) A noisy or badly regulated power supply can cause instability and/or variance of selected gains. - (b) Care should be taken on the design and layout of the printed circuit board. - (c) All external components (Figure 2) should be kept close to the FX009 package. - (d) Inputs and outputs should be screened wherever possible. - Tracks should be kept short. - (f) Analogue tracks should not run parallel to digital tracks. - (g) A "Ground Plane" connected to V<sub>ss</sub> will assist in eliminating external pick-up on the channel input and output pins. - (h) Do not run high-level output tracks close to lowlevel input tracks. - (i) Input signal amplitudes should be applied with due regard to Figure 3. The gain of each amplifier block (Channel 1 to Channel 8) in the FX009 is set by a separate 8-bit data word (bit 7 to bit 0 ). This 8-bit word, consisting of 4 Address bits (bit 7 to bit 4) and 4 Gain Control bits (bit 3 to bit 0), is loaded to the Control Data Input in serial format using the external data clock. Data is loaded to the FX009 on the rising edge of the Serial Clock. Loaded data is executed on the falling (rising) edge of the Load/Latch (Load/Latch) pulse. Table 1 shows the format of each 4-bit Address word, Table 2 shows the format of each Gain Control word with Figure 4 describing the data loading operation and timing. Load/Latch Pulse Width Table 1 Address Word Format Table 2 Gain Control Word Format | Bit 7<br>MSB | Bit 6 | Bit 5 | Bit 4<br>LSB | Channel<br>Selected | Bit 3<br>MSB | Bit2 | Bit 1 | Bit 0<br>LSB | Stage 1 to 7<br>(0.43dB) | 7 Stage 8<br>(2.0dB) | | |-----------------------------------------------------------------|-------------|------------|---------------|---------------------|--------------|------|-------|--------------|--------------------------|----------------------|------------| | 1 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | Powersave | Powersav | <b>∕</b> e | | 1 | 0 | 0 | 1 | 2 | 0 | 0 | 0 | 1 | -3.0 | -14.0 | dB | | 1 | 0 | 1 | 0 | 3 | 0 | 0 | 1 | 0 | -2.571 | -12.0 | dB | | 1 | 0 | 1 | 1 | 4 | 0 | 0 | 1 | 1 | -2.143 | -10.0 | dB | | 1 | 1 | 0 | 0 | 5 | 0 | 1 | 0 | 0 | -1.714 | -8.0 | dB | | 1 | 1 | 0 | 1 | 6 | 0 | 1 | 0 | 1 | -1.286 | -6.0 | dB | | 1 | 1 | 1 | 0 | 7 | 0 | 1 | 1 | 0 | -0.857 | -4.0 | dB | | 1 | 1 | 1 | 1 | 8 | 0 | 1 | 1 | 1 | -0.428 | -2.0 | dB | | | | | | | 1 | 0 | 0 | 0 | 0 | 0 | dB | | | | | | | 1 | 0 | 0 | 1 | 0.428 | 2.0 | dB | | Data Loading | | | | | 1 | 0 | 1 | 0 | 0.857 | 4.0 | dB | | The 8-bit d | ata word is | loaded bit | t 7 first and | l bit 0 last. | 1 | 0 | 1 | 1 | 1.286 | 6.0 | dB | | Bit 7 must be a logic "1" to address the chip. | | | | | 1 | 1 | 0 | 0 | 1.714 | 8.0 | dB | | If bit 7 in the word is a logic "0" that 8-bit word will not be | | | | | 1 | 1 | 0 | 1 | 2.143 | 10.0 | dΒ | | executed. Figure 4 (below) shows the timing information | | | | | 1 | 1 | 1 | 0 | 2.571 | 12.0 | dB | | required to load and operate this device. | | | | | 1 | 1 | 1 | 1 | 3.0 | 14.0 | dB | Data Hold Time ## Fig.4 Serial Control Data Loading Diagram Serial Clock "Low" Pulse Width ## Specification #### **Absolute Maximum Ratings** Exceeding the maximum rating can result in device damage. Operation of the device outside the operating limits is not implied. Supply voltage -0.3 to 7.0V Input voltage at any pin (ref $V_{SS} = 0V$ ) -0.3 to $(V_{DD} + 0.3V)$ +/- 30mA Sink/source current (supply pins) (other pins) +/- 20mA 800mW Max. Total device dissipation @ T<sub>AMB</sub> 25°C 10mW/°C Derating Operating temperature range: FX009J -30°C to +85°C (cerdip) FX009LG/LS -30°C to +70°C (plastic) FX009J -55°C to +125°C (cerdip) Storage temperature range: -40°C to +85°C (plastic) FX009LG/LS #### **Operating Limits** All device characteristics are measured under the following conditions unless otherwise specified: $V_{DD} = 5.0V$ , $T_{AMB} = 25$ °C. Audio Level 0dB ref: = 775mVrms. Amplifier Gain Set = 0dB. | Characteristics | See Note | Min. | Тур. | Max. | Unit | |--------------------------------------------------|----------------|-------|-------|-------|-----------| | Static Values | | | | | | | Supply Voltage (V <sub>DD</sub> ) | | 4.5 | 5.0 | 5.5 | V | | Supply Current – | | | | | | | <ul> <li>All Stages Quiescent</li> </ul> | | | 0.13 | _ | mA | | <ul> <li>All Stages Operating</li> </ul> | | _ | 2.6 | _ | mA | | Dynamic Values | | | | | | | Control Functions | | | | | | | Input Logic '1' | | 3.5 | _ | _ | V | | Input Logic '0' | | _ | _ | 1.5 | V | | Digital Input Impedances | | 0.5 | 1.0 | _ | $M\Omega$ | | Amplifier Stages (General) | | | | | | | Bandwidth (-3dB) | , | 20.0 | _ | _ | kHz | | Output Impedance | | | 8.0 | 3.0 | kΩ | | Total Harmonic Distortion | 1 | _ | 0.35 | 0.5 | % | | Output Noise Level (per stage) | 2 | _ | 180.0 | 400.0 | μVrms | | Onset of Clipping | 3 | _ | 1.73 | _ | Vrms | | Gain Variation | 4 | _ | - | 0.1 | dB | | Interstage Isolation | | _ | 60.0 | _ | ďΒ | | "Trimmer" Stages (Ch1 – Ch7) | | | | | | | Gain | | -3.0 | | +3.0 | dB | | Gain per Step (15 in No.) | | _ | 0.43 | _ | dB | | Step Error | | _ | _ | 0.2 | dB | | Input Impedance | | 100.0 | _ | _ | $k\Omega$ | | "Volume" Stage (Ch8) | | | | | | | Gain | | -14.0 | | +14.0 | dB | | Gain per Step (15 in No.) | | | 2.0 | | dB | | Step Error | | _ | _ | 0.4 | dB | | Input Impedance | | 50.0 | _ | _ | kΩ | | Timing (Figure 4) | | | | | | | Serial Clock "High" Pulse Width (tpw/ | <sub>H</sub> ) | 250 | _ | _ | ns | | Serial Clock "Low" Pulse Width (t <sub>PWI</sub> | ) | 250 | _ | _ | ns | | Data Set-up Time (t <sub>DS</sub> ) | | 150 | _ | _ | ns | | Data Hold Time (t <sub>DH</sub> ) | | 50 | _ | _ | ns | | Load/Latch Set-up Time (t <sub>LL</sub> ) | | 250 | _ | _ | ns | | Load/Latch Pulse Width (t <sub>LLW</sub> | ,) | 150 | _ | | ns | | Serial Data Clock Frequency | | _ | _ | 2.0 | MHz | #### **Notes** - Gain Set 0dB, Input Level 1kHz -3.0dB (549mVrms). - a.c short-circuit input, measured in a 30kHz bandwidth. See Figure 3. - 4. Over temperature and supply voltage range. The FX009J, the cerdip package is shown in Figure 5. The 'LG' version is shown in Figure 6, and the 'LS' version in Figure 7. To allow complete identification, the FX009 LG and LS packages have an indent spot adjacent to pin 1 and a chamfered corner between pins 3 and 4. The FX009 is a CMOS LSI circuit which includes input protection. However precautions should be taken to prevent static discharges which may cause damage. FX009J 24-pin cerdip DIL FX009LG 24-pin quad plastic encapsulated bent and cropped FX009LS 24-lead plastic leaded chip carrier CML does not assume any responsibility for the use of any circuitry described. No circuit patent licences are implied and CML reserves the right at any time without notice to change the said circuitry.