# Z86E03/E06 ## CMOS Z8® OTP MICROCONTROLLERS #### **FEATURES** | Part | ROM<br>(Kbytes) | RAM*<br>(Kbytes) | SPI | Speed<br>(MHz) | | |--------|-----------------|------------------|-----|----------------|--| | Z86E03 | 512 | 61 | No | 8 | | | Z86E06 | 1 | 125 | Yes | 12 | | <sup>\*</sup>General-Purpose - 18-Pin DIP, WIN, and SOIC Packages - 4.5- to 5.5-Volt Operating Range - 0°C to +70°C Temperature Range - Low-Power Consumption - Expanded Register File (ERF) - 14 Input/Output Lines - Serial Peripheral Interface (SPI) (Z86E06 Only) - Software Watch-Dog Timer (WDT) - Power-On Reset (POR) #### GENERAL DESCRIPTION The Z86E03/E06 are One-Time Programmable (OTP) members of the Z8® microcontroller family allowing easy software development, debug, and prototyping for small production runs that are not economically desirable with a masked ROM version. Three address spaces, the Program Memory, Register File, and Expanded Register File (ERF), support a wide range of memory configurations. Through the ERF, the designer has access to four additional control registers that provide extra peripheral devices, I/O ports, register addresses, an SPI receive buffer and SPI compare register. For applications demanding powerful I/O capabilities, the Z86E03/E06's dedicated input and output lines are grouped into two ports, and are configurable under software control to provide timing, status signals, or parallel I/O. #### Notes: All Signals with a preceding front slash, "/", are active Low, e.g.: B//W (WORD is active Low); /B/W (BYTE is active Low, only). Power connections follow conventional descriptions below: | Connection | Circuit | Device | |-----------------|------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Power<br>Ground | V <sub>cc</sub><br>GND | $egin{array}{c} egin{array}{c} \egin{array}{c} egin{array}{c} \egin{array}{c} \egin{array}$ | CP95DZ81301 (8/95) **1** ### **GENERAL DESCRIPTION** (Continued) **Functional Block Diagram** ### **GENERAL DESCRIPTION** (Continued) 18-Pin DIP/WIN Pin Configuration 18-Pin EPROM Mode Pin Configuration #### 18-Pin Identification | Symbol | Function | Direction | |----------------------------|---------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------| | P24-P27<br>V <sub>cc</sub> | Port 2, Pins 4,5,6,7<br>Power Supply | Input/Output | | XTAL1 | Crystal Oscillator Clock | | | GND | Ground | Fixed Output Input/Output | | | P24-P27<br>V <sub>CC</sub><br>XTAL2<br>XTAL1<br>P31-P33<br>P34-P36<br>GND | V <sub>CC</sub> Power Supply XTAL2 Crystal Oscillator Clock XTAL1 Crystal Oscillator Clock P31-P33 Port 3, Pins 1,2,3 P34-P36 Port 3, Pins 4,5,6 GND Ground | ### **GENERAL DESCRIPTION** (Continued) 18-Pin SOIC Pin Configuration ### **ABSOLUTE MAXIMUM RATINGS** | Symbol | Description | Min | Max | Units | |--------------------------------------------------------|----------------------------------------------------------------|--------------------------|---------------------------------------|------------------| | V <sub>CC</sub><br>V <sub>IN</sub><br>T <sub>STG</sub> | Supply Voltage* Input Voltage** Storage Temp Oper Ambient Temp | -0.3<br>-0.3<br>-65<br>† | +7.0<br>V <sub>CC</sub> + 0.3<br>+150 | V<br>V<br>C<br>C | #### Notes: - \* Voltage on Vcc with respect to Vss. - † See Ordering Information - \*\* Voltages on all pins with respect to Vss without current limitations. Stress greater than those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; operation of the device at any condition above those indicated in the operational sections of these specifications is not implied. Exposure to absolute maximum rating conditions for extended period may affect device reliability. #### STANDARD TEST CONDITIONS The characteristics listed below apply for standard test conditions as noted. All voltages are referenced to ground. Positive current flows into the referenced pin (Test Load Configuration). **Test Load Configuration** ### DC ELECTRICAL CHARACTERISTICS | Symbol | Parameter | V <sub>cc</sub><br>Note [3] | (̂4.5V t | to 70°C<br>to 5.5V)<br>Max | Typical<br>@ 25°C | Units | Conditions | Notes | |--------------------------------|---------------------------------------|-----------------------------|----------------------------------------------|----------------------------|-------------------|----------|----------------------------------------------------------|--------------------------| | | Max Input Voltage | 5.0V | | 12 | | V | I <sub>IN</sub> ≤ 250 μA | [8] | | $\overline{V}_{CH}$ | Clock Input High<br>Voltage | 5.0V | 0.9 V <sub>CC</sub> | V <sub>CC</sub> +0.3 | 2.7 | V | Driven by External<br>Clock Generator | | | $\overline{V}_{CL}$ | Clock Input Low<br>Voltage | 5.0V | V <sub>SS</sub> -0.3 | 0.2 V <sub>CC</sub> | 1.7 | V | Driven by External<br>Clock Generator | | | $\overline{V_{IH}}$ | Input High Voltage | 5.0V | 0.7 V <sub>CC</sub> | V <sub>cc</sub> +0.3 | 2.5 | V | | | | $\overline{V_{IL}}$ | Input Low Voltage | 5.0V | V <sub>SS</sub> -0.3 | 0.2 V <sub>cc</sub> | 1.6 | V | | | | $\overline{V}_{OH}$ | Output High Voltage<br>(Low EMI Mode) | 5.0V<br>5.0V | V <sub>CC</sub> -0.4<br>V <sub>CC</sub> -0.4 | | 4.9<br>4.9 | V<br>V | $I_{OH} = -2.0 \text{ mA}$<br>$I_{OH} = -0.5 \text{ mA}$ | [10] | | $\overline{V}_{OL1}$ | Output Low Voltage<br>(Low EMI Mode) | 5.0V<br>5.0V | | 0.4<br>0.4 | 0.1<br>0.1 | V<br>V | $I_{0L}^{-}$ +4.0 mA<br>$I_{0L}^{-}$ +1.0 mA | [10] | | $\overline{V_{\text{OL2}}}$ | Output Low Voltage | 5.0V | | 1.0 | 0.3 | V | $I_{OL} = +12 \text{ mA},$ | [10] | | $\overline{V}_{\text{OFFSET}}$ | Comparator Input | 5.0V | | ±10 | ±5 | mV | | | | $\overline{V}_{ICR}$ | Input Common<br>Mode Voltage Range | 5.0V | OV | V <sub>cc</sub> -1.5v | | | | [7] | | $\overline{I_{\rm IL}}$ | Input Leakage | 5.0V | -1.0 | 1.0 | | μА | $V_{IN} = OV, V_{CC}$ | | | I <sub>OL</sub> | Output Leakage | 5.0V | -1.0 | 1.0 | | μA | $V_{IN} = OV, V_{CC}$ | | | I <sub>cc</sub> | Supply Current | 5.0V<br>5.0V | | 11.0<br>15 | 8.0<br>11 | mA<br>mA | @ 8 MHz<br>@ 12 MHz | [4, 5, 12]<br>[4, 5, 13] | | I <sub>OB</sub> | Input Bias Current | 5.0V | | 300 | | nA | | [7] | | I <sub>IO</sub> | Input Offset Current | 5.0V | | ±150 | | nA | | [7] | # DC ELECTRICAL CHARACTERISTICS (Continued) | Symbol | Parameter | V <sub>cc</sub><br>Note [3] | T <sub>A</sub> = 0°C to<br>(4.5V to 9<br>Min | | Typical<br>@ 25°C | Units | Conditions | Notes | |----------------------|-----------------------------|-----------------------------|----------------------------------------------|-----|-------------------|-------|-----------------------------------------------------------------------|--------------| | I <sub>CC1</sub> | Standby Current | 5.0V | 5 | | 3.0 | mA | HALT Mode V <sub>IN</sub> = OV,<br>V <sub>CC</sub> @ 8 MHz | [4, 5, 12] | | | | 5.0V | 7 | 0.0 | 4.0 | mA | HALT Mode V <sub>IN</sub> = OV,<br>V <sub>CC</sub> @ 12 MHz | [4, 5,13] | | | | 5.0V | 3 | .5 | 2.0 | mA | Clock Divide by 16 @ 8 MHz | [4, 5,13] | | | | 5.0V | 4 | .5 | 2.5 | mA | Clock Divide by 16<br>@ 12 MHz | [4, 5,13] | | | | 5.0V | 1 | .0 | | mA | HALT Mode@12 MHz | [4, 5,11,13] | | I <sub>CC2</sub> | Standby Current | 5.0V | 1 | 0 | 1.6 | μA | STOP Mode V <sub>IN</sub> = OV, V <sub>CC</sub><br>WDT is not Running | [6, 9] | | | | 5.0V | | | 50 | μA | STOP Mode $V_{IN} = OV$ , $V_{CC}$<br>WDT is Running | [6, 9] | | I <sub>ALL</sub> | Auto Latch Low<br>Current | 5.0V | 3 | 0 | 19 | μA | $OV < V_{IN} < V_{CC}$ | | | I <sub>ALH</sub> | Auto Latch High<br>Current | 5.0V | _ | -20 | <b>–11</b> | μA | $OV < V_{IN} < V_{CC}$ | | | $\overline{T_{POR}}$ | Power On Reset | 5.0V | 3 1 | 3 | 5 | ms | | | | $\overline{V_{POR}}$ | V <sub>cc</sub> Low Voltage | | 2.2 2 | 1.8 | 2.5 | V | | [3] | #### Notes: | [1] | I <sub>CC1</sub> | Тур | Max | Unit | Freq | |-----|------------------------------|-----|-----|------|-------| | | Clock Driven | 3.0 | 5.0 | mΑ | 8 MHz | | | Crystal or Ceramic Resonator | 0.3 | 5.0 | mΑ | 8 MHz | - [2] $V_{SS} = 0V = GND$ [3] The $V_{POR}$ increases as the temperature decreases. [4] All outputs unloaded, I/O pins floating, inputs at rail. - [5] $C_{L1} = C_{L2} = 100 \text{ pF}$ [6] Same as note [4] except inputs at $V_{cc}$ . - [7] For analog comparator inputs when analog comparators are - [8] Excludes clock pins and Port 3 inputs. - [9] Clock must be forced low when XTAL1 is clock driven and XTAL2 is floating. - [10] Standard mode (not low EMI mode). - [11] Low EMI oscillator enabled. - [12] Z86E03. - [13] Z86E06. ### **AC ELECTRICAL CHARACTERISTICS** **Additional Timing** ### **AC ELECTRICAL CHARACTERISTICS** | | $T_A = 0$ °C To +70°C<br>8 MHz 12 MHz<br>$V_{CC}$ (E03) (E06) | | | | | | | | | | |----|---------------------------------------------------------------|-----------------------------------------|--------------|----------|-----|----------|-----|----------|--------------------|--| | No | Symbol | Parameter | Note[3] | Min | Max | Min | Max | Units | Notes | | | 1 | ТрС | Input Clock Period | 5.0V | 125 | DC | 83 | DC | ns | [1,7,8] | | | 2 | TrC,TfC | Clock Input Rise | 5.0V | | 25 | | 15 | ns | [1,7,8] | | | 3 | TwC<br>TwTinL | Input Clock Width Timer Input Low Width | 5.0V<br>5.0V | 62<br>70 | | 41<br>70 | | ns<br>ns | [1,7,8]<br>[1,7,8] | | | 5 | TwTinH | Timer Input High Width | 5.0V | 5TpC | | 5TpC | | | [1,7,8] | | ### AC ELECTRICAL CHARACTERISTICS (Continued) | $T_A = 0^{\circ}C \text{ To } +70^{\circ}C$<br>8 MHz 12 MHz | | | | | | | | | | |-------------------------------------------------------------|-----------------|----------------------------------|------------------------------|----------------------|-----|----------------------|-----|----------------------|--------------------------------------------------------------| | No | Symbol | Parameter | V <sub>cc</sub><br>Note[3] | 8 MI<br>(E0:<br>Min | | 12 Min | | Units | Notes | | 6 | TpTin | Timer Input Period | 5.0V | 8ТрС | | 8TpC | | | [1,7,8] | | 7 | TrTin,<br>TtTin | Timer Input Rise and Fall Timer | 5.0V | | 100 | | 100 | ns | [1,7] | | 8 | TwlL | Int. Request Input<br>Low Time | 5.0V | 70 | | 70 | | ns | [1,2,7] | | 9 | TwlH | Int. Request Input<br>High Time | 5.0V | 5TpC | | 5TpC | | | [1,8,10] | | 10 | Twsm | STOP Mode Recovery<br>Width Spec | 5.0V | 20 | | 20 | | ns | [1] | | 11 | Tost | Oscillator Startup Time | 5.0V | 5TpC | | 5TpC | | ms | [1,4,9] | | 12 | Twdt | Watch-Dog Timer<br>Refresh Time | 5.0V<br>5.0V<br>5.0V<br>5.0V | 6<br>12<br>25<br>100 | | 6<br>12<br>25<br>100 | | ms<br>ms<br>ms<br>ms | D1 = 0 [5,6]<br>D1 = 0 [5,6]<br>D1 = 1 [5,6]<br>D1 = 1 [5,6] | - [1] Timing Reference uses 0.7 $V_{\rm CC}$ for a logic 1 and 0.2 $V_{\rm CC}$ for a logic 0. [2] Interrupt request through Port 3 (P33-P31). - [3] $V_{CC} = 4.5V$ to 5.5V. [4] SMR-D5 = 0, POR delay is off. - [5] Reg. WDTMR. - [6] Internal RC oscillator only. - [7] SMR D1 = 0. - [8] Maximum frequency for internal system clock is 4 MHz when using SCLK = external clock. - [9] For RC and LC oscillator and for clock driven oscillator. - [10] SMR-D5 = 1, STOP mode recovery delay is on. © 1994 by Zilog, Inc. All rights reserved. No part of this document may be copied or reproduced in any form or by any means without the prior written consent of Zilog, Inc. The information in this document is subject to change without notice. Devices sold by Zilog, Inc. are covered by warranty and patent indemnification provisions appearing in Zilog, Inc. Terms and Conditions of Sale only. Zilog, Inc. makes no warranty, express, statutory, implied or by description, regarding the information set forth herein or regarding the freedom of the described devices from intellectual property infringement. Zilog, Inc. makes no warranty of merchantability or fitness for any purpose. Zilog, Inc. shall not be responsible for any errors that may appear in this document. Zilog, Inc. makes no commitment to update or keep current the information contained in this document. Zilog's products are not authorized for use as critical components in life support devices or systems unless a specific written agreement pertaining to such intended use is executed between the customer and Zilog prior to use. Life support devices or systems are those which are intended for surgical implantation into the body, or which sustains life whose failure to perform, when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in significant injury to the user. Zilog, Inc. 210 East Hacienda Ave. Campbell, CA 95008-6600 Telephone (408) 370-8000 Telex 910-338-7621 FAX 408 370-8056 Internet: http://www.zilog.com