

## JANUARY 1996 ADVANCE INFORMATION

DS3479 - 3.0

# VP2615

## H.261 DECODER

(Supersedes version in June 1995 Digital Video & DSP IC Handbook, HB3923-2)

#### **FEATURES**

- Inputs run length coded transform data
- Outputs 8 bit pixels in YUV block format
- Up to full CIF resolution and 30 Hz frame rates
- Supports motion compensation with up to 15 pixel movement
- On chip frame store controller
- 100 pin QFP package

#### **ASSOCIATED PRODUCTS**

- VP510 Colour Space Converter
- VP520 Three Channel Video Filter
- VP2611 Integrated H261 Encoder
- VP2612 Video Multiplexer
- VP2614 Video Demultiplexer
- VP101 Triple D/A Converter

#### DESCRIPTION

The VP2615 decoder forms part of a chip set for use in video conferencing and video telephony applications. It conforms to the CCITT H261 standard, and will decode data coded with full or quarter CIF resolution at frame rates up to 30 Hz.

It accepts run length coded coefficients which have already been error corrected and Huffman decoded, and produces multiplexed YUV data in macro block format after a pipeline delay of two MacroBlocks. As shown in Figure 1, other devices in the chip set then convert this data into full resolution, component or composite, video.

The incoming run length coded data is converted to individual coefficient values in the correct order. Data reconstruction is then performed on a block by block basis by multiplying the quantized coefficients with the original quantization value, and then applying the inverse cosine transform. In the inter frame mode this data is then added to the motion compensated block from the previous frame. This block can be passed through a low pass filter when required. A frame store controller produces addresses which allow the best fit block to be read from the frame store, and which also allow the store to be updated with reconstructed data. Refresh cycles are generated when necessary.



Fig 1 : Typical Video Conferencing Receiver

### **PIN DESCRIPTIONS**

| DIN7:0   | This port is used to input quantised transform data and control information. Its function is determined by DMODE3:0. Data is clocked in       | R <u>W</u> 1<br>RW2 | Read/Write control for the external DRAM 1.<br>Read/Write control for the external DRAM 2.                                                          |
|----------|-----------------------------------------------------------------------------------------------------------------------------------------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|
|          | on the rising edge of DCLK.                                                                                                                   | R <u>VV</u> 2       |                                                                                                                                                     |
| DMODE3:0 | This input controls the function of DIN7:0. Data is clocked in on the rising edge of DCLK.                                                    | <u>OE1</u>          | Output Enable control for external DRAM 1<br>or ADR8 if 256K DRAM's in use.                                                                         |
| DCLK     | This signal is used to strobe in data at the DIN and DMODE inputs. DCLK can effectively be                                                    | <u>OE2</u>          | Output Enable control for external DRAM 2<br>N/C if 256k DRAMs in use.                                                                              |
|          | disabled by inputting a WAIT STATE on<br>DMODE. DCLK must be derived by dividing<br>SYSCLK with an integer greater than one.                  | CBUS7:0             | Bi-directional data bus for use by a microproc-<br>essor. Data and instructions are clocked on and<br>off the chip on the rising edge of CSTR.      |
| YUV7:0   | This bus outputs pixel data in YUV block format at quarter SYSCLK frequency.                                                                  | <u>CSTR</u>         | This input strobes the data in and out of the CBUS port.                                                                                            |
| VPIX     | This synchronous output pulses high for two<br>SYSCLK periods when valid pixel data appears<br>at the YUV port. It remains low when inactive. | <u>CEN</u>          | When this pin is low the CBUS port can be used to input or output data.                                                                             |
|          |                                                                                                                                               | CADR                | When high this signal defines CBUS as data,                                                                                                         |
| MBOUT    | This synchronous output goes high on the first cycle of a new MacroBlock and stays high until                                                 |                     | and when low as an instruction.                                                                                                                     |
|          | the final pixel of that MacroBlock has been<br>output. At the end of the MacroBlock MBOUT<br>goes low until a new MacroBlock begins.          | SYSCLK              | System clock, run at 27MHz maximum.<br>SYSCLK must remain high for 35% to 65% of<br>each cycle. All internal clocks are derived from<br>this clock. |
| FRMOUT   | This synchronous output goes high to indicate a new Frame is about to begin at the YUV port.                                                  | DECET               |                                                                                                                                                     |
|          | It remains high till the last pixel is output. Then,<br>FRMOUT goes low until a new Frame starts.                                             | <u>RESET</u>        | Active low reset. Must be held low for at least 2048 cycles on power up. If RESET is used during operation, all previous frame data will be lost.   |
| FS15:0   | Data bus for reading and writing to the external<br>DRAM frame store.                                                                         | ТСК                 | Test clock for JTAG                                                                                                                                 |
|          |                                                                                                                                               |                     |                                                                                                                                                     |
| ADR7:0   | Address bus controlling the external DRAM frame store.                                                                                        | TMS                 | Test mode select for JTAG (Internally pulled high).                                                                                                 |
| RAS      | Row Address Strobe controlling the external                                                                                                   | <u>TRST</u>         | JTAG reset pin (Internally pulled high).                                                                                                            |
| <u></u>  | DRAM frame store.                                                                                                                             | TDI                 | Input JTAG test data (Internally pulled high).                                                                                                      |
| CAS      | Column address strobe controlling the external                                                                                                | TDO                 | Output JTAG test data.                                                                                                                              |
|          | DRAM frame store.                                                                                                                             | NOTE:               |                                                                                                                                                     |

"Barred" active low signals do not appear with a bar in the main body of the text.



Fig 2 : Simplified Block Diagram

#### **OPERATION OF MAJOR BLOCKS**

#### **Run Length Decode**

This block converts the run length coded data into 64 individual coefficient values, inserting zero value coefficients where required. It then re-orders these 8 bit quantized DCT coefficients from the zig zag arrangement into normal  $8 \times 8$  format.

#### **Inverse Quantise**

This circuit reconstructs the 12 bit DCT coefficients from the 8 bit quantized coefficients using the 5 bit Quantization Value. This is performed using the following formulae.

```
If QUANT is odd :
REC = QUANT*(2*LEVEL+1) : LEVEL > 0
REC = QUANT*(2*LEVEL-1) : LEVEL < 0
```

If QUANT is even : REC = QUANT\*(2\*LEVEL+1)-1 : LEVEL > 0 REC = QUANT\*(2\*LEVEL-1)+1 : LEVEL < 0

For Intra coded DC coefficients : REC = 8\*LEVEL except if LEVEL=255 when REC=1024

If LEVEL=0 then REC=0 in all cases.

The reconstructed values (REC) are passed through a clipping circuit in case of arithmetic overflow.

#### **Inverse DCT**

This circuit performs an Inverse Discrete Cosine Transform on an 8x8 block of 12 bit coefficients outputting 9 bit signed pixel data. This IDCT fully meets the CCITT specification.

#### Frame Store Interface

The whole of the previous picture is stored in either two external 64K x 16 DRAMs, or in a single 256 k x 16 DRAM, or in four 256K x 4 DRAM's. A bit in the user defined Input Set Up Data determines whether 64K or 256K DRAM's are to be used. In the latter case, use OE1 as ADR8, RW1 as R/W and do not connect RW2 and OE2.Table 1 specifies the worst case maximum and minimum times which must be achieved by the DRAM for correct operation with the VP2615. Times in the DRAM specification must be less than or equal to the times stated.

The Frame Store Interface manages all read and write operations to these DRAM's. During the course of each MacroBlock, the "Best Fit" MacroBlock is read from the DRAMs and the fully processed MacroBlock is written back. In this way, the previous frame is continually updated. The DRAM controller also takes care of refresh for the DRAMs.

Figure 3 illustrates the effects of the pipeline delays through the device; whilst macro block 3 is being input the previous macroblock (2) is being decoded and needs the equivalent macroblock from the previous frame to be read from the frame store. At the same time macroblock 1, which has already been decoded, is being written to the frame store



Fig 3 : MacroBlock Pipelining

| SYMBOL                         | PARAMETER                                                                                | MINIMUM                             | MAXIMUM                                   |
|--------------------------------|------------------------------------------------------------------------------------------|-------------------------------------|-------------------------------------------|
| t RAC<br>t CAC<br>t RP<br>t CP | Access time from RAS<br>Access time from CAS<br>RAS precharge time<br>CAS precharge time | -<br>50ns or under<br>15ns or under | 105ns or under<br>25ns or under<br>-<br>- |
| t RAS<br>t CAS<br>t REF        | RAS pulse width<br>CAS pulse width<br>Time to refresh 256 rows                           | 90ns or under<br>50ns or under<br>- | -<br>-<br>0.25ms or over                  |

N.B. All times are quoted assuming 27MHz operation. For lower clock frequencies increase the above values proportionately.

Table 1. External DRAM Timing Requirements

for use in the next frame and is also available on the output pins.

#### Loop Filter

The best matched block from the search window in the previous frame can be passed through a low pass filter to reduce block boundary effects. The filter uses a simple [1 2 1] characteristic in both horizontal and vertical dimensions as laid down in the H261 Specification, on the macroblock boundaries [010] is used. An instruction input at the DIN port defines whether the filter should be used or not.

#### **Reconstruction Adder**

In Inter Mode, the IDCT data is added to the best fit block from the previous frame store. In Intra Mode, the IDCT data is added to zero. After the adder, the sign bit is removed from the result to give 8 bit pixels. Clipping circuits ensure that any pixels with values exceeding 255 are clipped to 255 and any with negative values are clipped to zero (such values are possible due to quantization effects).

#### **OPERATION OF INTERFACES**

#### **DIN Input Port**

The DIN port provides a glueless interface to the VP2614 Video Demultiplexer, from which it will accept run length coded transform data and control information. The general purpose nature of the interface will, however, allow other sources of macroblock data to be used.

Data on the input bus is defined by means of the signals DMODE3:0, and is strobed in with the DCLK signal which is provided by the VP2614 and derived from SYSCLK. Set up and hold times with respect to the rising edge of DCLK are given in Figure 4. If DCLK is a continuous strobe, then the WAIT state defined by DMODE 3:0 should be used to disable any clocking actions. If preferred DCLK can alternatively be

| DMODE3:0             | FUNCTION                         |
|----------------------|----------------------------------|
| 0000                 | GOB Number                       |
| 0001                 | MB Number                        |
| 0010                 | Control Decisions                |
| 0011                 | Quant Value                      |
| 0100                 | Horizontal MV                    |
| 0101                 | Vertical MV                      |
| 0110                 | Coded Blk Pattern                |
| 0111                 | Sub-Block No                     |
| 1000                 | Zero Run Count                   |
| 1001                 | RLC Coefficient                  |
| 1010<br>1011         | Not used<br>Not used<br>Not used |
| 1100<br>1101<br>1110 | Not used                         |
| 1111                 | Wait State                       |

Table 2 . DIN Mode Functions



Fig 4 . DIN Port Timing

used as a strobe which is only present when data is valid and action is needed. In this case WAIT states are not strictly necessary.

The VP2615 always expects to receive a complete video frame of data, even if error conditions have occurred in the demultiplexer. Skip Picture or Fixed Macroblocks should be supplied if necessary once a frame has started. With the latter, decoded data from the previously stored frame will be produced by the VP2615.

The asynchronous interface will allow the use of other video de-multiplexers, as long as the protocol defined by DMODE3:0 is observed. This protocol is defined below, and summerized in Table 2.

- Control Decisions : This byte must always be the first in the sequence since it resets the internal control logic. It defines which control decisions were taken when coding the forthcoming MacroBlock. A high on DIN 0 indicates a Fixed Macro Block (ie no change since the previous frame), and a high on DIN1 indicates that Inter coding was used. Similarly a high on DIN2 indicates that the MacroBlock was filtered, a high on DIN3 indicates that Motion Compensation was used. and a high on DIN6 indicates that SKIP PICTURE is in effect. In the latter case the VP2615 will cease processing until SKIP PICTURE is reversed by writing a new Control Decisions byte. Whilst SKIP PICTURE is active, no further data will be output from the YUV port. SKIP PICTURE effectively resets the VP2615, and the next MacroBlock input should be the first of a new frame. Since the frame store will not be updated then the system should ensure that an Intra coded picture is sent as soon as possible.
- GOB Number: The correct GOB number is required for every macro block in that group. (DIN3 is MSB).
- MB Number: Each macroblock in a group requires an identification number. (DIN5 is MSB).
- Coded Blk Pattern: This byte is defined in the H.261 Specification and is used to indicate which sub blocks contain non zero coefficients. It is produced by the encoder but is not used by the VP2615, and if provided will be ignored. The sub block numbering sequence is actually used to indicate blocks with zero coefficients.

Quant Value: This input represents the quantization value

(between 2 and 62 with DIN4 as MSB ), which has been used for this macroblock. If no new value is provided for a macroblock then the old value is re-used.

- Horizontal MV: This input (on DIN4:0) represents the horizontal component of the motion vector. It must always be provided when motion compensated Inter coding is in use.
- Vertical MV: This input (On DIN4:0) represents the vertical component of the the motion vector. It must always be provided when motion compensated Inter coding is in use.
- Sub Blk No: Each macroBlock contains 6 Sub-blocks, numbered 1 through 6. The corresponding binary value should be provided on DIN2:0, before the RLC coefficients of that Sub-Block appear. If a Sub-Block contains no coefficients, then its number need not be provided at all, or it can be immediately followed by the next sub block number without any intermediate coefficient values. Even though zero valued sub blocks can simply be ignored in this way, a 2048 clock delay between new macroblocks must still be maintained by the video de-multiplexer.
- Zero Run Count: The number of zero valued coefficients preceding the (non-zero) RLC coefficient is defined by this input. DIN 6 and 7 are not used, with the value between 0 and 63 defined by DIN5:0.
- RLC Coefficient: This input defines the value of the run length coded coefficient. It will always be a non-zero value
- Wait State: This mode should be used on any cycle where no data is being input at the DIN port. Wait States can be



Fig 5 : Ordering of Pixels within MacroBlock



Fig 6 : YUV Port Timing

inserted between any other instructions as required.

Any undefined bits in the above descriptions may be made high or low as desired.

The first information supplied for a macroblock should be that contained within the Control Decisions byte. Receipt of this instruction resets the internal cycle counter for that MacroBlock. Although some Macro Blocks may contain no data, the VP2615 requires that at least the Control Decisions, GOB Number and Macro Block Number be supplied by the de-multiplexer ( in that order ). All other side information, which is to be provided for a non zero block, must then be supplied before any sub block data can be accepted. GOB's and Macroblocks must be supplied in the correct sequence, but sub blocks within a macroblock can be in any order. The VP2615 does not need to be explicitly informed that the last coefficient has been received within a sub-block. It will wait for a new sub-block number, or a new Macroblock Control Decision Byte, before processing the previous sub-block since it then knows that the sub block is complete.

At least 2048 SYSCLK cycles must separate the start of one Macro Block (identified by receipt of the Control Decisions byte) from the start of the following Macro Block. There are, however, no specific restrictions on the timing of Sub-Blocks within the MacroBlock. The minimum gap between incoming macroblocks is needed for internal processing and also for the time to output 384 decoded values at one quarter the SYSCLK frequency.

The VP2615 contains two complete macro block buffers in its input circuitry, which swap on the completion of the processing and outputting of the results. Whilst one is used internally the other can be loaded with a new macroblock. It essentially is a macroblock processor and produces the decoded outputs for a macroblock after two macroblock pipeline delays. When it is no longer supplied with macroblock inputs then the pipeline stalls and does not flush out. Thus two macroblocks from a new picture are needed to produce the decoded outputs from the last two macroblocks in a previous picture.

#### **YUV Output Port**

Decoded pixel data is presented at the YUV port in standard macroblock format at quarter SYSCLK frequency (6.75MHz max), and in the macroblock order presented at the input. Since the VP2615 always expects a complete picture's worth of GOB's and macroblocks ( unless Skip Picture is sent by the video de-mux ), then it will always produce a complete



Fig 7 : CBUS Timing

coded picture. As explained in the previous section, however, it requires to be supplied with two macroblocks from the next picture before a complete frame is fully decoded. The standard macroblock internal configuration is shown in Figure 5.

Output timing is shown in Figure 6. VPIX is toggled high each time a valid pixel is available at the output pins, and remains low when no pixel data is output. MBOUT is used to define the boundaries between MacroBlocks, but is not used when the device is directly connected to the VP520. The Frame Ready Output nominally goes high on the same SYSCLK edge as the first MBOUT goes high, and returns low when the last MBOUT goes low. This will actually be after two macroblocks from the next frame have been supplied as inputs, but this gap will not effect the operation of the VP520 which converts macro block data to full resolution line data. The first VPIX strobe produced after MBOUT goes high, will go high after two SYSCLK periods, with the data being valid for two SYSCLK periods either side of this edge. These delays are subject to internal differential delays and will not be precise clock period delays.

#### **CBUS Control Port**

The CBUS control port is used to input control and setup information and also to output status information. In order to save on pin count, a microprocessor driving this port is required to execute two I/O instructions in order to transfer a single byte of information to or from the device. The first transfer is always a write operation, with a low level on the single address line which is used by the interface. Data on the bus then defines the instructions listed in Table 3. The second transfer can be a read or write operation as necessary, but the address line must then be high with the set up time given in Figure 7.

In addition to the single addresss line (CADR), data transfers use a control strobe (CSTR) which is only effective

| CBUS3:0 | INSTRUCTION                    |  |  |  |
|---------|--------------------------------|--|--|--|
| 0000    | Unassigned                     |  |  |  |
| 0001    | Unassigned                     |  |  |  |
| 0010    | Unassigned                     |  |  |  |
| 0011    | Unassigned                     |  |  |  |
| 0100    | Input Setup Data               |  |  |  |
| 0101    | Unassigned                     |  |  |  |
| 0110    | Reserved                       |  |  |  |
| 0111    | Reserved                       |  |  |  |
| 1000    | Output GOB Number              |  |  |  |
| 1001    | Output MB Number               |  |  |  |
| 1010    | Unassigned                     |  |  |  |
| 1011    | Output Control Decisions       |  |  |  |
| 1100    | Output Setup Data              |  |  |  |
| 1101    | Unassigned                     |  |  |  |
| 1110    | Unassigned                     |  |  |  |
| 1111    | Overide internal clock doubler |  |  |  |

Table 3: CBUS Instructions

when a chip enable is present (CEN). Detailed timing information is given in Figure 7, and when writing data or instructions to the VP2615 the set up and hold times which are referenced to the rising edge of CSTR must be maintained.

When a write instruction has been defined CADR should be pulled high, valid data presented to CBUS7:0 and then strobed in using CSTR. Other system I/O transfers can occur between defining a write operation and supplying the data to be written, assuming CEN is not active during those other transfers. If CSTR does not go active because of I/O transfers to other devices, then CEN can remain active low between the instruction and data.

When a read instruction has been specified the requested data will then be output on CBUS7:0 after the access time specified from CEN going low, assuming that CADR was already high. Otherwise the data will become valid after the access time specified from CADR going high after CEN was low. Note that in the data read phase CADR must always go high before CSTR goes high, with the set up time specified. When CEN goes high, or CADR goes low, the CBUS will go high impedance after the delay specified.

Note that the access times under the conditions given above are only true when the gap between CSTR going high in the instruction phase, and CEN going low in the data phase, is greater than the minimum specified in figure 7.

Only CBUS3:0 are used to define an instruction. The remaining bits, CBUS7:4, should be pulled low. The instructions are listed in Table 3 but are described below in greater detail;

Input Setup Data: This instruction performs several functions, the details being specified in the data field following this instruction. If CBUS0 is high, the device will operate in QCIF mode, otherwise in full CIF mode. If CBUS6 is high, then the device will be configured to use 256K word DRAM's, otherwise it will assume two 64K word DRAM's. All CBUS inputs not defined above must be pulled low during the set up definition phase. On reset the defaults are 64k DRAMs and full CIF mode. Note that if macroblocks have been received, and a CIF/QCIF mode change is made, then a reset is needed. At the the system level the EVT signal from the de-mux can be used to instigate the controller into reading PTYPE, thus detecting a CIF/QCIF change and forcing a software reset.

- Output GOB number: This instruction will make the VP2615 output the GOB Number associated with the data currently being output at the YUV port. The number will appear on CBUS3:0. CBUS7:4 are not used (always low).
- Output MB Number: This instruction will make the VP2615 output the Macroblock Number associated with the data currently being output at the YUV port. The number will appear on CBUS5:0. If CBUS6 is low, this indicates that the MacroBlock number has just changed or is about to change, and is thus not reliable.
- Output Control Decisions : This instruction will make the VP2615 output control information received through the DIN port. CBUS0 shows whether the MacroBlock currently being output was Inter or Intra coded (0=Intra). CBUS1 shows whether Motion Compensation was used (1=MC used). CBUS3 will be high if the MacroBlock was passed through the Loop Filter. If CBUS6 is high, this indicates that SKIP PICTURE is currently active.

#### **JTAG Test Interface**

The VP2615 includes a test interface consisting of a boundary scan loop of test registers placed between the pads and the core of the chip. The control of this loop is fully JTAG/ IEEE 1149-1 1990 compatible. Please refer to this document for a full description of the standard.

The interface has five dedicated pins: TMS, TDI, TDO, TCK and TRST. The TRST pin is an independent reset for the interface controller and should be pulsed low, soon after power up; if the JTAG interface is not to be used it can be tied low permanently. The TDI pin is the input for shifting in serial instruction and test data; TDO the output for test data. The TCK pin is the independent clock for the test interface and registers, and TMS the mode select signal.

TDI and TMS are clocked in on the rising edge of TCK, and all output transitions on TDO happen on its falling edge.

Instructions are clocked into the 8 bit instruction register (no parity bit) and the following instructions are available.

## Instruction Register Name (MSB first )

11111111 BYPASS



| Fig 8. Typical JTAG Interface timing |                       |  |  |
|--------------------------------------|-----------------------|--|--|
| 0000000                              | EXTEST (No inversion) |  |  |
| 0100000                              | INTEST                |  |  |
| XX001011                             | SAMPLE/PRELOAD        |  |  |

Timing details (minimums) for the JTAG control signals are shown in Figure 8. The maximum TCK frequency is 5 MHz.

The positions of the test registers in the boundary loop, and their corresponding functional names, are detailed in Table 4. Note that any internal signals controlling the impedance of a bus also have associated registers, even though they are not normally available to the user. These are listed as TRI in Table 4. This register order will determine the serial data stream for JTAG testing. The signal DHZ will, if loaded with a logic '1', force all the outputs to a high impedance state.

All bus output enables are invoked through the INTEST instruction.

| PAD          | TYPE     | REG NO   | PAD         | TYPE       | REG NO   |
|--------------|----------|----------|-------------|------------|----------|
| DHZ          | TRI      | 93       | FS10        | IN         | 46       |
| CADR         | IN       | 92       | FS10        | OUT        | 45       |
| CEN          | IN       | 91       | FS9         | IN         | 44       |
| CSTR         | IN       | 90       | FS9         | OUT        | 43       |
| CBUS0        | OP       | 89       | FS8         | IN         | 42       |
| CBUS         | TRI      | 88       | FS8         | OUT        | 41       |
| CBUS0        | IP       | 87       | FS7         | IN         | 40       |
| CBUS1        | OUT      | 86       | FS7         | OUT        | 39       |
| CBUS1        | IN       | 85       | FS6         | IN         | 38       |
| CBUS2        | OUT      | 84       | FS6         | OUT        | 37       |
| CBUS2        | IN       | 83       | FS5         | IN         | 36       |
| CBUS3        | OUT      | 82       | FS5         | OUT        | 35       |
| CBUS3        | IN       | 81       | FS4         | IN         | 34       |
| SYSCLK       | IN       | 80       | FS4         | OUT        | 33       |
| CBUS4        | OUT      | 79       | FS3         | IN         | 32       |
| CBUS4        | IN       | 78       | FS3         | OUT        | 31       |
| CBUS5        | OUT      | 77       | FS2         | IN         | 30       |
| CBUS5        | IN       | 76       | FS2         | OUT        | 29       |
| CBUS6        | OUT      | 75       | FS1         | IN         | 28       |
| CBUS6        | IN       | 74       | FS1         | OUT        | 27       |
| CBUS7        | OUT      | 73       | FS0         | IN         | 26       |
| CBUS7        | IN       | 72       | FS0         | OUT        | 25       |
| DMODE0       | IN       | 71       | ADR7        | OUT        | 24       |
| DMODE1       | IN       | 70       | ADR6        | OUT        | 23       |
| RESET        | IN       | 69       | ADR5        | OUT        | 22       |
| DCLK         | IN       | 68       | ADR4        | OUT        | 21       |
| DMODE2       | IN       | 67       | ADR3        | OUT        | 20       |
| DMODE3       | IN       | 66       | ADR2        | OUT        | 19       |
| DINO         | IN       | 65       | ADR1        | OUT        | 18       |
| DIN1         | IN       | 64       | ADR0<br>RW1 | OUT<br>OUT | 17       |
| DIN2<br>DIN3 | IN       | 63       | RW2         | OUT        | 16       |
| DIN3<br>DIN4 | IN       | 62       | DE1         | OUT        | 15<br>14 |
| DIN4<br>DIN5 | IN       | 61       | DE2         | OUT        | 14       |
| DIN5<br>DIN6 | IN<br>IN | 60<br>59 | RAS         | OUT        | 13       |
| DIN7         | IN       | 59<br>58 | CAS         | OUT        | 11       |
| FS15         | IN       | 50<br>57 | MBOUT       | OUT        | 10       |
| FS           | TRI      | 57<br>56 | FRMOUT      | OUT        | 9        |
| FS15         | OUT      | 55       | VPIX        | OUT        | 8        |
| FS14         | IN       | 55<br>54 | YUVO        | OUT        | 7        |
| FS14         | OUT      | 53       | YUV1        | OUT        | 6        |
| FS13         | IN       | 52       | YUV2        | OUT        | 5        |
| FS13         | OUT      | 52       | YUV3        | OUT        | 4        |
| FS12         | IN       | 50       | YUV4        | OUT        | 3        |
| FS12         | OUT      | 49       | YUV5        | OUT        | 2        |
| FS11         | IN       | 48       | YUV6        | OUT        | 1        |
| FS11         | OUT      | 47       | YUV7        | OUT        | 0        |
|              |          | .,       | -           |            | Ŭ Ŭ      |

Table 4. Pin and JTAG Test Registers

| 1  | GND  | 21 | DIN7   | 41 | CBUS6  | 61 | TRST   | 81  | RAS  |   |
|----|------|----|--------|----|--------|----|--------|-----|------|---|
| 2  | N/C  | 22 | DIN6   | 42 | CBUS5  | 62 | TD0    | 82  | OE2  | Ĺ |
| 3  | FS3  | 23 | DIN5   | 43 | CBUS4  | 63 | YUV7   | 83  | OE1  |   |
| 4  | FS4  | 24 | DIN4   | 44 | VDD    | 64 | YUV6   | 84  | GND  | Ĺ |
| 5  | GND  | 25 | VDD    | 45 | SYSCLK | 65 | VDD    | 85  | RW2  | Ĺ |
| 6  | FS5  | 26 | DIN3   | 46 | GND    | 66 | YUV5   | 86  | VDD  | Ĺ |
| 7  | FS6  | 27 | DIN2   | 47 | CBUS3  | 67 | GND    | 87  | RW1  | Ĺ |
| 8  | VDD  | 28 | DIN1   | 48 | CBUS2  | 68 | YUV4   | 88  | ADR0 | Ĺ |
| 9  | FS7  | 29 | N/C    | 49 | CBUS1  | 69 | YUV3   | 89  | ADR1 | Ĺ |
| 10 | FS8  | 30 | GND    | 50 | CBUS0  | 70 | YUV2   | 90  | ADR2 | Ĺ |
| 11 | FS9  | 31 | DIN0   | 51 | GND    | 71 | YUV1   | 91  | ADR3 | Ĺ |
| 12 | GND  | 32 | DMODE3 | 52 | N/C    | 72 | YUV0   | 92  | ADR4 | Ĺ |
| 13 | FS10 | 33 | DMODE2 | 53 | CSTR   | 73 | VDD    | 93  | ADR5 | Ĺ |
| 14 | VDD  | 34 | VDD    | 54 | VDD    | 74 | VPIX   | 94  | GND  | Ĺ |
| 15 | FS11 | 35 | DCLK   | 55 | CEN    | 75 | FRMOUT | 95  | ADR6 | Ĺ |
| 16 | FS12 | 36 | GND    | 56 | CADR   | 76 | GND    | 96  | VDD  | Ĺ |
| 17 | FS13 | 37 | RESET  | 57 | GND    | 77 | MBOUT  | 97  | ADR7 | Ĺ |
| 18 | FS14 | 38 | DMODE1 | 58 | TD1    | 78 | CAS    | 98  | FS0  | Ĺ |
| 19 | FS15 | 39 | DMODE0 | 59 | TMS    | 79 | N/C    | 99  | FS1  |   |
| 20 | GND  | 40 | CBUS7  | 60 | TCLK   | 80 | GND    | 100 | FS2  | Ĺ |

Table 5. 100 Pin QFP Pin Assignment

## ABSOLUTE MAXIMUM RATINGS [See Notes]

| Supply voltage VDD                                | -0.5V to 7.0V          |
|---------------------------------------------------|------------------------|
| Input voltage V <sub>IN</sub>                     | -0.5V to VDD + 0.5V    |
| Output voltage V <sub>out</sub>                   | -0.5V to VDD + 0.5V    |
| Clamp diode current per pin I <sub>k</sub> (see r | note 2) 18mA           |
| Static discharge voltage (HBM)                    | 500V                   |
| Storage temperature T <sub>s</sub>                | -55°C to 150°C         |
| Ambient temperature with power app                | plied T <sub>AMB</sub> |
|                                                   | 0°C to 70°C            |
| Junction temperature                              | 125°C                  |
| Package power dissipation                         | 1000mW                 |

#### NOTES ON MAXIMUM RATINGS

Exceeding these ratings may cause permanent damage.
 Functional operation under these conditions is not implied.
 Maximum dissipation for 1 second should not be exceeded, only one output to be tested at any one time.

3. Exposure to absolute maximum ratings for extended periods may affect device reliablity.

4. Current is defined as negative into the device.

## STATIC ELECTRICAL CHARACTERISTICS

Operating Conditions (unless otherwise stated) Tamb =  $0^{\circ}$ C to  $+70^{\circ}$ C VDD =  $5.0v \pm 5\%$ 

| Characteristic                                                                                                                                                                     | Symbol                                                                                             | Value                                    |      |                                           | Units                          | Conditions                                                                                                                             |  |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------|------------------------------------------|------|-------------------------------------------|--------------------------------|----------------------------------------------------------------------------------------------------------------------------------------|--|
|                                                                                                                                                                                    |                                                                                                    | Min.                                     | Тур. | Max.                                      |                                |                                                                                                                                        |  |
| Output high voltage<br>Output low voltage<br>Input high voltage<br>Input low voltage<br>Input leakage current<br>Input capacitance<br>Output leakage current<br>Output S/C current | $\begin{array}{c} V_{OH}\\ V_{OL}\\ V_{H}\\ V_{H}\\ I_{IN}\\ C_{IN}\\ I_{OZ}\\ I_{SC} \end{array}$ | 2.4<br>-<br>2.0<br>-<br>-10<br>-50<br>10 | 10   | -<br>0.4<br>-<br>0.8<br>+10<br>+50<br>300 | V<br>V<br>μA<br>pF<br>μA<br>mA | $I_{OH} = 4mA$ $I_{OL} = -4mA$ $V_{DD} = -1V \text{ for SYSCLK, DCLK}$ $GND < V_{IN} < V_{DD}$ $GND < V_{OUT} < V_{DD}$ $V_{DD} = Max$ |  |

## **ORDERING INFORMATION**

VP2615 CG GGCR (Commercial - Plastic QFP power package)

Note: Prior to completion of full device characterisation, pre-production parts will be designated VP2615F PR GH1R.

## **PACKAGE DETAILS**

Dimensions are shown thus: mm (in). For further package information, please contact your local Customer Service Centre.





HEADQUARTERS OPERATIONS GEC PLESSEY SEMICONDUCTORS Cheney Manor, Swindon, Wiltshire SN2 2QW. United Kingdom. Tel: (01793) 518000 Fax: (01793) 518411

#### GEC PLESSEY SEMICONDUCTORS

P.O. Box 660017 1500 Green Hills Road, Scotts Valley, California 95067-0017, United States of America. Tel: (408) 438 2900 Fax: (408) 438 5576

- CUSTOMER SERVICE CENTRES
- FRANCE & BENELUX Les Ulis Cedex Tel: (1) 69 18 90 00 Fax : (1) 64 46 06 07
- GERMANY Munich Tel: (089) 3609 06-0 Fax : (089) 3609 06-55
- ITALY Milan Tel: (02) 6607151 Fax: (02) 66040993
- JAPAN Tokyo Tel: (03) 5276-5501 Fax: (03) 5276-5510
- KOREA Seoul Tel: (2) 5668141 Fax: (2) 5697933
- NORTH AMERICA Scotts Valley, USA Tel (408) 438 2900 Fax: (408) 438 7023.
- SOUTH EAST ASIA Singapore Tel: 3827708 Fax: 3828872
- SWEDEN Stockholm Tel: (8) 702 97 70 Fax: (8) 640 47 36
- TAIWAN, ROC Taipei Tel: (2) 5461260. Fax: (2) 7190260
- • UK, EIRE, DENMARK, FINLAND & NORWAY
- Swindon Tel: (01793) 518527/518566 Fax : (01793) 518582

These are supported by Agents and Distributors in major countries world-wide.

© GEC Plessey Semiconductors 1996 Publication No. DS3479 Issue No. 3.0 January 1996 TECHNICAL DOCUMENTATION - NOT FOR RESALE. PRINTED IN UNITED KINGDOM.

This publication is issued to provide information only which (unless agreed by the Company in writing) may not be used, applied or reproduced for any purpose nor form part of any order or contract nor to be regarded as a representation relation to the products or services concerned. No warranty or guarantee express or implied is made regarding the capability, performance or suitability of any product or service. The Company reserves the right to alter without prior notice the specification, design or price of any product or service. Information concerning possible methods of use is provided as a guide only and does not constitute any guarantee that such methods of use will be satisfactory in a specific piece of equipment. It is the user's responsibility to fully determine the performance and suitability of any equipment using such information and to ensure that any publication or data used is up to date and has not been superseded. These products are not suitable for use in any medical products whose failure to perform may result in significant injury or death to the user. All products and materials are sold and services provided subject to the Company's conditions of sale, which are available on request.