INTEGRATED CIRCUITS



Product specification Supersedes data of 2000 Mar 28 File under Integrated Circuits, IC19 2001 Apr 17



TZA3043; TZA3043B

## Gigabit Ethernet/Fibre Channel transimpedance amplifier

### FEATURES

- Wide dynamic range, typically 2.5  $\mu A$  to 1.5 mA
- Low equivalent input noise, typically 5.7 pA/ $\sqrt{Hz}$
- Differential transimpedance of 8.3 k $\Omega$
- Wide bandwidth from DC to 950 MHz
- Differential outputs
- On-chip Automatic Gain Control (AGC)
- No external components required
- Single supply voltage from 3.0 to 5.5 V
- Bias voltage for PIN diode
- Pin compatible with TZA3023 and SA5223
- Switched output polarity available (B-version).

### APPLICATIONS

- Digital fibre optic receiver in medium and long haul optical telecommunications transmission systems or in high speed data networks
- Wideband RF gain block.

#### **GENERAL DESCRIPTION**

The TZA3043 is a high speed transimpedance amplifier with AGC designed to be used in Gigabit Ethernet/Fibre Channel optical links. It amplifies the current generated by a photo detector (PIN diode or avalanche photodiode) and converts it to a differential output voltage.

| TYPE        | PACKAGE                                                             |                                                                          |         |  |  |
|-------------|---------------------------------------------------------------------|--------------------------------------------------------------------------|---------|--|--|
| NUMBER      | NAME                                                                | DESCRIPTION                                                              | VERSION |  |  |
| TZA3043T    | SO8                                                                 | plastic small outline package; 8 leads; body width 3.9 mm                | SOT96-1 |  |  |
| TZA3043U    | _                                                                   | bare die in waffle pack carriers; die dimensions $1.030 \times 1.300$ mm | -       |  |  |
| TZA3043BT   | SO8                                                                 | plastic small outline package; 8 leads; body width 3.9 mm                | SOT96-1 |  |  |
| TZA3043BU   | – bare die in waffle pack carriers; die dimensions 1.030 × 1.300 mm |                                                                          | -       |  |  |
| TZA3043BU/G | _                                                                   | bare die in waffle pack carriers; die dimensions $1.030 \times 1.300$ mm | _       |  |  |

## TZA3043; TZA3043B

### **BLOCK DIAGRAM**





## TZA3043; TZA3043B

### PINNING

| SYMBOL          | PIN<br>TZA3043T | PIN<br>TZA3043BT | PAD<br>TZA3043U | PAD<br>TZA3043BU | ТҮРЕ             | DESCRIPTION                                                                                                                           |  |
|-----------------|-----------------|------------------|-----------------|------------------|------------------|---------------------------------------------------------------------------------------------------------------------------------------|--|
| DREF            | 1               | 1                | 1               | 1                | analog<br>output | bias voltage for PIN diode; cathode<br>should be connected to this pin;<br>note 1                                                     |  |
| GND             | 2               | 2                | 2, 3            | 2, 3             | ground           | ground                                                                                                                                |  |
| IPhoto          | 3               | 3                | 4               | 4                | analog<br>input  | current input; anode of PIN diode<br>should be connected to this pin;<br>DC bias level of 822 mV is one diode<br>voltage above ground |  |
| GND             | 4               | 4                | 5, 6            | 5, 6             | ground           | ground                                                                                                                                |  |
| GND             | 5               | 5                | 7, 8            | 7, 8             | ground           | ground                                                                                                                                |  |
| OUT             | 6               | 7                | 9               | 10               | data<br>output   | data output; pin OUT goes HIGH when current flows into pin IPhoto                                                                     |  |
| OUTQ            | 7               | 6                | 10              | 9                | data<br>output   | compliment of pin OUT                                                                                                                 |  |
| V <sub>CC</sub> | 8               | 8                | 11, 12          | 11, 12           | supply           | supply voltage                                                                                                                        |  |
| AGC             | _               | _                | 13              | 13               | input/<br>output | AGC analog I/O                                                                                                                        |  |

#### Note

1. For the TZA3043BU/G this pad is connected to the gold layer on top of the passivation layer.





### TZA3043; TZA3043B

### FUNCTIONAL DESCRIPTION

The TZA3043 is a transimpedance amplifier intended for use in fibre optic links for signal recovery in Fibre Channel or Gigabit Ethernet applications. It amplifies the current generated by a photo detector (PIN diode or avalanche photodiode) and transforms it into a differential output voltage. The most important characteristics of the TZA3043 are high receiver sensitivity and wide dynamic range. High receiver sensitivity is achieved by minimizing noise in the transimpedance amplifier.

#### Input circuit

The signal current generated by a PIN diode can vary between 2.5  $\mu$ A to 1.5 mA (p-p).

An AGC loop is implemented to make it possible to handle such a wide dynamic range. The AGC loop increases the dynamic range of the receiver by reducing the feedback resistance of the preamplifier. The AGC loop hold capacitor is integrated on-chip, so an external capacitor is not needed for AGC.

### AGC monitoring

The AGC voltage can be monitored at pad 13 on the bare die (TZA3043U/TZA3043BU). Pad 13 is not bonded in the packaged device (TZA3043T/TZA3043BT). This pad can be left unconnected during normal operation. It can also be used to force an external AGC voltage. If pad 13 (AGC) is connected to GND, the internal AGC loop is disabled and the receiver gain is at a maximum. The maximum input current is then approximately 75  $\mu$ A.

### **Output circuit**

A differential amplifier converts the output of the preamplifier to a differential voltage (see Fig.5).

The logic level symbol definitions for the differential outputs are shown in Fig.6.



### PIN diode bias voltage DREF

The transimpedance amplifier together with the PIN diode determines the performance of an optical receiver for a large extent. Especially how the PIN diode is connected to the input and the layout around the input pin influence the key parameters like sensitivity, the bandwidth and the Power Supply Rejection Ratio (PSRR) of a transimpedance amplifier. The total capacitance at the input pin is critical to obtain the highest sensitivity. It should be kept to a minimum by reducing the capacitance of the PIN diode and the parasitics around the input pin. The PIN diode should be placed very close to the IC to reduce the parasitics. Because the capacitance of the PIN diode depends on the reverse voltage across it, the reverse voltage should be chosen as high as possible.

The PIN diode can be connected to the input in two ways as shown in Figs 7 and 8. In Fig.7 the PIN diode is connected between pins DREF and IPhoto. Pin DREF provides an easy bias voltage for the PIN diode. The voltage at DREF is derived from  $V_{CC}$  by a low-pass filter. The low-pass filter consisting of the internal resistors R1, R2, C1 and the external capacitor C2 rejects the supply voltage noise. The external capacitor C2 should be equal or larger then 1 nF for a high PSRR.

### TZA3043; TZA3043B

The reverse voltage across the PIN diode is 4.18 V (5 – 0.82 V) for 5 V supply or 2.48 V (3.3 – 0.82 V) for 3.3 V supply.

It is preferable to connect the cathode of the PIN diode to a higher voltage then  $V_{CC}$  when such a voltage source is available on the board. In this case pin DREF can be left unconnected. When a negative supply voltage is available, the configuration in Fig.8 can be used. It should be noted that in this case the direction of the signal current is reversed compared to the Fig.7. Proper filtering of the bias voltage for the PIN diode is essential to achieve the highest sensitivity level.





### AGC

The TZA3043 transimpedance amplifier can handle input currents from 1  $\mu$ A to 1.5 mA. This means a dynamic range of 63 dB. At low input currents, the transimpedance must be high to get enough output voltage, and the noise should be low enough to guaranty minimum bit error rate. At high input currents however, the transimpedance should be low to avoid pulse width distortion. This means that the gain of the amplifier has to vary depending on the input signal level to handle such a wide dynamic range. This is achieved in the TZA3043 by implementing an Automatic Gain Control (AGC) loop. The AGC loop consists of a peak detector, a hold capacitor and a gain control circuit.

The peak amplitude of the signal is detected by the peak detector and it is stored on the hold capacitor. The voltage over the hold capacitor is compared to a threshold level. The threshold level is set to 25  $\mu$ A (p-p) input current. AGC becomes active only for input signals larger than the threshold level.

### TZA3043; TZA3043B

It is disabled for smaller signals. The transimpedance is then at its maximum value (8.3 k $\Omega$  differential).

When AGC is active, the feedback resistor of the transimpedance amplifier is reduced to keep the output voltage constant. The transimpedance is regulated from 8.3 k $\Omega$  at low currents (I < 30  $\mu$ A) to 1 k $\Omega$  at high currents (I < 500  $\mu$ A). Above 500  $\mu$ A the transimpedance is at its minimum and can not be reduced further but the front-end remains linear until input currents of 1.5 mA.

The upper part of Fig.9 shows the output voltages of the TZA3043 (OUT and OUTQ) as a function of the DC input current. In the lower part, the difference of both voltages is shown. It can be seen from the figure that the output changes linearly up to 25  $\mu$ A input current where AGC becomes active. From this point on, AGC tries to keep the differential output voltage constant around 200 mV for medium range input currents (input currents <200  $\mu$ A). The AGC can not regulate any more above 500  $\mu$ A input current and the output voltage rises again with the input current.



### TZA3043; TZA3043B

### LIMITING VALUES

In accordance with the Absolute Maximum Rating System (IEC 60134).

| SYMBOL           | PARAMETER               | MIN. | MAX.                  | UNIT |
|------------------|-------------------------|------|-----------------------|------|
| V <sub>CC</sub>  | supply voltage          | -0.5 | +6                    | V    |
| V <sub>n</sub>   | DC voltage              |      |                       |      |
|                  | pin/pad IPhoto          | -0.5 | +1                    | V    |
|                  | pins/pads OUT and OUTQ  | -0.5 | V <sub>CC</sub> + 0.5 | V    |
|                  | pad AGC (bare die only) | -0.5 | V <sub>CC</sub> + 0.5 | V    |
|                  | pin/pad DREF            | -0.5 | V <sub>CC</sub> + 0.5 | V    |
| I <sub>n</sub>   | DC current              |      |                       |      |
|                  | pin/pad IPhoto          | -2.5 | +2.5                  | mA   |
|                  | pins/pads OUT and OUTQ  | –15  | +15                   | mA   |
|                  | pad AGC (bare die only) | -0.2 | +0.2                  | mA   |
|                  | pin/pad DREF            | -2.5 | +2.5                  | mA   |
| P <sub>tot</sub> | total power dissipation |      | 300                   | mW   |
| T <sub>stg</sub> | storage temperature     |      | +150                  | °C   |
| Tj               | junction temperature    | -    | 150                   | °C   |
| T <sub>amb</sub> | ambient temperature     | -40  | +85                   | °C   |

#### HANDLING

Precautions should be taken to avoid damage through electrostatic discharge. This is particularly important during assembly and handling of the bare die. Additional safety can be obtained by bonding the  $V_{CC}$  and GND pads first, the remaining pads may then be bonded to their external connections in any order.

#### THERMAL CHARACTERISTICS

| SYMBOL               | PARAMETER                                   | VALUE | UNIT |
|----------------------|---------------------------------------------|-------|------|
| R <sub>th(j-a)</sub> | thermal resistance from junction to ambient | 160   | K/W  |

## TZA3043; TZA3043B

### CHARACTERISTICS

Typical values at  $T_{amb} = 25 \text{ °C}$  and  $V_{CC} = 5 \text{ V}$ ; minimum and maximum values are valid over the entire ambient temperature range and supply range; all voltages are measured with respect to ground; unless otherwise specified.

| SYMBOL                      | PARAMETER                                         | CONDITIONS                                                    | MIN.  | TYP. | MAX.  | UNIT |
|-----------------------------|---------------------------------------------------|---------------------------------------------------------------|-------|------|-------|------|
| V <sub>CC</sub>             | supply voltage                                    |                                                               | 3     | 5    | 5.5   | V    |
| I <sub>CC</sub>             | supply current                                    | AC coupled; $R_L = 50 \Omega$                                 | _     | 34   | 47    | mA   |
| P <sub>tot</sub>            | total power dissipation                           | $V_{CC} = 5 V$                                                | _     | 170  | 259   | mW   |
|                             |                                                   | V <sub>CC</sub> = 3.3 V                                       | -     | 112  | 169   | mW   |
| Tj                          | junction temperature                              |                                                               | -40   | -    | +125  | °C   |
| T <sub>amb</sub>            | ambient temperature                               |                                                               | -40   | +25  | +85   | °C   |
| R <sub>tr</sub>             | small-signal transresistance of the receiver      | measured differentially;<br>AC coupled                        |       |      |       |      |
|                             |                                                   | R <sub>L</sub> = ∞                                            | 13.2  | 16.6 | 20    | kΩ   |
|                             |                                                   | $R_L = 50 \Omega$                                             | 6.6   | 8.3  | 10    | kΩ   |
| f <sub>-3dB(h)</sub>        | high frequency –3 dB point                        | V <sub>CC</sub> = 5 V; C <sub>i</sub> = 0.7 pF                | 1000  | 1200 | -     | MHz  |
|                             |                                                   | V <sub>CC</sub> = 3.3 V; C <sub>i</sub> = 0.7 pF              | 850   | 1100 | -     | MHz  |
| PSRR                        | power supply rejection ratio                      | measured differentially;<br>note 1                            |       |      |       |      |
|                             |                                                   | f = 1 to 100 MHz                                              | _     | 2    | _     | μA/V |
|                             |                                                   | f = 1 GHz                                                     | _     | 66   | _     | μA/V |
| Bias voltag                 | e: pin DREF                                       |                                                               | •     |      |       |      |
| R <sub>DREF</sub>           | resistance between DREF and $V_{CC}$              | tested at DC                                                  | 210   | 250  | 290   | Ω    |
| Input: pin I                | Photo                                             |                                                               | 1     |      | •     | •    |
| V <sub>bias</sub> (IPhoto)  | input bias voltage on<br>pin IPhoto               |                                                               | 600   | 822  | 1000  | mV   |
| I <sub>i(IPhoto)(p-p)</sub> | input current on pin IPhoto                       | V <sub>CC</sub> = 5 V; note 2                                 | -1500 | +6   | +1500 | μA   |
| х/м F/                      | (peak-to-peak value)                              | V <sub>CC</sub> = 3.3 V; note 2                               | -1000 | +6   | +1000 | μA   |
| R <sub>i</sub>              | small-signal input resistance                     | $f_i = 1$ MHz; input current <2 $\mu$ A (p-p)                 | -     | 28   | -     | Ω    |
| I <sub>n(tot)</sub>         | total integrated RMS noise current over bandwidth | referenced to input;<br>$\Delta f = 920 \text{ MHz}$ ; note 3 | -     | 200  | -     | nA   |

## TZA3043; TZA3043B

| SYMBOL                          | PARAMETER                                           | CONDITIONS                                                         | MIN.                | TYP.                  | MAX.                  | UNIT |
|---------------------------------|-----------------------------------------------------|--------------------------------------------------------------------|---------------------|-----------------------|-----------------------|------|
| Data outpu                      | ts: pins OUT and OUTQ                               |                                                                    |                     |                       |                       | 1    |
| V <sub>o(cm)</sub>              | common mode output voltage                          | AC coupled; $R_L = 50 \Omega$                                      | V <sub>CC</sub> – 2 | V <sub>CC</sub> – 1.7 | V <sub>CC</sub> – 1.4 | V    |
| V <sub>o(se)(p-p)</sub>         | single-ended output voltage<br>(peak-to-peak value) | AC coupled; $R_L = 50 \Omega$ ;<br>input current 100 $\mu$ A (p-p) | 75                  | 200                   | 330                   | mV   |
| V <sub>OO</sub>                 | differential output offset voltage                  |                                                                    | -100                | -                     | +100                  | mV   |
| R <sub>o</sub>                  | output resistance                                   | single-ended; DC tested                                            | 40                  | 50                    | 62                    | Ω    |
| t <sub>r</sub> , t <sub>f</sub> | rise time, fall time                                | V <sub>CC</sub> = 5 V; 20% to 80%;<br>input current <20 μA (p-p)   | -                   | 285                   | 430                   | ps   |
|                                 |                                                     | V <sub>CC</sub> = 3.3 V; 20% to 80%;<br>input current <20 μA (p-p) | -                   | 300                   | 460                   | ps   |
| Automatic                       | gain control loop: pad AGC                          |                                                                    |                     |                       |                       |      |
| I <sub>th(AGC)</sub>            | AGC threshold current                               | referenced to the peak<br>input current; tested at<br>10 MHz       | _                   | 25                    | -                     | μA   |
| t <sub>att(AGC)</sub>           | AGC attack time                                     |                                                                    | -                   | 5                     | _                     | μs   |
| t <sub>decay(AGC)</sub>         | AGC decay time                                      |                                                                    | -                   | 10                    | -                     | ms   |

#### Notes

1. PSRR is defined as the ratio of the equivalent current change at the input ( $\Delta I_{IPhoto}$ ) to a change in supply voltage:

$$\mathsf{PSRR} = \frac{\Delta \mathsf{I}_{\mathsf{IPhoto}}}{\Delta \mathsf{V}_{\mathsf{CC}}}$$

For example, a +10 mV disturbance on  $V_{CC}$  at 10 MHz will typically add an extra 20 nA to the photodiode current. The external capacitor between pins DREF and GND has a large impact on the PSRR. The specification is valid with an external capacitor of 1 nF.

2. The pulse width distortion (PWD) is <5% over the whole input current range. The PWD is defined as:

 $PWD = \left(\frac{pulse width}{T} - 1\right) \times 100\%$  where T is the clock period. The PWD is measured differentially with

PRBS pattern of 10<sup>-23</sup>.

3. All  $I_{n(tot)}$  measurements were made with an input capacitance of  $C_i = 1 \text{ pF}$ . This was comprised of 0.5 pF for the photodiode itself, with 0.3 pF allowed for the printed-circuit board layout and 0.2 pF intrinsic to the package. Noise performance is measured differentially.

## TZA3043; TZA3043B



#### **TYPICAL PERFORMANCE CHARACTERISTICS**





## TZA3043; TZA3043B

### **APPLICATION AND TEST INFORMATION**



Philips Semiconductors

Gigabit Ethernet/Fibre Channel transimpedance amplifier

TZA3043; TZA3043B



\_

2001 Apr 17

Product specification

### TZA3043; TZA3043B

### **Test circuits**













### TZA3043; TZA3043B

### **BONDING PAD LOCATIONS**

| SYMBOL          | PAD TZA3043U PAD TZA3043BU | COORDINATES <sup>(1)</sup> |     |         |
|-----------------|----------------------------|----------------------------|-----|---------|
| STWIDOL         | PAD IZA30430               | PAD IZA3043BU              | x   | у       |
| DREF            | 1                          | 1                          | 95  | 881     |
| GND             | 2                          | 2                          | 95  | 618     |
| GND             | 3                          | 3                          | 95  | 473     |
| IPhoto          | 4                          | 4                          | 95  | 285     |
| GND             | 5                          | 5                          | 215 | 95      |
| GND             | 6                          | 6                          | 360 | 95      |
| GND             | 7                          | 7                          | 549 | 95      |
| GND             | 8                          | 8                          | 691 | 95      |
| OUT             | 9                          | 10                         | 785 | 501     |
| OUTQ            | 10                         | 9                          | 785 | 641     |
| V <sub>CC</sub> | 11                         | 11                         | 567 | 1055    |
| V <sub>CC</sub> | 12                         | 12                         | 424 | 1055    |
| AGC             | 13                         | 13                         | 259 | 1 0 5 5 |

#### Note

1. All coordinates are referenced, in  $\mu$ m, to the bottom left-hand corner of the die.



## TZA3043; TZA3043B



### Physical characteristics of the bare die

| PARAMETER                 | VALUE                                                                                                       |
|---------------------------|-------------------------------------------------------------------------------------------------------------|
| Gold layer <sup>(1)</sup> | 0.1 μm Au + 0.5 μm Ti/W above bond pads; 0.6 μm Au + 0.5 μm Ti/W above passivation                          |
| Glass passivation         | 2.1 µm PSG (PhosphoSilicate Glass) on top of 0.65 µm oxynitride                                             |
| Bonding pad dimension     | minimum dimension of exposed metallization is $90 \times 90 \ \mu m$ (pad size = $100 \times 100 \ \mu m$ ) |
| Metallization             | 1.22 μm W/AlCu/TiW                                                                                          |
| Thickness                 | 380 μm nominal                                                                                              |
| Size                      | $1.03 \times 1.30 \text{ mm} (1.34 \text{ mm}^2)$                                                           |
| Backing                   | silicon; electrically connected to GND potential through substrate contacts                                 |
| Attach temperature        | <440 °C; recommended die attach is glue                                                                     |
| Attach time               | <15 s                                                                                                       |

### Note

1. For the TZA3043BU/G version only.

SOT96-1

## Gigabit Ethernet/Fibre Channel transimpedance amplifier

## TZA3043; TZA3043B

#### PACKAGE OUTLINE

#### SO8: plastic small outline package; 8 leads; body width 3.9 mm



### TZA3043; TZA3043B

### SOLDERING

#### Introduction to soldering surface mount packages

This text gives a very brief insight to a complex technology. A more in-depth account of soldering ICs can be found in our *"Data Handbook IC26; Integrated Circuit Packages"* (document order number 9398 652 90011).

There is no soldering method that is ideal for all surface mount IC packages. Wave soldering is not always suitable for surface mount ICs, or for printed-circuit boards with high population densities. In these situations reflow soldering is often used.

#### **Reflow soldering**

Reflow soldering requires solder paste (a suspension of fine solder particles, flux and binding agent) to be applied to the printed-circuit board by screen printing, stencilling or pressure-syringe dispensing before package placement.

Several methods exist for reflowing; for example, infrared/convection heating in a conveyor type oven. Throughput times (preheating, soldering and cooling) vary between 100 and 200 seconds depending on heating method.

Typical reflow peak temperatures range from 215 to 250 °C. The top-surface temperature of the packages should preferable be kept below 230 °C.

#### Wave soldering

Conventional single wave soldering is not recommended for surface mount devices (SMDs) or printed-circuit boards with a high component density, as solder bridging and non-wetting can present major problems.

To overcome these problems the double-wave soldering method was specifically developed.

If wave soldering is used the following conditions must be observed for optimal results:

- Use a double-wave soldering method comprising a turbulent wave with high upward pressure followed by a smooth laminar wave.
- For packages with leads on two sides and a pitch (e):
  - larger than or equal to 1.27 mm, the footprint longitudinal axis is preferred to be parallel to the transport direction of the printed-circuit board;
  - smaller than 1.27 mm, the footprint longitudinal axis must be parallel to the transport direction of the printed-circuit board.

The footprint must incorporate solder thieves at the downstream end.

• For packages with leads on four sides, the footprint must be placed at a 45° angle to the transport direction of the printed-circuit board. The footprint must incorporate solder thieves downstream and at the side corners.

During placement and before soldering, the package must be fixed with a droplet of adhesive. The adhesive can be applied by screen printing, pin transfer or syringe dispensing. The package can be soldered after the adhesive is cured.

Typical dwell time is 4 seconds at 250 °C. A mildly-activated flux will eliminate the need for removal of corrosive residues in most applications.

#### Manual soldering

Fix the component by first soldering two diagonally-opposite end leads. Use a low voltage (24 V or less) soldering iron applied to the flat part of the lead. Contact time must be limited to 10 seconds at up to 300 °C.

When using a dedicated tool, all other leads can be soldered in one operation within 2 to 5 seconds between 270 and 320  $^\circ\text{C}.$ 

### TZA3043; TZA3043B

#### Suitability of surface mount IC packages for wave and reflow soldering methods

| PACKAGE                                      | SOLDERING METHOD                  |                       |  |
|----------------------------------------------|-----------------------------------|-----------------------|--|
| FACKAGE                                      | WAVE                              | REFLOW <sup>(1)</sup> |  |
| BGA, LFBGA, SQFP, TFBGA                      | not suitable                      | suitable              |  |
| HBCC, HLQFP, HSQFP, HSOP, HTQFP, HTSSOP, SMS | not suitable <sup>(2)</sup>       | suitable              |  |
| PLCC <sup>(3)</sup> , SO, SOJ                | suitable                          | suitable              |  |
| LQFP, QFP, TQFP                              | not recommended <sup>(3)(4)</sup> | suitable              |  |
| SSOP, TSSOP, VSO                             | not recommended <sup>(5)</sup>    | suitable              |  |

#### Notes

- 1. All surface mount (SMD) packages are moisture sensitive. Depending upon the moisture content, the maximum temperature (with respect to time) and body size of the package, there is a risk that internal or external package cracks may occur due to vaporization of the moisture in them (the so called popcorn effect). For details, refer to the Drypack information in the "Data Handbook IC26; Integrated Circuit Packages; Section: Packing Methods".
- 2. These packages are not suitable for wave soldering as a solder joint between the printed-circuit board and heatsink (at bottom version) can not be achieved, and as solder may stick to the heatsink (on top version).
- 3. If wave soldering is considered, then the package must be placed at a 45° angle to the solder wave direction. The package footprint must incorporate solder thieves downstream and at the side corners.
- 4. Wave soldering is only suitable for LQFP, TQFP and QFP packages with a pitch (e) equal to or larger than 0.8 mm; it is definitely not suitable for packages with a pitch (e) equal to or smaller than 0.65 mm.
- 5. Wave soldering is only suitable for SSOP and TSSOP packages with a pitch (e) equal to or larger than 0.65 mm; it is definitely not suitable for packages with a pitch (e) equal to or smaller than 0.5 mm.

### TZA3043; TZA3043B

#### DATA SHEET STATUS

| DATA SHEET STATUS <sup>(1)</sup> | PRODUCT<br>STATUS <sup>(2)</sup> | DEFINITIONS                                                                                                                                                                                                                                                                                                                        |
|----------------------------------|----------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Objective data                   | Development                      | This data sheet contains data from the objective specification for product development. Philips Semiconductors reserves the right to change the specification in any manner without notice.                                                                                                                                        |
| Preliminary data                 | Qualification                    | This data sheet contains data from the preliminary specification.<br>Supplementary data will be published at a later date. Philips<br>Semiconductors reserves the right to change the specification without<br>notice, in order to improve the design and supply the best possible<br>product.                                     |
| Product data                     | Production                       | This data sheet contains data from the product specification. Philips<br>Semiconductors reserves the right to make changes at any time in order<br>to improve the design, manufacturing and supply. Changes will be<br>communicated according to the Customer Product/Process Change<br>Notification (CPCN) procedure SNW-SQ-650A. |

#### Notes

- 1. Please consult the most recently issued data sheet before initiating or completing a design.
- 2. The product status of the device(s) described in this data sheet may have changed since this data sheet was published. The latest information is available on the Internet at URL http://www.semiconductors.philips.com.

#### DEFINITIONS

**Short-form specification** — The data in a short-form specification is extracted from a full data sheet with the same type number and title. For detailed information see the relevant data sheet or data handbook.

Limiting values definition — Limiting values given are in accordance with the Absolute Maximum Rating System (IEC 60134). Stress above one or more of the limiting values may cause permanent damage to the device. These are stress ratings only and operation of the device at these or at any other conditions above those given in the Characteristics sections of the specification is not implied. Exposure to limiting values for extended periods may affect device reliability.

Application information — Applications that are described herein for any of these products are for illustrative purposes only. Philips Semiconductors make no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

#### DISCLAIMERS

Life support applications — These products are not designed for use in life support appliances, devices, or systems where malfunction of these products can reasonably be expected to result in personal injury. Philips Semiconductors customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Philips Semiconductors for any damages resulting from such application.

**Right to make changes** — Philips Semiconductors reserves the right to make changes, without notice, in the products, including circuits, standard cells, and/or software, described or contained herein in order to improve design and/or performance. Philips Semiconductors assumes no responsibility or liability for the use of any of these products, conveys no licence or title under any patent, copyright, or mask work right to these products, and makes no representations or warranties that these products are free from patent, copyright, or mask work right infringement, unless otherwise specified.

**Bare die** — All die are tested and are guaranteed to comply with all data sheet limits up to the point of wafer sawing for a period of ninety (90) days from the date of Philips' delivery. If there are data sheet limits not guaranteed, these will be separately indicated in the data sheet. There are no post packing tests performed on individual die or wafer. Philips Semiconductors has no control of third party procedures in the sawing, handling, packing or assembly of the die. Accordingly, Philips Semiconductors assumes no liability for device functionality or performance of the die or systems after third party sawing, handling, packing or assembly of the die. It is the responsibility of the customer to test and qualify their application in which the die is used.

## TZA3043; TZA3043B

NOTES

## TZA3043; TZA3043B

NOTES

## TZA3043; TZA3043B

NOTES

## Philips Semiconductors – a worldwide company

Netherlands: Postbus 90050, 5600 PB EINDHOVEN, Bldg. VB, Argentina: see South America Tel. +31 40 27 82785, Fax. +31 40 27 88399 Australia: 3 Figtree Drive, HOMEBUSH, NSW 2140, New Zealand: 2 Wagener Place, C.P.O. Box 1041, AUCKLAND, Tel. +61 2 9704 8141, Fax. +61 2 9704 8139 Tel. +64 9 849 4160, Fax. +64 9 849 7811 Austria: Computerstr. 6, A-1101 WIEN, P.O. Box 213, Norway: Box 1, Manglerud 0612, OSLO. Tel. +43 1 60 101 1248. Fax. +43 1 60 101 1210 Tel. +47 22 74 8000, Fax. +47 22 74 8341 Belarus: Hotel Minsk Business Center, Bld. 3, r. 1211, Volodarski Str. 6, 220050 MINSK, Tel. +375 172 20 0733, Fax. +375 172 20 0773 Pakistan: see Singapore Belgium: see The Netherlands Philippines: Philips Semiconductors Philippines Inc., 106 Valero St. Salcedo Village, P.O. Box 2108 MCC, MAKATI, Brazil: see South America Metro MANILA, Tel. +63 2 816 6380, Fax. +63 2 817 3474 Bulgaria: Philips Bulgaria Ltd., Energoproject, 15th floor, 51 James Bourchier Blvd., 1407 SOFIA, Tel. +359 2 68 9211, Fax. +359 2 68 9102 Canada: PHILIPS SEMICONDUCTORS/COMPONENTS, Tel. +1 800 234 7381, Fax. +1 800 943 0087 China/Hong Kong: 501 Hong Kong Industrial Technology Centre, 72 Tat Chee Avenue, Kowloon Tong, HONG KONG, Tel. +852 2319 7888, Fax. +852 2319 7700 Colombia: see South America Czech Republic: see Austria Denmark: Sydhavnsgade 23, 1780 COPENHAGEN V, Tel. +45 33 29 3333, Fax. +45 33 29 3905 Finland: Sinikalliontie 3, FIN-02630 ESPOO, Tel. +358 9 615 800, Fax. +358 9 6158 0920 France: 7 - 9 Rue du Mont Valérien, BP317, 92156 SURESNES Cedex, Tel. +33 1 4728 6600, Fax. +33 1 4728 6638 Germany: Hammerbrookstraße 69, D-20097 HAMBURG, Tel. +49 40 2353 60, Fax. +49 40 2353 6300 Hungary: Philips Hungary Ltd., H-1119 Budapest, Fehervari ut 84/A, Tel: +36 1 382 1700, Fax: +36 1 382 1800 India: Philips INDIA Ltd, Band Box Building, 2nd floor, 254-D, Dr. Annie Besant Road, Worli, MUMBAI 400 025, Tel. +91 22 493 8541, Fax. +91 22 493 0966 Indonesia: PT Philips Development Corporation, Semiconductors Division. Gedung Philips, JI. Buncit Raya Kav.99-100, JAKARTA 12510, Tel. +62 21 794 0040 ext. 2501, Fax. +62 21 794 0080 Ireland: Newstead, Clonskeagh, DUBLIN 14, Tel. +353 1 7640 000, Fax. +353 1 7640 200 Israel: RAPAC Electronics, 7 Kehilat Saloniki St, PO Box 18053, TEL AVIV 61180, Tel. +972 3 645 0444, Fax. +972 3 649 1007 Italy: PHILIPS SEMICONDUCTORS, Via Casati, 23 - 20052 MONZA (MI), Tel. +39 039 203 6838. Fax +39 039 203 6800 Japan: Philips Bldg 13-37, Kohnan 2-chome, Minato-ku, TOKYO 108-8507, Tel. +81 3 3740 5130, Fax. +81 3 3740 5057 Korea: Philips House, 260-199 Itaewon-dong, Yongsan-ku, SEOUL, Tel. +82 2 709 1412, Fax. +82 2 709 1415 Malaysia: No. 76 Jalan Universiti, 46200 PETALING JAYA, SELANGOR, Tel. +60 3 750 5214, Fax. +60 3 757 4880 Mexico: 5900 Gateway East, Suite 200, EL PASO, TEXAS 79905, Tel. +9-5 800 234 7381, Fax +9-5 800 943 0087

Middle East: see Italy

For all other countries apply to: Philips Semiconductors, Marketing Communications, Building BE-p, P.O. Box 218, 5600 MD EINDHOVEN, The Netherlands, Fax. +31 40 27 24825

© Philips Electronics N.V. 2001

All rights are reserved. Reproduction in whole or in part is prohibited without the prior written consent of the copyright owner. The information presented in this document does not form part of any quotation or contract, is believed to be accurate and reliable and may be changed without notice. No liability will be accepted by the publisher for any consequence of its use. Publication thereof does not convey nor imply any license under patent- or other industrial or intellectual property rights.

Printed in The Netherlands

403510/03/100/pp28

Date of release: 2001 Apr 17

Document order number: 9397 750 08025

SCA72

Let's make things better.







Yugoslavia: PHILIPS, Trg N. Pasica 5/v, 11000 BEOGRAD, Tel. +381 11 3341 299, Fax.+381 11 3342 553

Internet: http://www.semiconductors.philips.com