# WIDE BANDWIDTH AND MOS INPUT SINGLE OPERATIONAL AMPLIFIER - LOW DISTORTION - GAIN BANDWIDTH PRODUCT: 300MHz - GAIN OF 2 STABILITY ■ SLEW RATE: 400V/µs - VERY FAST SETTLING TIME : 60ns (0.1%) - VERY HIGH INPUT IMPEDANCE ## **DESCRIPTION** The TSH321 is a wideband monolithic operational amplifier, requiring a minimum close loop gain of 2 for stability. The TSH321 features extremely high input impedance (typically greater than $10^{12}\Omega$ ) allowing direct interfacing with high impedance sources. Low distortion, wide bandwidth and high linearity make this amplifier suitable for RF and video applications. Short circuit protection is provided by an internal current-limiting circuit. The TSH321 has internal electrostatic discharge (ESD) protection circuits and fulfills MILSTD883C-Class2. #### **ORDER CODE** | Part Number | Temperature Range | Package | |-------------|-------------------|---------| | Fait Number | remperature Kange | D | | TSH321I | -40°C, +125°C | • | D = Small Outline Package (SO) - also available in Tape & Reel (DT) ## PIN CONNECTIONS (top view) October 2000 1/5 ## **SCHEMATIC DIAGRAM** # INPUT OFFSET VOLTAGE NULL CIRCUIT # **MAXIMUM RATINGS** | Symbol | Parameter | Value | Unit | |-------------------|--------------------------------------|-------------|------| | V <sub>CC</sub> | Supply Voltage | ±7 | V | | V <sub>id</sub> | Differential Input Voltage | ±5 | V | | V <sub>i</sub> | Input Voltage | ±5 | V | | I <sub>in</sub> | Current On Offset Null Pins | ±20 | V | | T <sub>oper</sub> | Operating Free-Air Temperature range | -40 to +125 | °C | ## **OPERATING CONDITIONS** | Symbol | Parameter | Value | Unit | |-----------------|---------------------------------|-----------------------------------------------------------------|------| | V <sub>cc</sub> | Supply Voltage | ±3 to ±6 | V | | V <sub>ic</sub> | Common Mode Input Voltage Range | V <sub>CC</sub> <sup>-</sup> to V <sub>CC</sub> <sup>+</sup> -3 | V | 2/5 # **ELECTRICAL CHARACTERISTICS** $V_{CC} = \pm 5V$ , $T_{amb} = 25$ °C (unless otherwise specified) | Symbol | Parameter | Min. | Тур. | Max. | Unit | |---------------------------------|-------------------------------------------------------------------------------------------------------|--------------|--------------|----------|---------| | V <sub>io</sub> | Input Offset Voltage | | 0.5 | 10 | mV | | v io | $T_{min} \le T_{amb} \le T_{max}$ | | | 12 | IIIV | | $DV_io$ | Input Offset Voltage Drift | | 4.0 | | μV/°C | | | $T_{min} \le T_{amb} \le T_{max}$ | | 10 | | | | l <sub>ib</sub> | Input Bias Current | | 2 | 300 | pΑ | | l <sub>io</sub> | Input Offset Current | | 2 | 200 | pA | | | Supply Current, no load $V_{CC} = \pm 5V$ | | 00 | 00 | | | $I_{CC}$ | $V_{CC} = \pm 3V$ | | 23<br>21 | 30<br>28 | mA | | -00 | $V_{CC} = \pm 6V$ | | 25 | 40 | | | | $T_{min} \le T_{amb} \le T_{max}$ $V_{CC} = \pm 5V$ | | | 32 | | | | Large Signal Voltage Gain Vo = ±2.5V | | | | | | Avd | R <sub>L</sub> = ∞ | 800 | 1300 | | V/V | | | $R_{L} = 100\Omega$ $R_{L} = 50\Omega$ | 300<br>200 | 850<br>650 | | | | V <sub>icm</sub> | Input Common Mode Voltage Range | -5 to +2 | -5.5 to +2.5 | | V | | CMR | Common-mode Rejection Ratio V <sub>ic</sub> = V <sub>icm min</sub> . | 60 | 100 | | dB | | | | | | | | | SVR | Supply Voltage Rejection Ratio V <sub>CC</sub> = ±5V to ±3V | 50 | 70 | | dB | | | Output Voltage $R_1 = 100\Omega$ | ±3 | +3.5 | | | | | [ | ±0 | -3.7 | | | | $V_{o}$ | $R_L = 50\Omega$ | ±2.8 | +3.3 | | V | | | $R_L = 100\Omega$ | ±2.9 | -3.5 | | | | | $T_{min} \le T_{amb} \le T_{max}$ $R_L = 50\Omega$ | ±2.5<br>±2.7 | | | | | I <sub>o</sub> | Output Short Circuit Current Vid = ±1V, Vo = 0V | ±50 | ±100 | | mA | | | Gain Bandwidth Product | | | | | | GBP | $A_{VCL} = 100, R_L = 100\Omega, C_L = 15pF, f = 7.5MHz$ | | 300 | | MHz | | SR | Slew Rate $V_{in} = \pm 1V$ , $A_{VCL} = 2$ , $R_L = 100\Omega$ , $C_L = 15pF$ | 200 | 400 | | V/µs | | | Equivalent Input Voltage Noise $R_s = 50\Omega$ | | | | | | 0 | $f_o = 1kHz$ | | 20 | | nV/√Hz | | e <sub>n</sub> | $f_0 = 1k0Hz$ | | 18.2 | | Πν/ γπΖ | | | $f_0 = 100kHz$ | | 18.1<br>18.2 | | | | K <sub>ov</sub> | $f_{o} = 1 MHz$ Overshoot $V_{in} = \pm 1 V$ , $A_{VCL} = 2$ , $R_{L} = 100 \Omega$ , $C_{L} = 15 pF$ | | 15 | | % | | T COV | Settling Time 0.1% <sup>1)</sup> | | 13 | | 70 | | $t_s$ | V <sub>in</sub> = $\pm 1$ V, A <sub>VCL</sub> = -1 | | 60 | | ns | | | Rise and Fall Time (see note 1) | | | | | | t <sub>r</sub> , t <sub>f</sub> | $V_{in} = \pm 100$ mV, $A_{VCL} = 2$ | | 2 | | ns | | t <sub>d</sub> | Delay Time (see note 1) | | | | | | | $V_{in} = \pm 100 \text{mV}, A_{VCL} = 2$ | | 2 | | ns | | φm | Phase Margin $A_{VM} = 2$ , $R_L = 100\Omega$ , $C_L = 15pF$ | | 45 | | Degrees | | THD | Total Harmonic Distortion<br>$A_{VCL} = 10$ , $f = 1$ kHz, $V_0 = \pm 2.5$ V, no load | | 0.02 | | % | | | | | 0.02 | | | | FPB | Full Power Bandwidth $^{2)}$<br>Vo = 5Vpp, R <sub>L</sub> = 100 $\Omega$ | | 26 | | MHz | | 11.0 | $V_0 = 3V_0 P$ , $R_L = 100\Omega$<br>$V_0 = 2V_0 P$ , $R_L = 100\Omega$ | | 64 | | IVII IZ | | 1 Son toet v | way of orm figure | | | i . | 1 | See test waveform figure <sup>2.</sup> Full power bandwidth = $\frac{SR}{II Vopr}$ ## **TEST WAVEFORM** #### PRINTED CIRCUIT LAYOUT As for any high frequency device, a few rules must be observed when designing the PCB to get the best performances from this high speed op amp. From the most to the least important points: - Each power supply lead has to be bypassed to ground with a 10nF ceramic capacitor very close to the device and a 10μF tantalum capacitor. - To provide low inductance and low resistance common return, use a ground plane or common point return for power and signal. - ☐ All leads must be wide and as short as possible especially for op amp inputs. This is in ## **EVALUATION CIRCUIT** order to decrease parasitic capacitance and inductance. - ☐ Use small resistor values to decrease time constant with parasitic capacitance. - ☐ Choose component sizes as small as possible (SMD). - On output, decrease capacitor load so as to avoid circuit stability being degraded which may cause oscillation. You can also add a serial resistor in order to minimise its influence. - One can add in parallel with feedback resistor a few pF ceramic capacitor C<sub>F</sub> adjusted to optimize the settling time. 4/5 ## **PACKAGE MECHANICAL DATA** 8 PINS - PLASTIC MICROPACKAGE (SO) | Dim. | Millimeters | | Inches | | | | |------|-------------|------|--------|--------|-------|-------| | | Min. | Тур. | Max. | Min. | Тур. | Max. | | Α | | | 1.75 | | | 0.069 | | a1 | 0.1 | | 0.25 | 0.004 | | 0.010 | | a2 | | | 1.65 | | | 0.065 | | a3 | 0.65 | | 0.85 | 0.026 | | 0.033 | | b | 0.35 | | 0.48 | 0.014 | | 0.019 | | b1 | 0.19 | | 0.25 | 0.007 | | 0.010 | | С | 0.25 | | 0.5 | 0.010 | | 0.020 | | c1 | | | 45° | (typ.) | | | | D | 4.8 | | 5.0 | 0.189 | | 0.197 | | E | 5.8 | | 6.2 | 0.228 | | 0.244 | | е | | 1.27 | | | 0.050 | | | e3 | | 3.81 | | | 0.150 | | | F | 3.8 | | 4.0 | 0.150 | | 0.157 | | L | 0.4 | | 1.27 | 0.016 | | 0.050 | | М | | | 0.6 | | | 0.024 | | S | 8° (max.) | | | | | | Information furnished is believed to be accurate and reliable. However, STMicroelectronics assumes no responsibility for the consequences of use of such information nor for any infringement of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of STMicroelectronics. Specifications mentioned in this publication are subject to change without notice. This publication supersedes and replaces all information previously supplied. STMicroelectronics products are not authorized for use as critical components in life support devices or systems without express written approval of STMicroelectronics. © The ST logo is a registered trademark of STMicroelectronics © 2000 STMicroelectronics - Printed in Italy - All Rights Reserved STMicroelectronics GROUP OF COMPANIES Australia - Brazil - China - Finland - France - Germany - Hong Kong - India - Italy - Japan - Malaysia - Malta - Morocco Singapore - Spain - Sweden - Switzerland - United Kingdom © http://www.st.com