

MCU and Signal Processor for a PAL/NTSC/SECAM TV

The TMPA8827CMNG /CPNG /CSNG is an integrated circuit for a PAL/ NTSC/SECAM TV. A MCU and a TV signal processor are integrated in a 64-pin shrink DIP package. The MCU contains 8-bit CPU, ROM, RAM, I/O ports, timer/ counters, A/D converters, an on-screen display controller, remote control interfaces, IIC bus interfaces and the Closed Caption decoder. The TV signal processor contains PIF, SIF, Video, multi-standard chroma, Deflection, RGB processors. MROM: TMPA8827CMNG (ROM: 32k)

TMPA8827CPNG (ROM: 32k) TMPA8827CPNG (ROM: 48k) TMPA8827CSNG (ROM: 64k) OTP: TMPA8827PSNG





### Features

### MCU

- High speed 8-bit CPU (TLCS-870/X series)
- Instruction execution time: 0.5 µs (at 8 MHz)
- (TMPA8827CMNG)

32-Kbytes ROM, 2-Kbytes RAM

(TMPA8827CPNG)

48-Kbytes ROM, 2-Kbytes RAM

(TMPA8827CSNG)

64-Kbytes ROM, 2-Kbytes RAM

- ROM correction
- 12 I/O ports
- 14-bit PWM output 1 ch for a voltage synthesizer
- 7-bit PWM output 1 chan
- 8-bit A/D converter 3 ch for a touch-key input with key ON wake-up CIRCUIT
- Remote control signal preprocessor
- Two 16-bit internal timer/counter 2 ch
- Two 8-bit internal timer/counter 2 ch
- Time base timer, watchdog timer
- 16 interrupt sources: external 5, internal 11
- IIC bus interface (multi-master)
- STOP and IDLE power saving modes

#### **TV Processor**

#### IF

- Integrated PIF VCO aligned automatically
- Negative demodulation PIF
- Multi-frequency SIF demodulator without external
   Tank-coil

#### Video

- Integrated chroma traps
- Black stretch
- Y-gamma

#### Chroma

- Integrated chroma BPFs
- PAL/NTSC/SECAM demodulation

#### **CCD** Decoder

• Digital data slicer for NTSC

#### OSD

- Clock generation for OSD display
- Font ROM characters: 384 characters
- Characters display: 32 columns × 12 lines
- Composition: 16 × 18 dots
- Size of character: 3 (line by line)
- Color of character: 8 (character by character)
- Display position: H 256/V 512 steps
- BOX function
- Fringing, smoothing, Italic, underline function
- Conform to CCD REGULATION
- Jitter elimination

#### **RGB/Base-Band**

- Integrated 1 H base-band delay line
- Base-band TINT control
- Internal OSD interface
- Half-tone and transparent for OSD
- External YCbCr interface for DVD
- RGB cut-off/drive controls by bus
- ABCL (ABL and ACL combined)

#### Sync.

- Integrated  $fH \times 640$  VCO
- DC coupled vert. ramp output (single)
- EW correction with EHT input

**Block Diagram** 



### **Basic Structure**

#### 1. Internal Connections

TMPA8827 has two pieces of IC chip in one package, using Multi-Chip-Package (MCP) technology. One is a micro controller (MCU) and the other one is a signal processor (SP) for a color TV. There are some internal connections between these two ICs for handling below signals.

|    | Signal Name      | Direction           | Description                                                |
|----|------------------|---------------------|------------------------------------------------------------|
| 1  | SCL              | M to S              | Internal IIC bus SCL                                       |
| 2  | SDA              | <b>Bi-direction</b> | Internal IIC bus SDA                                       |
| 3  | OSD R            | M to S              | OSD signal connection                                      |
| 4  | OSD G            | M to S              | OSD signal connection                                      |
| 5  | OSD B            | M to S              | OSD signal connection                                      |
| 6  | OSD Y/BL         | M to S              | OSD display control                                        |
| 7  | OSD I, CS OUT    | M to S              | OSD half-tone control/Test pattern signal                  |
| 8  | C-Video          | S to M              | Composite video signal from internal video switch, for CCD |
| 9  | C-Sync           | S to M              | Composite sync. signal from sync. Separator, for CCD       |
| 10 | HD               | S to M              | Horizontal timing pulse regenerated from FBP, for OSD      |
| 11 | VD               | S to M              | Vertical timing pulse from sync. Separator, for OSD        |
| 12 | CLK              | M to S              | 8 MHz clock                                                |
| 13 | AV <sub>DD</sub> | M to S              | Reference voltage for C-Video interface                    |
| 14 | ADC              | S to M              | A/D converter monitoring RF-AGC, R-Y and B-Y               |

Functions of SP from MCU are controllable through the IIC bus of the internal connections.

### 2. Power Supply

TMPA8827 has some power supplys and GND pins. Power supplies related MCU must be applied at the first. Power supplies for H.V<sub>CC</sub> and TV D.V<sub>CC</sub> are the second with at least 100 ms delay after MCU power ON. The other power supplies are the last, which are recommended to be supplied from a regulator circuit using FBP.

### 3. Crystal Resonator

TMPA8827 requires only one crystal resonator, in stead that a conventional two-chip solution requires two resonators at least, one for MCU and the other one for SP. An oscillation clock with the crystal resonator of TMPA8827 is supplied for MCU operation, PIF VCO automatic alignment, alignment free AFT, chroma demodulation and horizontal oscillation. The oscillation frequency is very important so that those of functions work properly, so that designing the oscillation frequency accurately is required. The spec of crystal is recommended to be within

fosc: 8 MHz +/-20 ppm

ftemp: 8 MHz +/-40 ppm (-20°C to +65°C)

While RESET of MCU is active, the MCU function stops. Hardware and software initialization sequence including power supplies control is required, because status of any hardware after the RESET period is unknown especially horizontal oscillator which is a very basic timing generator of SP operation.

### **Terminal Interface**

### MCU Block

| Pin<br>No. | Pin Name                                                                         | I/O                                                      | Function                                                                                                          | Interface Circuit                                                                                    |
|------------|----------------------------------------------------------------------------------|----------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------|
| 1          | P61/LED1/<br>ADC 8 bit<br>(/KWU5)<br>(AIN5)<br>(LED1)                            | I/O<br>(input)<br>(input)<br>(output)                    | Key on wake up<br>input<br>A/D converter<br>analog input<br>High current sink<br>open drain output                | 9<br>Key-on<br>Wake-up<br>5 kΩ<br>4<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1 |
| 2          | P60/ADC<br>8 bit<br>(/KWU4)<br>(AIN4)                                            | I/O<br>(input)<br>(input)                                | Key on wake up<br>input<br>A/D converter<br>analog input                                                          | 9<br>Key-on<br>Wake-up<br>S KΩ<br>C U<br>C U<br>C U<br>C U<br>C U<br>C U<br>C U<br>C U               |
| 3          | P53/ADC<br>8 bit/TC1/<br>Int2<br>(/KWU0)<br>(AIN0)<br>(TC1)<br>(INT2)<br>uP DVss | I/O<br>(input)<br>(input)<br>(input)<br>(input)<br>Power | Key on wake up<br>input<br>A/D converter<br>analog input<br>Timer/counter<br>input<br>External interrupt<br>input |                                                                                                      |
| 4          | UP DVSS                                                                          | Supply                                                   | GND                                                                                                               | _                                                                                                    |

| Pin<br>No. | Pin Name                   | I/O             | Function                                                                          | Interface Circuit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|------------|----------------------------|-----------------|-----------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 5          | /Reset                     | 1/0             | Reset signal input<br>or watchdog timer<br>output<br>Address trap<br>reset output |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 6<br>7     | XOUT<br>XIN                | Output<br>Input | X'tal connecting<br>pins                                                          | $(6) \qquad (9) $ |
| 8          | TEST                       | Input           | Test pin for<br>out-going test.<br>Be tied to low.                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 9          | uP DV <sub>DD</sub><br>5 V | Power<br>Supply | V <sub>DD</sub><br>Supply 5 V                                                     | 9 Digtal curcuit<br>Slicer                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 10         | uP VV <sub>SS</sub>        | Power<br>Supply | GND for Slicer circuit                                                            | —                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 54         | uP<br>MPAGND               | Power<br>Supply | GND for<br>Oscillator circuit                                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 55         | uP AV <sub>DD</sub><br>5 V | Power<br>Supply | V <sub>DD</sub> for OSD<br>Oscillator circuit<br>Supply 5 V                       | (55) OSD Oscillator                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |



| Pin<br>No. | Pin Name                                                     | I/O                                   | Function                                                                                         | Interface Circuit                                                            |
|------------|--------------------------------------------------------------|---------------------------------------|--------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------|
| 59         | P50/PWM<br>7 bit/TC2/<br>Int0<br>(/PWM8)<br>(TC2)<br>(/INT0) | I/O<br>(output)<br>(input)<br>(input) | 7-bit D/A<br>conversion<br>(PWM) output<br>Timer/Counter<br>input<br>External interrupt<br>input | (5)<br>(5)<br>(5)<br>(4)                                                     |
| 60         | P40/PWM<br>14 bit<br>(/PWM0)                                 | I/O<br>(output)                       | 14/12-bit D/A<br>conversion<br>(PWM) output                                                      | 9<br>(initial "Hi-Z"<br>(i)<br>(i)<br>(i)<br>(i)<br>(i)<br>(i)<br>(i)<br>(i) |
| 61         | P20/Int5/<br>Stop<br>(/INT5)<br>(/STOP)                      | I/O<br>(input)<br>(input)             | External interrupt<br>input<br>STOP mode<br>release signal<br>input                              |                                                                              |

| Pin<br>No. | Pin Name                              | I/O                       | Function                                                                         | Interface Circuit                                                                       |
|------------|---------------------------------------|---------------------------|----------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------|
| 62         | P31/Int4/<br>TC3<br>(INT4)<br>(TC3)   | I/O<br>(input)<br>(input) | External interrupt<br>input<br>Timer/Counter<br>input                            | 9<br>62<br>62<br>(4)                                                                    |
| 63         | P30/Int3/<br>RXIN<br>(INT3)<br>(RXIN) | I/O<br>(input)<br>(input) | External interrupt<br>input<br>Remote control<br>signal<br>preprocessor<br>input | (3)<br>(63)<br>(63)<br>(63)<br>(4)                                                      |
| 64         | P63/LED2/<br>(LED2)                   | I/O<br>(output)           | High current sink<br>open drain output                                           | (64<br>(C)<br>(64)<br>(C)<br>(C)<br>(C)<br>(C)<br>(C)<br>(C)<br>(C)<br>(C)<br>(C)<br>(C |

## Signal Processor Block

| Pin<br>No. | Pin Name | Function                                                                                                           | Interface Circuit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | I/O<br>Signal |
|------------|----------|--------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|
| 11         | TV AGND  | GND terminal for<br>Analog block.                                                                                  | _                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | _             |
| 12         | FBP in   | Input terminal for<br>FBP.                                                                                         | (12)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |               |
| 13         | HOUT     | Output terminal for<br>Horizontal driving<br>pulse.                                                                | (1)<br>(1)<br>(1)<br>(1)<br>(1)<br>(1)<br>(1)<br>(1)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |               |
| 14         | HAFC 1   | Terminal to be<br>connected capacitor<br>for HAFC filter.<br>This terminal<br>voltage controls<br>H VCO frequency. | (17)<br>(14)<br>(14)<br>(14)<br>(14)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17) |               |

| Pin<br>No. | Pin Name              | Function                                                                                                                           | Interface Circuit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | l/O<br>Signal |
|------------|-----------------------|------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|
| 15         | V saw                 | Terminal to be<br>connected capacitor<br>to generate V saw<br>signal.<br>V saw amplitude is<br>kept constant by<br>V AGC function. | (15)<br>RESET<br>Low<br>T<br>Hi<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17)<br>(17) |               |
| 16         | Vout                  | Output terminal for<br>Vertical driving<br>pulse.                                                                                  | (6)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |               |
| 17         | H.V <sub>CC</sub> 9 V | V <sub>CC</sub> terminal for<br>DEF circuit.<br>Supply 9 V.                                                                        | 17 Horizontal Proc.<br>Vertical Proc.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |               |
| 18         | S Filter              | Terminal to be<br>connected capacitor<br>for SECAM filter.                                                                         | (18)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |               |

| Pin<br>No. | Pin Name | Function                                                                                 | Interface Circuit | I/O<br>Signal |
|------------|----------|------------------------------------------------------------------------------------------|-------------------|---------------|
| 19         | Cb input | Input terminal for<br>Cb signal.                                                         | (1)               |               |
| 20         | Y input  | Input terminal for Y<br>signal.<br>(Input level = 1<br>Vp-p)                             | (2)               |               |
| 21         | Cr input | Input terminal for Cr<br>signal.<br>It is recommended<br>that input<br>impedance is low. | (44)              |               |
| 22         | TV DGND  | GND terminal for<br>Digital block.                                                       | —                 | —             |

| Pin<br>No. | Pin Name              | Function                                                                                                                                                                                                                   | Interface Circuit                           | I/O<br>Signal |
|------------|-----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------|---------------|
| 23         | CIN                   | Input terminal for<br>Chroma signal.                                                                                                                                                                                       | (44)                                        |               |
| 24         | EXT CVBS/Y<br>(V2 IN) | Input terminal for<br>Video signal.<br>(Input level =<br>1 Vp-p)                                                                                                                                                           | (24)                                        |               |
| 25         | TV DV <sub>CC</sub>   | V <sub>CC</sub> terminal for<br>Digital block.<br>This terminal<br>voltage is clipped<br>about 3.3 V by<br>regulator circuit.<br>Supply TV DV <sub>CC</sub><br>voltage from HV <sub>CC</sub><br>(#17) voltage via<br>270Ω. | 17<br>C C C C C C C C C C C C C C C C C C C |               |

| Pin<br>No. | Pin Name | Function                                                                      | Interface Circuit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | I/O<br>Signal |
|------------|----------|-------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|
| 26         | fsc out  | Output terminal for<br>fsc wave signal.<br>(Output level =<br>0.55 Vp-p typ.) | 26                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |               |
| 27         | ABCL     | Input terminal for<br>ABL/ACL control.                                        | 27                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |               |
| 28         | EW out   | Output terminal for<br>East-West<br>correction signal.                        | $(28) \qquad (17) \qquad $ |               |



| Pin<br>No. | Pin Name            | Function                                                                                     | Interface Circuit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | I/O<br>Signal |
|------------|---------------------|----------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|
| 32         | EHT in              | Input terminal for<br>EHT feedback<br>signal.                                                | $32 + 10k\Omega$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |               |
| 33         | H.correc/<br>SIF in | Input terminal for H<br>correction and 2 <sup>nd</sup><br>SIF.                               | 33<br>5000 Ω 10pF<br>C ¥09<br>C ¥09<br>C ¥09<br>C ¥00<br>C ¥00 |               |
| 34         | DC NF               | Terminal to be<br>connected capacitor<br>for DC Negative<br>Feedback from SIF<br>Det output. | (34)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |               |

| Pin<br>No. | Pin Name               | Function                                                                                                                     | Interface Circuit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | l/O<br>Signal |
|------------|------------------------|------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|
| 35         | PIF PLL                | Terminal to be<br>connected with loop<br>filter for PIF PLL.<br>This terminal<br>voltage is controlled<br>PIF VCO frequency. |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |               |
| 36         | IF V <sub>CC</sub> 5 V | V <sub>CC</sub> terminal for IF<br>circuit.<br>Supply 5 V.                                                                   | 36 PIF Proc.<br>SIF Proc.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |               |
| 37         | S-Reg.F                | Terminal to be<br>connected capacitor<br>for stabilizing<br>internal bias.                                                   | (1) (2) (2) (2) (2) (2) (2) (2) (2) (2) (2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |               |
| 38         | Deemph /<br>Audi out   | Terminal to be<br>connected capacitor<br>for SIF Det<br>De-Emphasis.                                                         | (38) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) |               |

| Pin<br>No. | Pin Name | Function                                                                                                         | Interface Circuit                                                            | l/O<br>Signal |
|------------|----------|------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------|---------------|
| 39         | IF AGC   | Terminal to be<br>connected with IF<br>AGC filter.                                                               |                                                                              |               |
| 40         | IF GND   | GND terminal for IF circuit.                                                                                     | —                                                                            |               |
| 41<br>42   | IF IN    | Input terminals for<br>IF signals.<br>Pin 41 and Pin 42<br>are both input poles<br>of differential<br>amplifier. | (4)<br>(4)<br>(4)<br>(4)<br>(4)<br>(4)<br>(4)<br>(4)                         |               |
| 43         | RF AGC   | Output terminal for<br>RF AGC control<br>level.                                                                  | 200 Ω<br>200 Ω<br>200 Ω<br>20 kΩ<br>G<br>M<br>RFAGC<br>G<br>M<br>RFAGC<br>40 |               |

| Pin<br>No. | Pin Name               | Function                                                                   | Interface Circuit                                                  | l/O<br>Signal |
|------------|------------------------|----------------------------------------------------------------------------|--------------------------------------------------------------------|---------------|
| 44         | YC V <sub>CC</sub> 5 V | V <sub>CC</sub> terminal for<br>Y/C circuit.<br>Supply 5 V.                | (44) Chroma Proc.<br>Base Band Proc.                               |               |
| 45         | Monitor out            | Output terminal for<br>CVBS or Y signal<br>selected by BUS<br>(video SW).  | (4)<br>(4)<br>(4)<br>(4)<br>(4)<br>(4)<br>(4)<br>(4)<br>(4)<br>(4) |               |
| 46         | Black Det              | Terminal to be<br>connected with<br>Black Det filter for<br>black stretch. | 44<br>44<br>44<br>46<br>46<br>46<br>46<br>46<br>46<br>46           |               |

| Pin<br>No. | Pin Name                          | Function                                                                                                                                 | Interface Circuit        | l/O<br>Signal |
|------------|-----------------------------------|------------------------------------------------------------------------------------------------------------------------------------------|--------------------------|---------------|
| 47         | APC Fil<br>(Chrome PLL<br>filter) | Terminal to be<br>connected with<br>APC filter for<br>Chroma<br>demodulation.<br>This terminal<br>voltage controls<br>frequency of VCXO. | (4)                      |               |
| 48         | lKin                              | Input terminal to<br>sense AKB cathode<br>current.                                                                                       | (3)                      |               |
| 49         | RGB V <sub>CC</sub><br>9 V        | V <sub>CC</sub> terminal for<br>RGB circuit.<br>Supply 9 V.                                                                              | (49 Cut-off Drive<br>AKB | -             |

| Pin<br>No. | Pin Name | Function                          | Interface Circuit |  |  |  |  |  |
|------------|----------|-----------------------------------|-------------------|--|--|--|--|--|
| 50         | ROUT     | Output terminal for<br>R signal.  |                   |  |  |  |  |  |
| 51         | GOUT     | Output terminal for<br>G signal.  |                   |  |  |  |  |  |
| 52         | BOUT     | Output terminal for<br>B signal.  |                   |  |  |  |  |  |
| 53         | TV AGND  | GND terminal for<br>Analog block. | _                 |  |  |  |  |  |

Microcontrollers Descriptions (MROM version: TMPA8827CMNG /CPNG /CSNG)



22

Note: ROM; Read Only Memory includes

### **Operational Description**

#### 1. CPU Core Functions

The CPU core consists of a CPU, a system clock controller, and an interrupt controller. This section provides a description of the CPU core, the program memory, the data memory, the external memory interface, and the reset circuit.

#### 1.1 Memory Address Map

The TMPA8827CMNG /CPNG /CSNG memory consists of four blocks: ROM, RAM, SFR (special function register), and DBR (data buffer register). They are all mapped to a 1 Mbyte address space. Figure 1.1.1 shows the TMPA8827CMNG /CPNG /CSNG memory address map. There are 16 banks of the general-purpose register. The register banks are also assigned to the RAM address space.



Figure 1.1.1 Memory Address Maps

### 1.2 Program Memory (ROM)

The TMPA8827CMNG contains a 32-Kbyte program memory (mask ROM) at addresses from 04000H to BEFFH and FFF00H to FFFFFH.

The TMPA8827CPNG contains a 48-K byte program memory (mask ROM) at addresses from 04000 H to FEFFH and FFF00H to FFFFFH.

The TMPA8827CSNG contains a 64-K byte program memory (mask ROM) at addresses from 04000 $_{\rm H}$  to 13EFFH and FFF00 $_{\rm H}$  to FFFFFH.

#### 1.3 Data Memory (RAM)

The TMPA8827CMNG /CPNG /CSNG has a 2 Kbytes (addresses 00040H to 008BFH) of data memory. General-purpose register banks (8 registers  $\times$  16 banks) are also assigned to the 128 bytes of addresses 00040H to 000BFH.

The general-purpuse registers are mapped in the RAM; therefore, do not clear RAM at the current bank addresses.

Example: Clears RAM to "00H" except the bank 0 (TMPA8827CMNG /CPNG /CSNG):

|          | LD  | HL, 0048 <sub>H</sub> ; Sets start address to HL register pair |
|----------|-----|----------------------------------------------------------------|
|          | LD  | A, H; Sets initial data (00 <sub>H</sub> ) to A register       |
|          | LD  | BC, 0877H; Sets number of byte to BC register pair             |
| SRAMCLR: | LD  | (HL +), A                                                      |
|          | DEC | BC                                                             |
|          | JRS | F, SRAMCLR                                                     |

Note: The data memory contents become unstable when the power supply is turned on; therefore, the data memory should be initialized by an initialization routine. Note that the general-purpose registers are mapped in the RAM; therefore, do not clear RAM at the current bank addresses.

#### 1.4 System Clock Controller

The system clock controller consists of a clock generator, a timing generator, and a stand-by controller.



TV signal processor clock control register

### Figure 1.4.1 System Clock Controller

| VTSTCR               | 7     | 6 |     | 5       | 4  | 3 | 2                       | 1         | 0       |       |                            |       |
|----------------------|-------|---|-----|---------|----|---|-------------------------|-----------|---------|-------|----------------------------|-------|
| (OFFD <sub>H</sub> ) | CLKEN |   | -   |         | _  | 0 | _                       | 0         | 0       |       | (initial value: 1000 ****) |       |
| ļ                    |       |   |     |         |    |   |                         |           |         | !     |                            |       |
|                      |       |   |     |         |    |   | 0: Disable (HiZ Output) |           |         |       |                            | Write |
|                      | ULKEN |   | LKU | JI Enab | ne |   | 1: Enable               | e (8MHz ( | Clock ( | Dutpu | ut)                        | only  |
|                      |       |   |     |         |    |   |                         |           |         |       |                            |       |

Note: Accurate Adjustment of the Oscillation Frequency:

Although hardware to externally and directly monitor the basic clock pulse is not provided, the oscillation frequency can be adjusted by making the program to output fixed frequency pulses to the port while disabling all interrupts and monitoring this pulse. With a system requiring adjustment of the oscillation frequency, the adjusting program must be created beforehand.

### Figure 1.4.2 TV signal processor clock generate register

#### 1.4.1 Timing Generator

The timing generator generates from the basic clock the various system clocks supplied to the CPU core and peripheral hardware. The timing generator provides the following functions:

- 1) Generation of main system clock
- 2) Generation of source clocks for time base timer
- 3) Generation of source clocks for watchdog timer
- 4) Generation of internal source clocks for timer/counters TC1-TC4
- 5) Generation of warm-up clocks for releasing STOP mode
- 6) Generation of a clock for releasing reset output
- (1) Configuration of timing generator

The timing generator consists of a 21-stage divider with a divided-by-3 prescaler, a main system clock generator, and machine cycle counters.

During reset and at releasing STOP mode, the prescaler and the divider are cleared to "0", however, the prescaler is not cleared.

An input clock to the 7th stage of the divider depends on the operating mode.

A divided-by-256 of high-frequency clock  $(fc/2^8)$  is input to the 7th stage of the divider.







Note 2: The all bits except DV1CK are cleared to "0".





Figure 1.4.5 FC8OUT Control Register

#### (2) Machine cycle

Instruction execution and peripheral hardware operation are synchronized with the main system clock. The minimum instruction execution unit is called a "machine Cycle". There are a total of 10 different types of instructions for the TLCS-870/X Series: ranging from 1-cycle instructions which require one machine cycle for execution to 15-cycle instructions which require 15 machine cycles for execution.

A machine cycle consists of 4 states (S0 to S3), and each state consists of one main system clock.



Figure 1.4.6 Machine Cycle

#### 1.4.2 Stand-By Controller

The stand-by controller starts and stops the switches the main system clock. These modes are controlled by the system control registers (SYSCR1, SYSCR2).

Figure 1.4.5 shows the operating mode transition diagram and Figure 1.4.6 shows the system control registers.

#### Single-Clock Mode

In the single-clock mode, the machine cycle time is 4/fc [s] (0.5 µs at fc = 8 MHz).

a. NORMAL mode

In this mode, both the CPU core and on-chip peripherals operate using the high-frequency clock.

b. IDLE mode

In this mode, the internal oscillation circuit remains active. The CPU and the watchdog timer are halted; however, on-chip peripherals remain active (operate using the high-frequency clock). IDLE mode is started by setting IDLE bit in the system control register 2 (SYSCR2), and IDLE1 mode is released to NORMAL mode by an interrupt request from on-chip peripherals or external interrupt inputs. When IMF (interrupt master enable flag) is "1" (interrupt enable), the execution will resume upon acceptance of the interrupt, and the operation will return to normal after the interrupt service is completed. When IMF is "0" (interrupt disable), the execution will resume with the instruction which follows IDLE mode start instruction.

c. STOP mode

In this mode, the internal oscillation circuit is turned off, causing all system operations to be halted. The internal status immediately prior to the halt is held with the lowest power consumption during this mode.

STOP mode is started by setting STOP bit in the system control register 1 (SYSCR1), and STOP mode is released by an input (either level-sensitive or edge-sensitive can be programmably selected) to the  $\overline{\text{STOP}}$  pin. After the warming-up period is completed, the execution resumes with the next instruction which follows the STOP mode start instruction.



#### Note: NORMAL mode is generically called NORMAL; STOP mode is called STOP; and IDLE mode is called IDLE.

| Oporativ     | a Modo | Frequ                        | uency       | CPU Coro | On-Chip     | Machine Cycle |  |
|--------------|--------|------------------------------|-------------|----------|-------------|---------------|--|
| Operatin     |        | High-Frequency Low-Frequency |             |          | Peripherals | Time          |  |
|              | RESET  |                              |             | reset    | reset       |               |  |
|              | NORMAL | turning on<br>oscillation    | turning off | operate  | onorato     | 4/fc [s]      |  |
| Single-Clock | IDLE   |                              | oscillation |          | operate     |               |  |
|              | STOP   | turning off oscillation      |             | halt     | halt        | —             |  |

### Figure 1.4.7 Operating Mode Transition Diagram

### **System Control Register 1**

| SYSCR1                | 7                | 6                               | 6    | 5                                       | 4   | 3     | 2                    | 1                                                                                                                | 0                     |                             |  |
|-----------------------|------------------|---------------------------------|------|-----------------------------------------|-----|-------|----------------------|------------------------------------------------------------------------------------------------------------------|-----------------------|-----------------------------|--|
| (00038 <sub>H</sub> ) | STOP             | REI                             | LM   | "0"                                     | "1" | W     | /UT                  | —                                                                                                                | —                     | (initial value: 0000 00**)  |  |
|                       |                  |                                 |      |                                         |     |       |                      |                                                                                                                  |                       |                             |  |
|                       |                  |                                 |      |                                         |     |       | 0: CPU c             | ore and p                                                                                                        | eripherals            | remain active               |  |
|                       | STOP             | S                               | STOP | mode sta                                | art |       | 1: CPU c<br>(start S | ore and port of the second s | eripherals<br>de)     | are halted                  |  |
|                       |                  | Release method for STOP         |      |                                         |     |       | 0: Edge-s            | ensitive r                                                                                                       | elease (ris           | sing edge)                  |  |
|                       | RELIVI           | n                               | node |                                         |     |       | 1: Level-s           | 1" level)                                                                                                        |                       |                             |  |
|                       |                  |                                 |      |                                         |     |       |                      | turn to NORMAL mode R/M                                                                                          | v                     |                             |  |
|                       |                  |                                 |      |                                         |     |       |                      | DV1CK =                                                                                                          | 0 DV1CK = 1           |                             |  |
|                       | \ <b>\//</b> .1T | UT Warming-up time<br>STOP mode |      | arming-up time at releasing             |     | asing | 00                   |                                                                                                                  | $3 \times 2^{16}$ /fc | $3 \times 2^{17}$ /fc       |  |
|                       | 001              |                                 |      | Jan |     | 01    |                      | 2 <sup>16</sup> /fc                                                                                              | 2 <sup>17</sup> /fc   |                             |  |
|                       |                  |                                 |      |                                         |     |       | 10                   |                                                                                                                  | $3 \times 2^{14}$ /fc | $3 \times 2^{15}/\text{fc}$ |  |
|                       |                  |                                 |      |                                         |     |       | 11                   |                                                                                                                  | reserved              | reserved                    |  |

Note 1: Always set "0" in bit 5 of SYSCR1.

Note 2: fc; High-frequency clock [Hz]

\*; Don't care

Note 3: Bits 1 and 0 in SYSCR1 are read in as undefined data when a read instruction is executed.

Note 4: Always set set "1" in bit 4 of SYSCR1 when STOP mode is started.

### **System Control Register 2**

| SYSCR2                | 7    | 6   | 5        | 4    | 3 | 2        | 1          | 0           |                               |       |
|-----------------------|------|-----|----------|------|---|----------|------------|-------------|-------------------------------|-------|
| (00039 <sub>H</sub> ) | "1"  | "0" | "0"      | IDLE | — | _        | —          | —           | (initial value: 1000 ****)    |       |
|                       |      |     | -        |      |   |          |            |             |                               |       |
|                       |      |     | mode sta | art  |   | 0: CPU a | ind watchd | log timer i | remain active                 |       |
|                       | IDLL |     | moue sta | ai t |   | 1: CPU a | ind watchd | log timer a | are stopped (start IDLE mode) | 17/17 |
|                       |      |     |          |      |   |          |            |             |                               |       |

Note: \*; Don't care

### Figure 1.4.8 System Control Registers

#### 1.4.3 Operating Mode Control

(1) STOP mode

 $\frac{\text{STOP}}{\text{STOP}} \text{ mode is controlled by the system control register 1 (SYSCR1) and the } \overline{\text{STOP}} \text{ pin input. The} \\ \overline{\text{STOP}} \text{ pin is also used both as a port P20 and an } \overline{\text{INT5}} \text{ (external interrupt input 5) pin. STOP} \\ \text{mode is started by setting STOP (bit 7 in SYSCR1) to "1". During STOP mode, the following status is maintained.}$ 

- 1) Oscillations are turned off, and all internal operations are halted.
- 2) The data memory, registers and port output latches are all held in the status in effect before STOP mode was entered.
- 3) The prescaler and the divider of the timing generator are cleared to "0".
- 4) The program counter holds the address of the instruction following the instruction which started the STOP mode.

STOP mode includes a level-sensitive release mode and an edge-sensitive release mode, either of which can be selected with RELM (bit 6 in SYSCR1).

a. Level-sensitive release mode (RELM = 1)

In this mode, STOP mode is released by setting the  $\overline{\text{STOP}}$  pin high. This mode is used for capacitor back-up when the main power supply is cut off and long term battery back-up.

When the **STOP** pin input is high, executing an instruction which starts the STOP mode will not place in STOP mode but instead will immediately start the release sequence (warm-up). Thus, to start STOP mode in the level-sensitive release mode, it is necessary for the program to first confirm that the **STOP** pin input is low. The following method can be used for confirmation:

Using an external interrupt input  $\overline{INT5}$  ( $\overline{INT5}$  is a falling edge-sensitive input).

Exampl: Starting STOP mode with an INT5 interrupt.

- PINT5: TEST (P2). 0; To reject noise, the STOP mode does not start if port P20 is at high JRS F, SINT5
  - LD (SYSCR1), 01010000B; Sets up the level-sensitive release mode.
  - SET (SYSCR1). 7; Starts STOP mode
  - LDW (IL), 1110011101010111B; IL<sub>12, 11, 7, 5, 3</sub>  $\leftarrow$  0 (clears interrupt latches)
- SINT5: RETI



- Note 1: After warming up is started, when STOP pin input is changed "L" level, STOP mode is not placed.
- Note 2: When changing to the level-sensitive release mode from the edge-sensitive release mode, the release mode is not switched until a rising edge of the  $\overline{\text{STOP}}$  pin input is detected.

### Figure 1.4.9 Level-Sensitive Release Mode

b. Edge-sensitive release mode (RELM = 0)

In this mode, STOP mode is released by a rising edge of the  $\overline{\text{STOP}}$  pin input. This is used in applications where a relatively short program is executed repeatedly at periodic intervals. This periodic signal (for example, a clock from a low-power consumption oscillator) is input to the  $\overline{\text{STOP}}$  pin.

In the edge-sensitive release mode, STOP mode is started even when the  $\overline{\text{STOP}}$  pin input is high.



LD (SYSCR1), 10010000B; Starts after specified to the edge-sensitive mode



Figure 1.4.10 Edge-Sensitive Release Mode

STOP mode is released by the following sequence:

- 1) When returning to NORMAL, clock oscillator is turned on.
- 2) A warming-up period is inserted to allow oscillation time to stabilize. During warm-up, all internal operations remain halted. Two different warming-up times can be selected with WUT (bits 2 and 3 in SYSCR1) as determined by the resonator characteristics.
- 3) When the warming-up time has elapsed, normal operation resumes with the instruction

following the STOP mode start instruction (e.g. [SET (SYSCR1). 7]). The start is made after the divider of the timing generator is cleared to "0".

|     | Warming-Up Time [ms]            |                                 |  |  |  |  |  |  |
|-----|---------------------------------|---------------------------------|--|--|--|--|--|--|
| WUT | Return to NORMAL Mode           |                                 |  |  |  |  |  |  |
|     | DV1CK = 0                       | DV1CK = 1                       |  |  |  |  |  |  |
| 00  | $3 \times 2^{16}$ /fc (12.29 m) | $3 \times 2^{17}$ /fc (24.58 m) |  |  |  |  |  |  |
| 01  | 2 <sup>16</sup> /fc (4.10 m)    | 2 <sup>17</sup> /fc (8.20 m)    |  |  |  |  |  |  |
| 10  | $3 \times 2^{14}$ /fc (3.07 m)  | $3 \times 2^{15}$ /fc (6.14 m)  |  |  |  |  |  |  |
| 11  | reserved                        | reserved                        |  |  |  |  |  |  |

### Table 1.4.1 Warming-Up Time Example

Note: The warming-up time is obtained by dividing the basic clock by the divider: therefore, the warming-up time may include a certain amount of error if there is any fluctuation of the oscillation frequency when STOP mode is released. Thus, the warming-up time must be considered an approximate value.



(a) STOP Mode Start (example: start with SET (SYSCR1). 7 instruction located at address a)



(b) STOP Mode Release

Figure 1.4.11 STOP Mode Start/Release

STOP mode can also be released by setting the  $\overline{\text{RESET}}$  pin low, which immediately performs the normal reset operation.

Note: When STOP mode is released with a low hold voltage, the following cautions must be observed.

The power supply voltage must be at the operating voltage level before releasing STOP mode. The RESET pin input must also be high, rising together with the power supply voltage. In this case, if an external time constant circuit has been connected, the RESET pin input voltage will increase at a slower rate than the power supply voltage. At this time, there is a danger that a reset may occur if input voltage level of the RESET pin drops below the non-inverting high-level input voltage (hysteresis input).

(2) IDLE mode

IDLE mode is controlled by the system control register 2 and maskable interrupts. The following status is maintained during IDLE mode.

- 1) Operation of the CPU and watchdog timer is halted. On-chip peripherals continue to operate.
- 2) The data memory, CPU registers and port output latches are all held in the status in effect before IDLE mode was entered.
- 3) The program counter holds the address of the instruction following the instruction which started IDLE mode.

Example: Starting IDLE mode. SET (SYSCR2). 4; IDLE  $\leftarrow 1$ 

IDLE mode includes a normal release mode and an interrupt release mode. Selection is made with the interrupt master enable flag (IMF). Releasing the IDLE mode returns from IDLE to NORMAL.

a. Normal release mode (IMF = "0")

IDLE mode is released by any interrupt source enabled by the individual interrupt enable flag (EF) or an external interrupt 0 (INTO pin) request. Execution resumes with the instruction following the IDLE mode start instruction (e.g. [SET (SYSCR2). 4]). Normally, IL (interrupt latch) of interrupt source to release IDLE mode must be cleared by load instructions.



Figure 1.4.12 IDLE Mode

b. Interrupt release mode (IMF = "1")

IDLE mode is released and interrupt processing is started by any interrupt source enabled with the individual interrupt enable flag (EF) or an external interrupt 0 ( $\overline{INT0}$  pin) request. After the interrupt is processed, the execution resumes from the instruction following the instruction which started IDLE mode.

Note: When a watchdog timer interrupt is generated immediately before the IDLE mode is started, the watchdog timer interrupt will be processed but IDLE mode will not be started.

Instruction

Execution Watchdog

Timer



(a) IDLE mode start (example: starting with the SET instruction located at address a)





<sup>(</sup>b) IDLE Mode release

Figure 1.4.13 IDLE Mode Start/Release

IDLE mode can also be released by setting the  $\overline{\text{RESET}}$  pin low, which immediately performs the reset operation. After reset, the TMPA8827CMNG /CPNG /CSNG is placed in NORMAL mode.

#### 1.5 Interrupt Controller

The TMPA8827CMNG /CPNG /CSNG has a total of 17 interrupt sources. Multiple interrupts with priorities are also possible. Two of the internal sources are pseudo non-maskable interrupts; the remainder are all maskable interrupts.

|                       | Int     | errupt Source               | Enable Condition                    | Interrupt<br>Latch | Vector<br>Table<br>Address | Priority |
|-----------------------|---------|-----------------------------|-------------------------------------|--------------------|----------------------------|----------|
| Internal/<br>External | (reset) |                             | Non-Maskable                        | —                  | FFFFCH                     | High 0   |
| Internal              | INTSW   | (software interrupt)        | Pseudo                              | —                  | FFFF8 <sub>H</sub>         | 1        |
| Internal              | INTWDT  | (watchdog timer interrupt)  | non-maskable                        | IL <sub>2</sub>    | FFFF4 <sub>H</sub>         | 2        |
| External              | INT0    | (external interrupt 0)      | $IMF \cdot EF_3 = 1$ , $INTOEN = 1$ | IL <sub>3</sub>    | FFFF0 <sub>H</sub>         | 3        |
| Internal              | INTTC1  | (16-bit TC1 interrupt)      | $IMF \cdot EF_4 = 1$                | IL <sub>4</sub>    | FFFECH                     | 4        |
| External              | INTKWU  | (key-on-wake-up)            | $IMF \cdot EF_5 = 1$                | IL <sub>5</sub>    | FFFE8 <sub>H</sub>         | 5        |
| Internal              | INTTBT  | (time base timer interrupt) | $IMF \cdot EF_6 = 1$                | IL <sub>6</sub>    | FFFE4 <sub>H</sub>         | 6        |
| External              | INT2    | (external interrupt 2)      | $IMF \cdot EF_7 = 1$                | IL <sub>7</sub>    | FFFE0 <sub>H</sub>         | 7        |
| Internal              | INTTC3  | (8-bit TC3 interrupt)       | $IMF \cdot EF_8 = 1$                | IL <sub>8</sub>    | FFFDCH                     | 8        |
| Internal              | INTTSBI | (SBI interrupt)             | $IMF \cdot EF_9 = 1$                | IL <sub>9</sub>    | FFFD8 <sub>H</sub>         | 9        |
| Internal              | INTTC4  | (8-bit TC4 interrupt)       | $IMF \cdot EF_{10} = 1$             | IL <sub>10</sub>   | FFFD4 <sub>H</sub>         | 10       |
| Internal              | INT3    | (external interrupt 3)      | $IMF \cdot EF_{11} = 1$             | IL <sub>11</sub>   | FFFD0 <sub>H</sub>         | 11       |
| Internal              | INT4    | (external interrupt 4)      | $IMF \cdot EF_{12} = 1$             | IL <sub>12</sub>   | FFFCCH                     | 12       |
| Internal              | INTADC  | (AD converter interrupt)    | $IMF \cdot EF_{13} = 1$             | IL <sub>13</sub>   | FFFC8 <sub>H</sub>         | 13       |
| Internal              | INTTC2  | (16-bit TC2 interrupt)      | $IMF \cdot EF_{14} = 1$             | IL <sub>14</sub>   | FFFC4 <sub>H</sub>         | 14       |
| External              | INT5    | (external interrupt 5)      | $IMF \cdot EF_{15} = 1$             | IL <sub>15</sub>   | FFFC0 <sub>H</sub>         | 15       |
| Internal              | INTOSD  | (OSD interrupt)             | $IMF \cdot EF_{16} = 1$             | IL <sub>16</sub>   | FFFBCH                     | 16       |
| Internal              | INTSLI  | (slicer interrupt)          | $IMF \cdot EF_{17} = 1$             | IL <sub>17</sub>   | FFFB8 <sub>H</sub>         | 17       |
|                       |         | reserved                    | $IMF \cdot EF_{18} = 1$             | IL <sub>18</sub>   | FFFB4 <sub>H</sub>         | 18       |
|                       |         | reserved                    | $IMF \cdot EF_{19} = 1$             | IL <sub>19</sub>   | FFFB0 <sub>H</sub>         | 19       |
|                       |         | reserved                    | $IMF \cdot EF_{20} = 1$             | IL <sub>20</sub>   | FFFAC <sub>H</sub>         | 20       |
|                       |         | reserved                    | $IMF \cdot EF_{21} = 1$             | IL <sub>21</sub>   | FFFA8 <sub>H</sub>         | 21       |
|                       |         | reserved                    | $IMF \cdot EF_{22} = 1$             | IL <sub>22</sub>   | FFFA4 <sub>H</sub>         | 22       |
|                       |         | reserved                    | $IMF \cdot EF_{23} = 1$             | IL <sub>23</sub>   | FFFA0 <sub>H</sub>         | 23       |
|                       |         | reserved                    | $IMF \cdot EF_{24} = 1$             | IL <sub>24</sub>   | FFF9C <sub>H</sub>         | 24       |
|                       |         | reserved                    | $IMF \cdot EF_{25} = 1$             | IL <sub>25</sub>   | FFF98 <sub>H</sub>         | 25       |
|                       |         | reserved                    | $IMF \cdot EF_{26} = 1$             | IL <sub>26</sub>   | FFF94 <sub>H</sub>         | 26       |
|                       |         | reserved                    | $IMF \cdot EF_{27} = 1$             | IL <sub>27</sub>   | FFF90 <sub>H</sub>         | 27       |
|                       |         | reserved                    | $IMF \cdot EF_{28} = 1$             | IL <sub>28</sub>   | FFF8C <sub>H</sub>         | 28       |
|                       |         | reserved                    | IMF · EF <sub>29</sub> = 1          | IL <sub>29</sub>   | FFF88 <sub>H</sub>         | 29       |
|                       |         | reserved                    | $IMF \cdot EF_{30} = 1$             | IL <sub>30</sub>   | FFF84 <sub>H</sub>         | 30       |
|                       |         | reserved                    | $IMF \cdot EF_{31} = 1$             | IL <sub>31</sub>   | FFF80 <sub>H</sub>         | Low 31   |

### Table 1.5.1 Interrupt Sources

Note: When the interrupt Enable Flags (EF) is modified, set EF after clear to the Interrupt Master enable Flag (IMF).


Figure 1.5.1 Interrupt Controller Block Diagram

# TMPA8827CMNG /CPNG /CSNG

Interrupt latches (IL) that hold the interrupt requests are provided for interrupt sources. Each interrupt vector is independent.

The interrupt latch is set to "1" when an interrupt request is generated, and requests the CPU to accept the interrupt. The acceptance of maskable interrupts can be selectively enabled and disabled by program using the interrupt master enable flag (IMF) and the individual interrupt enable flags (EF). When two or more interrupts are generated simultaneously, the interrupt is accepted in the highest priority order as determined by the hardware. Figure 1.5.1 shows the interrupt controller.

(1) Interrupt latches (IL<sub>31</sub> to IL<sub>2</sub>)

Interrupt latches are provided for each source, except for a software interrupt. The latch is set to "1" when an interrupt request is generated, and requests the CPU to accept the interrupt. The latch is cleared to "0" just after the interrupt is accepted. All interrupt latches are initialized to "0" during reset.

The interrupt latches are assigned to addresses 0003CH, 0003DH, 0002EH and 0002FH in the SFR. Except for IL<sub>2</sub>, each latch can be cleared to "0" individually by an instruction; however, the read-modify-write instruction such as bit manipulation or operation instructions cannot be used. When interrupt occurred during order execution, the reason is because interrupt request is cleared. Thus, interrupt requests can be canceled and initialized by the program. Note that request the interrupt latches cannot be set to "1" by an instruction. For example, it may be that each latch is cleared even if an interrupt request is generated during instruction exection.

The contents of interrupt latches can be read out by an instruction. Therefore, testing interrupt request by software is possible.

Example 1: Clears interrupt latches LDW (ILL), 1110100000111111B; IL<sub>12</sub>, IL<sub>10</sub> to IL<sub>6</sub>  $\leftarrow$  0

Example 2: Reads interrupt latches LD WA, (ILL);  $W \leftarrow IL_H$ ,  $A \leftarrow IL_L$ 

Example 3: Tests an interrupt latch TEST (ILL). 7; if  $IL_7 = 1$  then jump JR F, SSET

#### (2) Interrupt enable register (EIR)

The interrupt enable register (EIR) enables and disables the acceptance of interrupts, except for the pseudo non-maskable interrupts (software and watchdog timer interrupts). Pseudo non-maskable interrupts are accepted regardless of the contents of the EIR; however, the pseudo non-maskable interrupt cannot be nested more than once at the same time.

The EIR consists of an interrupt master enable flag (IMF) and the individual interrupt enable flags (EF). These registers are assigned to addresses  $0003A_{\rm H}$ ,  $0003B_{\rm H}$ ,  $0002C_{\rm H}$  and  $0002D_{\rm H}$  in the SFR, and can be read and written by an instruction (including read-modify-write instruction such as bit manipulation instructions).

Note: Do not use the read-modify-write instruction for the EIRL (address 0003AH) during pseudo non-maskable interrupt service task. If the read-modify-write instruction is used, the IMF is not set to "1" after RETN. 1) Interrupt master enable flag (IMF)

The interrupt master enable flag (IMF) enables and disables the acceptance of all maskable interrupts. Clearing this flag to "0" disables the acceptance of all maskable interrupts. Setting to "1" enables the acceptance of interrupts.

When an interrupt is accepted, this flag is cleared to "0" to temporarily disable the acceptance of other maskable interrupts. After execution of the interrupt service program, this flag is set to "1" by the maskable interrupt return instruction [RETI] to again enable the acceptance of interrupts. If an interrupt request has already been occurred, interrupt service starts immediately after execution of the [RETI] instruction.

Pseudo non-maskable interrupts are returned by the [RETN] instruction. In this case, the IMF is set to "1" only when pseudo non-maskable interrupt service is started with interrupt acceptance enabled (IMF = 1). Note that the IMF remains "0" when cleared by the interrupt service program.

The IMF is assigned to bit 0 at address 0003AH in the SFR, and can be read and written by an instruction. The IMF is normally set and cleared by the [EI] and [DI] instructions, and the IMF is initialized to "0" during reset.

2) Individual interrupt enable flags (EF17 to EF3)

These flags enable and disable the acceptance of individual maskable interrupts, except for an external interrupt 0. Setting the corresponding bit of an individual interrupt enable flag to "1" enables acceptance of an interrupt, setting the bit to "0" disables acceptance.

Example 1: Sets EF for individual interrupt enable, and sets IMF to "1".

- LD (EIRE), 00000001B;  $EF_{16} \leftarrow 1$
- LDW (EIRL), 1110100010100001B; EF<sub>15</sub> to EF<sub>13</sub>, EF<sub>11</sub>, EF<sub>7</sub>, EF<sub>5</sub>, IMF  $\leftarrow$  1

Example 2: Sets an individual interrupt enable flag to "1". SET (EIRH). 4;  $EF_{12} \leftarrow 1$ 

# <u>TOSHIBA</u>

### Interrupt Latches (IL)



Note 2: Do not set IMF to "1" during non-maskable interrupt service program.

- Note 3: \*; Don't care
- Note 4: Do not clear  $IL_2$  to "0" by an instruction.

Note 5: At TMPA8827CMNG /CPNG /CSNG, IL<sub>18</sub> to IL<sub>31</sub> and IF<sub>18</sub> to IF<sub>31</sub> are not used.

Note 6: After IMF is cleared, modify EF and IL.

### Figure 1.5.2 Interrupt Latches (IL) and Interrupt Enable Registers (EIR)

#### 1.5.1 Interrupt Sequence

An interrupt request is held until the interrupt is accepted or the interrupt latch is cleared to "0" by a reset or an instruction. Interrupt acceptance sequence requires 12 machine cycles (6  $\mu$ s at fc = 8 MHz in the NORMAL mode) after the completion of the current instruction execution. The interrupt service task terminates upon execution of an interrupt return instruction [RETI] (for maskable interrupts) or [RETN] (for pseudo non-maskable interrupts). Figure 1.5.3 shows the timing chart of interrupt acceptance processing.

#### (3) Interrupt acceptance

Interrupt acceptance processing is as follows.

- 1) The interrupt master enable flag (IMF) is cleared to "0" to temporarily disable the acceptance of any following maskable interrupts. When a non-maskable interrupt is accepted, the acceptance of any following interrupts is temporarily disabled.
- 2) The interrupt latch (IL) for the interrupt source accepted is cleared to "0".
- 3) The contents of the program counter (PC) and the program status word (PSW) are saved (pushed) on the stack in sequence of PSW<sub>H</sub>, PSW<sub>L</sub>, PC<sub>E</sub>, PC<sub>H</sub>, PC<sub>L</sub>. The stack pointer (SP) is decremented five times.
- 4) The entry address of the interrupt service program is read from the vector table, and set to the program counter.
- 5) The RBS control code is read from the vector table. The lower 4-bit of this code is added to the RBS.
- 6) The instruction stored at the entry address of the interrupt service program is executed.

Example: Correspondence between vector table address for INTTBT and the entry address of the interrupt service program.



A maskable interrupt is not accepted until the IMF is set to "1" even if the maskable interrupt higher than the level of current servicing interrupt is occurred.

When nested interrupt service is necessary, the IMF is set to "1" in the interrupt service program. In this case, acceptable interrupt sources are selectively enabled by the individual interrupt enable flags.

Note: Do not use the read-modify-write instruction for the EIRL (address 0003A<sub>H</sub>) during pseudo non-maskable interrupt service task.

# TMPA8827CMNG /CPNG /CSNG



#### (a) Interrupt acceptance



(b) Return from interrupt instruction

- Note 1: a; return address, b; entry address, c; address which the RETI instruction is stored.
- Note 2: The maximum response time from when an IL is set until an interrupt acceptance processing starts is 62/fc [s] with interrupt enabled.

# Figure 1.5.3 Timing Chart of Interrupt Acceptance and Interrupt Return Instruction

(2) Saving/restoring general-purpose registers

During interrupt acceptance processing, the program counter (PC) and the program status word (PSW) are automatically saved on the stack, but not the accumulator and other registers. These registers are saved by the program if necessary. Also, when nesting multiple interrupt services, it is necessary to avoid using the same data memory area for saving registers.

The following method is used to save/restore the general-purpose registers.

1) General-purpose register save/restore by automatic register bank changeover

The general-purpose registers can be saved at high-speed by switching to a register bank that is not in use. Normally, the bank 0 is used for the main task and the banks 1 to 15 are assigned to interrupt service tasks. To increase the efficiency of data memory utilization, the same bank is assigned for interrupt sources which are not nested.

The switched bank is automatically restored by executing an interrupt return instruction [RETI] or [RETN]. Therefore, it is not necessary for a program to save the RBS.

Example: Register bank changeover PINTxx: interrupt processing RETI VINTxx: DP PINTxx DB 1; RBS ← RBS + 1

2) General-purpose register save/restore by register bank changeover

The general-purpose registers can be saved at high-speed by switching to a register bank that is not in use. Normally, the bank 0 is used for the main tank and the banks 1 to 15 are assigned to interrupt service tasks.

Example: Register bank changeover

PINTxx: LD RBS, n interrupt processing RETI; Restores bank and Returns





(a) Saving/restoring by register bank changeover

(b) Saving/restoring using push/pop or data transfer instructions



# <u>TOSHIBA</u>

3) General-purpose registers save/restore using push and pop instructions

To save only a specific register, and when the same interrupt source occurs more than once, the general-purpose registers can be saved/restored using the push/pop instructions.

Example: Register save/restore using push and pop instructions



General-purpose registers save/restore using data transfer instructions
 Data transfer instruction can be used to save only a specific general-purpose register during
 processing of single interrupt.

Example: Saving/restoring a register using data transfer instructions

PINTxx: LD (GSAVA), A; Save A register interrupt processing LD A, (GSAVA); Restore A register RETI; Return

#### (3) Interrupt return

The interrupt return instructions [RETI]/[RETN] perform the following operations.

| [RETI] Maskable Interrupt Return                                                                                     | [RETN] Non-Maskable Interrupt Return                                                                                                                                                                                                                                  |
|----------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| <ol> <li>The contents of the program counter and the program<br/>status word are restored from the stack.</li> </ol> | <ol> <li>The contents of the program counter and program<br/>status word are restored from the stack.</li> </ol>                                                                                                                                                      |
| 2) The stack pointer is incremented 5 times.                                                                         | 2) The stack pointer is incremented 5 times.                                                                                                                                                                                                                          |
| <ol> <li>The interrupt master enable flag is set to "1".</li> </ol>                                                  | <ol> <li>The interrupt master enable flag is set to "1" only when a<br/>non-maskable interrupt is accepted in interrupt enable<br/>status. However, the interrupt master enable flag<br/>remains at "0" when so clear by an interrupt service<br/>program.</li> </ol> |
| <ol> <li>The interrupt nesting counter is decremented, and the<br/>interrupt nesting flag is changed.</li> </ol>     | <ol> <li>The interrupt nesting counter is decremented, and the<br/>interrupt nesting flag is changed.</li> </ol>                                                                                                                                                      |

Interrupt requests are sampled during the final cycle of the instruction being executed. Thus, the next interrupt can be accepted immediately after the interrupt return instruction is executed.

Note: When the interrupt processing time is longer than the interrupt request generation time, the interrupt service task is performed but not the main task.

#### 1.5.2 Software Interrupt (INTSW)

Executing the [SWI] instruction generates a software interrupt and immediately starts interrupt processing (INTSW is highest prioritized interrupt). However, if processing of a non-maskable interrupt is already underway, executing the SWI instruction will not generate a software interrupt but will result in the same operation as the [NOP] instruction.

Use the [SWI] instruction only for detection of the address error or for debugging.

1) Address error detection

FF<sub>H</sub> is read if for some cause such as noise the CPU attempts to fetch an instruction from a non-existent memory address. Code FF<sub>H</sub> is the SWI instruction, so a software interrupt is generated and an address error is detected. The address error detection range can be further expanded by writing FF<sub>H</sub> to unused areas of the program memory. Address-trap reset is generated in case that an instruction is fetched from RAM, SFR or DBR areas.

2) Debugging

Debugging efficiency can be increased by placing the SWI instruction at the software break point setting address.

#### 1.5.3 External Interrupts

The TMPA8827CMNG /CPNG /CSNG each have five external interrupt inputs (INT0, INT2, INT3, INT4, and INT5). Three of these are equipped with digital noise rejection circuits (pulse inputs of less than a certain time are eliminated as noise). Edge selection is also possible with INT2, INT3 and INT4.

The INTO /P50 pin can be configured as either an external interrupt input pin or an input/output port, and is configured as an input port during reset.

Edge selection, noise rejection control except INT3 pin input and  $\overline{\text{INT0}}$ /P50 pin function selection are performed by the external interrupt control register (EINTCR). Edge selecting and noise rejection control for INT3 pin input are preformed by the Remote control signal preprocessor control registers. (refer to the section of the Remote control signal preprocessor.) When INT0EN = 0, the IL3 will not be set even if the falling edge of  $\overline{\text{INT0}}$  pin input is detected.

| Source    | Pin  | Secondary<br>Function pin     | Enable Conditions                 | Edge                                                      | Digital Noise Rejection                                                     |
|-----------|------|-------------------------------|-----------------------------------|-----------------------------------------------------------|-----------------------------------------------------------------------------|
| INT0      | INT0 | P <u>50/TC2</u> /<br>PWM8     | $IMF = 1, INT0EN = 1,$ $EF_3 = 1$ | falling edge                                              | — (hysteresis input)                                                        |
|           |      |                               |                                   | falling edge                                              | Pulses of less than 7/fc [s] are                                            |
| INT2 INT2 |      | P53/ <u>TC1/</u><br>AIN0/KWU0 | $IMF \cdot EF_7 = 1$              | or                                                        | eliminated as noise. Pulses equal to or more than 24/fc [s] are regarded as |
|           |      |                               |                                   | rising edge                                               | signals.                                                                    |
| INT3      | INT3 | P30/RXIN                      | $IMF \cdot EF_{11} = 1$           | falling edge,<br>rising edge or<br>falling/rising<br>edge | Refer to the section of the Remote control preprocessor.                    |
|           |      |                               |                                   | falling edge                                              | Pulses of less than 7/fc [s] are                                            |
| INT4      | INT4 | P31/TC3                       | $IMF \cdot EF_{12} = 1$           | or                                                        | eliminated as noise. Pulses of 24/fc [s]                                    |
|           |      |                               |                                   | rising edge                                               | or more are considered to be signals.                                       |
| INT5      | INT5 | P20/STOP                      | $IMF \cdot EF_{15} = 1$           | falling edge                                              | — (hysteresis input)                                                        |

### Table 1.5.2External Interrupts

Note 1: The noise rejection function is also affected for timer/counter input (TC1 pin).

Note 2: The pulse width (both "H" and "L" level) for input to the INTO and INT5 pins must be over 2 machine cycle.



- Note 3: If a noiseless signal is input to the external interrupt pin in the NORMAL or IDLE mode, the maximum time from the edge of input signal until the IL is set is as follows:
  - 1) INT2, INT4 pins 25/fc [s]

2) INT3 pin Refer to the section of the Remote control preprocessor.

Note 4: When high-impedance is specified for port output in stop mode, port input is forcibly fixed to low level internally. Thus, interrupt latches of external interrupt inputs except P20 (INT5/STOP) which are also used as ports may be set to "1". To specify high-impedance for port output in stop mode, first disable interrupt service (IMF = 0), activate stop mode. After releasing stop mode, clear interrupt latches using load instruction, then, enable interrupt service.

# <u>TOSHIBA</u>

"0"

# TMPA8827CMNG /CPNG /CSNG

EINTCR (00037<sub>H</sub>) INTOEN -

(initial value: 00\*0 \*00\*)

| INT0EN P50/INT0 pin configuration |                             | 0: P50 input/output port                              |       |  |
|-----------------------------------|-----------------------------|-------------------------------------------------------|-------|--|
|                                   |                             | 1: INTO pin (port P50 should be set to an input mode) | Write |  |
| INT4 ES                           | INT4 and INT2 adma aslast   | 0: Rising edge                                        | only  |  |
| INT2 ES                           | IN 14 and IN 12 edge select | 1: Falling edge                                       |       |  |

"೧

INT2

ES

Note 1: fc; High-frequency clock [Hz] \*; Don't care

INT4

ES

Note 2: Edge detection during switching edge selection is invalid.

- Note 3: Do not change EINTCR when IMF = 1. After changing EINTCR, interrupt latches of external interrupt inputs must be cleared to "0" using load instruction.
- Note 4: In order to change of external interrupt input by rewriting the contents of INT2ES and INT4ES during NORMAL mode, clear interrupt latches of external interrupt inputs (INT2 and INT4) after 8 machine cycles from the time of rewriting.
- Note 5: In order to change an edge of timer counter input by rewriting the contents of INT2ES during NORMAL mode, rewrite the contents after timer counter is stopped (TC\*s = 0), that is, interrupt disable state. Then, clear a interrupt lach of external interrupt input (INT2) after 8 machine cycles from the time of rewriting to change to interrupt enable state. Finally, start timer counter.

Example: When changing TC1 pin inputs edge in external trigger timer mode from rising edge to falling edge.

|              |         | (TC1CR), 01001000B; TC1S ← 00 (stops TC1)                          |
|--------------|---------|--------------------------------------------------------------------|
|              | DI; IMF | $r \leftarrow 0$ (disables interrupt service)                      |
|              | LD      | (EINTCR), 00000100B; INT2ES $\leftarrow$ 1 (change edge selection) |
| <br><b>↑</b> | NOP     |                                                                    |
| 8 machine    | to      |                                                                    |
| cycles       | NOP     |                                                                    |
| <br>↓        | LD      | (ILL), 01111111B; IL7 $\leftarrow$ 0 (clears interrupt latch)      |
|              | EI;     | IMF $\leftarrow$ 1 (enables interrupt service)                     |
|              | LD      | (TC1CR), 01111000B; TC1S ← 11 (starts TC1)                         |
|              |         |                                                                    |

## Figure 1.5.5 External Interrupt Control Register

#### 1.6 Reset Circuit

The TMPA8827CMNG /CPNG /CSNG has four types of reset generation procedures: an external reset input, an address trap reset output, a watchdog timer reset output and a system clock reset output. Table 1.6.1 shows on-chip hardware initialization by reset action.

The malfunction reset output circuit such as watchdog timer reset, address trap reset and system clock reset is not initialized when power is turned on. The  $\overrightarrow{\text{RESET}}$  pin can output level "L" at the maximum 24/fc [s] (3.0 µs at 8 MHz) when power is turned on.

| On-Chip Hardware                  |                 | Initial Value On-Chip Hardware |                                 | Initial Value                        |  |
|-----------------------------------|-----------------|--------------------------------|---------------------------------|--------------------------------------|--|
| Program counter                   | (PC)            | $(FFFFE_{H} to FFFFC_{H})$     |                                 |                                      |  |
| Stack pointer                     | (SP)            | not initialized                | Prescaler and Divider of timing | 0                                    |  |
| General-purpose registers         |                 | not initialized                | generator                       | Ū                                    |  |
| (W, A, B, C, D                    | ), E, H, L)     |                                |                                 |                                      |  |
| Register bank selector            | (RBS)           | 0                              | Watchdog timer                  | Enable                               |  |
| Jump status flag                  | (JF)            | 1                              |                                 |                                      |  |
| Zero flag                         | (ZF)            | not initialized                |                                 |                                      |  |
| Carry flag                        | (CF)            | not initialized                |                                 |                                      |  |
| Half carry flag                   | carry flag (HF) |                                | Output latabas of I/O ports     | Refer to I/O port                    |  |
| Sign flag (S                      |                 | not initialized                |                                 | circuitry                            |  |
| Overflow flag (VF)                |                 | not initialized                |                                 |                                      |  |
| Interrupt master enable flag      | (IMF)           | 0                              |                                 |                                      |  |
| Interrupt individual enable flags |                 | 0                              |                                 |                                      |  |
| (EF)                              |                 |                                | Control registers               | Refer to each of<br>control register |  |
| Interrupt latches                 | (IL)            | 0                              |                                 | Ŭ                                    |  |
|                                   |                 |                                | RAM                             | Not initialized                      |  |

### Table 1.6.1 Initializing Internal Status by Reset Action

#### 1.6.1 External Reset Input

The  $\overline{\text{RESET}}$  pin contains a Schmitt trigger (hysteresis) with an internal pull-up resistor.

When the  $\overline{\text{RESET}}$  pin is held at "L" level for at least 3 machine cycles (12/fc [s]) with the power supply voltage within the operating voltage range and oscillation stable, a reset is applied and the internal state is initialized.

When the  $\overrightarrow{\text{RESET}}$  pin input goes high, the reset operation is released and the program execution starts at the vector address stored at addresses FFFFCH to FFFFEH.



Figure 1.6.1 Reset Circuit

#### 1.6.2 Address-Trap-Reset

If the CPU should start looping for some cause such as noise and an attempt be made to fetch an instruction from the on-chip RAM, DBR or the SFR area, address-trap-reset will be generated. Then, the  $\overrightarrow{\text{RESET}}$  pin output will go low. The reset time is about 8/fc to 24/fc [s] (1.0 to 3.0  $\mu$ s at 8 MHz).



- Note 1: Address "a" is in the SFR or on-chip RAM space.
- Note 2: During reset release, reset vector "r" is read out, and an instruction at address "r" is fetched and decoded.

## Figure 1.6.2 Address-Trap-Reset

#### 1.6.3 Watchdog Timer Reset

Refer to Section "2.4 Watchdog Timer".

#### 1.7 ROM Corrective Function

The ROM corrective function can patch the part (s) of on-chip ROM with some bugs. The ROM corrective function have two modes. One is to replaced the instruction on a certain address in the ROM with the jump instruction to branch into the RAM area where the patched codes (program jump mode). The other is to replace a bye or a word (2 or 3 byte) length data in the ROM with the patched data (data replacement mode). When the ROM corrective function is enabled, the address-trap-reset is automatically disabled on the RAM area from 002C0H where the patched program is running.

Four independent location can be patched.

- Note 1: When use ROM corrective circuit, it is necessary to contain a program which operates to load patched program and/or replacement data from external memory into an internal data RAM in an initial routine.
- Note 2: The address of a instruction for IDLE mode can not be specificated as start address of corrective area.

#### Example:



## 1.7.1 Configuration



Figure 1.7.1 ROM Corrective Circuit

### 1.7.2 Control

The ROM corrective function is controlled by ROM corrective control register (ROMCCR) and ROM corrective data register (ROMCDR).

### **ROM Corrective Control Register**



### **ROM Corrective Status Register**





### Figure 1.7.2 ROM Corrective Control Register, Status Register and ROM Corrective Data Register

(1) Enable and disable

The ROM corrective function is disabled after releasing reset. It is enabled after setting the data for one bank into ROMCDR. And the address-trap-reset is not generated when fetching an instruction from the RAM area except the address 00040H to 002BFH and SFR.

After the ROM corrective function is enabled, it is neccesary to reset the micro controller in order to disable it.

(2) Data replacement mode

The ROM corrective function has the program jump mode and the data replacement mode. By setting CMx (x: 0 to 3) in ROMCCR, the data replacement mode is selected.

(3) The ROM corrective data register writing

The ROM corrective data register has four banks corresponding to four independent locations to patch. The write data counter (WDC) points each bank set. (Figure 1.7.2)

### **ROM Corrective Data Register**

| ROMCDR<br>(00FE2 <sub>H</sub> ) | ROMC7                                                    | ROMC6                      | ROMC5       | ROMC4       | ROMC3       | ROMC2    | ROMC1  | ROMC0      | (initial value: 0000 0000)        |
|---------------------------------|----------------------------------------------------------|----------------------------|-------------|-------------|-------------|----------|--------|------------|-----------------------------------|
|                                 |                                                          |                            |             |             |             |          | The va | alue of WI | DC after writing a data to ROMCDR |
| ·                               | ·                                                        | 00000 (initial value)<br>↓ |             |             |             |          |        |            |                                   |
|                                 | The lowe                                                 | er start ado               | dress of th | ne correct  | ive area (  | 8 bits)  |        |            | 00001 ►                           |
|                                 | The mide                                                 | dle start a                | ddress of   | the correct | ctive area  | (8 bits) |        |            | 00010                             |
| BANK 0                          | The uppe                                                 | er start ad                | dress of t  | he correct  | tive area ( | 4 bits)  |        |            | 00011                             |
|                                 | The lowe                                                 | er 8 bit of t              | he jump a   | address/re  | eplacemer   | nt data  |        |            | 00100                             |
|                                 | The mide                                                 | dle 8 bit of               | the jump    | address/    | replaceme   | ent data |        |            | 00101                             |
|                                 | The uppe                                                 | er 4 bit of                | the jump a  | address/re  | eplaceme    | nt data  |        |            | 00110                             |
| Î                               | The lowe                                                 | er start ad                | dress of th | ne correct  | ive area (  | 8 bits)  |        |            | 00111                             |
|                                 | The mide                                                 | dle start a                | ddress of   | the correc  | ctive area  | (8 bits) |        |            | 01000                             |
| BANK 1                          | The upper start address of the corrective area (4 bits)  |                            |             |             |             |          |        |            | 01001                             |
|                                 | The lower 8 bit of the jump address/replacement data     |                            |             |             |             |          |        |            | 01010                             |
|                                 | The middle 8 bit of the jump address/replacement data    |                            |             |             |             |          |        | 01011      |                                   |
| ↓<br>↓                          | The upper 4 bit of the jump address/replacement data     |                            |             |             |             |          |        | 01100      |                                   |
| $\uparrow$                      | The lower start address of the corrective area (8 bits)  |                            |             |             |             |          |        | 01101      |                                   |
|                                 | The middle start address of the corrective area (8 bits) |                            |             |             |             |          |        |            | 01110                             |
| BANK 2                          | The upper start address of the corrective area (4 bits)  |                            |             |             |             |          |        |            | 01111                             |
|                                 | The lower 8 bit of the jump address/replacement data     |                            |             |             |             |          |        |            | 10000                             |
|                                 | The middle 8 bit of the jump address/replacement data    |                            |             |             |             |          |        | 10001      |                                   |
|                                 | The upper 4 bit of the jump address/replacement data     |                            |             |             |             |          |        | 10010      |                                   |
| Î                               | The lowe                                                 | er start ad                | dress of th | ne correct  | ive area (  | 8 bits)  |        |            | 10011                             |
|                                 | The mide                                                 | dle start a                | ddress of   | the correct | ctive area  | (8 bits) |        |            | 10100                             |
|                                 | The upper start address of the corrective area (4 bits)  |                            |             |             |             |          |        | 10101      |                                   |
|                                 | The lowe                                                 | er 8 bit of t              | he jump a   | address/re  | eplacemer   | nt data  |        |            | 10110                             |
|                                 | The mide                                                 | dle 8 bit of               | the jump    | address/    | replaceme   | ent data |        |            | 10111                             |
|                                 | The uppe                                                 | er 4 bit of                | the jump    | address/re  | eplaceme    | nt data  |        |            | 00000                             |

Note 1: WDC value equals to the number of the byte stored in ROMCDR.

### Figure 1.7.3 Banks and WDC Value of the Program Corrective Data Register

Note 2: ROMCDR is set in order of the lower (8 bits), the middle (8 bits) and the upper (4 bits) start address of the corrective area, the lower (8 bits), the middle (8 bits) and the upper (4 bits) of the jump address/the replacement data.

# <u>TOSHIBA</u>

Whenever ROMCDR is written, WDC is incremented to indicate what data is writen via ROMCDR. During reset, WDC is initialized to "0".

- (1) The lower start address of the corrective area (8 bits)
- (2) The middle start address of the corrective area (8 bits)
- (3) The upper start address of the corrective area (4 bits)
- (4) The lower jump address/replacement data (8 bits)
- (5) The middle jump address/replacement data (8 bits)
- (6) The upper jump address (4 bits)/replacement data

Note 1: Corrective addresses must have over five addresses each other.

Note 2: The address of a instruction for IDLE mode can not be specificated as start address of corrective area.

#### 1.7.3 Functions

The ROM corrective function can correct maximum four ROM areas with their corresponding four banks of ROM corrective registers. Either program jump mode or data replacement mode is selected for each bank by CM0 to CM3 respectively.

(1) Program jump mode

The program jump mode is to execute the program in the RAM area to correct the bug (s) in the ROM. The start address of ROM that should be patched and the jump vector pointing the RAM area are specified by ROMCDR. When the program is about to run on the code at this start address, the jump instruction is issued, the program branches into the RAM at the jump vector, and the subsequent program codes primarily loaded into this RAM area are excuted. After this patch program execution, the program must be returned to the ROM area by any of the jump instructions at the end of this RAM area. By doing these, the correction of the bug is completed. The program jump mode can be selected at CMn = 0 (n = 0 to 3 for each bank). The start address must point the 1 st byte of the instruction codes (op-code).

#### Example: There is bugs on the locations from $0C020_{\mathrm{H}}$ to $0C085_{\mathrm{H}}$

The corrective address, the jump vector, the program patch codes and other information to patch the ROM with the bugs must be read out from any of memory storage that holds them during initial program routine. CMn = 0 specifies the program jump mode. Subsequently, the patch program codes are loaded into RAM (00600<sub>H</sub> to 006EF<sub>H</sub>). The start address (0C020<sub>H</sub>) of the ROM necessary to patch is written to the corrective ROM address registers, and the start address (00600<sub>H</sub>) of the RAM area to patch is loaded onto the jump address registers. When the instruction at 0C020<sub>H</sub> is fetched, the instruction to jump into 00600<sub>H</sub> is unconditionally executed instead of the instruction at 0C020<sub>H</sub>, and the subsequent patch program codes are executed. The jump instruction at the end of the patch program codes returns to the ROM at 0C086<sub>H</sub>.



Note: Corrective address must be assigned to 1st byte of instruction codes on the program jump mode.

#### (2) Data replacement mode

The data replacement mode is to directly replace a single byte or word (2 or 3 byte) length data with the replacement data which are written via ROMCDR.

The program jump mode can work as the equivalent data replacement mode. However, when many instructions refer a certain data in the ROM which must be patched, the program jump mode consumes the same number of banks as that of the instructions referring this (these) data. ROM data replace mode reduces this kind of bank consumption.

Note: The instruction that gains access to an only byte is replaced to an only start byte.

By setting CMn to 1, the data replacement mode is selected. The start address of ROM data is set to the corrective ROM address, and two bytes replacement data is set to the patch data register via ROMCDR.

The corrective address must point the constant data in the data replacement mode. It is impossible to replace opecode and operand in the data replacement mode.

Example:

The start address is set to  $0C020_{H}$  as the location of the replaced data. Three bytes of the patch data are set  $33_{H}$  for  $0C020_{H}$ , CC<sub>H</sub> for  $0C021_{H}$ , 3CH for  $0C022_{H}$ .



- 1. At  $HL = 0C020_H$ , Executing LD A, (HL) loads  $33_H$  in A. (data replacement)
- 2. At HL = 0C021<sub>H</sub>, Executing LD A, (HL) loads AA<sub>H</sub> in A. (no data replacement)
- 3. At HL =  $0C020_H$ , Executing LD WA, (HL) loads  $CC33_H$  in WA. (data replacement)
- 4. At  $HL = 0C020_H$ , Executing LD IX, (HL) loads  $CCC33_H$  in IX. (data replacement)
- Note 1: Corrective address must be assigned to constant data area on the data replacement mode. (ope-code and ope-rand can't be replaced by ROM correction circuit.)
- Note 2: Instructions which includes "(HL+)" or "(-HL)" operation can't be replaced by ROM corrective circuit on the data replace ment mode.

### 2. On-Chip Peripheral Functions

#### 2.1 Special Function Registers (SFR) and Data Buffer Registers (DBR)

The TLCS-870/X series uses the memory mapped I/O system and all peripheral control and data transfers are performed through the special function registers (SFR) and data buffer registers (DBR). The SFR are mapped to addresses 00000H to 0003FH, and DBR are mapped to address 00F80H to 00FFFH.

Figure 2.1.1 shows the list of the TMPA8827CMNG /CPNG /CSNG SFRs and-DBRs.

| Address            | Read                       | Write                                | Address            | Read                                 | Write                                            |  |
|--------------------|----------------------------|--------------------------------------|--------------------|--------------------------------------|--------------------------------------------------|--|
| 00000 <sub>H</sub> | rese                       | erved                                | 00020 <sub>H</sub> | SBISRA (SBI statusA)                 | SBICRA (SBI control registerA)                   |  |
| 00001              | rese                       | erved                                | 00021              | SBIDBR (SB                           | I data buffer)                                   |  |
| 00002              | P2                         | port                                 | 00022              | —                                    | I <sup>2</sup> CAR (I <sup>2</sup> CBus address) |  |
| 00003              | P3                         | port                                 | 00023              | SBISRB (SBI statusB)                 | SBICRB (SBI control registerB)                   |  |
| 00004              | P4                         | port                                 | 00024              | —                                    | ORDMA <sub>L</sub> (OSD control)                 |  |
| 00005              | P5                         | port                                 | 00025              | —                                    | ORDMA <sub>H</sub> (OSD control)                 |  |
| 00006              | P6                         | port                                 | 00026              | RCSR (TC3 status)                    | RCCR (TC3 control)                               |  |
| 00007              | P7                         | port                                 | 00027              | —                                    | PMPXCR (port control)                            |  |
| 00008              |                            | P5CR1 (P5 port I/O control1)         | 00028              |                                      | PWMCR1A (PWM control1A)                          |  |
| 00009              | —                          | P7CR (P7 port I/O control)           | 00029              | —                                    | PWMCR1B (PWM control1B)                          |  |
| 0000A              | rese                       | erved                                | 0002A              | —                                    | PWMDBR1 (PWMDBR1)                                |  |
| 0000B              | rese                       | erved                                | 0002B              |                                      | P3CR1 (P3 I/O control)                           |  |
| 0000C              | —                          | P4CR (P4 port I/O control)           | 0002C              | EIR <sub>E</sub> [interrupt enable ] |                                                  |  |
| 0000D              | —                          | P6CR (P6 port I/O control)           | 0002D              | EIR <sub>D</sub> (register           |                                                  |  |
| 0000E              | ADCCRA (AD co              | onverter controlA)                   | 0002E              | IL <sub>E</sub> (interrupt latch)    |                                                  |  |
| 0000F              | ADCCRB (AD co              | onverter controlB)                   | 0002F              | IL <sub>D</sub> , ,                  |                                                  |  |
| 00010              | —                          | TC1DRBL (time register)              | 00030              | CGCR (divider control)               |                                                  |  |
| 00011              | —                          | TC1DRB <sub>H</sub> (1A              | 00031              | ADCDR1 (AD conversion result)        |                                                  |  |
| 00012              | TC1I                       | DRB <sub>L</sub> (timer register 1B) | 00032              | ADCDR2 (AD conversion result)        |                                                  |  |
| 00013              | TC1I                       | DRB <sub>H</sub>                     | 00033              | reserved                             |                                                  |  |
| 00014              | TC1CR (T                   | C1 control)                          | 00034              |                                      | WDTCR1 watch-dog                                 |  |
| 00015              | —                          | TC2CR (TC2 control)                  | 00035              |                                      | WDTCR2 (timer control)                           |  |
| 00016              | —                          | TC2DRL<br>(timer register 2).        | 00036              | TBTCR (TBT/TG control)               |                                                  |  |
| 00017              | — TC2DR <sub>H</sub>       |                                      | 00037              | EINTCR (external interrupt control)  |                                                  |  |
| 00018              | TC3DRA (timer register 3A) |                                      | 00038              | SYSCR1<br>(system control)           |                                                  |  |
| 00019              | TC3DRB (timer register 3B) |                                      | 00039              | SYSCR2 (0,000110011101)              |                                                  |  |
| 0001A              | —                          | TC3CR (C3 control)                   | 0003A              | EIR <sub>L</sub>                     | enable register)                                 |  |
| 0001B              |                            | TC4DR (timer register 4)             | 0003B              | EIRH                                 |                                                  |  |
| 0001C              | — TC4CR (TC4 control)      |                                      |                    | ILL (interrupt)                      | atch)                                            |  |
| 0001D              | ORDSN (C                   | SD control)                          | 0003D              | IL <sub>H</sub>                      |                                                  |  |
| 0001E              | ORCRA <sub>L</sub> (C      | OSD control)                         | 0003E              | PSWL (pregram                        | status word)                                     |  |
| 0001F              | ORCRA <sub>H</sub> (C      | OSD control)                         | 0003F              | PSW <sub>H</sub>                     | sialus WOIU)                                     |  |
|                    |                            |                                      |                    |                                      |                                                  |  |

(a) Special function registers

Note 1: Do not access reserved areas by the program.

Note 2: —; Cannot be accessed.

Note 3: Write-only registers and interrupt latches cannot use the read-modify-write instructions (bit manipulation instructions such as SET, CLR, etc. and logical operation instructions such as AND, OR, etc.).

Note 4: When defining address  $0003F_H$  with assembler symbols, use GRBS. Address  $0003E_H$  must be GPSW/GFLAG.

Figure 2.1.1 (a) SFR

| Address            | Read                                       | Write                                      |  |  |
|--------------------|--------------------------------------------|--------------------------------------------|--|--|
| 00F80 <sub>H</sub> | ORDON (C                                   | OSD control)                               |  |  |
| 81                 |                                            | OSD Control Register                       |  |  |
| =                  | ┝<br>ˆ                                     | OSD Control Register                       |  |  |
| A1                 | ORCLKC (OSD clock status)                  | ORCLKF (OSD clock control)                 |  |  |
| A2                 |                                            | OSD Control Register                       |  |  |
| 5                  | £                                          | OSD Control Register                       |  |  |
| B9                 | ORIRC (OSD display counter)                | ORIRC (OSD interrupt control)              |  |  |
| BA                 |                                            | OSD Control Register                       |  |  |
| 2                  | ┝<br>ˆ                                     | OSD Control Register                       |  |  |
| C0                 | rese                                       | erved                                      |  |  |
| 2                  | rese                                       | erved                                      |  |  |
| D0                 | IDLEINV (key-on wake-up status)            | IDLECR (key-on wake-up control)            |  |  |
| D1                 | rese                                       | erved                                      |  |  |
| 2                  | rese                                       | erved                                      |  |  |
| D8                 | SINTCR (data slic                          | er interrupt control)                      |  |  |
| D9                 |                                            |                                            |  |  |
| DA                 | SLVLCR (slic                               | e level control)                           |  |  |
| DB                 | SIFDR1 (caption data 1 <sup>st</sup> byte) |                                            |  |  |
| DC                 | SIFDR2 (caption data 2 <sup>nd</sup> byte) |                                            |  |  |
| DD                 | SIFSR (data slicer status)                 |                                            |  |  |
| DE                 | ´                                          |                                            |  |  |
| DF                 | SIFS1R (data slicer status2)               | SIFSMS1 (data slicer mode setting)         |  |  |
| E0                 | ROMCCR (ROM                                | correctiove control)                       |  |  |
| E1                 | ROMCC (ROM corrective status)              |                                            |  |  |
| E2                 |                                            | ROMCDR (rom corrective data)               |  |  |
| E3                 | rese                                       | <br>erved                                  |  |  |
| E4                 | JECR (iitter elir                          | nination control)                          |  |  |
| E5                 | JESR (iitter elimination status)           |                                            |  |  |
| E6                 |                                            | TVSCR (test video signal output)           |  |  |
| E7                 | rese                                       | erved                                      |  |  |
| E8                 | RXCR1 (remote cor                          | trol receive control2)                     |  |  |
| F9                 | RXCR2 (remote cor                          | ntrol receive control1)                    |  |  |
| FA                 | RXCTR (remote control receive counter)     |                                            |  |  |
| FB                 | RXDBR (remote control receive data buffer) |                                            |  |  |
| FC                 | RXSR (remote control status)               |                                            |  |  |
| ED                 | rese                                       | erved                                      |  |  |
| FF                 | EC8CR (EC8 control)                        |                                            |  |  |
| FF                 |                                            | <br>prved                                  |  |  |
| E0                 | SCCRA (source clock select control)        |                                            |  |  |
| F1                 | SCCRB (serial clock source control)        | SCSR (serial clock source status)          |  |  |
| F2                 |                                            | erved                                      |  |  |
| F3                 |                                            | prved                                      |  |  |
| F4                 |                                            | prved                                      |  |  |
| E5                 |                                            | PWMCR2A (PW/M control 2A)                  |  |  |
| F6                 |                                            | DWMCR2R (DWM control 2R)                   |  |  |
| F7                 |                                            | PWMDBR2 (PWM data buffer)                  |  |  |
|                    |                                            |                                            |  |  |
| гŏ                 |                                            |                                            |  |  |
|                    | ]                                          | VTSTCP (TV signal processor clock control) |  |  |
|                    |                                            | PSELCP (P3 P5 control2)                    |  |  |
|                    |                                            |                                            |  |  |
| 1 Г                |                                            |                                            |  |  |
|                    | (b) Data buffer r                          | egister                                    |  |  |

Note 1: Do not access reserved areas by the program.

Note 2: —; Cannot be accessed.

Note 3: Write-only registers cannot use the read-modify-write instructions (bit manipulation instructions such as SET, CLR, etc. and logical operation instructions such as AND, OR, etc.).

Figure 2.1.1 (b) DBR

58

### 2.2 I/O Ports

The TMPA8827CMNG /CPNG /CSNG has 6 parallel input/output ports (24 pins), but 12 ports are connected to the TV signal processor by inner bonding, therefore 12 ports are available to use application system as follows.

### **External ports**

|        | Primary Function | Secondary Function                                                                                                                                   |
|--------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------|
| Port 2 | 1 bit I/O port   | External interrupt input, and Stop mode release signal input.                                                                                        |
| Port 3 | 2 bit I/O port   | External interrupt input, remote control signal input, timer/counter input.                                                                          |
| Port 4 | 1 bit I/O port   | Pulse width modulation output.                                                                                                                       |
| Port 5 | 5 bit I/O port   | Pulse width modulation output, external interrupt input, timer/counter input, key-on wake-up input, serial bus interface input/output, analog input. |
| Port 6 | 3 bit I/O port   | Analog input, key-on wake-up input.                                                                                                                  |

#### Internal ports

|        | Primary Function                    | Secondary Function                                                                                                        |
|--------|-------------------------------------|---------------------------------------------------------------------------------------------------------------------------|
| Port 3 | 4 bit I/O port                      | Data slicer analog input, data slicer composite synchronous input serial bus interface input/output, timer/counter input. |
| Port 5 | 1 bit I/O port<br>1 bit output port | Analog input, I output from OSD circuitry, test video signal output.                                                      |
| Port 6 | 4 bit output port                   | R, G, B and Y/BL output from OSD circuitry.                                                                               |
| Port 7 | 2 bit I/O port                      | Horizontal synchronous pulse input and Vertical synchronous pulse input to OSD circuitry.                                 |

Each output port contains a latch, which holds the output data. All input ports do not have latches, so the external input data should either be held externally until read or reading should be performed several times before processing. Figure 2.2.1 shows input/output timing examples.

External data is read from an I/O port in the S1 state of the read cycle during execution of the read instruction. This timing can not be recognized from outside, so that transient input such as chattering must be processed by the program. Output data changes in the S2 state of the write cycle during execution of the instruction which writes to an I/O port.



Note: The positions of the read and write cycles may vary, depending on the instruction.

## Figure 2.2.1 Input/Output Timing (example)

When reading an I/O port except programmable I/O ports, whether the pin input data or the output latch contents are read depends on the instructions, as shown below:

- (1) Instructions that read the output latch contents
  - 1) XCH r, (src)
  - 2) SET/CLR/CPL (src). b
  - 3) SET/CLR/CPL (pp). g
  - 4) LD (src). b, CF
  - 5) LD (pp). b, CF
  - 6) ADD/ADDC/SUB/SUBB/AND/OR/XOR (src), n
  - 7) (src) side of ADD/ADDC/SUB/SUBB/AND/OR/XOR (src), (HL)
- (2) Instructions that read the pin input data
  - 1) Instructions other than the above (1)
  - 2) (HL) side of ADD/ADDC/SUB/SUBB/AND/OR/XOR (src), (HL)

#### 2.2.1 Port P2 (P20)

Port P2 is a 1 bit input/output port. It is also used as an external interrupt input, and a STOP mode release signal input. When used as an input port, or a secondary function pin, the output latch should be set to "1". During reset, the output latch is initialized to "1".

It is recommended that pin P20 should be used as an external interrupt input, a STOP mode release signal input, or an input port. If used as an output port, the interrupt latch is set on the falling edge of the P20 output pulse.

When a read instruction for port P2 is executed, bits 7 to 1 in P2 are read in as undefined data.





#### 2.2.2 Port P3 (P35 to P30)

Port P3 is an 6 bit input/output port which can be configured as an input or an output in one-bit unit under software control. Input/output mode is specified by the corresponding bit in the port P3 input/output control register 1 (P3CR1). Port P3 is configured as an input if its corresponding P3CR1 bit is cleared to "0", and as an output if its corresponding P3CR1 bit is set to "1". During reset, P3CR1 is initialized to "0", which configures port P3 as an input. The P3 output latches are also initialized to "1". Data is written into the output latch regardless of the P3CR1 contents. Therefore initial output data should be written into the output latch before setting P3CR1.

Port P3 is also used as an external interrupt input, Remote-control signal input a timer/counter input, data slicer input and serial bus interface input/output. When used as a secondary function input pin except  $I^2C$  bus interface input/output, the input pins should be set to the input mode. When used as a secondary function output pin except  $I^2C$  bus interface input/output, the output pins should be set to the output pins should be set to the output mode and beforehand the output latch should be set to "1". When P34 and P35 are used as  $I^2C$  bus interface input/output, P3CR2 bits should be set to the sink open drain mode, the output latches should be set to "1", and the output pins should be set to the output mode.

Note: Input mode port is read the state of input pin. When input/output mode is used mixed, the contents of output latch setting input mode may be changed by executing bit manipulation instructions.

Example 1: Outputs an immediate data 5A<sub>H</sub> to port P3. LD (P3), 5A<sub>H</sub>; P3  $\leftarrow$  5A<sub>H</sub>

Example 2: Inverts the output of the lower 4 bits (P33 to P30) in port P3. XOR (P3), 00001111B; P33 to P30  $\leftarrow$  P33 to P30



\*1: only P33, P31, P30

\*2: only P33, P32

Note 1: \*; Don't care, i = 5 to 4, j = 3 to 0

Note 2: P3CR1 cannot used the read-modify-write instructions.

(bit manipulation instructions such as SET, CLR, etc. and logical operation such as AND, OR, etc.)

## Figure 2.2.3 Port P3 and P3CR

#### 2.2.3 Port P4 (P40)

Port P4 is an 1 bit input/output port which can be configured as an input or an output in one-bit unit under software control. Input/output mode is specified by the corresponding bit in the port P4 input/output control register (P4CR). Port P4 is configured as an input if its corresponding P4CR bit is cleared to "0", and as an output if its corresponding P4CR bit is set to "1". During reset, P4CR is initialized to "0", which configures port P4 as an input. The P4 output latches are also initialized to "1". Data is written into the output latch regardless of the P4CR contents. Therefore initial output data should be written into the output latch before setting P4CR.

Port P4 is also used as a pulse width modulation (PWM) output. When used as a PWM output pin, the output pins should be set to the output mode and beforehand the output latch should be set to "1".

Note: Input mode port is read the state of input pin. When input/output mode is used mixed, the contents of output latch setting input mode may be changed by executing bit manipulation instructions.



Note 1: P4CR cannot be used with the read-modify-write instructions. (bit manipulation instructions such as SET, CLR, etc. and logical operation such as AND, OR, etc.)

### Figure 2.2.4 Port P4 and P4CR

#### 2.2.4 Port P5 (P57 to P50)

Port P5 is an 6 bit input/output port which can be configured as an input or an output in one-bit unit under software control and 1 bit output port. Input/output mode is specified by the corresponding bit in the port P5 input/output control register 1 (P5CR1). Port P5 is configured as an input if its corresponding P5CR1 bit is cleared to "0", and as an output if its corresponding P5CR1 bit is set to "1". During reset, P5CR1 is initialized to "0", which configures port P5 as an input. The P5 output latches are also initialized to "1". Data is written into the output latch regardless of the P5CR1 contents. Therefore initial output data should be written into the output latch before setting P5CR1.

Port P5 is also used as is also used as AD converter analog input, a pulse width modulation (PWM) output external interrupt input, timer/counter input, serial bus interface input/output, and an on screen display (OSD) output (I signal) and test video signal output. When used as a secondary function input pin except  $I^2C$  bus interface input/output, the input pins and test video signal output. When used as a test video signal output pin, the output pin should be set to the output mode and beforehand the signal control register (SGEN) should be set to "1". When used as a secondary function output pin except  $I^2C$  bus interface input/output, the output pins should be set to the output mode and beforehand the signal control register (SGEN) should be set to "1". When used as a secondary function output pin except  $I^2C$  bus interface input/output, the output pins should be set to the output mode and beforehand the output latch should be set to "1". When P52 and P51 are used as  $I^2C$  bus interface input/output, P5CR2 bits should be set to the sink open drain mode, the output latches should be set to "1", and the output pins should be set to the output mode and beforehand the port 6 data selection register (PIDS) should be clear to "0". When used as port P5, the port 6 data selection register (PIDS) should be set to "1".

Note: Input mode port is read the state of input pin. When input/output mode is used mixed, the contents of output latch setting input mode may be changed by executing bit manipulation instructions.



|                       |      | ρυ   | 11 F 57    |           |       | 1: Port P | 57 output l | atch  |                            | Only |  |
|-----------------------|------|------|------------|-----------|-------|-----------|-------------|-------|----------------------------|------|--|
| SGCR                  | 7    | 6    | 5          | 4         | 3     | 2         | 1           | 0     | _                          |      |  |
| (00FE6 <sub>H</sub> ) | SGEN | SGVB | K SGPAL    | SGIV      | SGCHS | "0"       | SGPAT       | "0"   | (initial value: 0000 0000) |      |  |
|                       |      |      |            |           |       |           |             |       | -                          |      |  |
|                       | SCEN |      | 0: Disable |           |       |           |             | Write |                            |      |  |
|                       |      |      |            | 1: Enable |       |           |             | only  |                            |      |  |

- Note 1: \*; Don't care, i = 7, j = 6, 4, k = 3, l = 2 to 1, m = 0
- Note 2: P5CR1 cannot be used with the read-modify-write instructions.

(bit manipulation instructions such as SET, CLR, etc. and logical operation such as AND, OR, etc.)

Figure 2.2.5 Ports P5

#### 2.2.5 Port P6 (P67 to P60)

Port P6 is an 3 bit input/output port which can be configured as an input or an output in one-bit unit under software control and 4 bit output port. Input/output mode is selected by the corresponding bit in the port P6 input/output control register (P6CR). Port P6 is configured as an input if its corresponding P6CR bit is cleared to "0", and as an output if its corresponding P6CR bit is set to "1" and P6nS bit is set to "1". P63 to P60 are sink open drain ports. During reset, P6CR is initialized to "0", which configures port P6 as an input. The P6 output latches are also initialized to "1".

Data is written into the output latch regardless of the P6CR contents. Therefore initial output data should be written into the output latch before setting P6CR.

Port P6 is used as an on screen display (OSD) output (R, G, B, and Y/BL signal) AD converter analog input. When used as a secondary function input, the input pins should be set to the input mode. When used as an OSD output pin, the output pins should be set to the output mode and beforehand the port P6 data selection register (P67S to P64S) should be clear to "0". When used as port P6, the signal control register (P67 to P64) should be set to "1".

Note: Input mode port is read the state of input pin. When input/output mode is used mixed, the contents of output latch setting input mode may be changed by executing bit manipulation instructions.

Example: Sets the lower 4 bits (P63 to P60) in port P6 to the output mode, and the other bit to the input mode.

LD (P6CR), 0FH; P6CR  $\leftarrow$  00001111B



Note 1: \*; Don't care, i = 7 to 4, j = 1 to 0

Note 2: P6CR and ORP6S cannot be used with the read-modify-write instructions. (bit manipulations such as SET, CLR, etc. and logical operation such as AND, OR, etc.)

|  | Figure 2.2.6 | Ports P6. | P6CR. and | P67S to P64S |
|--|--------------|-----------|-----------|--------------|
|--|--------------|-----------|-----------|--------------|

67

#### 2.2.6 Port P7 (P71 to P70)

Port P7 is a 2 bit input/output port, and is also used as a vertical synchronous signal (VD) input and a horizontal synchronous signal (HD) input for the on screen display (OSD) circuitry.

The output latches, are initialized to "1" during reset. When used as an input port or a secondary function pin, the output latch should be set to "1".

When a read instruction for port P7 is executed, bits 7 to 2 in P7 are read in as undefined data.



Note: i = 1 to 0, \*; Don't care

Figure 2.2.7 Ports P7

#### 2.3 Time Base Timer (TBT)

The time base timer generates time base for key scanning, dynamic displaying, etc. It also provides a time base timer interrupt (INTTBT). The time base timer is controlled by a control register (TBTCR) shown in Figure 2.3.1.

An INTTBT is generated on the first rising edge of source clock (the divider output of the timing generator) after the time base timer has been enabled. The divider is not cleared by the program; therefore, only the first interrupt may be generated ahead of the set interrupt period.

The interrupt frequency (TBTCK) must be selected with the time base timer disabled (When the time base timer is changed from enabling to disabling, the interrupt frequency can't be changed.) Both frequency selection and enabling can be performed simultaneously.



Example: Sets the time base timer frequency to  $fc/2^{16}$  [Hz] and enables an INTTBT interrupt.



Figure 2.3.1 Time Base Timer

## TMPA8827CMNG /CPNG /CSNG

| TBTCR                 | 7   | 6 | 5 | 4   | 3     | 2 | 1     | 0 |                            |
|-----------------------|-----|---|---|-----|-------|---|-------|---|----------------------------|
| (00036 <sub>H</sub> ) | "0" |   | _ | "0" | TBTEN |   | TBTCK |   | (initial value: 0**0 0***) |

| TBTEN | Time base timer<br>enable/disable             | 0: Disable<br>1: Enable |                         |                         |       |
|-------|-----------------------------------------------|-------------------------|-------------------------|-------------------------|-------|
| твтск | Time base timer interrupt<br>frequency select |                         | NORMAL, IDLE mode       |                         |       |
|       |                                               |                         | DV7CK = 0               |                         |       |
|       |                                               |                         | DV1CK = 0               | DV1CK = 1               |       |
|       |                                               | 000                     | fc/2 <sup>23</sup> [Hz] | fc/2 <sup>24</sup> [Hz] | Write |
|       |                                               | 001                     | fc/2 <sup>21</sup>      | fc/2 <sup>22</sup>      | only  |
|       |                                               | 010                     | fc/2 <sup>16</sup>      | fc/2 <sup>17</sup>      | 0     |
|       |                                               | 011                     | fc/2 <sup>14</sup>      | fc/2 <sup>15</sup>      |       |
|       |                                               | 100                     | fc/2 <sup>13</sup>      | fc/2 <sup>14</sup>      |       |
|       |                                               | 101                     | fc/2 <sup>12</sup>      | fc/2 <sup>13</sup>      |       |
|       |                                               | 110                     | fc/2 <sup>11</sup>      | fc/2 <sup>12</sup>      |       |
|       |                                               | 111                     | fc/2 <sup>9</sup>       | fc/2 <sup>10</sup>      |       |

Note 1: fc; High-frequency clock [Hz], \*; Don't care

Note 2: TBTCR is a write-only register and must not be used with any of read-modify-write instructions.

Note 3: Set bit 7 and 6 in TBTCR to "0".

## Figure 2.3.2 Time Base Timer and Divider Output Control Register

| Table 2.3.1 | Time Base Timer I | nterrupt Frea | uencv (exam | ple: at fc = 8 MHz)   |
|-------------|-------------------|---------------|-------------|-----------------------|
|             |                   |               | aonoy (onam | pioi at io = 0 miii=/ |

|       | Time Base Timer Interrupt Frequency [Hz] |           |  |  |  |  |
|-------|------------------------------------------|-----------|--|--|--|--|
| ТВТСК | NORMAL, IDLE Mode                        |           |  |  |  |  |
|       | DV1CK = 0                                | DV1CK = 1 |  |  |  |  |
| 000   | 0.95                                     | 0.48      |  |  |  |  |
| 001   | 3.81                                     | 1.91      |  |  |  |  |
| 010   | 122.07                                   | 61.04     |  |  |  |  |
| 011   | 488.28                                   | 244.14    |  |  |  |  |
| 100   | 976.56                                   | 488.28    |  |  |  |  |
| 101   | 1953.13                                  | 976.56    |  |  |  |  |
| 110   | 3906.25                                  | 1953.13   |  |  |  |  |
| 111   | 15625.00                                 | 7812.50   |  |  |  |  |

### 2.4 Watchdog Timer (WDT)

The watchdog timer is a fail-safe system to rapidly detect the CPU malfunctions such as endless looping caused by noise or the like, or deadlock and resume the CPU to the normal state.

The watchdog timer signal for detecting malfunction can be selected either a reset output or a pseudo non-maskable interrupt request. However, selection is possible only once after reset. At first the reset output is selected.

When the watchdog timer is not being used for malfunction detection, it can be used as a timer to generate an interrupt at fixed intervals.

#### 2.4.1 Watchdog Timer Configuration



### Figure 2.4.1 Watchdog Timer Configuration

#### 2.4.2 Watchdog Timer Control

Figure 2.4.2 shows the watchdog timer control registers (WDTCR1, WDTCR2). The watchdog timer is automatically enabled after reset.

#### (1) Malfunction detection methods using the watchdog timer

The CPU malfunction is detected at follows.

- 1) Setting the detection time, selecting output, and clearing the binary counter.
- 2) Repeatedly clearing the binary counter within the setting detection time.

Note: Clears the binary counter does not clear the source clock.

It is recommended that the time to clear is set to 3/4 of the detecting time

If the CPU malfunctions such as endless looping or deadlock occur for any cause, the watchdog timer output will become active at the rising of an overflow from the binary counters unless the binary counters are cleared. At this time, when WDTOUT = 1 a reset is generated, which drivers the  $\overrightarrow{\text{RESET}}$  pin low to reset the internal hardware and the external circuit. When WDTOUT = 0, a watchdog timer interrupt (INTWDT) is generated.

The watchdog timer temporarily stops counting in STOP mode including warm-up or IDLE mode, and automatically restarts (continues counting) when the STOP/IDLE mode is released.

Example: Sets the watchdog timer detection time to  $2^{21}$ /fc [s] and resets the CPU malfunction.


# <u>TOSHIBA</u>

## Watchdog Timer Register 1

| WDTCR1<br>(00034 <sub>H</sub> ) | 7                             | 65           | 4            | 3<br>WDTEN | 2<br>WD                 | 1<br>TT   | 0<br>WDTOUT         | (initial value: **** 1001)        |       |
|---------------------------------|-------------------------------|--------------|--------------|------------|-------------------------|-----------|---------------------|-----------------------------------|-------|
|                                 | WDTEN                         | Watchdog tim | ner enable/c | lisable    | 0: Disable<br>1: Enable | (it is ne | cessary to w        | vrite the disable code to WDTCR2) |       |
|                                 |                               |              |              |            |                         |           |                     | NORMAL mode                       |       |
|                                 | Watchdog timer detection time |              |              |            |                         |           | DV1CK = 0           | DV1CK = 1                         |       |
|                                 |                               |              |              |            | 00                      |           | 2 <sup>25</sup> /fc | 2 <sup>26</sup> /fc               | Write |
|                                 | WDTT                          | [s]          |              |            | 01                      |           | 2 <sup>23</sup> /fc | 2 <sup>24</sup> /fc               | only  |
|                                 |                               |              |              |            | 10                      |           | 2 <sup>21</sup> /fc | 2 <sup>22</sup> /fc               |       |
|                                 |                               |              |              |            | 11                      |           | 2 <sup>19</sup> /fc | 2 <sup>20</sup> /fc               |       |
|                                 | WDTOUT                        | Watabdag tim |              | oloot      | 0: Interrup             | t reques  | ŧ                   |                                   | 7     |
| 1: Reset output                 |                               |              |              |            |                         |           |                     |                                   |       |

Note 1: WDTOUT cannot be set to "1" by program after clearing WDTOUT to "0".

Note 2: fc; High-frequency clock [Hz], \*; Don't care

Note 3: WDTCR1 is a write-only register and must not be used with any of read-modify-write instructions.

Note 4: The watchdog timer must be disabled or the counter must be cleared immediately before entering to the STOP mode. When the counter is cleared, the counter must be cleared again immediately after releasing the STOP mode.

## Watchdog Timer Register 2



- Note 3: The binary counter of the watchdog timer must not be cleared by the interrupt task.
- Note 4: Clears the binary counter does not clear the source clock.

It is recommended that the time to clear is set to 3/4 of the detecting time

Note 5: The watchdog timer counter must be disabled by writing the disable code (B1<sub>H</sub>) to WDTCR2 after writing WDTCR2 to " $4E_H$ "

## Figure 2.4.2 Watchdog Timer Control Registers

#### (2) Watchdog timer enable

The watchdog timer is enabled by setting WDTEN (bit 3 in WDTCR1) to "1". WDTEN is initialized to "1" during reset, so the watchdog timer operates immediately after reset is released.

Example: Disables watchdog timer LDW (WDTCR1), 00001000B; WDTEN  $\leftarrow 1$ 

(3) Watchdog timer disable

The watchdog timer is disabled by writing the disable code (B1<sub>H</sub>) to WDTCR2 after clearing WDTEN (bit 3 in WDTCR1) to "0", The watchdog timer is not disabled if this procedure is reversed and the disable code is written to WDTCR2 before WDTEN is cleared to "0". During disabling the watchdog timer, the binary counters are cleared to "0".

## Table 2.4.1Watchdog Timer Detection Time (example: fc = 8 MHz)

|      | Watchdog Timer Detection Time [s] |           |  |  |  |  |  |
|------|-----------------------------------|-----------|--|--|--|--|--|
| WDTT | NORMAL Mode                       |           |  |  |  |  |  |
|      | DV1CK = 0                         | DV1CK = 1 |  |  |  |  |  |
| 00   | 4.194                             | 8.389     |  |  |  |  |  |
| 01   | 1.048                             | 2.097     |  |  |  |  |  |
| 10   | 262.1 m                           | 524.3 m   |  |  |  |  |  |
| 11   | 65.5 m                            | 131.1 m   |  |  |  |  |  |

#### 2.4.3 Watchdog Timer Interrupt (INTWDT)

This is a pseudo non-maskable interrupt which can be accepted regardless of the contents of the EIR. If a watchdog timer interrupt or a software interrupt is already accepted, however, the new watchdog timer interrupt waits until the previous interrupt processing is completed (the end of the [RETN] instruction execution).

The stack pointer (SP) should be initialized before using the watchdog timer output as an interrupt source with WDTOUT.

Example: Watchdog timer interrupt setting up

- LD SP, 008C0H; Sets the stack pointer
- LD (WDTCR1), 00001000B; WDTOUT  $\leftarrow 0$

#### 2.4.4 Watchdog Timer Reset

If the watchdog timer output becomes active, a reset is generated, which drivers the  $\overline{\text{RESET}}$  pin (sink open drain input/output with pull-up) low to reset the internal hardware. The reset output time is about 8/fc to 24/fc [s] (1.0 to 3.0 µs at fc = 8.0 MHz, fc = fc/16).

Note: If there is any fluctuation in the oscillation frequency at the start of clock oscillation, the reset time includes error. Thus, regard the reset time as an approximate value.



Figure 2.4.3 Watchdog Timer Interrupt/Reset

#### 2.5 16-Bit Timer/Counter 1 (TC1A)





#### 2.5.2 Control

The timer/counter 1 is controlled by a timer/counter 1 control register (TC1CR) and two 16-bit timer registers (TC1DRA and TC1DRB).

| TC1DRA<br>(00010,     | 15  | 14                    | 13<br>TC             | 12                | 11       | 10        | 9          | 8                                 | 7            | 6          | 5                                            | 4<br>TC1D5  | 3        | 3                       | 2                   | 1        | 0   |
|-----------------------|-----|-----------------------|----------------------|-------------------|----------|-----------|------------|-----------------------------------|--------------|------------|----------------------------------------------|-------------|----------|-------------------------|---------------------|----------|-----|
| 00011 <sub>H</sub> )  |     | L                     |                      |                   | 1 (0001  |           |            | I                                 |              |            | 1                                            |             |          |                         | I                   | <u> </u> |     |
|                       | 15  | 14                    | 13                   | 12                | 11       | 10        | ٥          | 8                                 | 7            | 6          | 5                                            | VV<br>4     | rite oni | y<br>a                  | 2                   | 1        | 0   |
| (00012,               | 15  | 14                    | TC                   | 1DRB <sub>E</sub> | + (00013 | но<br>Зн) | 3          | 0                                 | /            | 0          | 5                                            | TC1DF       | RBL (00  | ,<br>012 <sub>H</sub> ) | 2                   | 1        |     |
| 00013H)               |     | <u> </u>              | <u> </u>             |                   | 1        | <u> </u>  |            | 1                                 |              |            | <u>    I                                </u> | R           | ead onl  | v                       | 1                   | <u> </u> |     |
| TC1CR                 | 7   | 6                     | 5                    | 4                 | 3        | 2         | 1          | 0                                 |              |            |                                              |             |          | 5                       |                     |          |     |
| (00014 <sub>H</sub> ) | "0" | ACPAR<br>MCAF<br>METT | TC                   | 1S                | TC       | 1CK       | TC         | 1M                                | (i           | nitial     | value: (                                     | 0000 00     | 000)     |                         |                     |          |     |
|                       |     |                       |                      |                   |          | 11        |            |                                   |              |            |                                              |             |          |                         |                     |          |     |
|                       |     |                       |                      |                   |          |           | 00: T      | imer/                             | external tri | igger      | timer/ev                                     | vent co     | unter n  | node                    |                     |          |     |
|                       | TC1 | IM                    | TC1 oper             | ating m           | node sel | lect      | 01: V      | Vindo                             | w mode       |            |                                              |             |          |                         |                     |          |     |
|                       |     |                       |                      |                   |          |           | 10: P      | 10: Pulse width measurement mode  |              |            |                                              |             |          |                         |                     |          |     |
|                       |     |                       |                      |                   |          | 11: re    |            |                                   |              |            |                                              |             |          |                         |                     |          |     |
|                       |     |                       |                      |                   |          |           |            | DV1CK - 0 DV1CK - 1               |              |            |                                              |             |          |                         |                     |          |     |
|                       |     |                       |                      |                   |          |           | 00         |                                   | D            | fc/2       | <b>X</b> = <b>U</b><br>11                    |             |          | fc/2                    | <sup>12</sup>       |          |     |
|                       | TC1 | СК                    | TC1 sour             | ce cloc           | k select | [Hz]      | 01         | 1                                 |              | fc/2       | 7                                            |             |          | fc/2                    | -<br>2 <sup>8</sup> |          |     |
|                       |     |                       |                      |                   |          |           | 10         | )                                 |              | fc/2       | 3                                            |             |          | fc/2                    | 2 <sup>4</sup>      |          |     |
|                       |     |                       |                      |                   |          |           | 11         | 11 External clock (TC1 pin input) |              |            |                                              |             |          |                         | 5.44                |          |     |
|                       |     |                       |                      |                   |          |           | 00: S      | Stop&                             | counter cle  | ear        | Timer                                        | Ex-<br>tend | Event    | Win-<br>dow             | Pulse               | PPG      | R/W |
|                       |     |                       |                      |                   |          |           | 01: C      | Comm                              | and start    | ĺ          | 0                                            | 0           | 0        | 0                       | 0                   | 0        | ,   |
|                       | TC1 | 1S                    | TC1 star             | control           | I        |           | 10: E<br>a | Extern                            | al trigger s | start<br>e | 0                                            | ×           | ×        | ×                       | ×                   | ×        |     |
|                       |     |                       |                      |                   |          |           | 11: E      | Extern                            | al trigger s | start      | ×                                            | 0           | 0        | 0                       | 0                   | 0        |     |
|                       |     |                       |                      |                   |          |           | а          | t the                             | falling edg  | е          | ×                                            | 0           | 0        | 0                       | 0                   | 0        |     |
|                       | ACA | P1                    | Auto cap             | ture cor          | ntrol    |           | 0: Au      | to-ca                             | pture disat  | ole        | 1: A                                         | uto-ca      | pture er | nable                   |                     |          |     |
|                       | MCA | NP1                   | Pulse wid<br>control | ith mea           | isureme  | ent mode  | 0: Do      | uble                              | edge captu   | ıre        | 1: S                                         | ingle e     | dge ca   | pture                   |                     |          |     |
|                       | MET | T1                    | External control     | trigger t         | timer mo | ode       | 0: Tri     | gger                              | start        |            | 1: T                                         | rigger      | start&st | ор                      |                     |          |     |

Note 1: fc; High-frequency clock [Hz]

- Note 2: Writing to the lower byte of the timer registers (TC1DRA<sub>L</sub>, TC1DRB<sub>L</sub>), the comparison is inhibited until the upper byte (TC1DRA<sub>H</sub>, TC1DRB<sub>H</sub>) is written. Only the lower byte of the timer registers can not be changed. After writing to the upper byte, any match during 1 machine cycle (instruction execution cycle) is ignored.
- Note 3: Set the mode, source clock when TC1 stops (TC1S = "00").
- Note 4: Auto-capture can be used in only timer, event counter, and window modes.
- Note 5: Values to be loaded to timer registers must satisfy the following condition. TC1DRA > "0" (others)
- Note 6: Always write "0" to bit 7 in TC1CR.
- Note 7: When STOP mode is started, timer counter is stopped and cleared. Set TC1S to "1" after STOP mode is released for restarting timer counter.

#### Figure 2.5.2 Timer Registers and TC1 Control Register

#### 2.5.3 Function

Timer/counter 1 has five operating modes: timer, external trigger timer, event counter, window, pulse width measurement.

(1) Timer mode

In this mode, counting up is performed using the internal clock. The contents of TC1DRA are compared with the contents of up-counter. If a match is found, an INTTC1 interrupt is generated, and the counter is cleared to "0". Counting up resumes after the counter is cleared. The current contents of up-counter can be transferred to TC1DRB by setting ACAP1 (bit 6 in TC1CR) to "1" (software capture function). (auto-cpture function)

# Table 2.5.1Source Clock (internal clock) for Timer/Counter 1<br/>(example: at fc = 8.0 MHz)

|       | NORMAL, IDLE Mode |                          |                 |                          |  |  |  |  |  |  |
|-------|-------------------|--------------------------|-----------------|--------------------------|--|--|--|--|--|--|
| TC1CK | DV10              | CK = 0                   | DV10            | CK = 1                   |  |  |  |  |  |  |
|       | Resolution [µs]   | Maximum Time Setting [s] | Resolution [µs] | Maximum Time Setting [s] |  |  |  |  |  |  |
| 00    | 256.0             | 16.78                    | 512.0           | 33.55                    |  |  |  |  |  |  |
| 01    | 16.0              | 1.05                     | 32.0            | 2.10                     |  |  |  |  |  |  |
| 10    | 1.0               | 65.54 m                  | 2.0             | 131.07                   |  |  |  |  |  |  |

Example 1: Sets the timer mode with source clock  $fc/2^{11}$  [Hz] and generates an interrupt 1s later (at fc = 8.0 MHz)

- LDW (TC1DRA), 0F42H; Sets the timer register (1 s  $\div$  2<sup>11</sup>/fc = 0F42<sub>H</sub>)
- SET (EIRL). EF4; Enable INTTC1
- EI
- LD (TC1CR), 00010000B; Starts TC1

Example 2: Auto-capture

- LD (TC1CR), 01010000B; ACAP1  $\leftarrow$  1 (capture)
- LD WA, (TC1DRB); Reads the capture value



Figure 2.5.3 Timer Mode Timing Chart

(2) External trigger timer mode

In this mode, counting up is started by an external trigger. This trigger is the edge of the TC1 pin input. Either the rising or falling edge can be selected with TC1S. Source clock is an internal clock. The contents of TC1DRA is compared with the contents of up-counter. If a match is found, an INTTC1 interrupt is generated, and the counter is cleared to "0" and halted. The counter is restarted by the selected edge of the TC1 pin input.

When METT1 (bit 6 in TC1CR) is "1", inputting the edge to the reverse direction of the trigger edge to start counting clears the counter, and the counter is stopped. Inputting a constant pulse width can generate interrupts. When METT1 is "0", the reverse directive edge input is ignored. The TC1 pin input edge before a match detection is also ignored.

The TC1 pin input has the noise rejection; therefore, pulses of 7/fc [s] or less are rejected as noise. A pulse width of 24/fc [s] or more is required for edge detection in NORMAL or IDLE mode.

Example 1: Detects rising edge in TC1 pin input and generates an interrupt 100  $\mu s$  later. (at fc = 8.0 MHz, DV1CK = 1)

| LDW | (TC1DRA), 0032H; 100 $\mu$ s ÷ 2 <sup>4</sup> /fc = 32 <sub>H</sub> |
|-----|---------------------------------------------------------------------|
| SET | (EIRL). EF4; INTTC1 interrupt enable                                |
| EI  |                                                                     |
| LD  | (TC1CR), 00101000B; TC1 external trigger start, METT1 = 0           |
| LD  | (TC1CR), 00101000B; TC1 external trigger start, METT1 = 0           |

Example 2: Generates an interrupt, inputting "L" level pulse (pulse width: 4 ms or more) to the TC1 pin. (at fc = 8.0 MHz, DV1CK = 1)

- LDW (TC1DRA), 007DH; 4 ms  $\div 2^{8}/\text{fc} = 007D_{\text{H}}$
- SET (EIRL). EF4; INTTC1 interrupt enable

EI

LD (TC1CR), 01110100B; TC1 external trigger start, METT1 = 1



## Figure 2.5.4 External Trigger Timer Mode Timing Chart

(3) Event counter mode

In this mode, events are counted at the edge of the TC1 pin input and bit 4 or 5 in TC1CR. Either the rising or falling edge can be selected with the external trigger. The contents of TC1DRA are compared with the contents of up-counter. If a match is found, an INTTC1 interrupt is generated, and the counter is cleared.

Match detect is executed on other edge of count-up. A match can not be detected and INTTC1 is not generated when the pulse is still in same state.

Setting ACAP1 to "1" transfers the current contents of up-counter to TC1DRB (auto-capture function).





#### (4) Window mode

Counting up is performed on the rising edge of the pulse that is the logical AND-ed product of the TC1 pin input (window pulse) and an internal clock. The contents of TC1DRA are compared with the contents of up-counter. If a match is found, an INTTC1 interrupt is generated, and the counter is cleared. Positive or negative logic for the TC1 pin input can be selected with bit 4 or 5 in TC1CR. It is necessary that the maximum applied frequency be such that the counter value can be analyzed by the program. That is; the frequency must be considerably slower than the selected internal clock.



(a) Positive logic (at TC1S = 10)



(b) Negative logic (at TC1S = 11)

## Figure 2.5.6 Window Mode Timing Chart

(5) Pulse width measurement mode

Counting is started by the external trigger (set to external trigger start by TC1CR). The trigger can be selected either the rising or falling edge of the TC1 pin input. the source clock is used an internal clock. On the next falling (rising) edge, the counter contents are transferred to TC1DRB and an INTTC1 interrupt is generated. The counter is cleared when the single edge capture mode is set. When double edge capture is set, the counter continues and, at the next rising (falling) edge, the counter contents are again transferred to TC1DRB. If a falling (rising) edge capture value is required, it is necessary to read out TC1DRB contents until a rising (falling) edge is detected. Falling or rising edge is selected with the external trigger (bit 4 or 5 in TC1CR), and single edge or double edge is selected with MCAP1 (bit 6 in TC1CR).

INTTC1SW

Example: Duty measurement (resolution  $fc/2^7$  [Hz] DV1CK = 0) (INTTC1SW). 0; INTTC1 service switch initial setting CLR (TC1CR), 00000110B; Sets the TC1 mode and source clock LD SET (EIRL). EF4; Enables INTTC1 ΕI (TC1CR), 00100110B; Starts TC1 with an external trigger at MCAP1 = 0 LD PINTTC1: CPL (INTTC1SW). 0; Complements INTTC1 service switch F, SINTTC1 JRS (HPULSE), (TC1DRBL); Reads TC1DRB ("H" level pulse width) LD (HPULSE + 1), (TC1DRBH) LD RETI (WIDTH), (TC1DRBL); Reads TC1DRB (period) SINTTC1: LD LD (WIDTH + 1), (TC1DRBH); Duty calculation RETI VINTTC1: DL PINTTC1 WIDTH HPULSE TC1 Pin

# <u>TOSHIBA</u>



(a) Single edge capture (MCAP1 = 1)



(b) Double edge capture (MCAP1 = 0)

Figure 2.5.7 Pulse Measurement Mode Timing Chart

#### 2.6 16-Bit Timer/Counter 2 (TC2A)

#### 2.6.1 Configuration



Note: MPX; Multiplexer

CMP; Comparator



#### 2.6.2 Control

The timer/counter 2 is controlled by a timer/counter 2 control register (TC2CR) and a 16-bit timer register 2 (TC2DR). Reset does not affect TC2DR.

| TC2DR                           | 15   | 14 | 13         | 12               | 11                  | 10 | 9      | 8                | 7          | 6                 | 5         | 4       | 3      | 2                  | 1 | 0     |
|---------------------------------|------|----|------------|------------------|---------------------|----|--------|------------------|------------|-------------------|-----------|---------|--------|--------------------|---|-------|
| (00016,<br>00017 <sub>H</sub> ) |      |    | тс         | 2DR <sub>H</sub> | (00017 <sub>1</sub> | H) |        | 1                |            |                   | T         | C2DRL   | (00016 | н)                 |   |       |
|                                 | I    |    |            |                  |                     |    |        |                  |            |                   |           | Write   | only   |                    |   |       |
| TC2CR                           | 7    | 6  | 5          | 4                | 3                   | 2  | 1      | 0                |            |                   |           |         |        |                    |   |       |
| (00015 <sub>H</sub> )           | -    |    | TC2S       |                  | TC2CK               |    | _      | TC2M             | ı (        | initial va        | alue: **( | 0*00 00 | )      |                    |   |       |
|                                 |      |    | <u></u>    |                  |                     | L  |        |                  |            |                   |           |         |        |                    |   |       |
|                                 | TCOM | ٨  | TC2        |                  |                     |    | 0: Tin | ner/eve          | ent count  | er mode           | 9         |         |        |                    |   |       |
|                                 | 1021 | VI | operating  | mode             | select              |    | 1: Wi  | ndou n           | node       |                   |           |         |        |                    |   |       |
|                                 |      |    |            |                  |                     |    |        |                  |            |                   | NORMA     | L, IDLE | Mode   |                    |   |       |
|                                 |      |    |            |                  |                     |    |        | $\smallsetminus$ | D          | V1CK =            | 0         |         | DV     | '1CK = 1           | I |       |
|                                 |      |    |            |                  |                     |    | 00     | 0                |            | fc/2223           |           |         |        | fc/2 <sup>24</sup> |   |       |
|                                 |      |    |            |                  |                     |    | 00     | 1                |            | fc/213            |           |         |        | fc/2 <sup>14</sup> |   |       |
|                                 | T000 | L. | TC2        |                  |                     |    | 01     | 0                |            | fc/2 <sup>8</sup> |           |         |        | fc/2 <sup>9</sup>  |   | Write |
|                                 | 1020 | ĸ  | source clo | ock sel          | ect [Hz]            |    | 01     | 1                |            | fc/2 <sup>3</sup> |           |         |        | fc/24              |   | only  |
|                                 |      |    |            |                  |                     |    | 10     | 0 r              | eserved    |                   |           | ľ       |        |                    |   |       |
|                                 |      |    |            |                  |                     |    | 10     | 1 r              | eserved    |                   |           |         |        |                    |   |       |
|                                 |      |    |            |                  |                     |    | 11     | 0 r              | eserved    |                   |           |         |        |                    |   |       |
|                                 |      |    |            |                  |                     |    | 11     | 1 E              | External c | lock (T           | C2 pin ir | nput)   |        |                    |   |       |
|                                 | тор  |    | TC2        |                  |                     |    | 0: Sto | op and           | counter of | clear             |           |         |        |                    |   | 1     |
|                                 | 1628 | 5  | start cont | rol              |                     |    | 1: Sta | art              |            |                   |           |         |        |                    |   |       |

Note 1: fc; High-frequency clock [Hz], \*; Don't care

Note 2: Writing to the lower byte of timer register 2 (TC2DR<sub>L</sub>), the comparison is inhibited until the upper byte (TC2DR<sub>H</sub>) is written. After writing to the upper byte, any match during 1 machine cycle (instructon execution cycle) is ignored.

- Note 3: Set the mode and source clock when the TC2 stops (TC2S = 0).
- Note 4: Values to be loaded to the timer register must satisfy the following condition.

TC2DR > 0 (TC2DR<sub>15</sub> to 11 > 0 at warm-up)

- Note 5: TC2CR are write-only registers and must not be used with any of the read-modify-write instructions.
- Note 6: When STOP mode is started, timer counter is stopped and cleared. Set TC2S to "1" after STOP mode is released for restarting timer counter

## Figure 2.6.2 Timer Register 2 and TC2 Control Register

#### 2.6.3 Function

The timer/counter 2 has three operating modes: timer, event counter and window modes.

(1) Timer mode

In this mode, the internal clock is used for counting up. The contents of TC2DR are compared with the contents of up-counter. If a match is found, a timer/counter 2 interrupt (INTTC2) is generated, and the counter is cleared. Counting up is resumed after the counter is cleared.

Example: Sets the source clock  ${\rm fc}/{\rm 2}^3$  [Hz] and generates an interrupt event 25 ms

| (at fc | = 8.0 | MHz      | DV1CK | = 1) |
|--------|-------|----------|-------|------|
| (at it | - 0.0 | IVII IZ, | DVICK | - 1) |

- LDW (TC2DR), 61A8<sub>H</sub>; Sets TC2DR
- SET (EIRH). EF14; Enable INTTC2 interrupt
- EI
- LD (TC2CR), 00101100B; Starts TC2

## Table 2.6.1 Source Clock (internal clock) for Timer/Counter 2 (at fc = 8.0 MHz)

|       |            | NORMAL,              | IDLE Mode  |                      |  |  |  |
|-------|------------|----------------------|------------|----------------------|--|--|--|
| TC2CK | DV1C       | CK = 0               | DV1CK = 1  |                      |  |  |  |
|       | Resolution | Maximum Time Setting | Resolution | Maximum Time Setting |  |  |  |
| 000   | 1.05 [μs]  | 19.11 [h]            | 0.53 [s]   | 9.55 [h]             |  |  |  |
| 001   | 1.02 [ms]  | 66.8 [s]             | 510 [μs]   | 33.4 [s]             |  |  |  |
| 010   | 32 [µs]    | 2.08 [s]             | 16 [μs]    | 1.04 [s]             |  |  |  |
| 011   | 1 [µs]     | 65.4 [ms]            | 0.5 [μs]   | 32.7 [ms]            |  |  |  |

#### (2) Event counter mode

In this mode, events are counted on the rising edge of the TC2 pin input. The contents of TC2DR are compared with the contents of the up-counter. If a match is found, an INTTC2 interrupt is generated, and the counter is cleared. The maximum frequency applied to the TC2 pin is shown in Table 2.6.2. Two or more machine cycles are required for both the "H" and "L" levels of the pulse width. Match detect is executed on the falling edge of the TC2 pin. A match can not be detected and INTTC2 is not generated when the pulse is still in a falling state.

Example: Sets the event counter mode and generates an INTTC2 interrupt 640 counts later.

| LDW | (TC2DR), 280 <sub>H</sub> ; Sets TC2DR |
|-----|----------------------------------------|
| SET | (EIRH). EF14; Enables INTTC2 interrupt |
| EI  |                                        |
| LD  | (TC2CR), 00111100B; Starts TC2         |
|     |                                        |

## Table 2.6.2 Timer/Counter 2 External Clock Source

| Maximum Applied Frequency [Hz] |
|--------------------------------|
| NORMAL, IDLE Mode              |
| fc/2 <sup>4</sup>              |

#### (3) Window mode

In this mode, counting up performed on the rising edge of an internal clock during TC2 external pin input (window pulse) is "H" level. The contents of TC2DR are compared with the contents of up-counter. If a match found, an INTTC2 interrupt is generated, and the up-counter is cleared. The maximum applied frequency (TC2 input) must be considerably slower than the selected internal clock.



Figure 2.6.3 Window Mode Timing Chart

#### 8-Bit Timer/Counter 3 (TC3B) 2.7

#### 2.7.1 Configuration



CMP; Comparator

Figure 2.7.1 Timer/Counter 3 (TC3B)

## <u>TOSHIBA</u>

#### 2.7.2 Control

The timer/counter 3 is controlled by a timer/counter 3 control register (TC3CR) and two 8-bit timer registers (TC3DRA and TC3DRB) and port multiplex control register (PMPXCR).



- Note 1: fc; High-frequency clock [Hz], \*; Don't care
- Note 2: Set the mode and the source clock when the TC3 stops (TC3S = 0).
- Note 3: Values to be loaded into timer register 3A must satisfy the following condition.

TC3DRA > 0 (in the timer and event counter mode)

- Note 4: Auto-capture can be used only in the timer and event counter mode.
- Note 5: TC3CR, TCESCR is a write-only register and must not be used with any of read-modify-write instructions.
- Note 6: When STOP mode is started, timer counter is stopped and cleared. Set TC3S to "1" after STOP mode is released for restarting timer counter.
- Note 7: Always write "0" to bit 7 in PMPXCR.

## Figure 2.7.2 Timer Register 3 and TC3 Control Register

#### 2.7.3 Function

The timer/counter 3 has three operating modes: timer, event counter, and capture mode. When it is used in the capture mode, the noise rejection time of TC3 pin input can be set by remote control receive control register.

(1) Timer mode

In this mode, the internal clock is used for counting up. The contents of TC3DRA are compared with the contents of up-counter. If a match is found, a timer/counter 3 interrupt (INTTC3) is generated, and the up-counter is cleared. The current contents of up-counter are loaded into TC3DRB by setting ACAP (bit 6 in TC3CR) to "1" (auto-capture function).

The contents of up-counter can be easily confirmed by executing the read instruction (RD instruction) of TC3DRB. Loading the contents of up-counter is not synchronized with counting up. The contents of over flow (FFH) and 00H can not be loaded correctly. It is necessary to consider the count cycle.



# Table 2.7.1Source Clock (internal clock) for Timer/Counter 3<br/>(example: at fc = 8.0 MHz)

|       |                 | NORMAL, I                | DLE Mode        |                          |  |  |  |
|-------|-----------------|--------------------------|-----------------|--------------------------|--|--|--|
| тсзск | DV10            | CK = 0                   | DV1CK = 1       |                          |  |  |  |
|       | Resolution [µs] | Maximumsetting Time [ms] | Resolution [µs] | Maximumsetting Time [ms] |  |  |  |
| 000   | 1024            | 261.2                    | 2048            | 522.2                    |  |  |  |
| 001   | 512             | 130.6                    | 1024            | 261.1                    |  |  |  |
| 010   | 256             | 65.3                     | 512             | 130.6                    |  |  |  |
| 011   | 128             | 32.6                     | 256             | 65.3                     |  |  |  |
| 100   | 64.0            | 16.3                     | 128             | 32.6                     |  |  |  |
| 101   | 32.0            | 8.2                      | 64.0            | 16.3                     |  |  |  |
| 110   | 16.0            | 4.1                      | 32.0            | 8.2                      |  |  |  |

#### (2) Event counter mode

In this mode, the TC3 pin input pulses are used for counting up Either the rising on falling edge can be selected with TC3ES (bit 0 in PMPXCR). The contents of TC3DRA are compared with the contents of the up-counter. If a match is found, an INTTC3 interrupt is generated and the counter is cleared. Match detect is executed on the falling edge of the TC3 pin. A match can not be detected, and INTTC3 is not generated when the pulse is still in a falling state.

The maximum applied frequency is shown in table 2.7.2. One or more machine cycles are required for both the high and low levels of the pulse width.

The current contents of up-counter are loaded into TC3DRB by setting ACAP (bit 6 in TC3CR) to "1" (auto-capture funcion).

The contents of up-counter can be easily confirmed by executing the read instruction (RD instruction) of TC3DRB. Loading the contents of up-counter is not synchronized with counting up. The contents of over flow (FFH) and 00H can not be loaded correctly. It is necessary to consider the count cycle.

Example: Generates an interrupt every 0.5 s, inputting 50 Hz pulses to the TC3 pin.

- LD (TC3CR), 00001110B; Sets TC3 mode and source clock
- LD (TC3DRA), 19<sub>H</sub>;  $0.5 s \div 1/50 = 25 = 19_H$
- LD (TC3CR), 00011100B; Starts TC3

#### Table 2.7.2 Source Clock (external clock) for Timer/Counter

| Maximum Applied Frequency [Hz] |
|--------------------------------|
| NORMAL, IDLE Mode              |
| fc/2 <sup>4</sup>              |

#### (3) Capture mode

The pulse width, period and duty of the TC3 pin input are measured in this mode, which can be used in decoding the remote control signals or distinguishing AC 50/60 Hz, etc. The counter is free running by the internal clock. On the rising (falling) edge of the TC3 pin input, the current contents of counter is loaded into TC3DRA, then the up-counter is cleared to "0" and an INTTC3 interrupt is generated. On the falling (rising) edge of the TC3 pin input, the current contents of the counter is loaded into TC3DRB. In this case, counting continues. On the next rising (falling) edge of the TC3 pin input, the current contents of counter are loaded into TC3DRA, then the counter is cleared again and an interrupt is generated. If the counter overflows before the edge is detected, FFH is set into TC3DRA, and the counter is cleared and an INTTC3 interrupt is generated. During interrupt processing, it can be determined whether or not there is an overflow by checking whether or not the TC3DRA value is FFH. Also, after an interrupt (capture to TC3DRA, or overflow detection) is generated, capture and overflow detection are halted until TC3DRA has been read out; however, the counter continues. As reading out TC3DRA resumes capture/overflow detection, TC3DRB must be beforehand read out.





The edge of TC3 pin input is detected in the remote control receive circuit with noize rejection. The remote control receive circuit is controlled by the remote control receive control register (RCCR). The romote control receive status register (RCSR) can monitor the porality selection and noize rejection circuit.



Figure 2.7.4 Remote Control Receiving Circuit

## TMPA8827CMNG /CPNG /CSNG

#### RCCR (000

| 026 <sub>H</sub> ) | RCEN | RPOLS | RCSCK |  | RCNC |  |  |
|--------------------|------|-------|-------|--|------|--|--|
|                    |      |       |       |  |      |  |  |

Noise reject time select Write RCNC  $(source clock) \times (RCNC - 1) [s]$ only  $02_{H} \leq \text{RCNC} \leq 1F_{H}$ NORMAL, IDLE Mode DV1CK = 0DV1CK = 1Noise reject circuit RCSCK Source clock select 0 2<sup>8</sup>/fc 2<sup>9</sup>/fc R/W **ТСЗСК** (Note 2) 1 0: Positive Remote control signal polarity RPOLS select 1: Negative 0: Disable Remote control receive circuit Write RCEN operation control only 1: Enable

Note 1: Set RPOLS and RCSCK when the timer/counter stops (TC3S = 0)

- Note 2: Source clock of timer/counter 3
- Note 3: fc; High-frequency clock [Hz], \*; Don't care
- Note 4: RCCR includes a write-only register and must not be used with any of read-modify-write instructions.

Note 5: Values to be loaded to RCNC must satisfy the following condition.  $02 \leq \text{RCNC} \leq 1\text{F}$ 

| RCSR     |  |
|----------|--|
| (00026µ) |  |

| JIX _             |      |       |       |       |      |   |   |   |  |
|-------------------|------|-------|-------|-------|------|---|---|---|--|
| 26 <sub>H</sub> ) | RCNF | RPOLS | RCSCK | RCOVF | RNCM | — | — | — |  |

0: Low level Remote control signal monitor RNCM after noise rejecter 1: High level Read only 0: Signal and definition by overwriting the noise reject time RCNC RCOVF Noise reject circuit Overflow flag 1: Other than above NORMAL, IDLE Mode DV1CK = 0DV1CK = 1Noise reject circuit RCSCK Source clock select 0 28/fc 2<sup>9</sup>/fc R/W тсзск 1 (Note 2) 0: Positive Remote control signal polarity RPOLS select 1: Negative 0: Without noise Remote control signal monitor Read RCNF after noise rejecter only 1: With noise

Note 1: Reading out the register RCSR resets RCNF and RCOVF.

Note 2: Source clock of timer/counter 3

Note 3: When a 5-bit up-down counter counts down to "0" after counting up, the RCNF defines to be noise.

Note 4: fc; High-frequency clock [Hz], \*; Don't care

#### Figure 2.7.5 **Remote Control Receive Control Register and Remote Control Receive Status Register**

(initial value: 0001 1111)

(initial value: 0000 0\*\*\*)

## Table 2.7.3 Combination between the Porality and the Edge Selection



Note: When TC3CK is used in RCSCK, do not select an external clock to the TC3CK.



(b) Noise rejection circuit overflow flag (RPOLS = 1, RCNC =  $08_H$  to  $03_H$ )



#### 2.8 8-Bit Timer/Counter 4 (TC5A)

#### 2.8.1 Configuration





#### 2.8.2 Control

The timer/counter 4 is controlled by a timer/counter 4 control register (TC4CR) and an 8-bit timer register 4 (TC4DR). Reset does not affect TC4DR.



| PMPXCR                | 7   | 6   | 5 | 4 | 3 | 2 | 1     | 0       |                            |
|-----------------------|-----|-----|---|---|---|---|-------|---------|----------------------------|
| (00027 <sub>H</sub> ) | "0" | CHS | — | — | — | — | TC4ES | (TC3ES) | (initial value: 00** **00) |

| TCAES | TC4 adap solact | 0: Rising edge  | Write |
|-------|-----------------|-----------------|-------|
| 10463 | 104 Euge Select | 1: Falling edge | only  |

- Note 1: fc; High-frequency clock [Hz], \*; Don't care
- Note 2: Values to be loaded to the timer register must satisfy the following condition. 0 < TC4DR
- Note 3: Set the operating mode and the source clock selection when the TC4 stops (TC4ES = 0)
- Note 4: Available source clocks for each operation mode is referred to the following table.
- Note 5: TC4CR, TC4DR and the PMPXCR are write only register and must not be used with any of the read-modify-write instructions such as SET, CLR, etc.
- Note 6: Always write "0" to bit 7 in PMPXCR.
- Note 7: When STOP mode is started, timer counter is stopped and cleared. Set TC4S to "1" after STOP mode is released for restarting timer counter.

## Figure 2.8.2 Timer Register 4 and TC4 Control Register

#### 2.8.3 Function

The timer/counter 4 has two operating modes: timer, event counter mode.

(1) Timer mode

In this mode, the internal clock is used for counting up. The contents of TC4DR are compared with the contents of up-counter. If a match is found, an INTTC4 interrupt is generated and the up-counter is cleared to "0". Counting up resumes after the up-counter is cleared.

# Table 2.8.1Source Clock (internal clock) for Timer/Counter 4<br/>(example: at fc = 8.0 MHz)

| TC4CK |                    | NORMAL, IDLE Mode           |                    |                             |  |  |  |  |  |  |  |  |
|-------|--------------------|-----------------------------|--------------------|-----------------------------|--|--|--|--|--|--|--|--|
|       | DV1C               | CK = 0                      | DV1CK = 1          |                             |  |  |  |  |  |  |  |  |
|       | Resolution<br>[µs] | Maximum Setting Time<br>[s] | Resolution<br>[µs] | Maximum Setting Time<br>[s] |  |  |  |  |  |  |  |  |
| 000   | 256                | 65.3 m                      | 512                | 130.6 m                     |  |  |  |  |  |  |  |  |
| 001   | 16.0               | 4.1 m                       | 32.0               | 8.2 m                       |  |  |  |  |  |  |  |  |
| 010   | 4.0                | 1.0 m                       | 8.0                | 2.0 m                       |  |  |  |  |  |  |  |  |
| 100   | 1.0                | 255 μ                       | 2.0                | 510 μ                       |  |  |  |  |  |  |  |  |

#### (2) Event counter mode

In this mode, the TC4 pin input (external clock) pulse is used for counting up. Either the rising or falling edge can be selected with TC4ES (bit 1 PMPXCR). The contents of TC4DR are compared with the contents of the up-counter. If a match is found, an INTTC4 interrupt is generated and the counter is cleared. The maximum applied frequency is shown Table 2.8.2. Two or more machine cycles are required for both the high and low level of the pulse width.

#### Table 2.8.2 Timer/Counter 4 External Clock Source



#### 2.9 Serial Bus Interface (SBI-ver.D)

The TMPA8827CMNG /CPNG /CSNG has a 1-channel serial bus interface which employs an  $I^2C$  bus (a bus system by philips).

The serial interface is connected to external devices through P52 (SDA1) and P51 (SCL1) in the  $I^2C$  bus mode; P35 (SDA0) and P34 (SCL0) are connected to internal the TV signal processor.

The external serial bus interface pins are also used for the P5 port. When used for serial bus interface pins, set the P3/P5 output latches of these pins to "1". When not used as serial bus interface pins, the P5 port is used as a normal I/O port.

#### 2.9.1 Configuration



Figure 2.9.1 Serial Bus Interface (SBI)

#### 2.9.2 Control

The following registers are used for control the serial bus interface and monitor the operation status.

- Serial bus interface control register A (SBICRA)
- Serial bus interface control register B (SBICRB)
- Serial bus interface data buffer register (SBIDBR)
- I<sup>2</sup>C bus address register (I<sup>2</sup>CAR)
- Serial bus interface status register A (SBISRA)
- Serial bus interface status register B (SBISRB)
- Serial clock source control register (SCCRB)
- Serial clock control status register (SCSR)

#### 2.9.3 Serial Clock Source Control

A serial bus interface circuit can reduce the power consumption by stopping a serial clock generater.

#### Serial Clock Source Control Register



Figure 2.9.2 Serial Clock Souse

#### 2.9.4 Channel Select

A serial bus interface circuit can select I/O pin when a serial bus interface is used for I<sup>2</sup>C bus mode.

#### **Port Switching Register**



Note 1: Always write "0" to bit 7 in PMPXCR.

Note 2: \*; Don't care

#### Figure 2.9.3 Channel Select

#### 2.9.5 Software Reset

A serial bus interface circuit has a software reset function, when a serial bus interface circuit is locked by an external noise, etc.

To occur software reset, write "01", "10" into the SWRST (bit 1, 0 in SBICRB). During software reset, the SWRMON is clear to "0".

## 2.9.6 The Data Format in the I<sup>2</sup>C Bus Mode

The data format when using the TMPA8827CMNG /CPNG /CSNG in the I<sup>2</sup>C bus mode are shown in as below.





Notes: S: Start condition

R/W R/W: Direction bit

ACK: Acknowledge bit

P: Stop condition

## Figure 2.9.4 Data Format in I<sup>2</sup>C Bus Mode

## 2.9.7 I<sup>2</sup>C Bus Mode Control

The following registers are used to control the serial bus interface (SBI) and monitor the operation status in the  $I^2C$  bus mode.

#### Serial Bus Interface Control Register A

| SBICRA                | 7   | 6        | 5          | 4           | 3   | 2                                                                                                                                     | 1                           | 0                    | _                         |                                |                     |       |  |
|-----------------------|-----|----------|------------|-------------|-----|---------------------------------------------------------------------------------------------------------------------------------------|-----------------------------|----------------------|---------------------------|--------------------------------|---------------------|-------|--|
| (00020 <sub>H</sub> ) | I   | BC       |            | ACK         |     |                                                                                                                                       | SCK                         |                      | (ini                      | tial value: 0000               | ) *000)             |       |  |
|                       |     |          |            |             |     |                                                                                                                                       |                             | ACK = 0              | )                         | ACK                            | = 1                 |       |  |
|                       |     |          |            |             |     | BC                                                                                                                                    | Number<br>Clock             | of                   | Bits                      | Number of<br>Clock             | Bits                |       |  |
|                       |     |          |            |             |     | 000                                                                                                                                   | 8                           |                      | 8                         | 9                              | 8                   |       |  |
|                       |     |          |            |             |     | 001                                                                                                                                   | 1                           |                      | 1                         | 2                              | 1                   |       |  |
|                       | BC  | Numb     | er of trar | nsferred bi | ts  | 010                                                                                                                                   | 2                           |                      | 2                         | 3                              | 2                   | Write |  |
|                       |     |          |            |             |     | 011                                                                                                                                   | 3                           |                      | 3                         | 4                              | 3                   | Only  |  |
|                       |     |          |            |             |     | 100                                                                                                                                   | 4                           |                      | 4                         | 5                              | 4                   |       |  |
|                       |     |          |            |             |     | 101                                                                                                                                   | 5                           |                      | 5                         | 6                              | 5                   |       |  |
|                       |     |          |            |             |     | 110                                                                                                                                   | 6                           |                      | 6                         | 7                              | 6                   |       |  |
|                       |     |          |            |             |     | 111                                                                                                                                   | 7                           |                      | 7                         | 8                              | 7                   |       |  |
|                       |     | Ackno    | wledgen    | nent mode   | 9   | 0: Do not generate a clock pulse for an acknowledgemet. (master mode)/Do not count a clock pulse for an acknowledgement. (slave mode) |                             |                      |                           |                                |                     |       |  |
|                       | ACK | specifi  | cation     |             |     | 1: Genera<br>mode)/<br>mode)                                                                                                          | ate a clock<br>Count a cl   | pulse fo<br>ock puls | r an ackno<br>e for an ac | wledgement. (r<br>knowledgemen | naster<br>t. (slave |       |  |
|                       |     |          |            |             |     | Wh                                                                                                                                    | en DV1CK                    | ( is "0"             |                           | When DV1CK is "1"              |                     |       |  |
|                       |     |          |            |             |     | 000: 200.                                                                                                                             | 0 kHz                       |                      | 000:                      | 100.0 kHz                      |                     |       |  |
|                       |     |          |            |             |     | 001: 111.                                                                                                                             | 01: 111.1 kHz 001: 58.8 kHz |                      |                           |                                |                     |       |  |
|                       |     | Serial   | clock se   | lection     |     | 010: 58.8                                                                                                                             | kHz                         |                      | 010:                      | 29.4 kHz                       |                     |       |  |
|                       | SCK | (at fc = | = 8 MHz,   | , output on | SCL | 011: 30.3                                                                                                                             | kHz                         |                      | 011:                      | 15.4 kHz                       |                     | only  |  |
|                       |     | pin)     |            |             |     | 100: 15.4                                                                                                                             | kHz                         |                      | 100:                      | 7.7 kHz                        |                     |       |  |
|                       |     |          |            |             |     | 101: 7.7 k                                                                                                                            | Hz                          |                      | 101:                      | 101: 3.9 kHz                   |                     |       |  |
|                       |     |          |            |             |     | 110: 3.9 kHz                                                                                                                          |                             |                      |                           | 110: 1.9 kHz                   |                     |       |  |
|                       |     |          |            |             |     | 111: rese                                                                                                                             | rved                        |                      | 111:                      | reserved                       |                     |       |  |

Note 1: fc; High-frequency clock [Hz], \*; Don't care

Note 2: SBICRA cannot be used with any of read-modify-write instructions such as bit manipulation, etc.

#### Serial Bus Interface Data Buffer Register

| SBIDBR                         | 7       | 6                  | 5                     | 4                    | 3                   | 2                      | 1                      | 0                      | _                                                                          |                          |                                       |
|--------------------------------|---------|--------------------|-----------------------|----------------------|---------------------|------------------------|------------------------|------------------------|----------------------------------------------------------------------------|--------------------------|---------------------------------------|
| (00021 <sub>H</sub> )          |         | 1                  |                       |                      | 1                   | 1                      | 1                      | 1                      | (initial value: **** ****) R/W                                             |                          |                                       |
|                                | Note 1: | For writi          | ing trans             | mitted da            | ata, stai           | rt from the            | MSB (b                 | oit 7).                |                                                                            |                          |                                       |
|                                | Note 2: | The dat<br>Therefo | a which v<br>re, SBID | was writt<br>BR canr | en into<br>not be u | SBIDBR (<br>sed with a | can not b<br>any of re | be read, s<br>ad-modif | since a write data buffer and a rea<br>y-write instructions such as bit ma | d buffer a<br>nipulatior | rre independent in SBIDBR.<br>n, etc. |
|                                | Note 3: | The dat            | a which \             | was writt            | en into             | SBIDBR i               | s cleare               | d to "0" w             | hen INTSBI is generated.                                                   |                          |                                       |
|                                | Note 4: | *; Don't           | care                  |                      |                     |                        |                        |                        |                                                                            |                          |                                       |
| I <sup>2</sup> C Bu            | s Addı  | ress R             | egiste                | r                    |                     |                        |                        |                        |                                                                            |                          |                                       |
| 2                              | 7       | 6                  | 5                     | 4                    | 3                   | 2                      | 1                      | 0                      | _                                                                          |                          |                                       |
| I <sup>2</sup> CAR<br>(00022н) |         |                    | Sla                   | ave addre            | ess                 |                        |                        | ALS                    |                                                                            |                          |                                       |
|                                | SA6     | SA5                | SA4                   | SA3                  | SA2                 | SA1                    | SA0                    |                        | (initial value: 0000 0000)                                                 |                          |                                       |
|                                | ,       | +<br>              |                       |                      | •                   | •                      | •                      | •                      | -                                                                          | -                        | 1                                     |
|                                | SA      | TMP/<br>/CSN       | A8827CM<br>G slave a  | NG /CPN<br>ddress se | G<br>election       |                        |                        |                        |                                                                            | Write                    |                                       |
|                                | ALS     | Addre              | ess recogi            | nition mo            | de                  | 0: Slave a             | address re             | ecognition             | only                                                                       |                          |                                       |
|                                |         | speci              | fication              |                      |                     | 1: Non sla             | ave addre              | ess recogr             | ition                                                                      |                          |                                       |

Note: I<sup>2</sup>CAR is a write-only register and cannot be used with any of read-modify-write instructions such as bit manipulation, etc.

Figure 2.9.5 Serial Bus Interface Control Register 1, Serial Bus Interface Data Buffer Register and I<sup>2</sup>C Bus Address Register in the I<sup>2</sup>C Bus Mode

102

#### Serial Bus Interface Control Register B

| SBICRB                | 7   | 6   | 5  | 4   | 3  | 2   | 1      | 0      |                            |
|-----------------------|-----|-----|----|-----|----|-----|--------|--------|----------------------------|
| (00023 <sub>H</sub> ) | MST | TRX | BB | PIN | SB | BIM | SWRST1 | SWRST0 | (initial value: 0001 0000) |

| -      |                                  |                                                                   |       |
|--------|----------------------------------|-------------------------------------------------------------------|-------|
| MCT    | Master/Slave colection           | 0: Slave                                                          |       |
| IVIST  |                                  | 1: Master                                                         |       |
| тру    |                                  | 0: Receiver                                                       |       |
| IKA    | Transmitter/receiver selection   | 1: Transmitter                                                    |       |
|        | Otant/atan managetian            | 0: Generate a stop condition when MST, TRX and PIN are "1".       |       |
| ВВ     | Start/stop generation            | 1: Generate a start condition when MST, TRX and PIN are "1".      |       |
| DIN    |                                  | 0:                                                                | Write |
| PIN    | Cancel Interrupt service request | 1: Cancel interrupt service request                               | only  |
|        |                                  | 00: Port mode (serial bus interface output disable)               |       |
| CDIM   | Serial bus interface operating   | 01: Reserved                                                      |       |
| SDIM   | mode selection                   | 10: I <sup>2</sup> C bus mode                                     |       |
|        |                                  | 11: Reserved                                                      |       |
| SWRST1 | Software react start hit         | Coffuers react starts by first writing "40" and payt writing "01" |       |
| SWRST0 | Soliware reset start bit         | Soliware reset starts by first writing 10 and next writing 01.    |       |

Note 1: \*; Don't care

Note 2: Switch a mode to port after confirming that the bus is free.

Note 3: Switch a mode to  $I^2C$  bus mode after confirming that the port is high-level.

Note 4: SBICRB is a write-only register and must not be used with any of read-modify-write instructions such as bit manipulation, etc.

Note 5: When the SWRST (bit 1, 0 in SBICRB) is written to "01", "10", software reset is occurred.

This time, control the serial bus interface and monitor the operation status registers except the SBIM (bit 3, 2 in SBICRB) and the CHS (bit 6 in PMPXCR) are reseted.

Control the serial bus interface and monitor the operation status registers are SBICRA, SBICRB, SBIDBR, I<sup>2</sup>CAR, SBISRA, SBISRB, SCCRA, SCCRB and SCSR,

#### Serial Bus Interface Status Register A

| SBISRA                | 7       | 6       | 5          | 4       | 3 | 2        | 1          | 0          |                            |      |
|-----------------------|---------|---------|------------|---------|---|----------|------------|------------|----------------------------|------|
| (00020 <sub>H</sub> ) | -       | -       | -          |         |   | -        | -          | SWR<br>MON | (initial value: **** ***1) |      |
|                       |         |         |            |         |   |          |            | -          | -                          |      |
|                       |         | Cotturo | o rooot w  | aanitar |   | 0: Durin | g software | reset      |                            | Read |
|                       | SWRINON | Softwar | e reset fr | IONILOF |   | 1:       | — (ini     | itial)     |                            | only |

#### Serial Bus Interface Status Register B

| SBISRB                | 7   | 6   | 5  | 4   | 3  | 2   | 1   | 0   | _                          |
|-----------------------|-----|-----|----|-----|----|-----|-----|-----|----------------------------|
| (00023 <sub>H</sub> ) | MST | TRX | BB | PIN | AL | AAS | AD0 | LRB | (initial value: 0001 0000) |

Note: I<sup>2</sup>CAR is a write-only register and cannot be used with any of read-modify-write instructions such as bit manipulation, etc.

| MST | Master/Slave selection status monitor         | 0: Slave                                               | Read |
|-----|-----------------------------------------------|--------------------------------------------------------|------|
|     |                                               | 1: Master                                              |      |
| TRX | Transmitter/Receiver selection status monitor | 0: Receiver                                            |      |
|     |                                               | 1: Transmitter                                         |      |
| BB  | Bus status monitor                            | 0: Bus free                                            |      |
|     |                                               | 1: Bus busy                                            |      |
| PIN | Interrupt service requests status monitor     | 0: Requesting interrupt service                        |      |
|     |                                               | 1: Releasing interrupt service request                 |      |
| AL  | Arbitration lost detection monitor            | 0:                                                     |      |
|     |                                               | 1: Arbitration lost detected                           |      |
| AAS | Slave address match detection monitor         | 0: Do not detect slave address match or "GENERAL CALL" |      |
|     |                                               | 1: Detect slave address match or "GENERAL CALL"        |      |
| AD0 | "GENERAL CALL" detection monitor              | 0: Do not detect "GENERAL CALL"                        |      |
|     |                                               | 1: Detect "GENERAL CALL"                               |      |
| LRB | Last Received bit monitor                     | 0: Last receive bit is "0"                             |      |
|     |                                               | 1: Last receive bit is "1"                             |      |

# Figure 2.9.6 Serial Bus Interface Control Register 2 and Serial Bus Interface Status Register A/B in the I<sup>2</sup>C Bus Mode

103

#### (1) Acknowledgement mode specification

Set the ACK (bit 4 in SBICRA) to "1" for operation in acknowledgment mode. When a serial bus interface circuit is a master mode, an additional clock pulse is generated for an acknowledge signal. In a transmitter mode during this additional clock pulse cycle, the SDA pin is released in order to receive an acknowledge signal from the receiver. In the receiver mode during this additional clock pulse cycle, the SDA pin is set to low level generation an acknowledge signal.

Clear the ACK to "0" for operation in a non-acknowledgement mode. When a serial bus interface circuit is a master mode, a clock pulse for an acknowledge signal is not generated.

In an acknowledgement mode, when a serial bus interface circuit is a slave mode, a clock is counted for the acknowledge signal. During a clock for the acknowledge signal, when a received slave address matches to a slave address which is set to the I<sup>2</sup>CAR or a "GENERAL CALL" is received, the SDA pin is set to low level generating an acknowledge signal.

After a received slave address matches to a slave address which is set to the I<sup>2</sup>CAR and a "GENERAL CALL" is received, in a transmitter mode during a clock for an acknowledge signal, the SDA pin is released in order to receive an acknowledge signal from a receiver. In a receiver mode, the SDA pin is set to low level generating an acknowledge signal.

In the non-acknowledgement mode, when a serial bus interface circuit is a slave mode, a clock for a acknowledge signal is not counted.

(2) Number of transfer bits

The BC (bits 7 to 5 in SBICRA) is used to select a number of bits for next transmitting and receiving data.

Since the BC is cleared to "000" as a start condition, a slave address and direction bit transmissions are always executed in 8 bits. Other than these, the BC retains a specified value.

#### (3) Serial clock

a. Clock source

The SCK (bits 2 to 0 in SBICRA) is used to select a maximum transfer frequency output from the SCL pin in the master mode.



Note: fc; High-frequency clock

## Figure 2.9.7 Clock Source

#### b. Clock synchronization

The  $I^2C$  bus has a clock synchronization function to meet the transfer speed to a slow processing device when a transfer is performed between the devices which have different process speed.

101

110

9

10

10

11

The example explains clock synchronization procedures when two masters simultaneously exist on a bus.





As Master 1 pulls down the SCL pin to the low level at point "a", the SCL line of the bus becomes the low level. After detecting this situation, Master 2 resets counting a clock pulse in the high level and sets the SCL pin to the low level.

Master 1 finishes counting a clock pulse in the low level at point "b" and sets the SCL pin to the high level. Since Master 2 holds the SCL line of the bus at the low level, Master 1 waits for counting a clock pulse in the high level. After Master 2 sets a clock pulse to the high level at point "c" and detects the SCL line of the bus at the high level, Master 1 starts counting a clock pulse in the high level.

The clock pulse on the bus is determined by the master device with the shortest high-level period and the master device with the longest low-level period from among those master devices connected to the bus.

(4) Slave address and address recognition mode specification

When the serial bus interface circuit is used with an addressing format to recognize the slave address, clear the ALS (bit 0 in  $I^2CAR$ ) to "0", and set the SA (bits 7 to 1 in  $I^2CAR$ ) to the slave address.

When the serial bus interface circuit is used with a free data format not to recognize the slave address, set the ALS to "1". With a free data format, the slave address and the direction bit are not recognized, and they are processed as data from immediately after start condition.

#### (5) Master/slave selection

Set the MST (bit 7 in SBICRB) to "1" for operating a serial bus interface circuit as a master device. Clear the MST for operation as a slave device. The MST is cleared to "0" by the hardware after a stop condition on the bus is detected or arbitration is lost.

#### (6) Transmitter/receiver selection

Set the TRX (bit 6 in SBICRB) to "1" for operating a serial bus interface circuit as a transmitter. Clear the TRX for operation as a receiver. When data with an addressing format is transferred in the slave mode, the TRX is set to "1" by a hardware if the direction bit  $(R/\overline{W})$  sent from the master device is "1", and is cleared to "0" by a hardware if the bit is "0". In the master mode, after an acknowledge signal is returned from the slave device, the TRX is cleared to "0" by a hardware if a transmitted direction bit is "1", and is set to "1" by a hardware if it is "0". When an acknowledge signal is not returned, the current condition is maintained.

The TRX is cleared to "0" by the hardware after a stop condition on the bus is detected or arbitration is lost.

The following table shows TRX changing conditions in each mode and TRX value after changing.

# <u>TOSHIBA</u>

## TMPA8827CMNG /CPNG /CSNG

| Mode        | Direction Bit | Conditions                                                           | TRX after Changing |
|-------------|---------------|----------------------------------------------------------------------|--------------------|
| Slave mode  | "O"           | A received slave address is the same value set to I <sup>2</sup> CAR | "0"                |
| Slave mode  | "1"           |                                                                      | "1"                |
| Master mode | "O"           | ACK signal is returned                                               | "1"                |
| Master mode | "1"           |                                                                      | "0"                |

When a serial bus interface circuit operates in the free data format, a slave address and a direction bit are not recognized. They are handled as data just after generating a start condition. The TRX is not changed by a hardware.

(7) Start/stop condition generation

When the BB (bit 5 in SBICRB) is "0", a slave address and a direction bit which are set to the SBIDBR are output on a bus after generating a start condition by writing "1" to the MST, TRX, BB and PIN. It is necessary to set transmitted data to the data buffer register (SBIDBR) and set "1" to ACK beforehand.



#### Figure 2.9.9 Start Condition Generation and Slave Address Generation

When the BB is "1", sequence of generating a stop condition is started by writeng "1" to the MST, TRX and PIN, and "0" to the BB. Do not modify the contents of MST, TRX, BB and PIN until a stop condition is generated on a bus.



Figure 2.9.10 Stop Condition Generation

When a stop condition is generated and the SCL line on a bus is pulled-down to low level by another device, a stop condition is generated after releasing the SCL line.

The bus condition can be indicated by reading the contents of the BB (bit 5 in SBISRB). The BB is set to "1" when a start condition on a bus is detected and is cleared to "0" when a stop condition is detected.

(8) Interrupt service request and cancel

When a serial bus interface circuit is a master mode and transferring a number of clocks set by the BC and the ACK is complete, a serial bus interface interrupt request (INTSBI) is generated.

In a slave mode, the INTSBI is generated when the received slave address is the same as the value set to the I<sup>2</sup>CAR and an acknowledge signal is output, when a "GENERAL CALL" is received and an acknowledge signal is output, or when transferring or receiving data is complete after the received slave address is the same as the value set to the I<sup>2</sup>CAR and a "GENERAL CALL" is received.

When a serial bus interface interrupt request occurs, the PIN (bit 4 in SBISRB) is cleared to "0". During the time that the PIN is "0", the SCL pin is pulled-down to low level.

Either writing or reading data to or from the SBIDBR sets the PIN to "1".

The time from the PIN being set to "1" until the SCL pin is released takes tLOW.

Although the PIN (bit 4 in SBICRB) can be set to "1" by the program, the PIN is not cleared to "0" when it is written "0".

(9) Serial bus interface operating mode selection

The SBIM (bit 3 and 2 in SBICRB) is used to specify a serial bus interface operation mode. Set the SBIM to "10" in order to change a operation mode to  $I^2C$  bus mode. Before changing operation mode, confirm serial bus interface pins in a high level. And switch a mode to port after confirming that a bus is free.

(10) Arbitration lost detection monitor

Since more than one master device can exist simultaneously on a bus in the  $I^2C$  bus mode, a bus arbitration procedure is implemented in order to guarantee the contents of transferred data. Data on the SDA line is used for bus arbitration of the  $I^2C$  bus.

The following shows an example of a bus arbitration procedure when two master devices exist simultaneously on a bus. Master 1 and Master 2 output the same data until point "a". After Master 1 outputs "1" and Master 2, "0", the SDA line of a bus is wired AND and the SDA line is pulled-down to the low level by Master 2. When the SCL line of a bus is pulled-up at point "b", the slave device reads data on the SDA line, that is data in Master 2. Data transmitted from Master 1 becomes invalid. The state in Master 1 is called "arbitration lost". A master device which loses arbitration releases the SDA pin and the SCL pin in order not to effect data transmitted from other masters with arbitration. When more than one master sends the same data at the first word, arbitration occurs continuously after the second word.



Figure 2.9.11 Arbitration Lost

# <u>TOSHIBA</u>

The serial bus interface circuit compares levels of a SDA line of a bus with its those SDA pin at the rising edge of the SCL line. If the levels are unmatched, arbitration is lost and the AL (bit 3 in SBISRA) is set to "1".

When the AL is set to "1", the MST and TRX are cleared to "0" and the mode is switched to a slave receiver mode.

The AL is cleared to "0" by writing or reading data to or from the SBIDBR or writing data to the SBICRB.



## Figure 2.9.12 Example when a Serial Bus Interface Circuit is a Master B

(11) Slave address match detection monitor

The AAS (bit 2 in SBISRB) is set to "1" in a slave mode, in an address recognition mode (ALS = 0), when receiving "GENERAL CALL" or a slave address with the same value that is set to the  $I^2CAR$ . When the ALS is "1", the AAS is set to "1" after receiving the first 1-word of data. The AAS is cleared to "0" by writing or reading data to or from a data buffer register.

(12) GENERAL CALL detection monitor

The AD0 (bit 1 in SBISR) is set to "1" in a slave mode, when all 8-bit received data is "0" immediately after a start condition. The AD0 is cleared to "0" when a start or stop condition is detected on a bus.

(13) Last received bit monitor

The SDA value stored at the rising edge of the SCL is set to the LRB (bit 0 in SBISRB). In the acknowledge mode, immediately after an INTSBI interrupt request is generated, an acknowledge signal is read by reading the contents of the LRB.
### 2.9.8 Data Transfer in I<sup>2</sup>C Bus Mode

(1) Device initialization

Set the ACK in SBICRA to "1", the BC to "000". Specify the data length to 8 bits to count clocks for an acknowledge signal. Set a transfer frequency to the SCK in SBICRA.

Next, set the slave address to the SA in I<sup>2</sup>CAR and clear the ALS to "0" to set an addressing format. After confirming that the serial bus interface pin is high-level, for specifying the default setting to a slave receiver mode, clear "0" to the MST, TRX and BB in SBICRB, set "1" to the PIN, "10" to the SBIM, and "0" to bits 1 and 0.

- Note: The initialization of a serial bus interface circuit must be complete within the time from all devices which are connected to a bus have initialized to and device does not generate a start condition. If not, there is a possibility that another device starts transferring before an end of the initialization of a serial bus interface circuit. Data cannot be received correctly.
- (2) Start condition and slave address generation

Confirm a bus free status (when BB = 0).

Set the ACK to "1" and specify a slave address and a direction bit to be transmitted to the SBIDBR. When the BB is "0", the start condition is generated and the slave address and the direction bit which are set to the SBIDBR are output on a bus by writing "1" to the MST, TRX, BB, and PIN. An INTSBI interrupt request occurs at the 9<sup>th</sup> falling edge of a SCL clock cycle, and the PIN is cleared to "0". The SCL pin is pulled-down to the low level while the PIN is "0". When an interrupt request occurs, the TRX changes by the hardware according to the direction bit only when an acknowledge signal is returned from the slave device.

- Note 1: Do not write a slave address to be output to the SBIDBR while data is transferred. If data is written to the SBIDBR, data to been outputting may be destroyed.
- Note 2: The bus free must be confirmed by software within 98.0 μs (the shortest transmitting time according to the I<sup>2</sup>C bus standard) after setting of the slave address to be output. Only when the bus free is confirmed, set "1" to the MST, TRX, BB, and PIN to generate the start conditions. If the start conditions are generated without writing "1" to them, transferring may be executed by other masters between the time when the slave address to be output to the SBIDBR is written and the time when "1" is written to the MST, TRX, BB, and PIN in the SBICRB. Thus, the slave address may be corrupted.



### Figure 2.9.13 Start Condition Generation and Slave Address Transfer

(3) 1-word data transfer

Check the MST by the INTSBI interrupt process after an 1-word data transfer is completed, and determine whether the mode is a master or slave.

- a. When the MST is "1" (master mode)
  - Check the TRX and determine whether the mode is a transmitter or receiver.

## <u>TOSHIBA</u>

#### 1) When the TRX is "1" (transmitter mode)

Test the LRB. When the LRB is "1", a receiver does not request data. Implement the process to generate a stop condition (described later) and terminate data transfer.

When the LRB is "0", the receiver requests new data. When the next transmitted data is other than 8 bits, set the BC, set the ACK to "1", and write the transmitted data to the SBIDBR. After writing the data, the PIN becomes "1", a serial clock pulse is generated for transferring a new 1-word of data from the SCL pin, and then the 1-word data is transmitted. After the data is transmitted, and an INTSBI interrupt request occurs. The PIN become "0" and the SCL pin is set to low level. If the data to be transferred is more than one word in length, repeat the procedure from the LRB test above.





#### 2) When the TRX is "0" (receiver mode)

When the next transmitted data is other than of 8 bits, set the BC again. Set the ACK to "1" and read the received data from the SBIDBR (reading data is undefined immediately after a slave address is sent). After the data is read, the PIN becomes "1". A serial bus interface circuit outputs a serial clock pulse to the SCL to transfer new 1-word of data and sets the SDA pin to "0" at the acknowledge signal timing.

An INTSBI interrupt request occurs and the PIN becomes "0". Then a serial bus interface circuit outputs a clock pulse for 1-word of data transfer and the acknowledge signal each time that received data is read from the SBIDBR.



Figure 2.9.15 Example of when BC = "000", ACK = "1"

When a transmitter receives the negative-acknowledge signal, it must terminate transmitting data. Clear the ACK to "0" before reading data which is 1-word before the last data to be received. A serial bus interface circuit does not generate a clock pulse for the acknowledge signal. After the data transmitted and an interrupt request has occurred, set the BC to "001" and read the data. A serial bus interface circuit generates a clock pulse for a 1-bit data transfer. Since the master device is a receiver, the SDA line on a bus keeps the high-level. The transmitter receives the high-level signal as an ACK signal. The receiver indicates to the transmitter that data transfer is complete.

After 1-bit data is received and an interrupt request has occurred, a serial bus interface circuit generates a stop condition and terminates data transfer.



Figure 2.9.16 Termination of Data Transfer in Master Receiver Mode

b. When the MST is "0" (slave mode)

In the slave mode, a serial bus interface circuit operates either in normal slave mode or in slave mode after losing arbitration.

In a slave mode, an INTSBI interrupt request occurs when a serial bus interface circuit receives a slave address or a "GENERAL CALL" from a master device, or when a "GENERAL CALL" is received and data transfer is complete after matching a received slave address. A serial bus interface circuit changes to a slave mode if it is losing arbitration in the master mode. And an INTSBI interrupt request occurs when word data transfer terminates after losing arbitration. When an INTSBI interrupt request occurs, the PIN (bit 4 in the SBICRB) is reset, and the SCL pin is pulled-down to the low-level. Either reading or writing from or to the SBIDBR or setting the PIN to "1", releases the SCL pin after taking tLOW time.

Check the AL (bit 3 in the SBISRB), the TRX (bit 6 in the SBISRB), the AAS (bit 2 in the SBISRB), and the AD0 (bit 1 in the SBISRB) and implements processes according to conditions listed in the next table.

| TRX | AL | AAS | AD0 | Conditions                                                                                                                                                                                                               | Process                                                                                                                                                                                                                                                                                                |
|-----|----|-----|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1   | 1  | 1   | 0   | A serial bus interface circuit loses arbitration<br>when transmitting a slave address and receives<br>a slave address of which the value of the<br>direction bit sent from another master is "1".                        | Set the number of bits in 1 word to the BC and write transmitted data to the SBIDBR.                                                                                                                                                                                                                   |
|     | 0  | 1   | 1   | In the slave receiver mode, a serial bus interface circuit receives a slave address of which the value of the direction bit sent from the master is "1".                                                                 |                                                                                                                                                                                                                                                                                                        |
|     |    | 0   | 0   | In the slave transmitter mode, 1-word data is transmitted.                                                                                                                                                               | Test the LRB. If the LRB is set to "1", set the PIN to "1" since the receiver does not request next data. Then, reset the TRX to release the bus. If the LRB is set to "0", set the number of bits in 1-word to the BC and write transmitted data to the SBIDBR since the receiver requests next data. |
| 0   | 1  | 1   | 1/0 | A serial bus interface circuit loses arbitration<br>when transmitting a slave address and receives<br>a slave address or a "GENERAL CALL" of which<br>the value of the direction bit sent from another<br>master is "0". | Read the SBIDBR for setting the PIN to "1"<br>(reading dummy data) or write "1" to the PIIN.                                                                                                                                                                                                           |
|     |    | 0   | 0   | A serial bus interface circuit loses arbitration<br>when transmitting a slave address or data and<br>terminates transferring word data.                                                                                  |                                                                                                                                                                                                                                                                                                        |
|     | 0  | 1   | 1/0 | In the slave receiver mode, a serial bus interface<br>circuit receives a slave address or "GENERAL<br>CALL" of which the value of the direction bit sent<br>from the master is "0".                                      |                                                                                                                                                                                                                                                                                                        |
|     |    | 0   | 1/0 | In the slave receiver mode, a serial bus interface circuit terminates receiving of 1-word data.                                                                                                                          | Set the number of bits in 1-word to the BC and read received data from the SBIDBR.                                                                                                                                                                                                                     |

 Table 2.9.1
 Operation in the Slave Mode

#### (4) Stop condition generation

When the BB is "1", a sequence of generating a stop condition is started by setting "1" to the MST, TRX, and PIN, and clear "0" to the BB. Do not modify the contents of the MST, TRX, BB, PIN until a stop condition is generated on a bus.

When a SCL line on a bus is pulled-down by other devices, a serial bus interface circuit generates a stop condition after they release a SCL line.





#### (5) Restart

Restart is used to change the direction of data transfer between a master device and a slave device during transferring data. The following explains how to restart a serial bus interface circuit.

Clear "0" to the MST, TRX and BB and set "1" to the PIN. The SDA pin retains the high-level and the SCL pin is released. Since a stop condition is not generated on a bus, a bus is assumed to be in a busy state from other devices. Test the BB until it becomes "0" to check that the SCL pin a serial bus interface circuit is released. Test the LRB until it becomes "1" to check that the SCL line on a bus is not pulled-down to the low-level by other devices. After confirming that a bus stays in a free state, generate a start condition with procedure (2).

In order to meet setup time when restarting, take at least  $4.7 \ \mu s$  of waiting time by software from the time of restarting to confirm that a bus is free until the time to generate a start condition.



# Figure 2.9.18 Timing Diagram when Restarting the TMPA8827CMNG /CPNG /CSNG

#### 2.10 Remote Control Signal Preprocessor/External Interrupt 3 Input Pin

The remote control signal waveform can be determined by inputting the remote control signal waveform from which the carrier wave was eliminated by the receive circuit to P30 (INT3/RXIN) pin. When the remote control signal preprocessor/external interrupt 3 pin is also used as the P30 port, set the P30 port output latch to "1". When it is not used as the remote control signal preprocessor/external interrupt 3 input pin, it can be used for normal port.

#### 2.10.1 Configuration



Figure 2.10.1 Remote Control Signal Preprocessor

#### 2.10.2 Remote Control Signal Preprocessor Control

When the remote control signal preprocessor is used, operating states are controlled and monitored by the following registers. Interrupt requests also use the remote control signal preprocessor/external interrupt 3 input pin.

- Remote control receive control register 1 (RXCR1)
- Remote control receive control register 2 (RXCR2)
- Remote control receive counter register (RXCTR)
- Remote control receive data buffer register (RXDBR)
- Remote control receive status register (RXSR)

When this pin is used for the external interrupt 3 input, set EINT in RXCR1 to other than "11".

#### **Remote Control Receive Control Register 1**

| RXCR1                 | 7  | 6  | 5     | 4   | 3  | 2 | 1   | 0 |                            |
|-----------------------|----|----|-------|-----|----|---|-----|---|----------------------------|
| (00FE8 <sub>H</sub> ) | RC | CK | RPOLS | EII | ЛТ |   | RNC | 1 | (initial value: 0000 0000) |

| RCCK  | 8-bit up-counter source clock select            | 00: fc/2 <sup>6</sup> (Hz)<br>01: fc/2 <sup>8</sup><br>10: fc/2 <sup>10</sup><br>11: fc/2 <sup>12</sup>                                                                                                                                                                                |     |
|-------|-------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|
| RPOLS | Remote control signal polarity select           | 0: Positive<br>1: Negative                                                                                                                                                                                                                                                             |     |
| EINT  | Interrupt source select                         | 00: Rising edge<br>01: Falling edge (at PP6LS = 0)<br>10: Rising/Falling edge<br>11: 8-bit receive end                                                                                                                                                                                 | R/W |
| RNC   | Noise canceler noise<br>eliminating time select | 001: $2^{2}/fc \times 7 - 1/fc$ (s)<br>010: $2^{5}/fc \times 7 - 1/fc$<br>011: $2^{6}/fc \times 7 - 1/fc$<br>100: $2^{7}/fc \times 7 - 1/fc$<br>101: $2^{8}/fc \times 7 - 1/fc$<br>110: $2^{10}/fc \times 7 - 1/fc$<br>111: $2^{11}/fc \times 7 - 1/fc$<br>000: Noise canceler disable |     |

Note 1: fc; High-frequency clock [Hz]

Note 2: After reset, RPOLS do not change the set value in the receiving remote control signal. For setting interrupt edge and measurement data, use EINT and RMM

### **Remote Control Receive Control Register 2**

| RXCR2                 | 7                                                      | 6                  | 5                 | 4                         | 3                         | 2                                                                                                                                                        | 1  | 0  |                            |  |  |  |
|-----------------------|--------------------------------------------------------|--------------------|-------------------|---------------------------|---------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|----|----|----------------------------|--|--|--|
| (00FE9 <sub>H</sub> ) |                                                        | CREC               | <b>BA</b>         |                           | RCS                       | RMCEN                                                                                                                                                    | RN | MM | (initial value: 0000 0000) |  |  |  |
|                       | CREGA                                                  | Setting<br>with 8- | of dete           | ct time for<br>punter upp | match                     | Match detect time (Tth) = $16 \times CREGA/RCCK$ [s]<br>CREGA = $0_H$ to $F_H$<br>Example: CREGA = $2_H$ , RCCK = fc/2 <sup>6</sup> [Hz], at fc = 8 MHz, |    |    |                            |  |  |  |
|                       | DIIS                                                   |                    |                   |                           | Tth = 2                   | DV1CK =<br>56 [μs]                                                                                                                                       | 0  |    |                            |  |  |  |
|                       | RCS 8-bit up-counter start control                     |                    |                   |                           | 0: Stop and counter clear |                                                                                                                                                          |    |    |                            |  |  |  |
| ·                     | RMCEN Remote control signal                            |                    |                   |                           | 0: Disable                | !                                                                                                                                                        |    |    | r/w                        |  |  |  |
|                       |                                                        | proproc            |                   |                           |                           | 1: Enabl<br>00: Defer to Toble 2:40.4                                                                                                                    |    |    |                            |  |  |  |
|                       | RMM Measurement mode select (invalid when EINT = "10") |                    | 01:<br>10:<br>11: |                           |                           |                                                                                                                                                          |    |    |                            |  |  |  |
|                       |                                                        |                    |                   |                           |                           |                                                                                                                                                          |    |    |                            |  |  |  |

Note 1: fc; High-frequency clock [Hz], \*; Don't care

Note 2: When an interrupt source is set for rising/falling edge, low and high widths are forcibly measured separately.

Note 3: Set CREGA ( $0_H$  to  $F_H$ ) before EINT sets to 8-bit receive end.

Figure 2.10.2 Remote Control Receive Control Register 1, 2

115

## <u>TOSHIBA</u>

#### **Remote Control Receive Counter Register**



Note: \*; Don't care

# Figure 2.10.3 Remote Control Receive Counter Register, Data Buffer Register, Status Register

### Table 2.10.1 Combination of Interrupt Source and Measurement Mode

| RPOLS | EINT | RMM            | Interrupt Source | Measurement Mode |
|-------|------|----------------|------------------|------------------|
|       | 00   | 00<br>10<br>11 |                  |                  |
| 0     | 01   | 01<br>10<br>11 |                  |                  |
|       | 10   |                |                  |                  |
|       | 11   | 00<br>10       | Receive end      |                  |
|       | 00   | 00<br>10<br>11 |                  |                  |
| 1     | 01   | 01<br>10<br>11 |                  |                  |
|       | 10   |                |                  |                  |
|       | 11   | 00<br>10       | Receive end      |                  |

#### 2.10.3 Noise Elimination Time Setting

The remote control receive circuit has a noise canceler. By setting RNC in RXCR1, input signals shorter than the fixed time can be eliminated as noise.

| RNC | Minimum Signal Pulse Width (s)      | Maximum Noise Width to be Eliminated (s) |
|-----|-------------------------------------|------------------------------------------|
| 000 | _                                   | _                                        |
| 001 | (2 <sup>5</sup> + 5)/fc (4.63 μ)    | (2 <sup>2</sup> × 7 – 1)/fc (3.38 μ)     |
| 010 | (2 <sup>8</sup> + 5)/fc (32.63 μ)   | (2 <sup>5</sup> ×7−1)/fc (27.88 μ)       |
| 011 | (2 <sup>9</sup> + 5)/fc (64.63 μ)   | (2 <sup>6</sup> × 7 – 1)/fc (55.88 μ)    |
| 100 | (2 <sup>10</sup> + 5)/fc (128.63 μ) | (2 <sup>7</sup> × 7 – 1)/fc (111.88 μ)   |
| 101 | (2 <sup>11</sup> + 5)/fc (256.63 μ) | (2 <sup>8</sup> × 7 – 1)/fc (223.88 μ)   |
| 110 | (2 <sup>13</sup> + 5)/fc (1.025 m)  | (2 <sup>10</sup> × 7 – 1)/fc (895.88 μ)  |
| 111 | (2 <sup>14</sup> + 5)/fc (2.049 m)  | (2 <sup>11</sup> × 7 – 1)/fc (1.792 m)   |

| Table 2.10.2 | Noise Elimination Time Setting ( $fc = 8.0 \text{ MHz}$ ) |
|--------------|-----------------------------------------------------------|
|              |                                                           |

#### 2.10.4 Operation

(1) interrupts at rising, falling, or rising/falling edge, and measurement modes

First set EINT and RMM. Next, set RCS to "1"; the 8-bit up-counter is counted up by the internal clock. After measurement, the 8-bit up-counter value is saved in RXCTR. Then, the 8-bit up-counter is cleared, an INT3 request is generated, and the 8-bit up-counter resumes counting.

If the 8-bit up-counter overflows (FF<sub>H</sub>) before measurement is completed, an INT3 request is generated and the overflow flag (OVFF) is set to "1". Then, the 8-bit up-counter is cleared. An overflow can be detected by reading OVFF by the interrupt processing. To restart the 8-bit up-counter, set RCS to "1".

Setting RCS to "1" zero-clears OVFF.



Figure 2.10.4 Rising Edge Interrupt Timing Chart (RPOLS = 0)



Figure 2.10.5 Falling Edge Interrupt Timing Chart (RPOLS = 0)

## <u>TOSHIBA</u>



Figure 2.10.6 Rising/Falling Edge Interrupt Timing Chart

(2) 8-bit receive end interrupts and measurement modes

By determining one-cycle remote control signal as one-bit data set to "0" or one-pulse width remote control signal as one-bit data set to "1", an INT3 request is generated after 8-bit data is received. When "0" is determined, this means the upper four bits in the 8-bit up-counter have not reached the CREGA value. When "1" is determined, this means the upper four bits in the 8-bit up-counter have reached or exceeded the CREGA value. The 8-bit up-counter value is saved in RXCTR after one bit is determined. The determined data is saved, bit by bit, in RXDBR at the rising edge of the remote control signal (when RPOLS = 1, falling edge). The number of bits saved in RXDBR is counted by the receive bit counter and saved in RBCTM. RBCTM is set to "0001B" at the rising edge of the input (when RPOLS = 1, falling edge) after the INT3 request is generated.





Figure 2.10.7 Overflow Interrupt Timing Chart



Figure 2.10.8 8-Bit Receive End Interrupt Timing Chart (RPOLS = 0)

 Table 2.10.3
 Count Clock for Remote Control Preprocessor Circuit (at fc = 8.0 MHz)

| Count Clock (RCCK) | Resolution [µs] | Maximum Setting Time [ms] |  |  |
|--------------------|-----------------|---------------------------|--|--|
| 00                 | 8               | 2.048                     |  |  |
| 01                 | 32              | 8.192                     |  |  |
| 10                 | 128             | 32.76                     |  |  |
| 11                 | 512             | 131.06                    |  |  |

#### 2.11 8-Bit AD Converter (ADC)

The TMPA8827CMNG /CPNG /CSNG has a 8-bit successive approximation type AD converter.



#### 2.11.1 Configuration



#### 2.11.2 Control register

The following register are used foe AD converter.

- AD converter control register 1 (ADCCRA)
- AD converter control register 2 (ADCCRB)
- AD conversion result register
- AD converter control register 1 ADCCRA control AD conversion start, AD operation mode select, analog input control and analog input channel select.
- (2) AD converter control register 2 ADCCRB control AD conversion time select.
- (3) AD conversion result register AD conversion result is stored after end of conversion.
- (4) AD conversion result register For monitoring status of conversion.

Figure 2.11.2 and Figure 2.11.3 show AD converter control register.

#### **AD Converter Control Register 1**

| ADCCRA               | 7    | 6  | 5  | 4     | 3   | 2 | 1    | 0 | _                          |
|----------------------|------|----|----|-------|-----|---|------|---|----------------------------|
| (000E <sub>H</sub> ) | ADRS | AN | 1D | AINDS | "0" |   | SAIN | 1 | (initial value: 0001 0000) |

| ADRS | AD conversion start | The ADRS bit is automatically cleared after starting AD conversion.<br>During AD conversion, setting ADRS to "1" initializes the ADRS bit<br>and resets conversion. |                          |  |  |  |  |  |
|------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------|--|--|--|--|--|
|      | ADINO               |                                                                                                                                                                     | 0: —                     |  |  |  |  |  |
|      |                     |                                                                                                                                                                     | 1: AD conversion restart |  |  |  |  |  |
|      |                     |                                                                                                                                                                     | 00: STOP mode            |  |  |  |  |  |
|      |                     |                                                                                                                                                                     | 01: Single mode          |  |  |  |  |  |
|      | AMD                 | AD Operating mode select                                                                                                                                            | 10: Trigger start mode   |  |  |  |  |  |
|      |                     |                                                                                                                                                                     | 11: reserved             |  |  |  |  |  |
|      |                     |                                                                                                                                                                     | 0: Analog input enable   |  |  |  |  |  |
|      | AINDS               | Analog input control                                                                                                                                                | 1: Analog input disable  |  |  |  |  |  |
|      |                     |                                                                                                                                                                     | 000: Selects AIN0        |  |  |  |  |  |
|      |                     |                                                                                                                                                                     | 001: Selects AIN1        |  |  |  |  |  |
|      |                     |                                                                                                                                                                     | 010: —                   |  |  |  |  |  |
|      | SAIN                | Analog input channel coloct                                                                                                                                         | 011: —                   |  |  |  |  |  |
|      | SAIN                | Analog input channel select                                                                                                                                         | 100: Selects AIN4        |  |  |  |  |  |
|      |                     |                                                                                                                                                                     | 101: Selects AIN5        |  |  |  |  |  |
|      |                     |                                                                                                                                                                     | 110: —                   |  |  |  |  |  |
|      |                     |                                                                                                                                                                     | 111: —                   |  |  |  |  |  |

Note 1: Select analog input when AD converter stops.

Note 2: When the analog input is all use disabling, the AINDS should be set to "1".

Note 3: During conversion, do not perform output instruction to maintain a precision for all of the pins.

And port near to analog input, do not input intense signaling of change.

- Note 4: The ADRS is automatically cleared to "0" after starting conversion.
- Note 5: Always set bit 3 in ADCCRA to "0".

#### **AD Converter Control Register 2**



Note 1: Do not use setting except the above list.

Note 2: Always set bit 0 in ADCCRB to "0" and set bit 4 in ADCCRB to "1".

- Note 3: When a read instruction for ADCCRB, bit 6 to 7 in ADCCRB read in as undefined data.
- Note 4: fc; High-frequency clock [Hz]
- Note 5: During conversion, don't set to bit 7 in ADCCRA. For resting to ADRS, confirm end of conversion to read EOCF or after INTADC generation.

Note 6: In trigger start mode, any trigger can't be accepted after starting by first trigger.

For restart trigger mode, clear bit 6 and 5 in ADCCRA to "00" after end of conversion

125

#### **AD Conversion Result Register**

| ADCDR1                       | 7                           | 6   |    | 5    | 4                               | 3                       | 2          | 1         | 0          | _                          |  |
|------------------------------|-----------------------------|-----|----|------|---------------------------------|-------------------------|------------|-----------|------------|----------------------------|--|
| (0031 <sub>H</sub> )         | AD07                        | ADO | 06 | AD05 | AD04                            | AD03                    | AD02       | AD01      | AD00       | (initial value: 0000 0000) |  |
| ADCDR2                       | 7                           | 6   |    | 5    | 4                               | 3                       | 2          | 1         | 0          |                            |  |
| (0032 <sub>H</sub> )         | —                           |     | -  | EOCF | ADBF                            | _                       |            | —         | —          | (initial value: **00 ****) |  |
|                              |                             |     |    |      |                                 |                         |            |           |            | _                          |  |
|                              |                             |     |    |      |                                 |                         | 0: Under o | conversio | n or Befoi | re conversion              |  |
|                              | EOCF AD conversion end flag |     |    |      |                                 | 1: End of conversion    |            |           |            |                            |  |
|                              |                             |     |    |      | 0: During stop of AD conversion |                         |            |           |            |                            |  |
| ADBF AD conversion busy flag |                             |     |    |      |                                 | 1: During AD conversion |            |           |            |                            |  |

Note 1: The EOCF is cleared to "0" when reading the ADCDR2.

Therefore, the AD conversion result should be read to ADCDR1 more first than ADCDR2.

Note 2: ADBF is set to "1" by starting AD conversion and cleared to "0" by end of AD conversion. Additionally, ADBF is cleared to "0" by setting AMD = "00" in ADCCR2 or entering to the STOP mode.

### Figure 2.11.3 AD Converter Result Register

#### 2.11.3 AD Converter Operation

The high side of an analog reference voltage is applied to  $V_{DD}$ , and the low side is applied to  $V_{SS}$  pin. Dividing a reference voltage between  $V_{DD}$  and  $V_{SS}$  to the voltage corresponding to a bit by a rudder resistance and comparing it with the analog input voltage converts the AD.

| Table 2.11.1 | AD Converter | Operation | Mode |
|--------------|--------------|-----------|------|
|--------------|--------------|-----------|------|

| Mode                      | Function                                                                                                   |
|---------------------------|------------------------------------------------------------------------------------------------------------|
| AD converter disable mode | AD converter stop mode. This mode is always used to change modes.                                          |
| Single mode               | Single AD conversion of the specified 1 channel.                                                           |
| Trigger start mode        | Single AD conversion of 1 channel which specifies input (AD8TRG) from Key-On-Wake-Up circuit as a trigger. |

#### 2.11.4 Interrupt

Interrupt occur at the timing when the EOCF bit is set to "1".

#### 2.11.5 AD Converter Operation Modes

When the MCU places in the STOP mode during the AD conversion, the conversion is stopped and the ADCDR2 content becomes indefinite. After returning from the STOP mode, the EOCF and INTADC does not occur. Therefore, the AD conversion must be restarted after returning from the STOP mode.



### Figure 2.11.4 AD Conversion Timing Chart

(1) AD conversion in STOP mode

When the AD converter stop mode is specified during AD conversion, the AD conversion is stopped immediately. The AD conversion is not implemented, so the undefined value is not written to the AD conversion result register. The AD conversion start commands which occur is the AD converter stop mode are ignored.

This mode is automatically selected by reset.

This mode is used to change the AD converter operation mode.

(2) Single mode

When the AMD (bit 6, 5 to in ADCCRA) set to "01", the AD conversion signal mode

This mode does AD conversion of single channel, and conversion result is stored in ADCDR1. The EOCF (bit 5 in ADCDR2) is set to "1" at end of one conversion, and an interrupt request signal occurs. The EOCF is cleared to "0" by reading the AD conversion registers.

But when the AD conversion is restarted before the ADCDR is read, the EOCF is cleared to "0" and the last AD conversion result is maintained till next conversion end.

During conversion, when the ADRS (bit 7 ADCCRA) set to "1", the AD conversion is breaking and the AD conversion is restarted.



Figure 2.11.5 Single Mode

Example: The AD conversion starts after  $39.0 \ \mu s$  (at fc =  $8.0 \ MHz$ ) and AIN4 pin are selected as the conversion time and the analog input channel. Confirming the EOCF, the converted value is read out, and the 8 bits data is stored to address 009FH in RAM. The operation mode is a signal mode.

; AIN SELECT

- LD (P5), 0000000B
- LD (P5CR1), 0000000B
- LD (P6), 0000000B
- LD (P6CR), 0000000B
- LD (ADCCRA), 00000100B; Selects AIN4
- LD (ADCCRB), 11011000B; Selects the conversion time and the operation mode.
- ; AD CONVERT START
- SET (ADCCRA). 7; ADRS = 1
- SLOOP: TEST (ADCCR2). 5; EOCF = 1 ?
  - JRS T, SLOOP
  - ; RESULT DATA READ
  - LD (9FH), (ADCDR1)
- (3) Trigger start mode

The AD conversion of a specified single channel is executed when input (AD8TRG) from Key-On-Wake-Up circuit is set as trigger, the conversion result is stored in the ADCDRH.

The EOCF (bit 5 in ADCCR2) is set to "1" at end of one conversion, and an interrupt request signal occurs.

It needs to be set the STOP mode by bit 5 to 6 in ADCCRA before the AD conversion is executed again.

The analog input voltage is corresponded to the 8-bit digital value converted by the AD as shown in Figure 2.11.6.



Figure 2.11.7 Analog Input Voltage and AD Conversion Result (typ.)

#### 2.11.6 Notice of AD Converter

#### (1) Analog input voltage range

Voltage range of analog input (AIN0 to AIN5) must be forced from V<sub>SS</sub> to V<sub>DD</sub>. If input voltage of which out of range is forced to analog input pin, AD conversion result to unknown. Also, this cause other analog input pin unstable.

(2) I/O port with analog input

Analog input pins (AIN0 to AIN5) are also I/O port. During AD conversion using any analog input pin, don't operate other I/O port with analog input. Because, AD accuracy would be worse a. Also, other electrically swinging port without analog input may cause noise to near analog input pin.

(3) Reduce to noise

Figure 2.11.6 is shown as internal equivalent circuit of analog input pin. Increasing output impedance of analog input supply, cause noise or other non-good condition. Therefore, output impedance of analog input supply must be less than 5 k $\Omega$ . And we recommend to connect capacitance to analog input pin.



Figure 2.11.6 Analog Input Equivalent Circuit and Analog Input Pin

#### 2.12 Key-On-Wake-Up

In this MCU the IDLE mode is also released by Low active port inputs. The low input voltage is regulated higher than the other normal ports. Therefore the ports can be enabled by analog input level.

#### 2.12.1 Configuration



Figure 2.12.1 Key-On-Wake-Up Control Circuit

#### 2.12.2 Control

P53 to P54 and P60, P61 ports can be controlled by IDLE control register (IDLECR). It can be configured as enable/disable in one-bit unit. When those pins are used by IDLE mode release, those pins must be set input mode (P5CR1, P5, P6CR, P6, ADCCRA).

IDLE mode is controlled by system control register 2 (SYSCR2) and maskable interrupts. After the individual enable flag (EF5) is set to "1", the IDLE mode must starts. When enabled port input generates INTKWU interrupt, the IDLE mode is released. Low level input voltage in those ports is regulated to less than  $V_{DD} \times 0.65$  (V).

IDLE port monitorring register (IDLEIN) can be used to check state of ports.

INTADEN can enable to generate AD8TRG, which is used as trigger of AD converter trigger start mode.

Noise reject circuit eliminate noise, which is less than 24  $\mu s$  period at 8MHz and DV1CK = 0.

## <u>TOSHIBA</u>

### **IDLE Control Register**

|                       | 7           | 6         | 5           | 4           | 3   | 2          | 1           | 0           |                            |       |
|-----------------------|-------------|-----------|-------------|-------------|-----|------------|-------------|-------------|----------------------------|-------|
| (00FD0 <sub>H</sub> ) | INTAD<br>EN |           | IDLE5<br>EN | IDLE4<br>EN | "0" | "0"        | IDLE1<br>EN | IDLE0<br>EN | (initial value: 0*00 0000) |       |
|                       |             |           | 8           |             |     |            |             |             |                            |       |
|                       |             | NI 0 - 44 |             |             |     | 0: disable |             |             |                            |       |
|                       | INTADE      | N Sett    | ng for AL   | BIRG        |     | 1: enable  |             |             |                            |       |
|                       |             | N Catt    |             | 115         |     | 0: disable |             |             |                            |       |
|                       | IDLESE      | N Sett    | ng for Kw   | /05         |     | 1: enable  |             |             |                            |       |
|                       |             |           | ng for KM   | // 1.4      |     | 0: disable |             |             |                            | Write |
|                       | IDLE4E      | N Sell    |             | /04         |     | 1: enable  |             |             |                            | only  |
|                       |             |           | ng for KM   | // 14       |     | 0: disable |             |             |                            |       |
|                       | IDLETE      | N Sell    |             | 101         |     | 1: enable  |             |             |                            |       |
|                       |             | NI Cott   | ng for KM   | // 10       |     | 0: disable |             |             |                            |       |
|                       | IDLEUE      | in Sett   | ng lor Kv   | /00         |     | 1: enable  |             |             |                            |       |

Note: \*; Don't care

### IDLE Port Monitorring Register

|                       | 7      | 6 | 6    | 5            | 4           | 3   | 2           | 1           | 0           |                            |      |
|-----------------------|--------|---|------|--------------|-------------|-----|-------------|-------------|-------------|----------------------------|------|
| (00FD0 <sub>H</sub> ) | —      |   | _    | IDLE5<br>IN  | IDLE4<br>IN | "0" | "0"         | IDLE1<br>IN | IDLE0<br>IN | (initial value: **00 0000) |      |
|                       |        |   |      |              |             |     | -           |             |             |                            |      |
|                       |        |   | nnut |              |             |     | 0: "1" dete | ect         |             |                            |      |
|                       | IDLESI | N | nput |              | (005        |     | 1: "0" dete | ect         |             |                            |      |
|                       |        |   |      |              |             |     | 0: "1" dete | ect         |             |                            |      |
|                       | IDLE41 |   | nput | level of r   | XVVU4       |     | 1: "0" dete | ect         |             |                            | Read |
|                       |        |   |      |              | () A // 1 A |     | 0: "1" dete | ect         |             |                            | only |
|                       | IDLETI |   | nput | level of r   |             |     | 1: "0" dete | ect         |             |                            |      |
|                       |        |   |      | <del>.</del> | (11/1)      |     | 0: "1" dete | ect         |             |                            |      |
|                       | IDLEOI |   | nput | level of P   |             |     | 1: "0" dete | ect         |             |                            |      |

Note: \*; Don't care

### Figure 2.12.2 Key-On-Wake-Up Control Register

#### 2.13 Pulse Width Modulation Circuit Output

The TMPA8827CMNG /CPNG /CSNG has four 12-bit resolution PWM output channels including two 14-bit resolution selectable and six 7-bit resolution PWM output channels.

DA converter output can <u>easily</u> be obtained by connecting an external low-pass filter. PWM outputs are multiplexed with general purpose I/O ports as; P40 (PWM0), P50 (PWM8). When these ports are used PWM outputs, the corresponding bits of P4, P5 output latches and input/output control latches should be set to "1".

In STOP mode, PWM output pin keeps high-level. When operation mode is changed from STOP mode to NORMAL mode, PWMCR1A, PWMCR2A, PWMCR1B, PWMCR2B are initialized.

#### 2.13.1 Configuration

#### **12-Bit Resolution PWM Output**



#### 7-Bit Resolution PWM Output



Figure 2.13.1 PWM Output Circuit

132

#### 2.13.2 PWM Output Wave Form

#### (1) $\overline{PWM0}$ outputs

PWM0 output can be selected 12-bit or 14-bit resolution PWM outputs.

#### 1) 12-bit Resolution PWM Output

When this is used as 12-bit PWM output, one period is  $T_M = 2^{13}/\text{fc}$  [s] (when DV1CK = 0) and  $T_M = 2^{14}/\text{fc}$  [s] (when DV1CK = 1) and sub-period is  $T_S = T_M/16$ .

The lower 8-bit of the PWM data latch controls the low level pulse width with a cycle of T<sub>S</sub>. The lower 8-bit of the PWM data latch is n (n = 1 to 255), the low level pulse width with a cycle becomes n x t<sub>0</sub> [s] (t<sub>0</sub> = 2/fc [s] when DV1CK = 0, t<sub>0</sub> = 4/fc [s] when DV1CK = 1).

The upper 4-bit of the PWM data latch controls a position to output the additional pulses. When the upper 4-bit of the PWM data latch is m, the additional pulses are generated in each of m periods out of 16 periods contained in a  $T_M$  period.

The relationship between the 4-bit data and the position of  $T_S$  period where the additional pulses are generated is shown in Table 2.13.1.

|    | Bit Posit | ion of the Low | er 4 Bits of PW | /MDRxH | Relative Position of $T_S$ in $T_M$ Period where the Additional Pulse is Generated. (number of $T_S$ $_{(I)}$ is listed) |  |  |  |
|----|-----------|----------------|-----------------|--------|--------------------------------------------------------------------------------------------------------------------------|--|--|--|
|    | bit 11    | bit 10         | bit 9           | bit 8  |                                                                                                                          |  |  |  |
| a) | 0         | 0              | 0               | 0      | No additional pulse                                                                                                      |  |  |  |
| b) | 0         | 0              | 0               | 1      | 8                                                                                                                        |  |  |  |
| c) | 0         | 0              | 1               | 0      | 4, 12                                                                                                                    |  |  |  |
| d) | 0         | 1              | 0               | 0      | 2, 6, 10, 14                                                                                                             |  |  |  |
| e) | 1         | 0              | 0               | 0      | 1, 3, 5, 7, 9, 11, 13, 15                                                                                                |  |  |  |

 Table 2.13.1
 The Addition Pulse (12 bit mode)

Note: The bit positions of a) to e) can be combined.

2) 14-bit Resolution PWM output

When this is used as 14-bit PWM output, one period is  $T_M = 2^{15}/f_C$  [s] (when DV1CK = 0) and  $T_M = 2^{16}/f_C$  [s] (when DV1CK = 1) and sub-period is  $T_S = T_M/64$ .

The lower 8-bit of the PWM data latch controls the low level pulse width with a cycle of TS. The lower 8-bit of the PWM data latch is n (n = 1 to 255), the low level pulse width with a cycle becomes n x to [s] (to = 2/fc [s] when DV1CK = 0, to = 4/fc [s] when DV1CK = 1).

The upper 6-bit of the PWM data latch controls a position to output the additional pulses. When the upper 6-bit of the PWM data latch is m, the additional pulses are generated in each of m periods out of 64 periods contained in a  $T_M$  period.

The relationship between the 6-bit data and the position of Ts period where the additional pulses are generated is shown in Table 2.13.2.

|    | Bit    | Position c | of the Low | er 6 bits o | f PWMDF | RxH   | Relative Position of $T_S$ in $T_M$ Period where the Additional                                                           |  |  |  |
|----|--------|------------|------------|-------------|---------|-------|---------------------------------------------------------------------------------------------------------------------------|--|--|--|
|    | bit 13 | bit 12     | bit 11     | bit 10      | bit 9   | bit 8 | Pulse is Generated. (number of $T_{S(I)}$ is listed)                                                                      |  |  |  |
| a) | 0      | 0          | 0          | 0           | 0       | 0     | No additional pulse                                                                                                       |  |  |  |
| b) | 0      | 0          | 0          | 0           | 0       | 1     | 32                                                                                                                        |  |  |  |
| c) | 0      | 0          | 0          | 0           | 1       | 0     | 16, 48                                                                                                                    |  |  |  |
| d) | 0      | 0          | 0          | 1           | 0       | 0     | 8, 24, 40, 56                                                                                                             |  |  |  |
| e) | 0      | 0          | 1          | 0           | 0       | 0     | 4, 12, 20, 28, 36, 44, 52, 60                                                                                             |  |  |  |
| f) | 0      | 1          | 0          | 0           | 0       | 0     | 2, 6, 10, 14, 18, 22, 26, 30, 34, 38, 42, 46, 50, 54, 58, 62                                                              |  |  |  |
| g) | 1      | 0          | 0          | 0           | 0       | 0     | 1, 3, 5, 7, 9, 11, 13, 15, 17, 19, 21, 23, 25, 27, 29, 31, 33, 35, 37, 39, 41, 43, 45, 47, 49, 51, 53, 55, 57, 59, 61, 63 |  |  |  |

Table 2.13.2The Addition Pulse (14 bit mode)

Note: The bit positions of a) to g) can be combined.

(2)  $\overline{PWM8}$  outputs

This is 7-bit resolution PWM outputs.

One period is  $T_N = 2^8/fc$  [s] (when DV1CK = 0) and  $T_N = 2^9/fc$  [s] (when DV1CK = 1). The 7 bit of the DWM data latch controls the low level pulse width with a cycle of TA. The

The 7-bit of the PWM data latch controls the low level pulse width with a cycle of T<sub>N</sub>. The lower 7-bit of the PWM data latch is k (k = 1 to 127), the low level pulse width with a cycle becomes k x to [s] (t<sub>0</sub> = 2/fc [s] when DV1CK = 0, t<sub>0</sub> = 4/fc [s] when DV1CK = 1).



- Note 1: It is shown to the additional pulse  $T_S(0)$  and  $T_S(63)$  of the  $\overline{PWM0}$  at 14-bit resolution PWM mode.
- Note 2: It is shown to the additional pulse  $T_S(0)$  and  $T_S(15)$  of the  $\overline{PWM0}$  at 12-bit resolution PWM mode.

Figure 2.13.2 PWM Output Wave Form

## <u>TOSHIBA</u>

#### 2.13.3 Control

PWM output is controlled by PWM Control Register (PWMCR1A, PWMCR1B, PWMCR2A, PWMCR2B) and PWM Data Buffer Register (PWMDBR1, PWMDBR2).

#### **PWM Control Register 1A**



Note 1: \*; Don't care

Note 2: The ABORT1 is cleared to "0" automatically.

Note 3: PWMCR1A is write-only register and cannot be used with any of the read-modify-write instructions such as SET, CLR, etc.

#### **PWM Control Register 1B**

| PWMCR1B               | 7        | 6       | 5         | 4          | 3        | 2            | 1           | 0     |                            |      |  |  |  |
|-----------------------|----------|---------|-----------|------------|----------|--------------|-------------|-------|----------------------------|------|--|--|--|
| (00029 <sub>H</sub> ) |          |         |           | <u> </u>   | <u> </u> | PWM          | CHS1        | PWMHL | (initial value: **** *000) |      |  |  |  |
|                       |          |         |           |            |          |              |             |       |                            |      |  |  |  |
|                       |          |         |           |            |          | 00: Chanr    | nel 0       |       |                            |      |  |  |  |
|                       | PW/MCHS1 | Select  | the PWI   | M data la  | tch of   | 01: reserved |             |       |                            |      |  |  |  |
|                       |          | 12-bit  | PWM ch    | annels     |          | 10: reserved |             |       |                            |      |  |  |  |
|                       |          |         |           |            |          | 11: reserv   | ved         |       |                            | only |  |  |  |
|                       |          | Select  | upper o   | r lower da | ata      | 0: lower 8   | -bit        |       |                            |      |  |  |  |
|                       |          | transfe | er buffer |            |          | 1: upper 4   | I-bit or 6- | -bit  |                            |      |  |  |  |

Note 1: \*; Don't care

Note 2: PWMCR1B is write-only register and cannot be used with any of the read-modify-write instructions such as SET, CLR, etc.

#### **PWM Data Buffer Register 1**



Note 1: PWMDBR1 is write-only register and cannot be used with any of the read-modify-write instructions such as SET, CLR, etc.

Note 2: When operation mode is changed from STOP mode to NORMAL mode, PWMCR1A, PWMCR1B are initialized.

#### Figure 2.13.3 PWM Control Register 1A/1B and PWM Data Buffer Register 1

135

#### **PWM Control Register 2A**

| PWMCR2A               | 7       | 6      | 5          | 4          | 3   | 2         | 1    | 0   | _                          |   |
|-----------------------|---------|--------|------------|------------|-----|-----------|------|-----|----------------------------|---|
| (00FF5 <sub>H</sub> ) | —       | ABORT2 | "0"        | START8     | "0" | "0"       | "0"  | "0" | (initial value: *000 0000) |   |
|                       |         | -      |            |            |     | -         |      |     |                            | _ |
|                       | ABORT   | Abort  | PWM op     | eration of |     | 0: Operat | ion  |     |                            |   |
|                       | 7.501(1 | chanı  | nel 9 to 4 |            |     |           | hort |     |                            |   |

| ABORT2 | channel 9 to 4  | 1: PWM Abort  | Writ |
|--------|-----------------|---------------|------|
| CTADTO | Ctart abaaaal 9 | 0: Stop PWM8  | onl  |
| STARTO | Start channel o | 1: Start PWM8 |      |

Note 1: \*; Don't care

Note 2: The ABORT2 is cleared to "0" automatically.

Note 3: PWMCR2A is write-only register and cannot be used with any of the read-modify-write instructions such as SET, CLR, etc.

#### **PWM Control Register 2B**



Note 1: \*; Don't care

Note 2: PWMCR2B is write-only register and cannot be used with any of the read-modify-write instructions such as SET, CLR, etc.

#### **PWM Data Buffer Register 2**



Note 1: \*; Don't care

Note 2: PWMDBR2 is write-only register and cannot be used with any of the read-modify-write instructions such as SET, CLR, etc.

Note 3: When operation mode is changed from STOP mode to NORMAL mode, RWMCR2A, PWMCR2B are initialized.

#### Figure 2.13.4 PWM Control Register 2A/2B and PWM Data Buffer Register 2

136

#### **Binary Counter Control Register**

| CGCR<br>(00030 <sub>H</sub> ) | 7<br>"0" | 6<br>"0'                                                                            | 5<br>DV1CK | 4<br>"0" | 3<br>"0" | 2<br>"0" | 1<br>"0" | 0<br>"0" | (initial value: 0000 0000) |     |
|-------------------------------|----------|-------------------------------------------------------------------------------------|------------|----------|----------|----------|----------|----------|----------------------------|-----|
|                               | DV1Cł    | V1CK     Selection of input clock to 1 <sup>st</sup> 0: fc/4       V1CK     1: fc/8 |            |          |          |          |          |          | a<br>                      | R/W |
|                               | Note 1:  | *: Do                                                                               | on't care  |          |          |          |          |          |                            |     |

Note 2: Clear bit 3 to 0.

### Figure 2.13.5 Binary Counter Control Register

(1) Internal counter

The internal counter of PWM outputs is a free running counter. The all bits of counter are set to "1" and are not counted up at one of the following conditions.

- 1) During reset
- 2) The operation mode is changed to STOP or SLOW or SLEEP mode.
- 3) Setting ABORTx (x: 1, 2) to "1".
- 4) The START 0 is "0" in 12-bit PWM outputs. The START8 is "0" in 7-bit PWM outputs.
- 5) The lower 8-bit of PWM data latch in 12-bit PWM outputs is "00H". The PWM data latch in 7-bit PWM outputs is "00H".

#### (2) Outputs control and programming of PWM data

The PWM outputs are fixed to a high-level immediately when the ABORTx (x: 1, 2) is set to "1". The PWM outputs starts the operation when the STARTx (x: 0, 8) is set to "1".

The data from the transfer buffer to a PWM data latch is transferred when the all bits of internal counter are set to "1". Therefore, the data is transferred to a PWM data latch immediately when the internal counter is initialized. And the data is transferred to a PWM data latch at the beginning of the next cycle when all bits of the internal counter are not set to "1".

The sequence of writing the output data to PWM data latches is shown as follows;

- a) PWM0
  - 1. Write the channel number of PWM data latch to PWMCHS1 and clear PWMHL to "0".
  - 2. Write the lower 8-bit PWM output data to PWMDBR1.
  - 3. Write the channel number of PWM data latch to PWMCHS1 and set PWMHL to "1".
  - 4. Write the upper 4-bit or 6-bit PWM output data to PWMDBR1.
  - 5. Select the resolution of PWM output to RESOLUTIONx (x: 0) and set STARTx (x: 0) to "1".
  - Note: The upper 4-bit PWM output data of data and the lower 8-bit PWM output data must be write to PWMDBR1 even if the one of them is not changed (except when lower 8-bit PWM output data is "00<sub>H</sub>".).

- b) **PWM0** 
  - 1. Write the channel number of PWM data latch to PWMCHS1 and clear PWMHL to "0".
  - 2. Write the lower 8-bit PWM output data to PWMDBR1.
  - 3. Write the channel number of PWM data latch to PWMCHS1 and set PWMHL to "1".
  - 4. Write the upper 4-bit PWM output data to PWMDBR1.
  - 5. Set STARTx (x: 0) to "1".
  - 1) Data transfer timing and STOP/ABORT timing (X: 0)



2) Restart timing after all channels stop



Figure 2.13.6 Wave Form of PWM0

Note: The upper 4-bit PWM output data of data and the lower 8-bit PWM output data must be write to PWMDBR1 even if the one of them is not changed (except when lower 8-bit PWM output data is "00<sub>H</sub>".).

- c) PWM8
  - 1. Write the channel number of PWM data latch to PWMCHS2.
  - 2. Write the lower 7-bit PWM output data to PWMDBR2.
  - 3. Set STARTx (x: 8) to "1".
  - 1) Data transfer timing and STOP/ABORT timing (X: 8)



2) Restart timing after all channels stop



Figure 2.13.7 Wave Form of PWM8

Example: At fc = 8.0 MHz, DV1CK = 0

 $\overline{PWM0}~$  pin outputs a 14-bit resolution PWM wave form with a low-level of 16  $\mu s$  width and additional pulse (Ts (16), Ts (32), Ts (48)).

 $PWM8~\ensuremath{\text{pin}}$  outputs a PWM wave form with a low-level of 4  $\mu s$  width.

- LD (CGCR),  $00_H$ ; DV1CK = 0
- LD (PWMCR1B), 00H; Select the lower 8-bit of  $\overline{PWM0}$  output data latch
- LD (PWMDBR1), 80H; 16  $\mu$ s ÷ 2/fc = 40H
- LD (PWMCR1B), 01<sub>H</sub>; Select the upper 6-bit of  $\overline{PWM0}$  output data latch
- LD (PWMDBR1), 03H; Additional pulse (TS (16), TS (32), TS (48))
- LD (PWMCR1A),  $05_{\text{H}}$ ; Start PWM0,

PWM0 : 14-bit resolution

- LD (PWMCR2B), 04H; Select PWM8 output data latch
- LD (PWMDBR2), 20H;  $4 \mu s \div 2/fc = 10H$
- LD (PWMCR2A), 10H; Start PWM4

#### 2.14 Test Video Signal Output for Adjusting TV Screen

The TMPA8827CMNG /CPNG /CSNG has a built-in video signal output circuit to output necessary signal for TV screen adjustment.

| Picture pattern: | Total eight types, Monochromatic inv | version possible |
|------------------|--------------------------------------|------------------|
| Output format:   | Three states (H, L, Hi-Z) output     |                  |
|                  | Comp.Sync duration time              | L output         |
|                  | Black level/Pedestal duration time   | Hi-Z output      |
|                  | White level duration time            | H output         |

#### 2.14.1 Configuration



Test video signal output control register

Figure 2.14.1 Test Video Signal Output Circuit

#### 2.14.2 Control

The test video signal output circuit can be controlled with the test video signal control register. This function needs to set TV signal processor register by  $I^2C$  bus.

| TVSCR                 | 7     |     | 6                     | 5           | 4          | 3        | 2                              | 1             | 0         |                                  |  |  |  |
|-----------------------|-------|-----|-----------------------|-------------|------------|----------|--------------------------------|---------------|-----------|----------------------------------|--|--|--|
| (00FE6 <sub>H</sub> ) | SGEN  | SG\ | /BLK                  | SGPAL       | SGIV       | SGCHS    | "0"                            | SGPAT         | "0"       | (initial value: 0000 0000)       |  |  |  |
|                       |       |     |                       |             |            |          | •                              |               |           |                                  |  |  |  |
|                       | SGEN  |     | SG fu                 | nction sel  | ection     |          | 0: disable                     | е             |           |                                  |  |  |  |
|                       | OOLIN | ·   | 0010                  |             | COLION     |          | 1: enable                      | e             |           |                                  |  |  |  |
|                       | SGVBI | к   | Pictur                | e signal fo | or VBLK o  | duration | 0: Output                      | t             |           |                                  |  |  |  |
|                       | UOVDL |     | time                  |             |            |          | 1: No out                      | tput          |           |                                  |  |  |  |
|                       | SCPAI |     |                       | NTSC sole   | action     |          | 0: NTSC                        |               |           |                                  |  |  |  |
|                       |       |     |                       |             |            |          | 1: PAL                         |               |           |                                  |  |  |  |
|                       | SCIV  |     | Pattern monochromatic |             |            |          | 0: No inversion                |               |           |                                  |  |  |  |
|                       | 5017  |     | invers                | sion        |            |          | 1: Inversi                     | ion           |           |                                  |  |  |  |
|                       | SCCH  | 9   | OSD                   | synchrono   | ous signal | I        | 0: FBP vi                      | ia TV signal  | process   | or (Need to set HDPOL = 0) Write |  |  |  |
|                       | 5001  | 5   | select                | tion        |            |          | 1: Pseudo signal circuit       |               |           |                                  |  |  |  |
|                       |       |     |                       |             |            |          | 000: Black on the whole screen |               |           |                                  |  |  |  |
|                       |       |     |                       |             |            |          | 001: White on the whole screen |               |           |                                  |  |  |  |
|                       |       |     |                       |             |            |          | 010: Cros                      | ss hatch      |           |                                  |  |  |  |
|                       | SGPA  | г   | Disnla                | av nattern  |            |          | 011: Cros                      | ss dot patter | m         |                                  |  |  |  |
|                       |       |     |                       |             |            |          | 100: Cros                      | ss bar        |           |                                  |  |  |  |
|                       |       |     |                       |             |            |          | 101: Whi                       | ite on the up | per side/ | /Black on the lower side         |  |  |  |
|                       |       |     |                       |             |            |          | 110: H signal pattern          |               |           |                                  |  |  |  |
|                       |       |     |                       |             |            |          | 111: rese                      | erved         |           |                                  |  |  |  |
|                       |       |     |                       |             |            |          |                                |               |           |                                  |  |  |  |

### Figure 2.14.2 Test Video Signal Control Register

#### 2.14.3 Functions

Video signal output is to generate monochromatic picture signal output to take easily the necessary tests such as TV screen white adjustment and screen distortion amplitude adjustment implemented on the final manufacturing process of a TV receiver set.

| Display Pattern                                              | TV Screen |
|--------------------------------------------------------------|-----------|
| 000<br>(black on the whole surface)                          |           |
| 001<br>(white on the whole surface)                          |           |
| 010<br>(cross hatch)                                         |           |
| 011<br>(cross dot)                                           |           |
| 100<br>(cross bar)                                           |           |
| 101<br>(white on the upper side/<br>black on the lower side) |           |
| 110<br>(H signal pattern)                                    |           |

Table 2.14.1 Display Pattern and TV Screen

143

#### 2.15 On-Screen Display (OSD) Circuit

The TMPA8827CMNG /CPNG /CSNG features a built-in on-screen display circuit used to display characters and symbols on the TV screen. There are 384 characters and any characters can be displayed in an area of 32 columns  $\times$  12 lines. With an OSD interrupt, additional lines can be displayed. The functions of the OSD circuit meet the requirements of on-screen display functions of closed caption decoders based on FCC standards.

- OSD circuit functions are as follows:
- 1) Number of character fonts: 384
- 2) Number of display characters: 384 (32 columns  $\times$  12 lines).
- 3) Composition of character:  $16 \times 18$  dots
- 4) Character sizes: 3 (selectable line by line)
- 5) Fringing function: for large, middle and small characters
- 6) Smoothing function: for large and middle characters
- 7) Slant function (italics)
- 8) Blinking function
- 9) Underline
- 10) Solid space
- 11) Area plane function: 2 planes
- 12) Full-raster blanking function

 13) Display colors
 Character colors: 8 colors (selectable character by character) Fringe color: 8 colors (selectable page by page) Background color: 8 colors (selectable page by page) Area plane color: 8 colors (selectable each of 2 planes) Raster color: 8 colors (selectable page by page)
 14) Divide the interval of the page by page)

14) Display position: 256 horizontal steps and 512 vertical steps for code plane

- : 512 horizontal steps and 512 vertical steps for Area plane
- 15) Window function: 512 vertical steps
- 16) Half transparency output function

The TMPA8827CMNG /CPNG /CSNG outputs OSD through 3 planes; code, area, and raster. 3 planes function independently. In addition, they are displayed simultaneously. There is the priority among these 3 planes, so OSDs are displayed on a screen according to the priority.

- Code > Area > Raster
- 1) Code plane

Usually, OSD character is displayed on the code plane. The code plane functions as a row displayed on a screen.

The code plane consists of 32 characters  $\times$  1 row and a total of 12 planes. The 12 planes have the priority such as code 1 > code 2 >  $\cdots$  > code 11 > code 12.

On the code plane, characters of  $16\times18$  dots is displayed. These fonts are called characters, and read from character ROM and display memory through the character code on the display memory.

2) Area plane

The area on a screen is displayed on the area plane.

The area plane can display 2 square areas of any size by specifying coordinates. The 2 planes have the priority such as area plane 1 > area plane 2.
2.15.1 Configuration



Figure 2.15.1 OSD Circuit

145

#### 2.15.2 Character ROM and Display Memory

(1) Character ROM

The character ROM contains 384 character fonts. The user can set fonts as desired. The character ROM consists of 384 characters in  $16 \times 18$  dots (character codes 000<sub>H</sub> to 17F<sub>H</sub>). Each dot corresponds to one bit in the character ROM. When a bit in the character ROM is set to "1", the corresponding dot is displayed; if set to "0", the dot is not displayed. The start address in the character ROM corresponding to a character code is determined by the following expression:

Start address in character ROM =  $CRA \times 40H + 20000H$ 

Since character code 000<sub>H</sub> is used as blank character, the character font for this character code cannot be changed. Write "0" in the data of character code 000<sub>H</sub>.

Write the data "FFH" to all unused address (5<sup>th</sup> bit of an address is "1" and also the lower 4-bits of an address are  $2_{\rm H}$  to FH) in character ROM.

Figure 2.15.2 (a) shows an example of the character font configuration for the character code  $000_{\rm H}$  and  $001_{\rm H}$ , together with the ROM addresses and data.

Figure 2.15.2 (b) shows the character ROM dump list for these 2 character fonts .

Note 1: CRA; Character code (000<sub>H</sub> to 17F<sub>H</sub>).

Note 2: A data can not be read from character ROM by software.

Note 3: When ordering a mask, load the data to character ROM at addresses 20000<sub>H</sub> to 25FFF<sub>H</sub>. And the data in unused are of character ROM are must be specified to FF<sub>H</sub>.

| Address | Data                                                                                                         | ]⁄_ |   | E  | Bit |   |     | Y   |    |     | В | lit |   |   |   | Address | Data  | A | ddress | Data  | ~ |   |     | Bit |   |     | Y |   | F  | Bit |   |     |   | Address | Data  |
|---------|--------------------------------------------------------------------------------------------------------------|-----|---|----|-----|---|-----|-----|----|-----|---|-----|---|---|---|---------|-------|---|--------|-------|---|---|-----|-----|---|-----|---|---|----|-----|---|-----|---|---------|-------|
| (hex)   | (hex)                                                                                                        | 7   | 6 | 54 | 3   | 2 | 1 ( | 0 7 | 76 | 5 5 | 4 | 3   | 2 | 1 | 0 | (hex)   | (hex) |   | (hex)  | (hex) | 7 | 6 | 5 4 | 13  | 2 | 1 0 | 7 | 6 | 54 | 13  | 2 | 1 ( | 0 | (hex)   | (hex) |
| 20000   | 00                                                                                                           |     |   |    |     |   |     |     | Τ  |     |   |     |   |   |   | 20020   | 00    | 2 | 20040  | 3F    |   |   |     |     |   |     |   |   |    |     |   |     |   | 20060   | C0    |
| 20001   | 00                                                                                                           |     |   |    |     |   |     |     |    |     |   |     |   |   |   | 20021   | 00    | 2 | 20041  | 7F    |   |   |     |     |   |     |   |   |    |     |   |     |   | 20061   | E0    |
| 20002   | 00                                                                                                           |     |   |    |     |   |     |     |    |     |   |     |   |   |   | 20022   | 00    | 2 | 20042  | E0    |   |   |     |     |   |     |   |   |    |     |   |     |   | 20062   | 70    |
| 20003   | 00                                                                                                           | 1   |   |    |     |   |     |     | Τ  |     |   |     |   |   |   | 20023   | 00    | 2 | 20043  | C0    |   |   |     |     |   |     |   |   |    |     |   | Τ   |   | 20063   | 30    |
| 20004   | 00                                                                                                           |     |   |    |     | П |     |     | Т  |     |   |     |   |   |   | 20024   | 00    | 2 | 20044  | 00    |   |   |     |     |   |     |   |   |    |     |   |     |   | 20064   | 30    |
| 20005   | 00                                                                                                           |     |   |    |     |   |     |     |    |     |   |     |   |   |   | 20025   | 00    | 2 | 20045  | 00    |   |   |     |     |   |     |   |   |    |     |   |     |   | 20065   | 70    |
| 20006   | 00                                                                                                           | 1   |   |    |     |   |     |     | T  |     |   |     |   |   |   | 20026   | 00    | 2 | 20046  | 00    |   |   |     |     |   |     |   |   |    |     |   | Τ   |   | 20066   | E0    |
| 20007   | 00                                                                                                           |     |   |    |     | П |     |     | Т  |     |   |     |   |   |   | 20027   | 00    | 2 | 20047  | 01    |   |   |     |     |   |     |   |   |    |     |   |     |   | 20067   | C0    |
| 20008   | 00                                                                                                           |     |   |    |     |   |     |     |    |     |   |     |   |   |   | 20028   | 00    | 2 | 20048  | 03    |   |   |     |     |   |     |   |   |    |     |   |     |   | 20068   | 80    |
| 20009   | 00                                                                                                           |     |   |    |     |   |     |     |    |     |   |     |   |   |   | 20029   | 00    | 2 | 20049  | 07    | 1 |   |     |     |   |     |   |   |    |     |   |     |   | 20069   | 00    |
| 2000A   | 00                                                                                                           |     |   |    |     | П |     |     | Т  |     |   |     |   |   |   | 2002A   | 00    | 2 | 2004A  | 0E    |   |   |     |     |   |     |   |   |    |     |   |     |   | 2006A   | 00    |
| 2000B   | 00                                                                                                           |     |   |    |     |   |     |     |    |     |   |     |   |   |   | 2002B   | 00    | 2 | 2004B  | 1C    | 1 |   |     |     |   |     |   |   |    |     |   |     |   | 2006B   | 00    |
| 2000C   | 00                                                                                                           | 1   |   |    |     |   |     |     | Т  |     |   |     |   |   |   | 2002C   | 00    | 2 | 2004C  | 38    |   |   |     |     |   |     |   |   |    |     |   | Τ   |   | 2006C   | 00    |
| 2000D   | 00                                                                                                           |     |   |    |     | П |     |     | Т  |     |   |     |   |   |   | 2002D   | 00    | 2 | 2004D  | 70    |   |   |     |     |   |     |   |   |    |     |   |     |   | 2006D   | 00    |
| 2000E   | 00                                                                                                           |     |   |    |     |   |     |     |    |     |   |     |   |   |   | 2002E   | 00    | 2 | 2004E  | FF    |   |   |     |     |   |     |   |   |    |     |   |     |   | 2006E   | F0    |
| 2000F   | 00                                                                                                           |     |   |    |     |   |     |     |    |     |   |     |   |   |   | 2002F   | 00    | 2 | 2004F  | FF    | 1 |   |     |     |   |     |   |   |    |     |   |     |   | 2006F   | F0    |
| 20010   | 00                                                                                                           |     |   |    |     |   |     |     |    |     |   |     |   |   |   | 20030   | 00    | 2 | 20050  | 00    |   |   |     |     |   |     |   |   |    |     |   |     |   | 20070   | 00    |
| 20011   | 00                                                                                                           |     |   |    |     |   |     |     |    |     |   |     |   |   |   | 20031   | 00    | 2 | 20051  | 00    |   |   |     |     |   |     |   |   |    |     |   |     |   | 20071   | 00    |
|         | (character code 000 <sub>H</sub> )<br>(character code 001 <sub>H</sub> )<br>(a) Character font configuration |     |   |    |     |   |     |     |    |     |   |     |   |   |   |         |       |   |        |       |   |   |     |     |   |     |   |   |    |     |   |     |   |         |       |

20000/ 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 20010/ 00 00 FF 20020/ 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 20030/ 00 00 FF 03 07 20040/ 3F 7F E0 C0 00 00 00 01 0E 1C 38 70 FF FF 00 FF FF FF FF FF FF FF 20050/ 00 FF FF FF FF FF FF FF 20060/ C0 E0 70 30 30 70 E0 C0 80 00 00 00 00 00 F0 F0 00 00 FF 20070/ FF FF FF FF (b) ROM dump list

Figure 2.15.2 Character Font Configuration and ROM Dump List

#### (2) Display memory

Each character of the 384 characters displayed in 32 columns  $\times$  12 lines consists of 16 bits in the display memory. Five data items are written to the display memory: character code, color data, blinking specification, underline enable, and slant enable.

There are two modes for writing display data to the display memory. One mode is used for writing all display data (character code, color data, blinking specification, underline enable, and slant enable) simultaneously. The other mode is used for changing either character codes or the remaining data items (color data, blinking specification, underline enable, and slant enable). How to write display data to the display memory is described in section 2.15.5.7 (1).

Note: The display memory is in an unknown state at reset.

Display memory configuration

- Character code specification register (9 bits) ......CRA8 to CRA0
- Color data specification register (4 bits).....IDT/RDT/GDT/BDT
- Blinking specification register (1 bit) .....BLF
- Underline enable register (1 bit).....EUL
- Slant enable register (1 bit).....SLNT

| SLNT | EUL                                                                                                             | BLF    | IDT     | RDT | GDT | BDT | CRA8 | CRA7 | CRA6 | CRA5 | CRA4 | CRA3 | CRA2 | CRA1 | CRA0 |
|------|-----------------------------------------------------------------------------------------------------------------|--------|---------|-----|-----|-----|------|------|------|------|------|------|------|------|------|
|      | Character color specification register Character code specification register<br>Blinking specification register |        |         |     |     |     |      |      |      |      |      |      |      |      |      |
|      | Underline enable register                                                                                       |        |         |     |     |     |      |      |      |      |      |      |      |      |      |
|      | - Slant                                                                                                         | enable | registe | ər  |     |     |      |      |      |      |      |      |      |      |      |

### Figure 2.15.3 Display Memory Bit Configuration

| Column |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     | 1   |
|--------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|
| Line   | 1   | 2   | 3   | 4   | 5   | 6   | 7   | 8   | 9   | 10  | 11  | 12  | 13  | 14  | 15  | 16  | 17  | 18  | 19  | 20  | 21  | 22  | 23  | 24  | 25  | 26  | 27  | 28  | 29  | 30  | 31  | 32  |
| 1      | 000 | 001 | 002 | 003 | 004 | 005 | 006 | 007 | 008 | 009 | 00A | 00B | 00C | 00D | 00E | 00F | 010 | 011 | 012 | 013 | 014 | 015 | 016 | 017 | 018 | 019 | 01A | 01B | 01C | 01D | 01E | 01F |
| 2      | 020 | 021 | 022 | 023 | 024 | 025 | 026 | 027 | 028 | 029 | 02A | 02B | 02C | 02D | 02E | 02F | 030 | 031 | 032 | 033 | 034 | 035 | 036 | 037 | 038 | 039 | 03A | 03B | 03C | 03D | 03E | 03F |
| 3      | 040 |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |
| 4      | 060 |     |     |     |     |     |     | _   |     | 1   | -   |     | ł   | 1   |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |
| 5      | 080 |     |     |     |     |     |     |     |     |     |     |     |     |     | /   | 1   |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |
| 6      | 0A0 |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     | /   |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |
| 7      | 0C0 |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     | /   |     |     |     |     |     |     |     |     |     |     |     |     |     |     |
| 8      | 0E0 |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |
| 9      | 100 |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |
| 10     | 120 |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |
| 11     | 140 |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     | -   |     |     |     |     |     |     |
| 12     | 160 |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     | 17F |

Note: Numerals in the table indicate (hexadecimal) addresses in the display memory.

### Figure 2.15.4 Display Memory Address Configuration

#### 2.15.3 OSD Circuit Control

The OSD circuit performs control functions using the OSD control registers which reside in addresses 0001D<sub>H</sub> to 0001F<sub>H</sub> and 00024<sub>H</sub> to 00025<sub>H</sub> in the special function registers (SFR), and in addresses 00F80<sub>H</sub> to 00FC1<sub>H</sub> in the data buffer register (DBR). Section 2.15.5.9 shows the OSD control registers. To write data to the OSD control registers, use the normal data buffer register access method. The OSD control registers are used to set display start position, display character designs (that is, fringing, smoothing, color data, character size, and etc.), display memory addresses, and character codes.

Setting the display on-off control bit, DON, (bit 0 in ORDON) to "1" enables display (starts display). Setting DON to "0" disables display (halts display).

Note: The contents of OSD control registers except PIDS, P67S to P64S are initialized in STOP mode.

#### 2.15.4 OSD Control Register Write/Read

The addresses of the OSD control registers are assigned to the SFR and DBR register. For writing data to or reading data from the OSD control registers, access the SFR and DBR register in the normal way.

If RGWR register is set to "1" the written data is transferred to the OSD circuit and become valid. However, while the display line is being scanned, the data written after the display line is scanned is transferred to the OSD circuit and becomes valid.

The registers for writing data to display memory become valid, when its data is written. (VDSMD, PISEL, BKMF, ESMZ, MFYWR, MBK, RDWRV, SVD, ISDC, P67S to P64S, PIDS, YBLCS, MPXS, VDPOL, HDPOL, YBLII, RGBII, YIV, BLIV, RGBIV, IIV, DMA8 to 0, SLNT, EUL, IDT, BLF, RDT, GDT, BDT, CRA8 to 0, and RGWR)

Written data transfer register (1 bit)..... RGWR (bit 2 in ORDON)

"0"..... Initialized state

"1"..... Transfers written data to OSD circuit. (after transfer, RGWR is reset to 0.)

Note: Don't write "0" to RGWR.

#### <RGWR Timing>

(1) RGWR system





- (2) Transfer timing
  - 1) No display area

When having set RGWR to "1" during no display area, the timing OSD register can be transferred is at the raising edge of HD signal.



### Figure 2.15.6 Data Transfer Timing in No Display Area

2) Display area (including any lines specified as display off by character size) When having set RGWR to "1" during display area, the timing OSD register can be transferred is at the raising edge of HD signal when the display line has been finished.



Figure 2.15.7 Data Tranfer Timing in Display Area

(3) Flag

RGWR flag is set to "1" during the period from the timing having set RGWR register to "1" to the timing data transfer pulse is generated.

When RGWR flag becomes "0", the data of OSD register can be available. After setting RGWR register to "1", it is possible to write OSD registers even RGWR flag is "1".

#### 2.15.5 OSD Function

#### 2.15.5.1 Signal Control (port I/O)

(1) P6 port output select function

This function is used to select whether the contents of port P57, P67 to P64 will be output or I, R, G, B, Y/BL signals of the OSD circuit will be output on pins P57, P67 to P64.

P57 port output select registers (1 bits): PIDS (bit 3 in ORP6S)

|     | PIDS = 0 | PIDS = 1 |
|-----|----------|----------|
| P57 | I        | Port     |

P67 to P64 port output select registers (4 bits): P67S, P66S, P65S, P64S, (bit 7 to 4 in ORP6S)

|     | P6nS = 0 | P6nS = 1 |
|-----|----------|----------|
| P64 | R        |          |
| P65 | G        | Port     |
| P66 | В        | T OIL    |
| P67 | Y/BL     |          |

(2) OSD pin output polarity control function

This function is used to select the polarity of the OSD outputs for RGB, I and Y/BL.

Output polarity control register (4 bits) ...... BLIV, YIV, RGBIV, IIV (bit 3 to 0 in ORIV)

|--|

| Symbol | Output Port | Data "0"    | Data "1"   |
|--------|-------------|-------------|------------|
| BLIV   | BL          | Active High | Active Low |
| YIV    | Y           | Active High | Active Low |
| RGBIV  | RGB         | Active High | Active Low |
| IIV    | I           | Active High | Active Low |

(3) Y/BL signal select function

This function is used to select either Y or BL signal output from the Y/BL pin.

Y/BL signal select register (1 bit)...... YBLCS (bit 2 in ORP6S)

"0" ......Y signal output "1" ......BL signal output

Y signal .....Output in all OSD areas (logical OR for R, G, B, character data, fringing data, area data, etc.) BL signal.....When EXBL is "0": Output in all display character areas (except for character code 000<sub>H</sub>: blank character)

When EXBL is "1":

Output in the whole page

#### (4) I signal function select

When PISEL (bit 6 in ORETC) is set to "1" and PIDS (bit 3 in ORP6S) is set to "0", Port 57 (I pin) can be used as area plane and full-raster blanking function Half Transparency/Half Tone through a TV signal processor.At Half Transparency/Half Tone function, contents of IDT, IFDT, IBDT are make no sense.Therefore character color are 8 colors.Similarly background color and fringing color are also 8 colors.

When PISEL (bit 6 in ORETC) is set to "0", PIDS (bit 3 in ORP6S) is set to "1" and P67 (bit 7 in P6) is set to "0", Port 57 (I pin) can be used as full Half Transparency/Half Tone function. At full Half Transparency/Halftone function, contents of IDT, IBDT, IFDT, ACLI1, ACLI2 and RCLI must be set to "1".

#### 2.15.5.2 OSD Data Output Format Control

(1) Scan mode

The double scan mode is used to handle double horizontal display. When double scan mode is enabled, the vertical display counter increases every 2 scan lines and a vertical size of a dot is double. This function is enabled by setting VDSMD (bit 7 in ORETC) in the OSD control register to "1".

Scan mode select register (1 bit) ...... VDSMD (bit 7 in ORETC)

- "0" ..... Normal mode
- "1".....Double scan mode
- Note 1: The data written to those control register is transferred to the OSD circuit and become valid when the data is written.

### Table 2.15.2 The Difference of 2 Types of Scan Mode

|                                                          | Normal Mode | Double Scan Mode              |
|----------------------------------------------------------|-------------|-------------------------------|
| Specification Unit of vertical<br>display start position | 1 scan line | 2 scan lines                  |
| 1 dot height                                             |             | Normal mode height $\times$ 2 |



Figure 2.15.8 Scan Mode

#### 2.15.5.3 Display Position Control

- (1) Code display position setting
  - 1) Horizontal display start position

The horizontal display start position can be set in 256 steps by writing to OSD control registers HS17 to HS10 (bit 7 to 0 in ORHS1). The value is in common with all lines.

Specification unit: 2 TOSC

Specification steps: 256

Specification horizontal display start position: Line 1 to 12: HS17 to HS10 (ORHS1) HS1 = (HS17 to HS10)  $H \times 2TOSC + 20TOSC$  (line1 to 12)

- Note 1: TOSC; One cycle of OSD oscillation.
- Note 2: The data written to these control registers is transmitted to OSD circuit by setting RGWR (bit 2 in ORDON) to "1".
- 2) Vertical display start position

The vertical display start position can be specified for each display line using 512 steps by writing to VSn8 to VSn0 (in ORVSn (n; 1 to 12)).

Specification unit: 1 scan line (normal mode), 2 scan line (double scan mode) Specification steps: 512

Specification vertical display start position: Line1: VS18 to VS10 (ORVS 1)  $\,$ 

Line2: VS28 to VS20 (ORVS 2)

Line12: VS128 to VS120 (ORVS 12)

Line n: VSn = (VSn8 to VSn0)  $H \times 1T_{HD}$  (n; 1 to 12). See Figure 2.15.9.

- Note1: T<sub>HD</sub>; One cycle of HD signal (normal mode) or two cycle of HD signal (double scan mode).
- Note2: The data written to these control registers is transmitted to OSD circuit by setting RGWR (bit 2 in ORDON) to "1".
- Note3: If display lines are overlapped each other, previous display line is enabled and next line is disabled. If vertical display start positions of two or more lines are set on same value, high priority line is enabled. Lines of OSD (VS1 to VS12) are fixed priority levels as follows:

VS1 > VS2 > VS3 > ..... > VS12

Set the vertical display start position not to overlap display lines.



- Note4: The line which is displayed off is managed as a small size character line.
- Note5: Transfer the contents of vertical display start positon registers into OSD circuit before the position of the scanning line coincides with their own vertical display start position.

# <u>TOSHIBA</u>

(2) Area display position setting

The planes have the priority such as Code plane > Area plane 1 > Area plane 2 > Raster plane.

1) Horizontal display start position

The horizontal display start position can be set in 512 steps by writing to OSD control registers AHSn8 to AHSn0 (bit 8 to 0 in ORAHSn). And also display stop position is correspond to AHEn8 to AHEn0 (bit 8 to 0 in ORAHEn). (n; 1 to 2)

- Horizontal display start position
  - $AHSn = (AHSn8 \text{ to } AHSn0) H \times 2TOSC$
  - AHEn = (AHEn8 to AHEn0)  $H \times 2TOSC$

Note:  $T_{OSC}$ ; One cycle of OSD oscillation.

2) Vertical display start position

The vertical display start position can be set in 512 steps by writing to OSD control registers AVSn8to AVSn0 (bit 8 to 0 ORAVSn). And also display stop position is correspond to AVEn8 to AVEn0 (bit 8 to 0 in ORAVEn). (n; 1 to 2)

Vertical display start position

AVSn = (AVSn8 to AVSn0)  $_{H} \times T_{HD}$ 

AVEn = (AVEn8 to AVEn0)  $H \times THD$ 

Note: T<sub>HD</sub>; One cycle of HD signal.



Figure 2.15.9 TV Scan Image

154

#### 2.15.5.4 Character Ornamentation Control

(1) Character sizes

Character size can be selected line by line from 3 sizes. And display on/off also can be set line by line. Small, middle and large character size and display on/off can be set with OSD control registers CSn (n = 1 to 12, ORCS4, ORCS8, ORCS12) in the OSD control registers.

Character sizes: 3 sizes (small, middle and large) Character size and display on/off specification unit: Line Character size select/display on/off register (2 bits × 12) Line 1: CS1 Line 2: CS2 : : Line 12: CS12

### Table 2.15.3 Character Size and Display On/Off Specifications (n; 1 to 12)

| CSn (upper bit) | CSn (lower bit) | Character Size | Display On/Off |
|-----------------|-----------------|----------------|----------------|
| 1               | 1               | Small          | On             |
| 1               | 0               | Middle         | On             |
| 0               | 1               | Large          | On             |
| 0               | 0               |                | Off            |

- Note 1: The display off line operates like the width of small character size line thought the character is not displayed.
- Note 2: The data written to these control registers is transmitted to OSD circuit by setting RGWR (bit 2 in ORDON) to "1".
- Note 3: When OSD circuit is used on an interlace scanning TV, a jitter elimination circuit must be enabled and set AFLD to "1" in JECR.
- Note 4: When VDSMD and AFLD are "0", only character of even display dot is displayed. (refer to 2.16 a jitter elimination circuit)

|                 |        |                           | VDSMD = 0<br>(normal mode) |                         | VDSMD = 1<br>(double scan mode) |                          |                         |  |  |  |
|-----------------|--------|---------------------------|----------------------------|-------------------------|---------------------------------|--------------------------|-------------------------|--|--|--|
|                 |        |                           | Charac                     | ter Size                |                                 | Charac                   | ter Size                |  |  |  |
|                 |        | Dot Size                  | EFRn = 0<br>(fringe OFF)   | EFRn = 1<br>(fringe ON) | Dot Size                        | EFRn = 0<br>(fringe OFF) | EFRn = 1<br>(fringe ON) |  |  |  |
| EULAn = 0       | Small  | 1TOSC × 0.5THD            | 16TOSC × 9THD              | 16TOSC × 11THD          | 1TOSC × 1THD                    | 16TOSC × 18THD           | 16TOSC × 20THD          |  |  |  |
| (underline OFF) | MIddle | $2T_{OSC} \times 1T_{HD}$ | 32TOSC × 18THD             | $32TOSC \times 20THD$   | $2T_{OSC} \times 2T_{HD}$       | 32TOSC 	imes 36THD       | $32TOSC \times 40THD$   |  |  |  |
|                 | Large  | $4TOSC \times 2THD$       | 64TOSC 	imes 36THD         | $64TOSC \times 40THD$   | $4TOSC \times 4THD$             | 64TOSC 	imes 72THD       | 64TOSC 	imes 80THD      |  |  |  |
| EULAn = 1       | Small  | 1TOSC × 0.5THD            | 16TOSC × 12THD             | 16TOSC × 13THD          | 1TOSC × 1THD                    | 16TOSC × 24THD           | 16TOSC × 25THD          |  |  |  |
| (underline ON)  | MIddle | $2T_{OSC} \times 1T_{HD}$ | $32TOSC \times 24THD$      | $32TOSC \times 25THD$   | $2T_{OSC} \times 2T_{HD}$       | 32TOSC 	imes 48THD       | $32TOSC \times 50THD$   |  |  |  |
|                 | Large  | $4TOSC \times 2THD$       | 64TOSC × 48THD             | 64TOSC × 50THD          | 4TOSC × 4THD                    | 64TOSC × 96THD           | 64TOSC × 100THD         |  |  |  |

 Table 2.15.4
 Dot and Character Sizes

Note: T<sub>OSC</sub>; One cycle of OSD oscillation

T<sub>HD</sub>; One cycle of HD signal





(2) Smoothing function

The smoothing function is used to make characters look smooth. Enabling smoothing displays 1/4 dot between two dots connecting corner to corner within a character. Small size character can not be enabled smoothing. Smoothing is enabled by setting ESMZ (bit 4 in ORETC) in the OSD control register to "1".

Smoothing specification unit: Display page Smoothing specification register (1 bit)...... ESMZ (bit 4 in ORETC) "0"......Disable smoothing "1"......Enable smoothing

Note: Data of the register is transferred to the OSD circuit and become valid when the data is written.







Figure 2.15.12 Smoothing Example

#### (3) Fringing function

The fringing function is used to display a character with a fringe width is 1 dot in a different color from that of the character. When a character is displayed with the maximum of 18 vertical dots and 16 horizontal dots, the fringe exceeds right and left, top, and bottom of the character display area. If there is an adjacent character that outer dot is active, then this dot will overrule the fringe in the horizontal direction. Underlines are not fringed.

Fringing is enabled for each line by setting EFR1 to EFR8 (OREFR8) and EFR9 to EFR12 (OREFR12) in the OSD control register to "1".

A color for fringe is specified common to all lines using OSD control registers, IFDT, RFDT, GFDT, and BFDT (bit 3 to 0 in ORBK).

Fringing specification unit: Line

Fringing enable register (1 bit  $\times$  12)..... EFRn (n; 1 to 8) (OREFR8), EFRn (n; 9 to 12) (OREFR12)

"0".....Disable fringing "1".....Enable fringing

Fringe colors: 8

Fringe color specification unit: Display page

Fringe color register (4 bits)..... IFDT, RFDT, GFDT, BFDT (bit 3 to 0 in

ORBK)

| IFDT | RFDT | GFDT | BFDT | Figure Color                 |
|------|------|------|------|------------------------------|
|      | 0    | 0    | 0    | Black                        |
|      | 0    | 0    | 1    | Blue                         |
|      | 0    | 1    | 0    | Green                        |
| 0    | 0    | 1    | 1    | Cyan                         |
| 0    | 1    | 0    | 0    | Red                          |
|      | 1    | 0    | 1    | Magenta                      |
|      | 1    | 1    | 0    | Yellow                       |
|      | 1    | 1    | 1    | White                        |
|      | 0    | 0    | 0    | Half Tone                    |
|      | 0    | 0    | 1    | Half Transparency Blue       |
|      | 0    | 1    | 0    | Half Transparency Green      |
|      | 0    | 1    | 1    | Half Transparency Cyan       |
| 1    | 1    | 0    | 0    | Half Transparency Red        |
|      | 1    | 0    | 1    | Half Transparency<br>Magenta |
|      | 1    | 1    | 0    | Half Transparency Yellow     |
|      | 1    | 1    | 1    | Half Transparency White      |

### Table 2.15.5 Fringe Color (8 colors)

Note 1: When using IFDT, please refer to 2.15.5.1 (4).











Note: The fringe of 1<sup>st</sup> column character does not exceed left, and the fringe of 32<sup>th</sup> character does not exceed right.



Before Fringing

After Fringing

Disable underline



b) Small character, Double scan mode interlace



Figure 2.15.13 (b) Fringing Example











Figure 2.15.13 (c) Fringing Example



Before Fringing

After Fringing

Disable underline

2nd field





large dot

Figure 2.15.13 (d) Fringing Example

middle dot

#### (4) Background function

Background color function is used to color the entire background for the character area (refer to Table 2.15.6). Except the character area whose character code is 000H

This function is specified for each display page by setting EBKGD (bit 7 in ORRCL) in the OSD control register to "1".

A background color is specified for each display page by setting IBDT, RBDT, GBDT, and BBDT (bit 7 to 4 in ORBK) in the OSD control registers. A color specification is same as them for full-raster blanking.

Background specification unit: Display page

Background enable register (1 bit) ...... EBKGD (bit 7 in ORRCL)

"0".....Disable background

"1".....Enable background

Background color specification unit: Display page

Background color specification registers (4 bits) ...... IBDT, RBDT, GBDT, BBDT (bit 7 to 4 in ORBK)

| IBDT | RBDT | GBDT | BBDT | Background Color             |
|------|------|------|------|------------------------------|
|      | 0    | 0    | 0    | Black                        |
|      | 0    | 0    | 1    | Blue                         |
|      | 0    | 1    | 0    | Green                        |
| 0    | 0    | 1    | 1    | Cyan                         |
| 0    | 1    | 0    | 0    | Red                          |
|      | 1    | 0    | 1    | Magenta                      |
|      | 1    | 1    | 0    | Yellow                       |
|      | 1    | 1    | 1    | White                        |
|      | 0    | 0    | 0    | Half Tone                    |
|      | 0    | 0    | 1    | Half Transparency Blue       |
|      | 0    | 1    | 0    | Half Transparency Green      |
|      | 0    | 1    | 1    | Half Transparency Cyan       |
| 1    | 1    | 0    | 0    | Half Transparency Red        |
|      | 1    | 0    | 1    | Half Transparency<br>Magenta |
| -    | 1    | 1    | 0    | Half Transparency Yellow     |
|      | 1    | 1    | 1    | Half Transparency White      |

 Table 2.15.6
 Background Color (8 colors)

Note 1: When using IBDT, please refer to 2.15.5.1 (4).



Character color: Cyan Background color: Yellow



Figure 2.15.14 Background Function

#### 2.15.5.5 OSD Display Screeen Control

(1) Display on/off

This function is used to display characters specified for on/off display.

Display on/off specification unit: Display page Display on/off specification register (1 bit)...... DON (bit 0 in ORDON) "0"......Disable display "1"......Enable display

Note: Do not start STOP mode during display is enable.

(2) Window function

This function is used to set upper and lower limit of display page. Window upper limit is specified by WVSH (ORWVSH). Window lower limit is specified by WVSL (ORWVSL). This function is enabled by setting EWDW (bit 1 in ORDON) in the OSD control register to 1.

Window specification unit: Display page Window function enable specification register (1 bit).... EWDW (bit 1 in ORDON) "0"......Disable window function

"1".....Enable window function

Window upper limit specification register (9 bits) ...... WVSH8 to 0 (ORWVSH) Window lower limit specification register (9 bits)...... WVSL8 to 0 (ORWVSL) Window upper and lower limit position...... When VDSMD is "0" (normal mode):

WVSH = (WVSH8 to WVSH0)  $H \times T_{HD}$ 

$$\begin{split} & \text{WVSL} = (\text{WVSL8 to WVSL0}) \text{ }_{\text{H}} \times \text{T}_{\text{HD}} \\ & \text{When VDSMD is ``1'' (double scan mode):} \\ & \text{WVSH} = (\text{WVSH8 to WVSH0}) \text{ }_{\text{H}} \times 2\text{T}_{\text{HD}} \\ & \text{WVSL} = (\text{WVSL8 to WVSL0}) \text{ }_{\text{H}} \times 2\text{T}_{\text{HD}} \end{split}$$

- Note 1: T<sub>HD</sub>; One cycle of HD signal
- Note 2:  $WVSL > WVSH \ge "1"$
- Note 3: Modify the value of window upper and lower limit register as follows:
  - 1. When WVSH<sub>NEW</sub>  $\leq$  WVSH<sub>OLD</sub>

Finish to transfer the new value, during  $\overline{VD}$  signal is low or before the position of the scanning line coincides with WVSH<sub>NEW</sub>.

2. When  $WVSL > WVSH_{NEW} > WVSH_{OLD}$ 

Finish to transfer the new value, during  $\overline{VD}$  signal is low or before the position of the scanning line coincides with WVSH<sub>OLD</sub>.

3. When WVSL<sub>NEW</sub>  $\leq$  WVSL<sub>OLD</sub>

Finish to transfer the new value, during  $\overline{VD}$  signal is low or before the position of the scanning line coincides with WVSL<sub>NEW</sub>.

4. When WVSL<sub>NEW</sub> > WVSL<sub>OLD</sub>

Finish to transfer the new value, during  $\overline{VD}$  signal is low or before the position of the scanning line coincides with WVSL<sub>OLD</sub>.

Note 4: It is recommendable that the window function is always enabled (EWDW = "1") and set WVSH to "01<sub>H</sub>", WVSL to "1FE<sub>H</sub>". When the window function should be set to disable, clear EWDW to "0" independent of the value which this register has been set from detecting the rising edge of HD signal by software until the falling edge of HD signal.



Widow Display: ON, Area Plane Display: ON, Background Color Display: ON, Raster Plane Display: ON





Figure 2.15.16 If WVSH is on a Code Plane

#### (3) Full-raster blanking function

Full-raster blanking function is used to color the entire background for the display area (TV screen). When using the full-raster blanking function, set YBLCS (bit 2 in ORP6S) to "1", output BL signal from Y/BL pin, because Y signal cannot delete whole display page from video signal.

This function is specified for each display page by setting EXBL (bit 6 in ORBK) in the OSD register to "1". Color specification is same as them for background color.

Full-raster blanking specification unit: Display page

Full-raster blanking enable register (1 bit)..... EXBL (bit 6 in ORRCL)

"0".....Disable full-raster blanking

"1".....Enable full-raster blanking

Full-raster blanking color specification registers (4 bits).....RCLI, RCLR, RCLG, RCLB (bit 3 to 0 in ORRCL)

| RCLI | RCLR | RCLG | RCLB | Raster Plane Color           |
|------|------|------|------|------------------------------|
|      | 0    | 0    | 0    | Black                        |
|      | 0    | 0    | 1    | Blue                         |
|      | 0    | 1    | 0    | Green                        |
| 0    | 0    | 1    | 1    | Cyan                         |
| 0    | 1    | 0    | 0    | Red                          |
|      | 1    | 0    | 1    | Magenta                      |
|      | 1    | 1    | 0    | Yellow                       |
|      | 1    | 1    | 1    | White                        |
|      | 0    | 0    | 0    | Half Tone                    |
|      | 0    | 0    | 1    | Half Transparency Blue       |
|      | 0    | 1    | 0    | Half Transparency Green      |
|      | 0    | 1    | 1    | Half Transparency Cyan       |
| 1    | 1    | 0    | 0    | Half Transparency Red        |
|      | 1    | 0    | 1    | Half Transparency<br>Magenta |
|      | 1    | 1    | 0    | Half Transparency Yellow     |
|      | 1    | 1    | 1    | Half Transparency White      |

 Table 2.15.7
 Raster Plane Color (8 colors)

Note 1: When using RCLI, please refer to 2.15.5.1 (4).

#### (4) Area plane function

Area plane function is used to display square area to two points on a screen.

Two planes operate independently. They are displayed according to the priority (area plane 1 > area plane 2).

See area plane display position setting in section 2.15.5.3 (2) how to set display positions for each area.

Each area plane is set to ON or OFF by AON2 and AON1 (bit 5 and bit 4 in ORRCL).

Area plane colors are set by ACLIx, ACLRx, ACLGx, ACLBx (bit 7 to bit 0 in ORACL, x = 1, 2).

Area plane specification unit: plane

Area plane color specification register (8 bit)

Area plane 1: ACLI1/ACLR1/ACLG1/ACLB1 (bit 3 to 0 in ORACL) Area plane 2: ACLI2/ACLR2/ACLG2/ACLB2 (bit 7 to 4 in ORACL)

| ACLIx | ACLRx | ACLGx | ACLBx | Area Plane Color             |
|-------|-------|-------|-------|------------------------------|
|       | 0     | 0     | 0     | Black                        |
|       | 0     | 0     | 1     | Blue                         |
|       | 0     | 1     | 0     | Green                        |
| 0     | 0     | 1     | 1     | Cyan                         |
| U     | 1     | 0     | 0     | Red                          |
|       | 1     | 0     | 1     | Magenta                      |
|       | 1     | 1     | 0     | Yellow                       |
|       | 1     | 1     | 1     | White                        |
| 1     | 0     | 0     | 0     | Half Tone                    |
|       | 0     | 0     | 1     | Half Transparency Blue       |
|       | 0     | 1     | 0     | Half Transparency Green      |
|       | 0     | 1     | 1     | Half Transparency Cyan       |
|       | 1     | 0     | 0     | Half TransparencyRed         |
|       | 1     | 0     | 1     | Half Transparency<br>Magenta |
|       | 1     | 1     | 0     | Half Transparency Yellow     |
|       | 1     | 1     | 1     | Half Transparency White      |

Table 2.15.8 Area Plane Color (8 colors)

(x = 1, 2)

Note 1: When using ACLIX, please refer to 2.15.5.1 (4).

Example color Character Red color Character Background Green Scanning Half Area plane line Transparency Blue color Raster plane: OFF Character background: ON YBLCS: 0 (Y select) R 8 Colors Specification G В Y

Using for half transparency/half tone

Figure 2.15.17 TV Display and OSD Signals

#### 2.15.5.6 Interrupt Control

(1) Display line counter

The display line counter indicates number of display line (s) by OSD circuit on the TV screen. The display line counter is a 4-bit counter which is initialized to "0" by the falling edge of the  $\overline{\text{VD}}$  signal and which increments when last scanning of each display line is completed (falling edge of the HD signal). It is necessary to be read out display line counter several times, because it does not synchronize CPU clock.



Figure 2.15.18 Display Line Counter

Note: The display line counter also increments when a line with all blank characters or a line with display off is specified.

#### (2) Interrupt generator circuit

An interrupt request is generated when a falling edge of  $\overline{\text{VD}}$  signal or when line counter (DCTR) is counted to the certain value specified by ISDC.

| Interrupt source select r | egister (1 bit) SVD (bit 4 in ORIRC)                                                        |
|---------------------------|---------------------------------------------------------------------------------------------|
| "0"I                      | nterrupt request generated when the display line counter (DCTR) is                          |
| c                         | punted to the certain value which is specified by ISDC.                                     |
| "1"I                      | nterrupt request is generated when a falling edge of $\overline{\text{VD}}$ signal.         |
| Interrupt generation line | e specification register (4 bits)ISDC (bit 3 to 0 in ORIRC)                                 |
| "0000"I                   | nterrupt request generated when the display line counter is cleared.                        |
| "0001"I                   | nterrupt request generated at end points of the last scanning line of the                   |
| fi                        | rst display line                                                                            |
| "0010"I                   | nterrupt request generated at end points of the last scanning line of the                   |
| 2                         | <sup>Ind</sup> display line                                                                 |
| ~<br>to<br>"1111"I<br>1   | nterrupt request generated at end points of the last scanning line of the 5'th display line |

#### 2.15.5.7 Display Memory Access

(1) Display memory

The display memory is accessed for two purposes, one for writing data to the display memory, and one for reading data from the display memory.

Display memory address specification registers (9 bits).....DMA8 to MDA0 (ORDMA) Display memory data write registers Character code write register (9 bits).....CRA8 to CRA0 (ORCRA)

Character ornamentation data write registers (7 bits).......SLNT, EUL, BLF, IDT, RDT, GDT, and BDT (ORDSN)

Display memory bank select register MBK (ORETC bit 1)

"0" ...... When writing either character code or character ornamentation data "1" ...... When writing both character code and character ornamentation data

- Note 1: These control registers have a characteristic that immediately when a value is written to the register, the content of the register is transferred as valid data to the OSD circuit/display memory.
- Note 2: The data written to the display memory takes effect at the same time it is written. When character code or character ornamentation data is written to the display memory while it is displaying some character, the character may not be displayed correctly. When writing data to the display memory, make sure no character is being displayed in the memory location where you are going to write data.
- Note 3: When writing data to or reading data from the display memory, do not use two-byte transfer instructions such as "LDW (HL), mn LD rr, (pp)." Otherwise, erroneous data may be written to the display memory or data may be written to an incorrect address.
- Note 4: Allow for at least two instruction cycles between a display memory address write instruction and a data write or read instruction. Also, when continuous writing data to or reading data from the display memory, allow for at least two instruction cycles between one write or read instruction and the next. Otherwise, erroneous data may be written to the display memory or data may be written to an incorrect address.
- Note 5: When setting display memory addresses, always be sure to write all of 9 address bits sequentially in order of DMA8 and DMA7 to DMA0.

### 1. Normal Mode

In normal mode, the display memory addresses are automatically incremented each time data is read from or written to the memory. Because addresses are automatically incremented, this mode may be used for reading from or writing data to multiple continuous addresses simultaneously.

#### <Display Memory Write Sequence in Normal Mode>

- (a) When writing either character code or character ornamentation data
  - (1) Set MFYWR, MBK, and RDWRV all to 0.
  - (2) Write the most significant address bit of the display memory to DMA8. Go on and write the 8 low-order address bits of the display memory to DMA7 to DMA0.
  - (3) Writing character code or character ornamentation data
    - Writing character code

Write the most significant bit of character code to CRA8. Go on and write the 8 low-order bits of character code to CRA7 through CRA0. At this point in time, the 9 bits of character code written are transferred to the display memory, and DMA8 to DMA0 are automatically incremented.

• Writing character ornamentation data

Write character ornamentation data to SLNT, EUL, BLF, IDT, RDT, GDT, and BDT. At this point in time, the character ornamentation data written are transferred to the display memory, and DMA8 to DMA0 are automatically incremented.

- (4) To write data (character code or character ornamentation data) to continuous addresses, repeat step (3).
- (b) When writing character code and character ornamentation data at a time
  - (1) Set MFYWR to 0, MBK to 1, and RDWRV to 0.
  - (2) Write the most significant address bit of the display memory to DMA8. Go on and write the 8 low-order address bits of the display memory to DMA7 to DMA0.
  - (3) Write character ornamentation data to SLNT, EUL, BLF, RDT, GDT, and BDT. At this point in time, the character ornamentation written are transferred to the display memory.
  - (4) Write the most significant bit of character code to CRA8. Go on and write the 8 low-order bits of character code to CRA7 to CRA0. At this point in time, the 9 bits of character code written and the character ornamentation data written in step (3) are transferred to the display memory, and DMA8 to DMA0 are automatically incremented.
  - (5) To write data to continuous addresses, repeat steps (3) and (4).

### <Display Memory Read Sequence in Normal Mode>

- (a) When reading either character code or character ornamentation data
  - (1) Set MFYWR to 0, MBK to 0, and RDWRV to 1.
    - (2) Write the most significant address bit of the display memory to DMA8. Go on and write the 8 low-order address bits of the display memory to DMA7 to DMA0.
  - (3) Reading character code or character ornamentation data
    - Reading character code

Read CRA8. Next, Read CRA7 to CRA0. At this point in time, DMA8 to DMA0 are automatically incremented.

Reading character ornamentation data

Read character ornamentation data SLNT, EUL, BLF, IDT, RDT, GDT, and BDT. At this point in time, DMA8 through DMA0 are automatically incremented.

- (4) To read data (character code or character ornamentation data) from continuous addresses, repeat step (3).
- (b) When reading character code and character ornamentation data at a time
  - (1) Set MFYWR to 0, MBK to 1, and RDWRV to 1.
  - (2) Write the most significant address bit of the display memory to DMA8. Go on and write the 8 low-order address bits of the display memory to DMA7 to DMA0.
  - (3) Read character ornamentation data SLNT, EUL, BLF, IDT, RDT, GDT, and BDT.
  - (4) Read CRA8. Read the 8 low-order bits of character code, CRA7 through CRA0. At this point in time, DMA8 through DMA0 are automatically incremented.
  - (5) To read data from continuous addresses, repeat steps (3) and (4).

#### 2. Read-Modify-Write Mode

When writing data in read-modify-write mode, the display memory addresses are automatically incremented as in normal mode, but when reading data in this mode, the memory addresses are not automatically incremented.

Therefore, immediately after executing a read from some display memory address, you can execute a write to the same display memory address. After executing a write, the display memory addresses are automatically incremented.

- (a) Reading/writing either character code or character ornamentation data in read-modify-write mode
  - (1) Set MFYWR to 1 and MBK to 0.
  - (2) Write the most significant address bit of the display memory to DMA8. Go on and write the 8 low-order address bits of the display memory to DMA7 to DMA0.
  - (3) Reading character code or character ornamentation data
    - Reading character code

Read CRA8. Read the 8 low-order bits of character code, CRA7 to CRA0. DMA8 to DMA0 are not incremented.

• Reading character ornamentation data

Read character ornamentation data SLNT, EUL, BLF, IDT, RDT, GDT, and BDT. DMA8 to DMA0 are not incremented.

- (4) Writing character code or character ornamentation data
  - Writing character code

Write the most significant bit of character code to CRA8. Go on and write the 8 low-order bits of character code to CRA7 to CRA0. At this point in time, the 9 bits of character code written are transferred to the display memory, and DMA8 to DMA0 are automatically incremented.

Writing character ornamentation data

Write character ornamentation data to SLNT, EUL, BLF, IDT, RDT, GDT, and BDT. At this point in time, the character ornamentation data written are transferred to the display memory, and DMA8 to DMA0 are automatically incremented.

- (5) To continue executing read-modify-write operations, repeat steps (2), (3), and (4). To read/write data (character code or character ornamentation data). To continue executing read modify-write mode from continuous addresses, repeat steps (3) and (4).
- (b) Reading/writing both character code and character modification data in read-modify-write mode
  - (1) Set MFYWR to 1, MBK to 1.
  - (2) Write the most significant address bit of the display memory to DMA8. Go on and write the 8 low-order address bits of the display memory to DMA7 to DMA0.
  - (3) Read character ornamentation data SLNT, EUL, BLF, IDT, RDT, GDT, and BDT. DMA8 to DMA0 are not incremented.
  - (4) Read CRA8. Read the 8 low-order bits of character code, CRA7 to CRA0. DMA8 to DMA0 are not incremented.
  - (5) Write character ornamentation data to SLNT, EUL, BLF, IDT, RDT, GDT, and BDT. At this point in time, the character ornamentation data written is transferred to the display memory.
  - (6) Write the most significant bit of character code to CRA8. Go on and write the 8 low-order bits of character code to CRA7 to CRA0. At this point in time, the 9 bits of character code written and the character ornamentation data written in step (5) are transferred to the display memory, and DMA8 to DMA0 are automatically incremented.
  - (7) To continue executing read-modify-write operations, repeat steps (2), (6). (to read/write data to and from continuous addresses in read-modify-write mode, repeat steps (3) to (6).)

|           |         | RD                         |                | WR                         |                |
|-----------|---------|----------------------------|----------------|----------------------------|----------------|
|           |         | Character<br>Ornamentation | Character Code | Character<br>Ornamentation | Character Code |
| MFYWR = 0 | MBK = 0 | INC                        | INC            | INC                        | INC            |
|           | MBK = 1 |                            | INC            |                            | INC            |
| MFYWR = 1 | MBK = 0 |                            | —              | INC                        | INC            |
|           | MBK = 1 | —                          | —              | —                          | INC            |

### Table 2.15.9 Address Increment

INC: Automatic address increment at read or write.

--: No address change at data read or write.

Example: Setting a character code (020H) to the display memory (address: 120H) and setting a character ornamentation (001H) for character code 020H and display memory address

120H.

2)

1) MBK = 0 ; Set display memory LD (0x25), 0x01 LD (0x24), 0x20 ; Set character code LD (0x1F), 0x00 LD (0x1E), 0x20 ; Set display memory again LD (0x25), 0x01 LD (0x24), 0x20 ; Set character ornamentation LD (0x1D), 0X01 MBK = 1

| MDK = 1                       |         |      |  |  |
|-------------------------------|---------|------|--|--|
| ; Set display memory          |         |      |  |  |
| LD                            | (0x25), | 0x01 |  |  |
| LD                            | (0x24), | 0x20 |  |  |
| ; Set character ornamentation |         |      |  |  |
| LD                            | (0x1D), | 0X01 |  |  |
| ; Set character code          |         |      |  |  |
| LD                            | (0x1F), | 0x00 |  |  |
| LD                            | (0x1E), | 0x20 |  |  |
|                               |         |      |  |  |

Note: Transfer the contents of display memory which affect displaying characters into OSD circuit, before the position of scanning line coincides with their own vertical display start position.

#### (2)Character

Characters: 384 (including blank character)

Character specification register (9 bits) ..... CRA8 to CRA0 (bit 8 to 0 in ORCRA) Character code "000H"..... Blank character Character code "001H" to "017FH" ..... User programmable by character ROM

#### Character color (3)

Character colors: 8 Character color specification unit: Character Character color specification register (4 bits): IDT, RDT/GDT/BDT/ (bit 3 to 0 in ORDSN)

|     |     |     | [   |                              |
|-----|-----|-----|-----|------------------------------|
| IDT | RDT | GDT | BDT | Character Color              |
|     | 0   | 0   | 0   | Black                        |
|     | 0   | 0   | 1   | Blue                         |
|     | 0   | 1   | 0   | Green                        |
| 0   | 0   | 1   | 1   | Cyan                         |
| 0   | 1   | 0   | 0   | Red                          |
|     | 1   | 0   | 1   | Magenta                      |
|     | 1   | 1   | 0   | Yellow                       |
|     | 1   | 1   | 1   | White                        |
| 1   | 0   | 0   | 0   | Half Tone                    |
|     | 0   | 0   | 1   | Half Transparency<br>Blue    |
|     | 0   | 1   | 0   | Half Transparency<br>Green   |
|     | 0   | 1   | 1   | Half Transparency<br>Cyan    |
|     | 1   | 0   | 0   | Half Transparency<br>Red     |
|     | 1   | 0   | 1   | Half Transparency<br>Magenta |
|     | 1   | 1   | 0   | Half Transparency<br>Yellow  |
|     | 1   | 1   | 1   | Half Transparency<br>White   |

### Table 2.15.9 Character Color (8 colors)

Note 1: When using IDT, please refer to 2.15.5.1 (4).

#### (4) Blinking function

Blinking function is used to blink display characters.

When BKMF is "1", characters specified for blinking by BLF are not displayed. (if the background color function is used, the background color is not disappeared.)

Blinking specification unit: Character Blinking specification register (1 bit) ...... BLF (bit 4 in ORDSN) "0".....No blinking "1".....Blinking Blinking master specification register (1 bit)......BKMF (bit 5 in ORETC) "0".....Disable blinking "1".....Enable blinking (characters whose BLF are set to "1" are not displayed.)

Note: Regarding the extra dot of the left and/or right character by fringing function, it is not enabled as blink.

(5) Underline function

Underline function is used to add a line under a display character. The underline is same color as that of character.

| Underline specification unit: Character<br>Underline enable register (1 bit) | EUL (bit 5 in ORDSN)                                                |
|------------------------------------------------------------------------------|---------------------------------------------------------------------|
| "0"No underline                                                              |                                                                     |
| "1"Underline                                                                 |                                                                     |
| Underline colors: 8                                                          |                                                                     |
| Underline color specification registers (4 bits)                             | IDT, RDT, GDT, BDT (bit 2 to 0 in ORDSN)<br>(refer to Table 2.15.9) |
| <b>←</b> 16→                                                                 |                                                                     |
| 18<br>Character display area                                                 |                                                                     |



Figure 2.15.19 Underline (Disable Fringing)

#### (6) Solid space control

Solid space control is used to display one column of solid space to the left and right of 32 columns. Solid space control is used to delete the Video signal in the areas where solid spaces are located in the original display page, then add color to them.



### Figure 2.15.20 Solid Space
### (7) Slant function

Slant function is used to slant characters for italics.

#### Slant specification unit: Character

- Slant enable register (1 bits)...... SLNT (bit 6 in ORDSN)
  - "0".....No slant
  - "1".....Slant
- Note: SLANT function is enabled each characters, and therefore, in case of using background function, this color of the Background is enable as slant. Regarding the extra dots of the left and/or right character by fringing function, it is not enabled as slant.



Figure 2.15.21 Slant

#### 2.15.5.8 Clock Generation for OSD Display

The TMPA8827CMNG /CPNG /CSNG has clock generator for OSD display. It can generate a clock from 8 MHz to 16 MHz. The frequency of display clock is specified by ORCLKC and is monitored by ORCLKF.

Display clock frequency specification register: ORCLKC (8 bit)

fOSD = ORCLKC × 8/THD (THD: low period of HD signal by external FBP signal)

Display clock frequency locked monitor: ORCLKF (8 bit)

0: unmatched

1: matched



# Figure 2.15.22 Clock Generation for OSD Display Control

- Note 1: The ORCLKC is compared with the higher 8-bit of 11-bit binary counter. Therefore, the frequency of display clock contains the tolerance of 3-bit (0 to 2).
- Note 2: The ORCLKC and the higher 8-bit of 11-bit binary counter are not compared after they were matched. The frequency of display clock is drifted by the temperature and voltage and so on. Therefore, The ORCLKC must be rewrite by program for monitoring the ORCLKF.
- Note 3: When the ORCLKC and the contents of the higher 8-bit of 11-bit binary counter are matched, the higher 4-bit of ORCLKF is sequentially setted to "1" from bit 7. After that, the higher 4-bit of ORCLKF is setted to "1". The lower 4-bit of ORCLKF is unfixed.
- Note 4: T<sub>HD</sub> must be measured as low period of FBP signal by FBP terminal of this device.
- Note 5: ORCLKC calculate example at  $f_{OSD} = 16$  MHz.



# 2.15.5.9 OSD Control Registers

Can not access all OSD control registers in any of read-modify-write instructions such as bit operation, etc.

|                                                | 7       | 6         | 5     | 4     | 3     | 2     | 1     | 0     |                             |
|------------------------------------------------|---------|-----------|-------|-------|-------|-------|-------|-------|-----------------------------|
| ORVS1<br>(00F82 <sub>H</sub> )                 | VS17    | VS16      | VS15  | VS14  | VS13  | VS12  | VS11  | VS10  | (initial value: 0000 0000)  |
| (UUF83H)                                       | —       | —         | —     | —     | —     | —     | —     | VS18  | (initial value: **** ***0)  |
|                                                |         |           |       |       |       |       |       |       | 1                           |
| (00F84H)                                       | VS27    | VS26      | VS25  | VS24  | VS23  | VS22  | VS21  | VS20  | (initial value: 0000 0000)  |
| (001 00H)                                      |         |           | —     |       |       |       |       | VS28  | (initial value: **** ***0)  |
|                                                | <b></b> | 1         |       | [     | [     |       | [     | [     | 1                           |
| (00F86 <sub>H</sub> )<br>(00F87 <sub>H</sub> ) | VS37    | VS36      | VS35  | VS34  | VS33  | VS32  | VS31  | VS30  | (initial value: 0000 0000)  |
|                                                |         |           | —     |       |       |       | _     | VS38  | (initial value: **** ***0)  |
| ORVS4                                          |         |           |       |       |       |       |       |       | 1                           |
| (00F88 <sub>H</sub> )<br>(00F89 <sub>H</sub> ) | VS47    | VS46      | VS45  | VS44  | VS43  | VS42  | VS41  | VS40  | (initial value: 0000 0000)  |
| ( 1)                                           | —       |           | —     | _     | —     | —     | _     | VS48  | (initial value: **** ***0)  |
| ORVS5                                          |         |           |       |       |       |       |       |       |                             |
| (00F8A <sub>H</sub> )<br>(00F8B <sub>H</sub> ) | VS57    | VS56      | VS55  | VS54  | VS53  | VS52  | VS51  | VS50  | (initial value: 0000 0000)  |
|                                                |         |           | —     |       | —     | —     |       | VS58  | (initial value: **** ***0)  |
| ORVS6                                          |         |           |       |       |       |       |       |       |                             |
| (00F8C <sub>H</sub> )<br>(00F8D <sub>H</sub> ) | VS67    | VS66      | VS65  | VS64  | VS63  | VS62  | VS61  | VS60  | (initial value: 0000 0000)  |
|                                                |         |           | —     | —     | —     | —     |       | VS68  | (initial value: **** ***0)  |
| ORVS7                                          |         | 1/070     | 1075  |       | 1070  | 1070  | 1074  | 1070  | ]                           |
| (00F8E <sub>H</sub> )<br>(00F8F <sub>H</sub> ) | VS77    | VS76      | VS75  | VS74  | VS73  | VS72  | VS71  | VS70  | (initial value: 0000 0000)  |
|                                                | —       |           | —     |       | —     | —     |       | VS78  | (Initial value: **** ****0) |
| ORVS8                                          | 1/007   | 1/206     | VSOF  | 1/204 | 1/602 | 1/502 | 1/001 | 1/590 |                             |
| (00F90H)<br>(00F91 <sub>H</sub> )              | V 307   | V 300     | V 365 | V 304 | V 303 | V 302 | V 301 | V 360 | (initial value: 0000 0000)  |
|                                                |         |           |       |       |       |       |       | V 588 |                             |
| ORVS9<br>(00F92н)                              | VS97    | VS96      | VS95  | VS94  | VS93  | VS92  | VS91  | VS90  | (initial value: 0000 0000)  |
| (00F93 <sub>H</sub> )                          |         |           |       | _     | _     |       | _     | VS98  | (initial value: **** ***0)  |
|                                                | l       | L         |       |       |       |       | L     |       |                             |
| ORVS10<br>(00F94 <sub>H</sub> )                | VS107   | VS106     | VS105 | VS104 | VS103 | VS102 | VS101 | VS100 | (initial value: 0000 0000)  |
| (00F95 <sub>H</sub> )                          |         |           | —     | —     | _     | _     | _     | VS108 | (initial value: **** ***0)  |
|                                                | I       | <b></b> . | Ld    | L/    | Ld    |       | L     |       | I                           |
| ORVS11<br>(00F96 <sub>H</sub> )                | VS117   | VS116     | VS115 | VS114 | VS113 | VS112 | VS111 | VS110 | (initial value: 0000 0000)  |
| (00F97H)                                       | —       | —         | —     | —     | —     | —     | —     | VS118 | (initial value: **** ***0)  |
|                                                |         |           |       |       |       |       |       |       |                             |
| $(00F97_{H})$                                  | VS127   | VS126     | VS125 | VS124 | VS123 | VS122 | VS121 | VS120 | (initial value: 0000 0000)  |
| (UOLAOH)                                       | _       | —         | —     | —     | —     | —     | _     | VS128 | (initial value: **** ***0)  |



Note: When a display line is enabled fringing function, its vertical size is increased by one dot (by two dots when its character size is small) independent of its character font. Therefore, when a vertical display start position is specified to no space between the lines, the display line which is overlapped with increasing dot (s) is canceled.

# TMPA8827CMNG /CPNG /CSNG

| ORCLKF<br>(00FA1 <sub>H</sub> ) | CK7  | CKf  | 6 CK5         | CK4       | СКЗ         | CK2         | CK1         | СКО          | (initial value: 0000 0000) |               |
|---------------------------------|------|------|---------------|-----------|-------------|-------------|-------------|--------------|----------------------------|---------------|
| ORCLKC<br>(00FA1 <sub>H</sub> ) | CKC7 | СКС  | CKC5          | CKC4      | СКСЗ        | CKC2        | CKC1        | CKC0         | (initial value: 0000 0000) |               |
|                                 |      |      |               |           |             |             |             |              |                            |               |
|                                 | CKn  | Di   | isplay clock  | frequency | locked m    | onitor      |             |              |                            | Read<br>only  |
|                                 | CKCn | ı Di | isplay clock  | frequency | specificat  | tion regist | er          |              |                            | Write<br>only |
|                                 | μ    |      |               |           |             |             |             |              |                            | (n: 0 to 7)   |
|                                 |      |      |               |           |             |             |             |              |                            | (* ) - ,      |
|                                 |      |      |               |           |             |             |             |              |                            |               |
| ORSLO4                          | r    |      |               |           | <del></del> |             | <del></del> |              | ٦                          |               |
| (00FA2 <sub>H</sub> )           | SL   | .04  | S             | LO3       | SL          | _02         | SI          | _01          | (initial value: 0000 0000) |               |
| I                               |      |      | <u> </u>      |           | <u> </u>    |             | <u> </u>    |              | ]                          |               |
| ORSLO8                          |      |      | <u> </u>      |           | <del></del> |             |             |              | 1                          |               |
| (00FA3H)                        | SL   | .08  | S             | LO7       | SL          | -06         | SL          | _05          | (initial value: 0000 0000) |               |
| 2221040                         |      |      | 1             |           |             |             | <u> </u>    |              | 1                          |               |
| ORSL012<br>(00FA4µ)             |      |      |               |           |             |             |             |              |                            |               |
| (00.7.1)                        | SLU  | J12  | 51            | _011      | SL          | J10         | SL          | -09          |                            |               |
|                                 |      |      |               |           |             |             |             |              |                            |               |
|                                 |      |      |               |           |             | 00: No sc   | olid space  | display      |                            |               |
|                                 | 1    |      |               |           |             | 01: Solid   | space dis   | solav left o | f 32 columns               | \\/rito       |
|                                 | SLOn | Sc   | olid space fo | or line n |             | 10. Solid   | onace dis   | play right   |                            | only          |
|                                 | ĺ    |      |               |           |             | 10. 3010    | space us    | piay nym     |                            | -             |
|                                 | 1    |      |               |           |             | 11: Solid   | space dis   | play left a  | nd right for 32 columns    |               |

(n; 0 to 12)

# TMPA8827CMNG /CPNG /CSNG

| ORBK                  | /     | 6   |       | 5        | 4          | 3    | 2          | 1         | 0           | 1                          |       |
|-----------------------|-------|-----|-------|----------|------------|------|------------|-----------|-------------|----------------------------|-------|
| (00FA5 <sub>H</sub> ) | IBDT  | RBD | т     | GBDT     | BBDT       | IFDT | RFDT       | GFDT      | BFDT        | (initial value: 0000 0000) |       |
| 1                     |       |     |       |          |            |      |            |           |             |                            |       |
|                       |       |     |       |          |            |      | 0000: Bla  | ck        |             |                            |       |
|                       |       |     |       |          |            |      | 0001: Blue | e         |             |                            |       |
|                       |       |     |       |          |            |      | 0010: Gre  | en        |             |                            |       |
|                       |       |     |       |          |            |      | 0011: Cya  | an        |             |                            |       |
|                       |       |     |       |          |            |      | 0100: Rec  | , k       |             |                            |       |
|                       |       |     |       |          |            |      | 0101: Mag  | genta     |             |                            |       |
|                       | IBD1/ | ,   |       |          |            |      | 0110: Yell | OW        |             |                            |       |
|                       | RBD1/ | Ba  | ackg  | round co | lor select |      | 0111: Wh   | lte       |             |                            |       |
|                       | GBD1/ |     |       |          |            |      | 1000: Hal  | r tone    | rant blue   |                            |       |
|                       | ББЛІ  |     |       |          |            |      | 1001. Hal  | f Transpa | rent droor  |                            |       |
|                       |       |     |       |          |            |      | 1010. Hal  | f Transpa | rent ovan   |                            |       |
|                       |       |     |       |          |            |      | 1100 Hal   | f Transpa | rent red    |                            |       |
|                       |       |     |       |          |            |      | 1101: Halt | f Transpa | rent mage   | enta                       |       |
|                       |       |     |       |          |            |      | 1110: Halt | f Transpa | rent vellov | N                          |       |
|                       |       |     |       |          |            |      | 1111: Hal  | f Transpa | rent white  |                            | Write |
|                       |       |     |       |          |            |      | 0000: Blad | ck .      |             |                            | only  |
|                       |       |     |       |          |            |      | 0001: Blue | е         |             |                            |       |
|                       |       |     |       |          |            |      | 0010: Gre  | en        |             |                            |       |
|                       |       |     |       |          |            |      | 0011: Cya  | an        |             |                            |       |
|                       |       |     |       |          |            |      | 0100: Rec  | ł         |             |                            |       |
|                       |       |     |       |          |            |      | 0101: Mag  | genta     |             |                            |       |
|                       | IFDT/ |     |       |          |            |      | 0110: Yell | ow        |             |                            |       |
|                       | RFDT/ | Er  | ingir |          | oloct      |      | 0111: Whi  | ite       |             |                            |       |
|                       | GFDT/ |     | ingi  |          | BEIECI     |      | 1000: Hali | f tone    |             |                            |       |
|                       | BFDT  |     |       |          |            |      | 1001: Hal  | f Transpa | rent blue   |                            |       |
|                       |       |     |       |          |            |      | 1010: Hali | f Transpa | rent greer  | ı                          |       |
|                       |       |     |       |          |            |      | 1011: Hal  | f Transpa | rent cyan   |                            |       |
|                       |       |     |       |          |            |      | 1100: Hal  | f Transpa | rent red    |                            |       |
|                       |       |     |       |          |            |      | 1101: Hal  | f Transpa | rent mage   | enta                       |       |
|                       |       |     |       |          |            |      | 1110: Hal  | f Transpa | rent yellov | N                          |       |
|                       |       |     |       |          |            |      | 1111: Hali | f Transpa | rent white  |                            |       |

# TMPA8827CMNG /CPNG /CSNG

| ORACI                 | 7      | 6     | 5         | 4          | 3     | 2         | 1                        | 0           |                                                                                                                 |       |
|-----------------------|--------|-------|-----------|------------|-------|-----------|--------------------------|-------------|-----------------------------------------------------------------------------------------------------------------|-------|
| (00FA6 <sub>H</sub> ) | ACLI2  | ACLR2 | ACLG2     | ACLB2      | ACLI1 | ACLR1     | ACLG1                    | ACLB1       | (initial value: 0000 0000)                                                                                      |       |
|                       |        |       |           |            |       |           | l                        |             |                                                                                                                 |       |
|                       |        |       |           |            |       | 0000: Bla | ck                       |             |                                                                                                                 |       |
|                       |        |       |           |            |       | 0001: Blu | е                        |             |                                                                                                                 |       |
|                       |        |       |           |            |       | 0010: Gre | een                      |             |                                                                                                                 |       |
|                       |        |       |           |            |       | 0011: Cya | an                       |             |                                                                                                                 |       |
|                       |        |       |           |            |       | 0100: Red | d                        |             |                                                                                                                 |       |
|                       |        |       |           |            |       | 0101: Ma  | genta                    |             |                                                                                                                 |       |
|                       | ACLI2/ |       |           |            |       | 0110: Yel | low                      |             |                                                                                                                 |       |
|                       | ACLR2/ | Area  | 2 plan co | lor select |       | 0111: Wh  | iite                     |             |                                                                                                                 |       |
|                       | ACLG2/ | ,     | _ p.u. 00 |            |       | 1000: Hal | lftone                   |             |                                                                                                                 |       |
|                       | ACLB2  |       |           |            |       | 1001: Hal | lf Transpa               | rent blue   |                                                                                                                 |       |
|                       |        |       |           |            |       | 1010: Hal | lf Transpa               | rent green  |                                                                                                                 |       |
|                       |        |       |           |            |       | 1011: Hal | lf Transpa               | rent cyan   |                                                                                                                 |       |
|                       |        |       |           |            |       | 1100: Hal | lf Transpa               | rent red    |                                                                                                                 |       |
|                       |        |       |           |            |       | 1101: Hal | lf Transpa               | rent mage   | nta                                                                                                             |       |
|                       |        |       |           |            |       | 1110: Hal | lf Transpa               | rent yellow | I                                                                                                               |       |
|                       |        |       |           |            |       | 1111: Hal | lf Transpa               | rent white  |                                                                                                                 | Write |
|                       |        |       |           |            |       | 0000: Bla | ck                       |             |                                                                                                                 | Only  |
|                       |        |       |           |            |       | 0001: Blu | е                        |             |                                                                                                                 |       |
|                       |        |       |           |            |       | 0010: Gre | en                       |             |                                                                                                                 |       |
|                       |        |       |           |            |       | 0011: Cya | an                       |             |                                                                                                                 |       |
|                       |        |       |           |            |       | 0100: Red | d                        |             |                                                                                                                 |       |
|                       |        |       |           |            |       | 0101: Ma  | genta                    |             |                                                                                                                 |       |
|                       | ACLI1/ |       |           |            |       | 0110: Yel | low                      |             |                                                                                                                 |       |
|                       | ACLR1/ | Area  | 1 plan co | lor select |       | 0111: Wh  | iite                     |             |                                                                                                                 |       |
|                       | ACLG1/ |       |           |            |       | 1000: Hal | Iftone                   |             |                                                                                                                 |       |
|                       | ACLB1  |       |           |            |       | 1001: Hai | if Transpa               | rent blue   |                                                                                                                 |       |
|                       |        |       |           |            |       | 1010: Hai | if Transpa               | rent green  |                                                                                                                 |       |
|                       |        |       |           |            |       | 1011: Hai | ir Transpa               | rent cyan   |                                                                                                                 |       |
|                       |        |       |           |            |       | 1100. Hai | ir Transpa<br>If Transpa |             | nto                                                                                                             |       |
|                       |        |       |           |            |       | 1110: Hai | lf Transpa               | rent vollou | /                                                                                                               |       |
|                       |        |       |           |            |       | 1111. Hal | lf Transpa               |             | I Contraction of the second |       |
|                       |        |       |           |            |       | iiii: nai | n manspa                 |             |                                                                                                                 |       |

# TMPA8827CMNG /CPNG /CSNG

| ORIV                  | 7   | 6     | 5   | 4   | 3   | 2    | 1       | 0         |                                       |
|-----------------------|-----|-------|-----|-----|-----|------|---------|-----------|---------------------------------------|
| (00FBB <sub>H</sub> ) | "0" | HDPOL | "0" | "0" | YIV | BLIV | RGBIV   | IIV       | (initial value: 0000 0000)            |
| -                     |     |       |     |     |     |      |         |           | 1                                     |
|                       |     |       |     |     |     |      | OM TEST | Video Sid | anal Output Circuit (at T\/SCR (FEBb) |

| HDPOL | HD input polarity select       | <3> = SGCHS = 1) |       |
|-------|--------------------------------|------------------|-------|
|       |                                | 1: HD from FBP   |       |
| VIV   | V output polarity soloct       | 0: Active high   |       |
| ΠV    | T output polarity select       | 1: Active low    |       |
| RLIV/ | BL output polarity coloct      | 0: Active high   | Write |
| DLIV  | BE output polarity select      | 1: Active low    | Only  |
|       | P. C. Boutput polarity soloct  | 0: Active high   |       |
| KGBIV | R, G, B output polarity select | 1: Active low    |       |
| 111/  | Loutout polarity select        | 0: Active high   |       |
| ΠV    |                                | 1: Active low    |       |

|                                | 7    | 6    | 5    | 4    | 3    | 2    | 1    | 0    |                            |
|--------------------------------|------|------|------|------|------|------|------|------|----------------------------|
| ORDMA<br>(00024 <sub>H</sub> ) | DMA7 | DMA6 | DMA5 | DMA4 | DMA3 | DMA2 | DMA1 | DMA0 | (initial value: 0000 0000) |
| (00025 <sub>H</sub> )          | —    | —    | —    | —    | —    | —    | —    | DMA8 | (initial value: **** ***0) |
|                                |      |      |      |      |      |      |      |      | •                          |

| DMAn | Display memory address | Write<br>only |
|------|------------------------|---------------|
|      |                        |               |

(n; 0 to 8)

Note: It is necessary to write all bits of display memory address, writting DMA7 to DMA0 after DMA8, when writing display address.

# TMPA8827CMNG /CPNG /CSNG

| ORDSN                 | 7 | 6    | 5   | 4   | 3   | 2   | 1   | 0   |                            |
|-----------------------|---|------|-----|-----|-----|-----|-----|-----|----------------------------|
| (0001D <sub>H</sub> ) | _ | SLNT | EUL | BLF | IDT | RDT | GDT | BDT | (initial value: **** ****) |

|              | Slant enable specification     | 0: Disable slant               |       |
|--------------|--------------------------------|--------------------------------|-------|
| SLINT        | register                       | 1: Enable slant                |       |
| <b>E</b> 111 | Underline enable specification | 0: Disable underline           |       |
| EOL          | register                       | 1: Enable underline            |       |
|              | Blinking enable specification  | 0: Disable blinking            |       |
| DLF          | register                       | 1: Enable blinking             |       |
|              |                                | 0000: Black                    |       |
|              |                                | 0001: Blue                     |       |
|              |                                | 0010: Green                    |       |
|              |                                | 0011: Cyan                     |       |
|              |                                | 0100: Red                      | Read/ |
|              |                                | 0101: Magenta                  | Write |
| IDT/         |                                | 0110: Yellow                   |       |
| RDT/         | Character color select         | 0111: White                    |       |
| GDT/         |                                | 1000: Halftone                 |       |
| BDT          |                                | 1001: Half Transparent blue    |       |
|              |                                | 1010: Half Transparent green   |       |
|              |                                | 1011: Half Transparent cyan    |       |
|              |                                | 1100: Half Transparent red     |       |
|              |                                | 1101: Half Transparent magenta |       |
|              |                                | 1110: Half Transparent yellow  |       |
|              |                                | 1111: Half Transparent white   |       |

|                                | 7    | 6    | 5    | 4    | 3    | 2    | 1    | 0    |                            |
|--------------------------------|------|------|------|------|------|------|------|------|----------------------------|
| ORCRA<br>(0001E <sub>H</sub> ) | CRA7 | CRA6 | CRA5 | CRA4 | CRA3 | CRA2 | CRA1 | CRA0 | (initial value: **** ****) |
| (0001F <sub>H</sub> )          | —    | —    | —    | —    | —    | —    | —    | CRA8 | (initial value: **** ****) |
|                                |      |      |      |      |      |      |      |      |                            |

| Wite | CRAn | Character code | Read/<br>Write |
|------|------|----------------|----------------|
|------|------|----------------|----------------|

(n; 0 to 8)

Note: Write or Read CRA8. And write or read CRA7 to CRA0.

|                                 | 7     | 6      | 5        | 4           | 3     | 2     | 1     | 0     |                            |               |
|---------------------------------|-------|--------|----------|-------------|-------|-------|-------|-------|----------------------------|---------------|
| ORWVSH<br>(00FBC <sub>H</sub> ) | WVSH7 | WVSH6  | WVSH5    | WVSH4       | WVSH3 | WVSH2 | WVSH1 | WVSH0 | (initial value: 0000 0000) |               |
| (00FBD <sub>H</sub> )           | —     | —      | —        | —           | —     | —     |       | WVSH8 | (initial value: **** ***0) |               |
|                                 |       |        |          |             |       |       |       |       |                            |               |
|                                 | WVSL  | n Wind | ow upper | limit posit | ion   |       |       |       |                            | Write<br>only |

(n; 0 to 8)

# TMPA8827CMNG /CPNG /CSNG

|                                 | 7       | 6        | 5           | 4            | 3     | 2             | 1           | 0         |                            |                |
|---------------------------------|---------|----------|-------------|--------------|-------|---------------|-------------|-----------|----------------------------|----------------|
| ORWVSL<br>(00FBE <sub>H</sub> ) | WVSL7   | WVSL6    | WVSL5       | WVSL4        | WVSL3 | WVSL2         | WVSL1       | WVSL0     | (initial value: 0000 0000) |                |
| (00FBF <sub>H</sub> )           | —       | —        | —           | —            | —     | —             | —           | WVSL8     | (initial value: **** ***0) |                |
|                                 |         |          | *           |              | *     |               |             |           |                            |                |
|                                 | WVSLr   | n Wind   | ow lower    | limit positi | ion   |               |             |           |                            | Write<br>only  |
|                                 |         |          |             |              |       |               |             |           |                            | (n; 0 to 8)    |
|                                 |         |          |             |              |       |               |             |           |                            |                |
| ORDON                           | 7       | 6        | 5           | 4            | 3     | 2             | 1           | 0         |                            |                |
| (00F80 <sub>H</sub> )           | —       | —        | —           | —            | —     | RGWR          | EWDW        | DON       | (initial value: **** *000) |                |
|                                 | ·       |          |             |              |       |               |             |           |                            |                |
|                                 |         |          |             |              |       | 0: (initial s | state)      |           |                            |                |
|                                 | RGWF    | R Writte | en data tra | ansfer cor   | ntrol | 1: Transfe    | ers written | data to C | SD circuit.                |                |
|                                 |         |          |             |              |       | (after ti     | ansfer, R   | GWR is re | eset to 0.)                |                |
|                                 | FW/DW   | , Wind   | ow enable   | e specifica  | ation | 0: Disable    | e window f  | unction   |                            | Read/<br>Write |
|                                 | LWDW    | ' regist | ter         |              |       | 1: Enable     | window f    | unction   |                            |                |
|                                 |         | Displ    | av on/off   | solact       |       | 0: Disable    | e display   |           |                            |                |
|                                 | DON     | ызы      | ay on/on s  | 501001       |       | 1: Enable     | display     |           |                            |                |
|                                 | Note 1: | *: Don't | care        |              |       |               |             |           |                            |                |
|                                 |         | , _ 0    |             |              |       |               |             |           |                            |                |

Note 2: All OSD control registers cannot use the read-modify-write instructions. (bit manipulation instructions such as SET, CLR, etc. and logical operation such as AND, OR, etc.)

# TMPA8827CMNG /CPNG /CSNG

0000 0000)

| ORRCL                 | 7     | 6    | 5    | 4    | 3    | 2    | 1    | 0    | _               |
|-----------------------|-------|------|------|------|------|------|------|------|-----------------|
| (00FA7 <sub>H</sub> ) | EBKGD | EXBL | AON2 | AON1 | RCLI | RCLR | RCLG | RCLB | (initial value: |

0: No background function Background function enable EBKGD specification register 1: Background function enable 0: No Full-raster blanking Full-raster blanking enable EXBL specification register 1: Full-raster blanking 0: No area 2 plane display Area 2 plane display enable specification register AON2 1: Area 2 plane display enable 0: No area 1 plane display Area 1 plane display enable AON1 specification register 1: Area 1 plane display enable 0000: Black 0001: Blue 0010: Green 0011: Cyan Write only 0100: Red 0101: Magenta RCLI/ 0110: Yellow RCLR/ 0111: White Raster plane color select RCLG/ 1000: Halftone RCLB 1001: Half Transparent blue 1010: Half Transparent green 1011: Half Transparent cyan 1100: Half Transparent red 1101: Half Transparent magenta 1110: Half Transparent yellow 1111: Half Transparent white

|                                 | 7     | 6     | 5     | 4     | 3     | 2     | 1     | 0     |                            |
|---------------------------------|-------|-------|-------|-------|-------|-------|-------|-------|----------------------------|
| ORAHS1<br>(00FA8 <sub>H</sub> ) | AHS17 | AHS16 | AHS15 | AHS14 | AHS13 | AHS12 | AHS11 | AHS10 | (initial value: 0000 0000) |
| (00FA9 <sub>H</sub> )           | _     | —     | —     | _     | _     |       | _     | AHS18 | (initial value: **** ***0) |
|                                 |       |       |       |       |       |       |       |       |                            |
| ORAHE1<br>(00FAA <sub>H</sub> ) | AHE17 | AHE16 | AHE15 | AHE14 | AHE13 | AHE12 | AHE11 | AHE10 | (initial value: 0000 0000) |
| (00FAB <sub>H</sub> )           | _     | _     | _     |       |       | _     | _     | AHE18 | (initial value: **** ***0) |

(00FAB<sub>H</sub>)

| AHS1n | Horizontal start point for area 1 plane | Write |
|-------|-----------------------------------------|-------|
| AHE1n | Horizontal end point for area 1 plane   | only  |

(n; 0 to 8)

| ORAVS1<br>(00FAC <sub>H</sub> ) | AVS17 | AVS16 | AVS15 | AVS14 | AVS13 | AVS12 | AVS11 | AVS10 | (initial value: 0000 0000) |
|---------------------------------|-------|-------|-------|-------|-------|-------|-------|-------|----------------------------|
| (00FAD <sub>H</sub> )           | —     | —     | —     | —     | _     | —     | —     | AVS18 | (initial value: **** ***0) |
|                                 |       |       |       |       |       |       |       |       |                            |
| ORAVE1<br>(00FAE <sub>H</sub> ) | AVE17 | AVE16 | AVE15 | AVE14 | AVE13 | AVE12 | AVE11 | AVE10 | (initial value: 0000 0000) |
| (00FAF <sub>H</sub> )           | —     | —     | —     | —     | —     | —     | —     | VES18 | (initial value: **** ***0) |

|                                 | AVS1r      | ר Verti    | cal start p  | oint for ar  | ea 1 plan  | e                                            |             |            |                            | Write       |
|---------------------------------|------------|------------|--------------|--------------|------------|----------------------------------------------|-------------|------------|----------------------------|-------------|
|                                 | AVE1r      | ו Verti    | cal end pc   | oint for are | a 1 plane  | ;                                            |             |            |                            | only        |
|                                 |            |            |              |              |            |                                              |             |            |                            | (n; 0 to 8) |
| ORAHS2                          | 411007     | 4110.00    | 11005        | 411004       | 411000     |                                              | 411004      |            |                            |             |
| (00FB0 <sub>H</sub> )           | AH527      | AH526      | AH525        | AH524        | AH523      | AH522                                        | AH521       | AH520      |                            |             |
| (00FB1 <sub>H</sub> )           |            | <u> </u>   | <u> </u>     |              |            | <u>                                     </u> | <u> </u>    | AHS28      |                            |             |
| 1                               | ·=         |            |              |              |            |                                              |             |            |                            |             |
| ORAHE2<br>(00FB2 <sub>H</sub> ) | AHE27      | AHE26      | AHE25        | AHE24        | AHE23      | AHE22                                        | AHE21       | AHE20      | (initial value: 0000 0000) |             |
| (00FB3 <sub>H</sub> )           |            |            | -            |              |            |                                              |             | AHE28      | (initial value: **** ***0) |             |
| •                               | ··         |            |              | <u> </u>     |            | /k                                           |             | I          |                            |             |
|                                 | AHS2n Hori |            | zontal star  | t point for  | area 2 pla | ane                                          |             |            |                            | Write       |
|                                 | AHE2r      | າ Horiz    | zontal end   | point for a  | area 2 pla | ine                                          |             |            |                            | only        |
|                                 |            |            |              |              |            |                                              |             |            |                            | (n; 0 to 8) |
| 22.1100                         |            |            |              |              |            |                                              |             |            |                            |             |
| ORAVS2<br>(00FB4 <sub>H</sub> ) | AVS27      | AVS26      | AVS25        | AVS24        | AVS23      | AVS22                                        | AVS21       | AVS20      | (initial value: 0000 0000) |             |
| (00FB5 <sub>H</sub> )           | i — '      | <b>i</b> — | —            | <b> </b> _   | <b> </b> - | _                                            | <b> </b> -  | AVS28      | (initial value: **** ***0) |             |
| -                               | ·          |            | <u>+</u>     | ·            |            | ·                                            |             | ·          |                            |             |
| ORAVE2<br>(00FB6 <sub>H</sub> ) | AVE27      | AVE26      | AVE25        | AVE24        | AVE23      | AVE22                                        | AVE21       | AVE20      | (initial value: 0000 0000) |             |
| (00FB7 <sub>H</sub> )           |            |            |              |              | <u> </u>   |                                              |             | AVE28      | (initial value: **** ***0) |             |
| •                               | ·          | <u></u>    |              | <u></u>      |            | !ı                                           | ·           |            |                            |             |
|                                 | AVS2r      | ו Verti    | cal start p  | oint for are | ea 2 plane | Э                                            |             |            |                            | Write       |
| ļ                               | AVE2r      | ו Verti    | cal end po   | pint for are | a 2 plane  |                                              |             |            |                            | oniy        |
|                                 | _          |            | -            |              |            |                                              |             |            |                            | (n; 0 to 8) |
| ORP6S<br>(00FBAн)               | 7          | 6          | 5            | 4            | 3          |                                              | 1<br>"o"    | 0<br>"1"   |                            |             |
| (00. 2. 11)                     | P0/3       | P003       | 1000         | P043         | PIDS       | TBLUG                                        | U           |            |                            |             |
|                                 | P67S t     |            |              |              |            | 0: R, G, E                                   | 3, Y/BL siç | anal outpu | t                          |             |
|                                 | P64S       | P6 p       | ort output   | select       |            | 1: Port co                                   | ntents ou   | tput       |                            |             |
|                                 | סחום       | Lnin       |              |              |            | 0: I signal                                  | output      |            |                            | Write       |
|                                 | PIDS       | 1 pin      | output sei   | ect          |            | 1: Port co                                   | only        |            |                            |             |
|                                 | VBLC:      | s y/BI     | signal se    | lect         |            | 0: Y signa                                   | al output   |            |                            |             |
|                                 | TDLOC      | 5 1/00     | . Signal Sei | eci          |            | 1: BL sigr                                   | al output   |            |                            |             |

# TMPA8827CMNG /CPNG /CSNG

| ORETC                 | 7     | 6     | 5    | 4    | 3   | 2     | 1   | 0     |                            |
|-----------------------|-------|-------|------|------|-----|-------|-----|-------|----------------------------|
| (00FB8 <sub>H</sub> ) | VDSMD | PISEL | BKMF | ESMZ | "0" | MFYWR | MBK | RDWRV | (initial value: 0000 0000) |

| -       |                                |                                                                   |       |
|---------|--------------------------------|-------------------------------------------------------------------|-------|
| VDSMD   | Scan modo soloct               | 0: Normal mode                                                    |       |
| VDSIVID | Scan mode select               | 1: Double scan mode                                               |       |
| PISEL   | Half Transparency mode select  | 0: Full Half Transparency mode.<br>(P67 needs to output Fix "0"). |       |
|         |                                | 1: Normal mode                                                    |       |
| BKME    | Blinking master                | 0: Disable blinking                                               | Ī     |
| DRIVIE  | Dilliking master               | 1: Enable blinking                                                |       |
| ESM7    | Smoothing enable specification | 0: Disable smoothing                                              | Write |
| LOIVIZ  | register                       | 1: Enable smoothing                                               | Offiy |
|         | Display memory read mode       | 0: Normal mode                                                    |       |
|         | select                         | 1: Read-modify-write- mode                                        |       |
| MRK     |                                | 0: Access to either character code or character display options   |       |
| IVIDA   | Display memory bank switching  | 1: Access both character code and character display option        |       |
|         | Read/write mode select at      | 0: Data write mode for display memory                             | Ī     |
| NUVIKV  | normal mode                    | 1: Data read mode for display memory                              |       |

#### 6 5 4 SDV 2 ORIRC (00FB9<sub>H</sub>) 3 0 1 ISDC

(initial value: \*\*\*0 0000)

| SVD  | Interrupt source select          | <ul> <li>0: Interrup request by ISDC value</li> <li>1: Interrupt request at falling edge of VD signal</li> </ul> | Write<br>only |
|------|----------------------------------|------------------------------------------------------------------------------------------------------------------|---------------|
| ISDC | Interrupt genaration line select |                                                                                                                  | ·             |

# ORIRC (00FB9<sub>H</sub>

| H) | []   |                      | DCTR | (initial value: **** 0000) |              |
|----|------|----------------------|------|----------------------------|--------------|
|    | DCTR | Display line counter |      |                            | Read<br>only |

Note: The display line counter also increments when a line with all blank data or a line with display off is specified.

# **OSD Control Register List**

| Register              | Register |       |       | Re    | egister Bit | Configurati | ion    |        |       | Bit Contents                                              |
|-----------------------|----------|-------|-------|-------|-------------|-------------|--------|--------|-------|-----------------------------------------------------------|
| Address               | Name     | Bit 7 | Bit 6 | Bit 5 | Bit 4       | Bit 3       | Bit 2  | Bit 1  | Bit 0 | Bit Contents                                              |
|                       |          |       |       |       |             |             |        |        |       | HS17 to 10:                                               |
| 00F81                 | ORHS1    | HS17  | HS16  | HS15  | HS14        | HS13        | HS12   | HS11   | HS10  | Code horizontal<br>display base position<br>setting       |
| 00F82,<br>00F83       | 0.51/0   | VSn7  | VSn6  | VSn5  | VSn4        | VSn3        | VSn2   | VSn1   | VSn0  | VSn8 to 0:                                                |
| to<br>00F98,<br>00F99 | ORVSn    |       |       |       |             |             |        | _      | VSn8  | position setting (n; 0<br>to 12)                          |
| 00F9A                 | ORCS4    | C     | S4    | C     | S3          | C           | S2     | C      | S1    | CSn:<br>Character size<br>(n: 1 to 12)                    |
| 00F9B                 | ORCS8    | CS8   |       | C     | S7          | C           | S6     | C      | S5    | 00: Display off                                           |
|                       |          |       |       |       |             |             |        |        |       | 01: Large size                                            |
| 00F9C                 | ORCS12   | CS12  |       | CS    | 511         | CS          | \$10   | C      | S9    | 11: Small size                                            |
| 00F9D                 | OREULA8  | EULA8 | EULA7 | EULA6 | EULA5       | EULA4       | EULA3  | EULA2  | EULA1 | EULAn:                                                    |
| 00F9E                 | OREULA12 |       |       |       | _           | EULA12      | EULA11 | EULA10 | EULA9 | setting for line n (n; 0<br>to 12)                        |
| 00F9F                 | OREFR8   | EFR8  | EFR7  | EFR6  | EFR5        | EFR4        | EFR3   | EFR2   | EFR1  | EFRn:                                                     |
| 00FA0                 | OREFR12  |       |       |       |             | EFR12       | EFR11  | EFR10  | EFR9  | Fringing setting for<br>line n (n; 0 to 12)               |
| 00FA1                 | ORCLKF   | CK7   | CK6   | CK5   | CK4         | СКЗ         | CK2    | CK1    | СКО   | CKx:<br>Display clock<br>frequency monitor<br>(x; 0 to 7) |
| 00FA1                 | ORCLKC   | CKC7  | CKC6  | CKC5  | CKC4        | СКСЗ        | CKC2   | CKC1   | CKC0  | CKCx:<br>Display clock<br>frequency (x; 0 to 7)           |
| 00FA2                 | ORSOL4   | so    | )L4   | so    | )L3         | sc          | )L2    | sc     | DL1   | SOLn:<br>Solid space display<br>setting for line n        |
| 00FA3                 | ORSOL8   | SC    | DL8   | sc    | DL7         | sc          | DL6    | sc     | 0L5   | 00: No solid space                                        |
| -                     |          |       |       |       |             |             |        |        |       | 10: Right                                                 |
| 00FA4                 | ORSOL12  | SO    | L12   | SO    | L11         | SO          | L10    | SC     | DL9   | 01: Left                                                  |
|                       |          |       |       |       |             |             |        |        |       | IBDT, RBDT, GBDT,                                         |
| 00FA5                 | ORBK     | IBDT  | RBDT  | GBDT  | BBDT        | IFDT        | RFDT   | GEDT   | BEDT  | Background color<br>setting                               |
|                       | ondre    | 1001  | NBD I | 0001  |             |             |        |        | Di Di | IFDT, RFDT, GFDT,<br>BFDT:                                |
|                       |          |       |       |       |             |             |        |        |       | Fringing color setting                                    |
|                       |          |       |       |       |             |             |        |        |       | ACLI2/ACLR2/ACLG2/A<br>CLB2:                              |
| 00FA6                 | ORACL    | ACLI2 | ACLR2 | ACLG2 | ACLB2       | ACLI1       | ACLR1  | ACLG1  | ACLB1 | Area 2 plane color<br>ACLI1/ACLR1/ACLG1/A                 |
|                       |          |       |       |       |             |             |        |        |       | Area 1 plane color                                        |

# TMPA8827CMNG /CPNG /CSNG

| Register | Register  |       |       | Re    | egister Bit ( | Configurati | on    |       |       | Bit Contents                                                                                                                                                                                             |
|----------|-----------|-------|-------|-------|---------------|-------------|-------|-------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Address  | Name      | Bit 7 | Bit 6 | Bit 5 | Bit 4         | Bit 3       | Bit 2 | Bit 1 | Bit 0 | Bit Contents                                                                                                                                                                                             |
| 00FA7    | CRRCL     | EBKGD | EXBL  | AON2  | AON1          | RCLI        | RCLR  | RCLG  | RCLB  | EBKGD:<br>Background function<br>EXBL:<br>Full-rasterblanking<br>AON2:<br>Area 2 plane display<br>AON1:<br>Area 1 plane display<br>RCLI/R/G/B:<br>Raster plane color<br>Set RCLI to 1, when<br>PISEL; 1. |
| 00FA8    |           | AHS17 | AHS16 | AHS15 | AHS14         | AHS13       | AHS12 | AHS11 | AHS10 | AHSx:                                                                                                                                                                                                    |
| 00FA9    | UKANST    | _     | _     | _     | _             | _           | _     | _     | AHS18 | horizontal start<br>position (n; 0 to 8)                                                                                                                                                                 |
| 00FAA    |           | AHE17 | AHE16 | AHE15 | AHE14         | AHE13       | AHE12 | AHE11 | AHE10 | AHE1x:                                                                                                                                                                                                   |
| 00FAB    | ORAHE1    |       |       |       |               |             |       |       | AHE18 | horizontal end<br>position (n; 0 to 8)                                                                                                                                                                   |
| 00FAC    | 0.5.4./04 | AVS17 | AVS16 | AVS15 | AVS14         | AVS13       | AVS12 | AVS11 | AVS10 | AVS1x:                                                                                                                                                                                                   |
| 00FAD    | ORAVS1    |       | _     |       | _             |             | _     |       | AVS18 | start position<br>(n; 0 to 8)                                                                                                                                                                            |
| 00FAE    |           | AVE17 | AVE16 | AVE15 | AVE14         | AVE13       | AVE12 | AVE11 | AVE10 | AVE1x:                                                                                                                                                                                                   |
| 00FAF    | ORAVE1    |       |       |       |               | _           | _     |       | AVE18 | end position<br>(n; 0 to 8)                                                                                                                                                                              |
| 00FB0    | 0.5 4 100 | AHS27 | AHS26 | AHS25 | AHS24         | AHS23       | AHS22 | AHS21 | AHS20 | AHS2x:                                                                                                                                                                                                   |
| 00FB1    | ORAH52    |       |       |       |               |             |       |       | AHS28 | horizontal start<br>position (n; 0 to 8)                                                                                                                                                                 |
| 00FB2    | 004150    | AHE27 | AHE26 | AHE25 | AHE24         | AHE23       | AHE22 | AHE21 | AHE20 | AHE2x:                                                                                                                                                                                                   |
| 00FB3    | ORAHE2    |       |       |       |               |             |       |       | AHE28 | horizontal end<br>position (n; 0 to 8)                                                                                                                                                                   |
| 00FB4    | 0.001/00  | AVS27 | AVS26 | AVS25 | AVS24         | AVS23       | AVS22 | AVS21 | AVS20 | AVS2x:                                                                                                                                                                                                   |
| 00FB5    | 0KSVS2    |       | _     | _     | _             |             | _     | _     | AVS28 | start position<br>(n; 0 to 8)                                                                                                                                                                            |
| 00FB6    |           | AVE27 | AVE26 | AVE25 | AVE24         | AVE23       | AVE22 | AVE21 | AVE20 | AVE2x:                                                                                                                                                                                                   |
| 00FB7    | UKAVE2    |       | _     | _     | _             |             | _     |       | AVE28 | end position<br>(n; 0 to 8)                                                                                                                                                                              |

| Register | Register |       |       | Re    | gister Bit ( | Configurati | ion   |       |                                                                                    | Bit Contents                                                                                                                                                                                                                                                                     |
|----------|----------|-------|-------|-------|--------------|-------------|-------|-------|------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Address  | Name     | Bit 7 | Bit 6 | Bit 5 | Bit 4        | Bit 3       | Bit 2 | Bit 1 | Bit 0                                                                              | Dir Coments                                                                                                                                                                                                                                                                      |
| 00FB8    | ORETC    | VDSMD | PISEL | BKMF  | ESMZ         | "0"         | MFYWR | МВК   | RDWRV                                                                              | VDSMD:<br>Scan mode select<br>PISEL:<br>Half Transparency<br>mode select<br>BKMF: Blinking master<br>ESMZ: Smoothing<br>MFYWR:<br>Display memory read<br>mode select<br>MBK:<br>Display memory bank<br>switching select<br>RDWRV:<br>Read/write mode<br>select at normal<br>mode |
| 00FB9    | ORIRC    |       |       |       | SVD          |             | IS    |       | SVD:<br>Interrupt source<br>select<br>ISDC:<br>Interrupt generation<br>line select |                                                                                                                                                                                                                                                                                  |
| 00FB9    | ORIRC    | _     |       | _     |              |             | DC    |       | DCTR:<br>Display line counter                                                      |                                                                                                                                                                                                                                                                                  |
| 00FBA    | ORP6S    | P67S  | P66S  | P65S  | P64S         | PIDS        | YBLCS | "O"   | "1"                                                                                | P6xS:<br>P6 port output select<br>(x; 4 to 7)<br>PIDS: I pin output select<br>YBLCS:<br>Y/BL signal select                                                                                                                                                                       |
| 00FBB    | ORIV     | "0"   | HDPOL | "0"   | "O"          | YIV         | BLIV  | RGBIV | IIV                                                                                | HDPOL:<br>HD INPUT polarity<br>select<br>YIV:<br>Y output polarity<br>select<br>BLIV:<br>BL output polarity<br>select<br>RGBIV:<br>R, G, B output<br>polarity select<br>IIV:<br>I pin polarity select                                                                            |
| 00024    |          | DMA7  | DMA6  | DMA5  | DMA4         | DMA3        | DMA2  | DMA1  | DMA0                                                                               | DMAx:                                                                                                                                                                                                                                                                            |
| 00025    | ORDMA    | _     | _     | _     | _            | _           | _     | _     | DMA8                                                                               | Display memory<br>address setting<br>(x; 0 to 8)                                                                                                                                                                                                                                 |

| Register | Register |       |       | Re    | egister Bit ( | Configurati | on    |       |       | Bit Contents                            |
|----------|----------|-------|-------|-------|---------------|-------------|-------|-------|-------|-----------------------------------------|
| Address  | Name     | Bit 7 | Bit 6 | Bit 5 | Bit 4         | Bit 3       | Bit 2 | Bit 1 | Bit 0 | Dir Coments                             |
|          |          |       |       |       |               |             |       |       |       | SLNT: Slant                             |
|          |          |       |       |       |               |             |       |       |       | EUL: Underline                          |
| 0001D    | ORDSN    | —     | SLNT  | EUL   | BLF           | IDT         | RDT   | GDT   | BDT   | BLF: Blinking                           |
|          |          |       |       |       |               |             |       |       |       | IDT/ RDT/CDT/BDT:                       |
|          |          |       |       |       |               |             |       |       |       | Character color                         |
| 0001E    |          | CRA7  | CRA6  | CRA5  | CRA4          | CRA3        | CRA2  | CRA1  | CRA0  | CRAx:                                   |
| 0001F    | ORCRA    | _     | _     |       | _             | _           | _     | _     | CRA8  | Character code<br>(x; 0 to 0)           |
| 00FBC    |          | WVSH7 | WVSH6 | WVSH5 | WVSH4         | WVSH3       | WVSH2 | WVSH1 | WVSH0 | WVSHx:                                  |
| 00FBD    | ORWVSH   |       |       |       |               |             |       |       | WVSH8 | Window upper limit position (x; 0 to 8) |
| 00FBE    |          | WVSL7 | WVSL6 | WVSL5 | WVSL4         | WVSL3       | WVSL2 | WVSL1 | WVSL0 | WVSL:                                   |
| 00FBF    | ORWVSL   | _     |       |       |               |             | _     |       | WVSL8 | Window lower limit position (x; 0 to 8) |
|          |          |       |       |       |               |             |       |       |       | RGWR:                                   |
|          |          |       |       |       |               |             |       |       |       | Writing data transfer control           |
| 00F80    | ORDON    | —     | —     | —     | —             | —           | RGWR  | EWDW  | DON   | EWDW: Window enable                     |
|          |          |       |       |       |               |             |       |       |       | DON:                                    |
|          |          |       |       |       |               |             |       |       |       | OSD display ON/OFF                      |

Note 1: Except the meshed registers are changed by RGWR.

Note 2: Only lower 2 bits of the register in address 00F80<sub>H</sub> are changed by RGWR (the register in address 00F80<sub>H</sub> must not be used with any of the read-modify-write instructions as SET, CLR, etc.).

#### 2.16 Jitter Elimination Circuit

The TMPA8801CPN has a built-in jitter elimination circuit which maintains the vertical stability of the OSD even when input of the vertical signal fluctuates.

And the field decision information for the OSD circuit is detected by using jitter elimination circuit.

### 2.16.1 Configuration





### 2.16.2 Jitter Elimination Mode

The jitter elimination circuit is to identify the phase of the falling edges of the external  $\overline{\text{VD}}$  signal and HD signal. When  $\overline{\text{VD}}$  signal is falling within HD signal falling +/-1/4HD, the jitter is automatically eliminated and internal  $\overline{\text{VD}}$  signal is set to the stable location.

This function is enabled by setting JEEN (bit 2 in JECR) in the jitter elimination control register to "1".

#### 2.16.3 Control

Jitter elimination circuit is controlled by the jitter elimination control register (JECR).

# Jitter Elimination Control Register

| JECR<br>(00FE4 <sub>H</sub> ) | 7         | 6                                       | 5      |             | 3       | 2                                    | 1<br>"o"   | 0<br>"0" | (initial value: ***0,0000) |   |  |  |
|-------------------------------|-----------|-----------------------------------------|--------|-------------|---------|--------------------------------------|------------|----------|----------------------------|---|--|--|
| · · · /                       |           |                                         |        | VDSLL       | AFLD    | JLLIN                                | 0          | 0        |                            |   |  |  |
| г                             |           | 1                                       |        |             |         |                                      |            |          |                            |   |  |  |
|                               |           | VD select                               |        |             |         | 0: VD fr                             | om P71     |          |                            |   |  |  |
|                               | VDSEL     |                                         |        |             |         | 1: VD fr                             |            |          |                            |   |  |  |
|                               |           | Automotic field decision                |        |             |         | 0: Automatic field decision disabled |            |          |                            |   |  |  |
|                               | AFLD      | Autor                                   |        | decision    |         | 1: Automatic field decision enabled  |            |          |                            |   |  |  |
|                               |           | Jitter elimination enable specification |        |             |         | 0: Jitter elimination disabled       |            |          |                            |   |  |  |
|                               | JEEN      |                                         |        |             |         | 1: Jitter elimination enabled        |            |          |                            |   |  |  |
| l                             | Note 1: C | ear th                                  | e AFLD | to "0" to o | disable | jitter elimi                         | nation cir | cuit.    |                            | · |  |  |

- Note 2: Always clear "0" to bit 1 and 0 of JECR.
- Note 3: Clear "0" to AFLD and VDSEL if there is no phase shift in the vertical and horizontal sync. signals every other time, such as with non-interlaced TV.
- Note 4: \*; Don't care

## **Jitter Elemination Status Register**



| FDSF         | Field deetect status flag    | <ul> <li>0: A position of a scanning line exists in the field which has a second display dot of character on an interlace TV screen.</li> <li>1: A position of a scanning line exists in the field which has a first display dot of character on an interlace TV screen.</li> </ul> |  |  |  |  |  |
|--------------|------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
|              |                              | 000: Phase 0                                                                                                                                                                                                                                                                        |  |  |  |  |  |
|              | Phase detect flag between HD | 001: Phase 1                                                                                                                                                                                                                                                                        |  |  |  |  |  |
|              |                              | 010: Phase 2                                                                                                                                                                                                                                                                        |  |  |  |  |  |
|              |                              | 011: Phase 3                                                                                                                                                                                                                                                                        |  |  |  |  |  |
| 1 01 2, 1, 0 | and VD                       | 100: Phase 4                                                                                                                                                                                                                                                                        |  |  |  |  |  |
|              |                              | 101: Phase 5                                                                                                                                                                                                                                                                        |  |  |  |  |  |
|              |                              | 110: Phase 6                                                                                                                                                                                                                                                                        |  |  |  |  |  |
|              |                              | 111: Phase 7                                                                                                                                                                                                                                                                        |  |  |  |  |  |







# Figure 2.16.2 Jitter Elimination Control Register and Jitter Elimination Status Register

#### 2.16.4 Auto Field Line Decision

The internal vertical and horizontal sync. signals corrected by the jitter elimination circuit generate the field line decision signals used in the OSD.

#### The OSD Display in interface TV

When the OSD circuit is used on the TV system which has a phase shift in the vertical and horizontal sync. Signals every other filed such as the interlace TV, enable jitter elimination circuit and set "1" to AFLD and VDSEL. At this time, the field lines which have first and second display dot of character are displayed.

#### The OSD Display in non-interface TV

When the OSD circuit is used on the TV system which has no phase shift in the vertical and horizontal sync. Signals every other filed such as the non-interlace TV, enable jitter elimination circuit and clear "0" to AFLD and VDSEL. At this time, the field line which has a second display dot of character is only displayed.



| Scanning System | Register            | Display   |
|-----------------|---------------------|-----------|
| interface       | VDSEL = 1, AFLD = 1 | 1) and 2) |
| non-interface   | VDSEL = 0, AFLD = 0 | 2)        |

## Figure 2.16.3 Relation with Field Line and VDSEL, AFLD

### 2.17 Data Slicer

The TMPA8801CPN contains the data slicer to decode the caption data which multiplied during vertical flyback time of the composite video signal.

The composite video signal via the TV signal Processor inputs to the data slicer circuit through P33 (VIN0). The caption data is decoded from the video signal. The composite sync generated the TV signal processor inputs to the data slicer through P32 (CSIN). The data slicer can comply with the copy guard signal and special signals, and receive accurately the caption data under the condition of a weak electrical field or a ghost.

#### 2.17.1 Configuration



## Figure 2.17.1 Data Slicer

#### 2.17.2 Functions

#### (1) DA converter

This converter gets the DA changed slice level to the comparator.

(2) Comparator

This comparator replaces the composite video signal with the digital value while inputting to the comparator.

(3) H timing circuit

This circuit detects the horizontal synchronous signal from the composite sync signal (CSIN). In addition, the circuit detects the change of H frequency and provides the data to the sampling clock generation part.

(4) V timing circuit

This circuit detects the horizontal synchronous signal from the composite sync signal, and provides line 21 detection signal to take out caption signal to the slice level control part.

(5) Slice level control circuit

This circuit detects CRI (clock run in) signal from VIDEO signal with line 21 detection signal generated at H/V timing part after slicing, and controls to the most suitable slice level and takes out the caption data.

(6) Sampling clock generation circuit

This circuit generates the sampling clock which is phase-locked to CRI signal with CRI signal detected at the slice level control part. In addition, the circuit revises the location where the sampling clock generates with H frequency variable data generated at H timing generation part.

- (7) Slicer interface circuit This is a 16 bit serial interface to receive the serial data.
- (8) Interrupt generation circuit

Interrupts are generated by a rise in the caption line detection signal.



Figure 2.17.2 Interrupt Generation Timing

See the description of the on-screen display circuit interrupt vectors for details of interrupt vectors.

# **Data Slicer Control Register**



# **Data Slicer Interrupt Status Register**



Note 1: For setting SCLR to "1", write "1" after SLON is set to "1".

Note 2: SLIS is cleared to "0" after reading SINTCR.

Example: LD (SINTCR), 00001000B LD (SINTCR), 00001100B



# SIF Data Register 1 (caption data 1<sup>st</sup> byte read register) (read only)



# SIF Data Register 2 (caption data 2<sup>nd</sup> byte read register) (read only)



# SIF Status Register (read only)

| SIFSR                 | 7     | 6     | 5     | 4     | 3     | 2     | 1    | 0    |
|-----------------------|-------|-------|-------|-------|-------|-------|------|------|
| (00FDD <sub>H</sub> ) | STCRI | CRIN3 | CRIN2 | CRIN1 | CRIN0 | STFLD | STSB | STDE |

| STORI | Clock rup in detection        | 1: Clock run in detection                             |              |
|-------|-------------------------------|-------------------------------------------------------|--------------|
| STOK  |                               | 0: No clock run in detection                          |              |
| CRIN  | CRI number-1                  | Actual CRI number-1                                   |              |
|       | Field identification          | 1: 2 <sup>nd</sup> field                              |              |
| SIFLD |                               | 0: 1 <sup>st</sup> field                              | Read<br>only |
| OTOD. | Start hit identification flog | 1: From detection of start bit until fall in/VD       |              |
| 3130  | Start bit identification hag  | 0: Other times —                                      |              |
| STDE  | 16 bit data receive end       | 1: From end of 16 bit data reception until fall in/VD |              |
| SIDE  | identification flag           | 0: Other times —                                      |              |

Figure 2.17.4 Data Slicer Control (II)

# Slicer Mode Setting Register 1 (write only)

| SIFSMS1               | 7     | 6   | 5                                   | 4   | 3             | 2             | 1      | 0      |                            |  |  |  |
|-----------------------|-------|-----|-------------------------------------|-----|---------------|---------------|--------|--------|----------------------------|--|--|--|
| (00FDF <sub>H</sub> ) | "0"   | "0" | "1"                                 | "1" | CLINE3        | CLINE2        | CLINE1 | CLINE0 | (initial value: 0001 1011) |  |  |  |
|                       |       |     | •                                   |     |               |               |        |        |                            |  |  |  |
|                       |       |     |                                     |     |               | 0000: 10      | line   |        |                            |  |  |  |
|                       |       |     |                                     |     |               | 0001: 11      | line   |        |                            |  |  |  |
|                       |       |     |                                     |     |               | 0010: 12      | line   |        |                            |  |  |  |
|                       |       |     |                                     |     |               | 0011: 13      | line   |        |                            |  |  |  |
|                       |       |     |                                     |     |               | 0100: 14 line |        |        |                            |  |  |  |
|                       |       |     |                                     |     | 0101: 15 I    | line          |        |        |                            |  |  |  |
|                       |       |     | Setting lines piled on caption data |     |               | 0110: 16 line |        |        |                            |  |  |  |
|                       | CLINE | Set |                                     |     |               | 0111: 17 line |        |        |                            |  |  |  |
|                       | OLINE | dat |                                     |     |               | 1000: 18 line |        |        |                            |  |  |  |
|                       |       |     |                                     |     |               | 1001: 19      | line   |        |                            |  |  |  |
|                       |       |     |                                     |     |               | 1010: 20 line |        |        |                            |  |  |  |
|                       |       |     |                                     |     |               | 1011: 21 line |        |        |                            |  |  |  |
|                       |       |     |                                     |     |               | 1100: 22 line |        |        |                            |  |  |  |
|                       |       |     |                                     |     | 1101: 23 line |               |        |        |                            |  |  |  |
|                       |       |     |                                     |     |               | 1110: 24      | line   |        |                            |  |  |  |
|                       |       |     |                                     |     |               | 1111: 25 l    | line   |        |                            |  |  |  |

Note: Always write "0011" to bit 7-4 of SIFSMS1 when writing to SIFSMS1.

# Figure 2.17.5 Data Slicer Control (III)

# SIF Status Read Register 2

| SIFS1R                | 7 | 6 | 5     | 4      | 3      | 2      | 1      | 0      |
|-----------------------|---|---|-------|--------|--------|--------|--------|--------|
| (00FDF <sub>H</sub> ) | — | — | GOODV | FLINE4 | FLINE3 | FLINE2 | FLINE1 | FLINE0 |

|       | Monitor signal of         | 0: Out of synchronization (one or more) |      |
|-------|---------------------------|-----------------------------------------|------|
| GOODV | synchronization           | 1: V timing synchronizing               |      |
|       |                           | 00000: 0 263.5                          |      |
|       |                           | 00001: 1 264.5                          |      |
|       |                           | 00010: 2                                |      |
|       |                           | 00011: 3                                |      |
|       |                           | 00100: 4                                |      |
|       |                           | 00101: 5                                |      |
|       |                           | 00110: 6                                |      |
|       |                           | 00111: 7                                |      |
|       |                           | 01000: 8                                |      |
|       |                           | 01001: 9                                |      |
|       |                           | 01010: 10                               |      |
|       |                           | 01011: 11                               |      |
|       |                           | 01100: 12                               |      |
|       |                           | 01101: 13                               |      |
|       | Field coopping line       | 01110: 14                               | Read |
|       | (standard 262.5 - 1)      | 01111: 15 278.5                         | only |
| FLINE | (Statituature 202.5 = -1) | 10000: V synchronizing adjustment       |      |
|       | 1 wo s complement         | 10001: -15 248.5                        |      |
|       |                           | 10010: -14                              |      |
|       |                           | 10011: -13                              |      |
|       |                           | 10100: –12                              |      |
|       |                           | 10101: -11                              |      |
|       |                           | 10110: –10                              |      |
|       |                           | 10111: –9                               |      |
|       |                           | 11000: –8                               |      |
|       |                           | 11001: -7                               |      |
|       |                           | 11010: –6                               |      |
|       |                           | 11011: –5                               |      |
|       |                           | 11100:4                                 |      |
|       |                           | 11101: –3                               |      |
|       |                           | 11110: –2 261.5                         |      |
|       |                           | 11111: –1 262.5                         |      |

# Figure 2.17.6 Data Slicer Control (IV)

The explanation of the monitor signals (GOODV, FLINE) are as follows.

| 1) | GOODV | 0: Data slicer can not synchronize video signal.<br>1: Data slicer can synchronize video signal.                |
|----|-------|-----------------------------------------------------------------------------------------------------------------|
| 2) | FLINE | The number of field signal scanning line which the data slicer is detecting or monitor flag of detecting state. |

Example: FLINE = 1F<sub>H</sub>: NTSC Signal

FLINE = 10<sub>H</sub>: V synchronizing adjustment

# Caption Data Slice Level Control Register (write/read)

| SLVLCR                | 7    | 6 5 4 3                               | 2 1 0                                        |       |
|-----------------------|------|---------------------------------------|----------------------------------------------|-------|
| (00FDA <sub>H</sub> ) | —    | — SLVL5 SLVL4 SLVL3                   | SLVL2 SLVL1 SLVL0 (initial value: **00 1010) |       |
|                       |      |                                       | ······································       |       |
|                       |      |                                       | 000000: VPD + (1/256) DV <sub>DD</sub>       |       |
|                       |      |                                       | 000001: VPD + (2/256) DV <sub>DD</sub>       |       |
|                       |      |                                       | 000010: VPD + (3/256) DV <sub>DD</sub>       |       |
|                       |      | Slice lovel (initial value: ) setting | 000011: VPD + (4/256) DV <sub>DD</sub>       |       |
|                       | SLVL | Slice level setting                   | 000100: VPD + (5/256) DV <sub>DD</sub>       | Write |
|                       |      |                                       | 111101: VPD + (62/256) DV <sub>DD</sub>      |       |
|                       |      |                                       | 111110: VPD + (63/256) DV <sub>DD</sub>      |       |
|                       |      |                                       | 111111: VPD + (64/256) DV <sub>DD</sub>      |       |
|                       | SLVL | Slice level (final value)             |                                              | Read  |

Note 1: VPD (pedestal voltage) =  $(1/2) DV_{DD} (TYP)$ 

Note 2: The SLVLCR has different write buffer and read buffer, and cannot be read write-buffer data. The SBIDBR cannot be used with any read-modify-write instructions. (bit manipulation instructions such as SET, CLR, etc. and logical operation such as AND, OR, etc.)

### 2.17.5 Clamp and Data Slicer Operation

The slicer uses the following steps to obtain the caption signals:



The data slicer has a separation circuits:

The circuits is described briefly below.

#### Caption data (data slice)

1 Pedestal level (p33) ..... (1/2) DVDD [V] as shown in Figure 2.17.10.





2 Method of data slice

The data slice level constitutes a level at which the CCD data is differentiated. The slice level's setup value is indicated by the following:

Slice level = VPD + (X/256) DVDD [V] DVDD: power supply voltage VPD: pedestal voltage = (1/2) DVDD X: setup data (6 bits)

3 Automatic slice level correction circuit

The slice level is corrected to the appropriate value during the CRI period. Slice level correction always begins with the setup value of SLVL (bits 5 to 0 of SLVLCR). If you want the last value to become the initial value of the next slice level, set it to SLVL (bits 5 to 0 of SLVLCR).

# **Electrical Characteristics of MCU**

# Absolute Maximum Ratings (V<sub>SS</sub> = 0 V)

| Characteristics                       | Symbol              | Pins                                           | Ratings                                 | Unit |
|---------------------------------------|---------------------|------------------------------------------------|-----------------------------------------|------|
| μp digital Supply voltage             | μρ DV <sub>DD</sub> | —                                              | -0.3 to 6.5                             | V    |
| μp analog voltage μp AV <sub>DD</sub> |                     | _                                              | -0.3 to 6.5                             | V    |
| Input voltage                         | V <sub>IN</sub>     | _                                              | –0.3 to $\mu p \; \text{DV}_{DD}$ + 0.3 | V    |
| Output voltage                        | V <sub>OUT1</sub>   | _                                              | –0.3 to $\mu p DV_{DD} + 0.3$           | V    |
| Output current (per 1 pin)            | IOUT1               | Ports P2, P3, P4, P5, P60, P62, P64 to P67, P7 | 3.2                                     | mA   |
|                                       | I <sub>OUT2</sub>   | Ports P61, P63                                 | 20                                      |      |
| Output current (total)                | Σlout1              | Ports P2, P3, P4, P5, P60, P62, P64 to P67     | 60                                      | mA   |
|                                       | $\Sigma I_{OUT2}$   | Ports P61, P63                                 | 40                                      |      |

Note: The absolute maximum ratings are rated values which must not be exceeded during operation, even for an instant. Any one of the ratings must not be exceeded. If any absolute maximum rating is exceeded, a device may break down or its performance may be degraded, causing it to catch fire or explode resulting in injury to the user. Thus, when designing products which include this device, ensure that no absolute maximum rating value will ever be exceeded.

# Recommended Operating Conditions ( $\mu p DV_{SS} = 0 V$ , $T_{opr} = -20 \sim 65^{\circ}C$ )

| Characteristic<br>s            | Symbol              | Test<br>Circuit | Pins                          | Test Condition                                   |                             | Min                                           | TPY                                           | Max                           | Unit                                          |     |
|--------------------------------|---------------------|-----------------|-------------------------------|--------------------------------------------------|-----------------------------|-----------------------------------------------|-----------------------------------------------|-------------------------------|-----------------------------------------------|-----|
| μp digital                     |                     | _               |                               |                                                  | NORMA                       | AL mode                                       | 4.75                                          | 5.0                           | F 0F                                          | V   |
| voltage                        | μρυνορ              | _               | _                             |                                                  | IDLE m                      | ode                                           | 4.75                                          | 5.0                           | 5.25                                          | v   |
| μp analog<br>Supply<br>voltage | μp AV <sub>DD</sub> | _               | _                             | fosc = 16 MHz                                    | fosc = 16 MHz               |                                               | 4.75                                          | 5.0                           | 5.25                                          | V   |
|                                | V <sub>IH1</sub>    | _               | Except<br>hysteresis<br>input | μρ V <sub>DD</sub> = 4.75 to 9                   | up Vnn = 4.75 to 5.25 V     |                                               | μρ DV <sub>DD</sub><br>× 0.70                 |                               |                                               |     |
| Input high<br>voltage          | V <sub>IH2</sub>    |                 | Hysteresis<br>input           |                                                  |                             |                                               | $\substack{\mu p \ DV_{DD} \\ \times \ 0.75}$ | _                             | $\mu p DV_{DD}$                               | V   |
|                                | V <sub>IH3</sub>    |                 | _                             | μρ V <sub>DD</sub> < 4.75 V                      |                             | $\substack{\mu p \ DV_{DD} \\ \times \ 0.90}$ |                                               |                               |                                               |     |
|                                | V <sub>IL1</sub>    | _               | Except<br>hysteresis<br>input | μp V <sub>DD</sub> = 4.75 to 9                   | מון = 4 75 to 5 25 V        |                                               | - μp D\<br>× 0.                               | _                             | μp DV <sub>DD</sub><br>× 0.30                 |     |
| Input low                      | V <sub>IL2</sub>    |                 | Hysteresis<br>input           |                                                  |                             |                                               | 0                                             | _                             | $\substack{\mu p \ DV_{DD} \\ \times \ 0.25}$ | V   |
| voltage                        | V <sub>IL3</sub>    |                 |                               | μp V <sub>DD</sub> < 4.75 V                      | μp V <sub>DD</sub> < 4.75 V |                                               | 0                                             |                               | μρ DV <sub>DD</sub><br>× 0.10                 | V   |
|                                | V <sub>IL4</sub>    | _               | Key-on<br>Wake-up<br>input    | $\mu p V_{DD} = 4.75 \text{ to } 5.25 \text{ V}$ |                             |                                               |                                               | μp DV <sub>DD</sub><br>× 0.65 |                                               |     |
|                                | fc                  | _               | XIN, XOUT                     | $\mu p V_{DD} = 4.75 \text{ to } 3$              | 5.25 V                      |                                               |                                               | 8.0                           |                                               |     |
| Clock<br>frequency             | fosc                | _               | Internal clock                | up DVpp = 4 75 to                                | 5 25 V                      | fc = 8 MHz                                    | 8.0                                           |                               | 16.0                                          | MHz |
|                                | IOSC                | —               | for OSD                       | μρ <b>Ο 1</b> 00 – 4.70 κ                        | , 0.20 V                    |                                               | 0.0                                           |                               | 10.0                                          |     |

Note 1: The recommended operating conditions for a device are operating conditions under which it can be guaranteed that the device will operate as specified. If the device is used under operating conditions other than the recommended operating conditions (supply voltage, operating temperature range, specified AC/DC values etc.), malfunction may occur. Thus, when designing products which include this device, ensure that the recommended operating conditions for the device are always adhered to.

Note 2: Clock frequency fc; Supply voltage range is specified in NORMAL mode and IDLE mode.

Note 3: Smaller value is alternatively specified as the maximum value.

# DC Characteristics ( $\mu p DV_{SS} = 0 V$ , $T_{opr} = -20 to 65^{\circ}C$ )

| Characteristics                                         | Symbol           | Test<br>Circuit | Pins                           | Test Condition                                                                                                | Min | Тур. | Max | Unit |
|---------------------------------------------------------|------------------|-----------------|--------------------------------|---------------------------------------------------------------------------------------------------------------|-----|------|-----|------|
| Hysteresis voltage                                      | V <sub>HS</sub>  | _               | Hysteresis inputs              | —                                                                                                             | _   | 0.9  | _   | V    |
|                                                         | I <sub>IN1</sub> |                 | TEST                           | $\mu p \text{ DV}_{DD} = 5.25 \text{ V}, \text{ V}_{IN} = 5.25 \text{ V/0 V}$                                 |     |      | ±2  |      |
| Input current                                           | I <sub>IN2</sub> | —               | Open drain ports               | $\mu p \; \text{DV}_{\text{DD}} = 5.25 \; \text{V}, \; \text{V}_{\text{IN}} = 5.25 \; \text{V}/0 \; \text{V}$ | _   | —    | ±2  |      |
| input current                                           | I <sub>IN3</sub> | —               | Tri-state ports                | $\mu p \; \text{DV}_{\text{DD}} = 5.25 \; \text{V}, \; \text{V}_{\text{IN}} = 5.25 \; \text{V}/0 \; \text{V}$ | _   | —    | ±2  | μA   |
|                                                         | I <sub>IN4</sub> | _               | RESET, STOP                    | $\mu p \; \text{DV}_{\text{DD}} = 5.25 \; \text{V}, \; \text{V}_{\text{IN}} = 5.25 \; \text{V}/0 \; \text{V}$ | _   | _    | ±2  |      |
| Input resistance                                        | R <sub>IN2</sub> | —               | RESET                          |                                                                                                               | 100 | 220  | 450 | kΩ   |
| Output leakage                                          | I <sub>LO1</sub> | _               | Sink open drain ports          | $\mu p DV_{DD} = 5.25 V, V_{OUT} = 5.25 V$                                                                    |     | _    | 2   | μA   |
| current                                                 | I <sub>LO2</sub> | _               | Tri-state ports                | $\mu p \text{ DV}_{DD} = 5.25 \text{ V}, \text{ V}_{OUT} = 5.25 \text{ V/0 V}$                                | _   |      | ±2  |      |
| Output high voltage                                     | V <sub>OH2</sub> | _               | Tri-state ports                | $\mu p DV_{DD} = 4.75 V$ , $I_{OH} = -0.7 mA$                                                                 | 4.1 | _    | _   | V    |
| Output low voltage                                      | V <sub>OL</sub>  | _               | Except XOUT and ports P61, P63 | $\mu p DV_{DD} = 4.75 V$ , $I_{OL} = 1.6 mA$                                                                  | _   | _    | 0.4 | V    |
| Output low current                                      | I <sub>OL3</sub> | _               | Port P61, P63                  | $\mu p \; \text{DV}_{\text{DD}} = 4.75 \; \text{V}, \; \text{V}_{\text{OL}} = 0.7 \; \text{V}$                | _   | 15   | _   | mA   |
| μp DV <sub>DD</sub><br>Supply current in<br>NORMAL mode |                  | _               |                                | $\mu p DV_{DD} = 5.25 V$                                                                                      | _   | 14   | 17  | mA   |
| μp DV <sub>DD</sub><br>Supply current in<br>IDLE mode   | I <sub>DD1</sub> | _               | _                              | $V_{IN} = 5.05 \text{ V/0.2 V}$                                                                               | _   | 7    | 10  | mA   |
| μp DV <sub>DD</sub><br>Supply current in<br>STOP mode   |                  | _               |                                | μp DV <sub>DD</sub> = 5.25 V<br>V <sub>IN</sub> = 5.05 V/0.2 V                                                |     | 0.5  | 10  | μΑ   |
| μp AV <sub>DD</sub><br>Supply current in<br>NORMAL mode | I <sub>DD2</sub> | _               | _                              | μp AV <sub>DD</sub> = 5.25 V                                                                                  |     | 2    | 3   | mA   |

Note 1: Typical values show those at  $T_{opr} = 25^{\circ}C$ ,  $\mu p DV_{DD} = 5 V$ .

Note 2: Input Current  $I_{IN3}$ ; The current through resistor is not included.

Note 3: Supply Current I<sub>DD1</sub>; The current (typ. 0.5 mA) through ladder resistors of ADC is included in NORMAL mode and IDLE mode.

# AD Conversion Characteristics (up $\text{DV}_{SS}$ = 0 V, $\mu p$ $\text{DV}_{DD}$ = 4.75 V to 5.25 V, $T_{opr}$ = –20 to 65°C)

| Characteristics                | Symbol            | Test<br>Circuit | Test Condition                              | Min                            | Тур.              | Max                | Unit |
|--------------------------------|-------------------|-----------------|---------------------------------------------|--------------------------------|-------------------|--------------------|------|
| Analog reference voltage       | VAREF             |                 | supplied from $\mu p DV_{DD}$ pin.          | —                              | $\mu p \ DV_{DD}$ |                    | V    |
| Analog reference voltage       | VASS              |                 | supplied from $\mu p DV_{SS}$ pin.          | —                              | 0                 |                    | v    |
| Analog reference voltage range | $\Delta V_{AREF}$ |                 | = μp DV <sub>DD</sub> – μp DV <sub>SS</sub> | —                              | $\mu p \ DV_{DD}$ |                    | V    |
| Analog input voltage           | V <sub>AIN</sub>  | _               | —                                           | $\mu p  \text{DV}_{\text{SS}}$ | —                 | $\mu p \; DV_{DD}$ | V    |
| Nonlinearity error             |                   |                 |                                             | _                              | _                 | ±1                 | LSB  |
| Zero point error               |                   | _               | $u = D V_{} = E O V$                        | —                              | _                 | ±2                 | LSB  |
| Full scale error               |                   | _               | $\mu p D v D D = 5.0 v$                     | _                              | _                 | ±2                 | LSB  |
| Total error                    |                   | _               |                                             | —                              | —                 | ±3                 | LSB  |

Note: The total error means all error except quanting error.

# **Signal Processor Descriptions**

### 1. Tank-Coil-Less PIF VCO

TMPA8827 adopts a tank-coil-less PIF VCO circuit, which has advantages of cost, performance of weak IF input and easy to design PCB layout. The PIF PLL system has self-alignment circuit, so that the micro controller needs only to order the PIF PLL system to start self-alignment through the IIC bus. The self-alignment finishes within 50 ms.

### 2. Built-In Sound Band Pass Filter

A sound band pass filter is integrated on the chip for multi frequency SIF systems. The 1<sup>st</sup> SIF demodulator multiplies PIF input signal and regenerated PIF carrier from VCO with 90° angle, and gets multi-frequency SIF signal as 6.5 MHz, 6.0 MHz, 5.5 MHz and 4.5 MHz according to the SIF system. A frequency converter converts one of those four SIF signals into 1 MHz-SIF signal by selecting the converting frequency through the IIC bus. The built-in sound BPF rejects undesired frequency components of 1 MHz-SIF signal. A narrow-band 1 MHz PLL FM demodulator with no external tank-coil achieves to output sound signal with better S/N ratio.

### 3. AFT

A recent IF system adopts a digital AFT circuit. But analog DC voltage is used as interface between an IF system and a micro controller in the AFT control loop. TMPA8827 adopts a digital interface through IIC bus shown as below.



## 4. Non-Standard IF Signals

TMPA8827 prepares ways for non-standard IF inputs. The OVER MOD switch is available for over-modulated PIF signals in the condition of more than 87.5% modulation at 100 IRE, which is the maximum modulation Standard of PAL and NTSC. In addition, TMPA8827 has capability to modulate more than 400% over-modulated SIF signal without undesired voltage turning over also.

# 5. Video Switch

The video switch has one input for an external CVBS or S-VHS signal, the other for the demodulated TV video signal and the last for an external YCbCr signal, mainly coming form a DVD player. The CIN terminal for the external S-VHS signal has capability to detect DC level of the input signal, and the micro controller can read the result as 'CIN DC' through the IIC bus. This function may prepare a way for automatic switching, when inserting S-VHS connection, by means of software control.

A monitor output is available with the selected video signal. In the case of selecting S-VHS input, Y and C signals are mixed for the monitor output. This output is useful for signal detecting by the TC3 counting of the micro controller through an external LPF circuit for strict signal detecting performance.

### 6. Asymmetric Sharpness

External analog circuits are likely to generate 'over-shoot' signal. The asymmetric sharpness circuit is provided to compensate this undesired signal. It is possible to get more gain of pre-shoot than over-shoot by using the asymmetric sharpness, instead of that a conventional sharpness function generates both pre-shoot and over-shoot symmetrically.

## 7. Scan Velocity Modulation (SVM)

The SVM output is available for a large screen size TV. The SVM or the monitor output is selectable at pin 45 through the IIC bus. The SVM gain and timing is also selectable to match an external SVM drive circuit.

### 8. Chroma Demodulator

The multi-color chroma demodulator is integrated with the automatic color system detection. The 1 H-delay line is integrated on the chip for PAL and SECAM chroma demodulation. The 1 H-delay line can acts as a chroma comb filter on NTSC chroma system.

### 9. Base Band Color System

TMPA8827 features a base band color system for a YCbCr inputs capability for a DVD and a SDTV signals. Those signals are demodulated out side of TMPA8827, so that color signals (Cb, Cr) has different color level, different demodulation angle and different relative amplitude from the color signals demodulated by the internal chroma demodulator of TMPA8827. The base band color system is required to have control functions of color saturation, TINT and relative amplitude, and TMPA8827 has all of these functions in it. Because of base band TINT function, TMPA8827 has capability to control PAL TINT, which is basically hard to control on a conventional signal processor IC. Of course the control software can inhibit the PAL TINT function.

### 10. AKB (auto-kine-bias) System

TMPA8827 provides AKB capability with the software control, for automatic dark and bright level control at the manufacture's factory. TMPA8827 includes circuits below as hardware on the chip.



- (1) AKB reference pulse generator
- (2) IK feedback input
- (3) comparaters to check feedback level
- (4) read bus to know the result of comparison
- The software can achieve AKB functionality by
  - (5) analyzing the comparison result
  - (6) controlling cutoff and drive through the IIC bus.

#### 11. Transparent OSD Interface

TMPA8827 provides a transparent OSD capability. A conventional OSD system provides a half-tone function for OSD interface, by reducing the gain of a main picture signal during high period of 'Ym' signal from the micro controller. TMPA8827 has one more control line as 'I' for OSD from the micro controller, which enables to put a color on the same area of half-tone, so that software can achieve a see-through color menu by using the transparent OSD.

#### **12. Noise Level Detection**

The Noise level detector is integrated. The result can be read through the IIC bus. According to the result, the micro controller can adjust level of some controls in the signal processor. For example,

- (1) When a noisy signal comes in, horizontal synchronization is influenced and the picture on the screen looks bad. Selecting less H-AFC gain makes the picture looks better.
- (2) When a noisy signal comes in, SECAM system causes very strong color noise. Reducing color saturation level makes noisy impression better.
- (3) When a very noisy signal comes in, the vertical frequency detector sometimes makes miss-detection, and causes vertical jittering. Selecting the auto-50 Hz mode or auto-60 Hz mode, according to the vertical frequency information just before, may solves the vertical jittering.

#### **13. Signal Detection Flags**

There are some flags on the READ BUS registers. They indicate that a certain signal is detected at the moment. But reliability of a detection result is not so accurate if checking only one flag, so that confirming several flags, which means similar result by each other, at the same time is recommended.

#### 14. Control the Signal Processor

The signal processor is connected with the micro controller by means of internal wiring. All functions of the signal processor can be controlled through IIC bus, which is a part of the internal connections.

### 15. Chroma S/N for NTSC system

In order to improve Chroma S/N for NTSC system, design the control software with following algorithm.



#### 16. BPF for SECAM cross-color

In order to improve SECAM cross-color, connect "SECAM filter" into pin18 as a following diagram. Replace capacitance (C1: minimum 15pF) of the SECAM filter depending on the pattern layout.



# **Bus Control Map**

Slave addresses Write 88 H, Read 89 H

### Write Data

| Sub Addr | D7                   | D6                  | D5            | D4               | D3                   | D2                      | D1                 | D0                     | Preset    |
|----------|----------------------|---------------------|---------------|------------------|----------------------|-------------------------|--------------------|------------------------|-----------|
| 00       | YPL                  |                     | UNICOLOR      |                  |                      |                         | 0000 0000          |                        |           |
| 01       | BLUE BACK            |                     | BRIGHTNESS    |                  |                      |                         |                    | 0100 0000              |           |
| 02       | C GAMMA              |                     |               |                  | COLOR                |                         |                    |                        | 0000 0000 |
| 03       | NTSC-I               | MATRIX              |               |                  | SHARI                | PNESS                   |                    |                        | 0010 0000 |
| 04       | ASYI                 | MMETRY-SHARPI       | NESS          |                  |                      | UV SUB COLOR            |                    |                        | 1001 0000 |
| 05       | N COMB               |                     |               |                  | TINT                 |                         |                    |                        | 0100 0000 |
| 06       | CW SW                |                     | UV Converter  |                  |                      | Sub-C                   | ontrast            |                        | 0000 1000 |
| 07       | Y-MUTE               | RGB-MUTE            | -             | VIDE             | O SW                 | AK                      | B REF Pulse Posi   | tion                   | 0100 0000 |
| 08       |                      |                     |               | R CU             | ITOFF                |                         |                    |                        | 0000 0000 |
| 09       |                      |                     |               | G CU             | ITOFF                |                         |                    |                        | 0000 0000 |
| 0A       |                      |                     |               | B CU             | TOFF                 |                         |                    |                        | 0000 0000 |
| 0B       | CO MAX               |                     |               |                  | G DRIVE              |                         |                    |                        | 0100 0000 |
| 0C       | BLANKING SW          |                     |               |                  | B DRIVE              |                         |                    |                        | 0100 0000 |
| 0D       | AKB-I                | MODE                |               |                  | R S                  | ENS                     |                    |                        | 0000 0000 |
| OE       | CUTOFF               | GAIN x10            |               |                  | G S                  | ENS                     |                    |                        | 0000 0000 |
| 0F       |                      | 0                   |               |                  | B S                  | ENS                     |                    |                        | 0000 0000 |
| 10       |                      | SECAM R             | -Y BLACK      |                  |                      | SECAM E                 | -Y BLACK           |                        | 1000 1000 |
| 11       | SGP/SECA             |                     | S ID MODE     | BELL f0          | S ID SENS            | SECAM BLACK             | 0                  | 0                      | 0000 0000 |
| 12       | PIF VCO adj<br>Req   | PIF VCO adj<br>stop |               |                  | RF AGC(0             | 00 IF mute)             |                    |                        | 0000 0000 |
| 13       | N Buzz Cancel        | AFT WINDOW<br>SW    | OVER MOD      | SIF-I            | FREQ                 |                         | PIF-FREQ           |                        | 0000 0000 |
| 14       | AU GAIN              |                     |               |                  | -                    |                         |                    |                        | 0000 0000 |
| 15       | MIX GAIN             | Y GA                | MMA           | BLACK S          | STRETCH              |                         | Y DL               |                        | 0000 0000 |
| 16       | ABL-                 | Point               | ABL-          | Gain             | OSD ABL              | 0                       | <u>OSD I</u>       | EVEL                   | 0000 0000 |
| 17       | IF STA               | NDBY                | BPF/TOF       | P/N ID           | KILLER OFF           |                         | COLOR SYSTEM       |                        | 0000 0000 |
| 18       | VCD ST               | ANDBY               | AF AMP Speed  | MON/SVM          | SVN                  | / DL                    | SVM                | GAIN                   | 0010 0000 |
| 19       |                      | V PHASE             |               |                  |                      | H POSITION              |                    |                        | 0001 0000 |
| 1A       | <u>5.74M</u>         |                     |               |                  | V S                  | SIZE                    |                    |                        | 0010 0000 |
| 1B       |                      | V-Lin               | earity        |                  |                      | V S-Co                  | prrection          |                        | 1000 1000 |
| 1C       | 0                    | SW-TC4              | AFC           | GAIN             | V BLK s              | top (top)               | V BLK sta          | rt (bottom)            | 0000 0000 |
| 1D       | H STOP               | V STOP              | V AGC         | V Ramp Bias      |                      | V-FREQ                  |                    | 0                      | 0000 0000 |
| 1E       |                      | Sync sepa           |               |                  | V CEN                | TERING                  |                    | ·                      | 0010 0000 |
| 1F       | 0 0 H SIZE           |                     |               |                  |                      | 0010 0000               |                    |                        |           |
| 20       |                      |                     |               |                  | PARA                 | BOLA                    |                    |                        | 0010 0000 |
| 21       | TRAP                 |                     |               | EZIUM            |                      |                         |                    |                        | 1000 0000 |
| 22       | EW-CORNER CORRECTION |                     |               | ON(TOP)          |                      |                         | H EHT              |                        | 1000 0100 |
| 23       |                      | EW-CORN             | ER CORRECTION | (BOTTOM)         |                      |                         | V EHT              |                        | 1000 0100 |
| 24       | C                    | Chroma APC settin   | g             |                  | use u-com sync<br>SW | test patt from<br>u-com | INTERN<br>(RFAGC/R | IAL ADC<br>/B monitor) | 0000 0000 |
| 25       | TEST (TEXT)          | TEST (IF)           | TEST (DEF)    | TEST<br>(CHROMA) | TEST (HVCO)          | TEST (1HDL)             | TEST (DAC)         | TEST (REAL)            | 0000 0000 |

Hor Stop = Y MUTE \* RGB MUTE \* H STOP

Ver Stop = (V SIZE = 0) \* V STOP

#### **Read Data**

|    | D7     | D6      | D5         | D4         | D3            | D2                   | D1            | D0       |
|----|--------|---------|------------|------------|---------------|----------------------|---------------|----------|
| R0 | POR    | IF LOCK | AFT WINDOW | AFT CENTER | H LOCK        |                      | COLOR SYSTEM  |          |
| R1 | V LOCK | HOUT    | VOUT       | RGB OUT    | G DRIV        | E DATA               | B DRIV        | E DATA   |
| R2 | V FREQ | STDM    | R CUTO     | FF DATA    | G CUTOFF DATA |                      | B CUTOFF DATA |          |
| R3 | CIN DC | NOIS    | NOISE DET  |            | ADJ TIME      | PIF VCO error<br>det |               | SYNC DET |

\*: Reserved

( ) For IC evaluation

# Write Bus Description

### 1. User Controls

RGB mute (default: 1)

[Sub Add: 07H D6, 1 bit]

| Data | Description      |
|------|------------------|
| 0    | Normal           |
| 1    | Mute RGB outputs |

Uni-color (00)

[00H D0 to D6, 7 bits]

| Data | Description |
|------|-------------|
| 00   | -20dB       |
| 40   | -5dB        |
| 7F   | 0dB         |

#### Blue back (0) [01H D7, 1 bit]

| Data | Description       |
|------|-------------------|
| 0    | Normal            |
| 1    | Blue Back, 50 IRE |

#### Brightness (40) [01H D0 to D6, 7 bits]

| Data | Description            |
|------|------------------------|
| 00   | 1.5 V (pedestal level) |
| 40   | 2.5 V                  |
| 7F   | 3.5 V                  |

#### Color (00): Base band color control [02H D0 to D6, 7 bits]

| Data | Description   |  |  |  |  |
|------|---------------|--|--|--|--|
| 00   | Color mute    |  |  |  |  |
| 01   | -22dB or less |  |  |  |  |
| 7F   | 5.7dB         |  |  |  |  |

#### Video switch (00) [07H D3 to D4, 2 bits]

| Data |   | Y  | С     | Sync | Monitor  | C Trap |
|------|---|----|-------|------|----------|--------|
| 0    | 0 | V1 | V1    | V1   | V1       | On     |
| 0    | 1 | V2 | V2    | V2   | V2       | On     |
| 1    | 0 | Y  | Cb/Cr | Y    | Y        | Off    |
| 1    | 1 | V2 | CIN   | V2   | V2 + CIN | Off    |

#### Sharpness (20) [03H D0 to D5, 6 bits]

| Data | Description |
|------|-------------|
| 00   | -9dB        |
| 20   | 0dB         |
| 3F   | 10dB        |

#### BPF/TOF (0) [17H D5, 1 bit]

| Data | Description |
|------|-------------|
| 0    | BPF         |
| 1    | TOF         |

#### TINT (40): Base band TINT control [05H D0 to D6, 7 bits]

| Data | Description |
|------|-------------|
| 00   | -35°        |
| 40   | 0°          |
| 7F   | 35°         |
### 2. RGB/Cut-Off/Drive

R/G/B cut-off (00)

[08/09/0AH D0 to D7, 8 bits]

| Data | Description |
|------|-------------|
| 00   | –0.65 V     |
| 80   | 0 V         |
| FF   | 0.65 V      |

G/B drive (40) [0B/0CH D0 to D6, 7 bits]

| Data | Description |
|------|-------------|
| 00   | -4.5dB      |
| 40   | 0dB         |
| 7F   | 3.5dB       |

#### Blank SW (0) [0CH D7, 1 bit]

| Data | Description       |
|------|-------------------|
| 0    | H, V blanking on  |
| 1    | H, V blanking off |

#### AKB mode (00) [0DH D6 to D7, 2 bits]

| Da | ata | Description                          |
|----|-----|--------------------------------------|
| 0  | 0   | AKB off                              |
| 0  | 1   | ACB (cutoff: align to targets)       |
| 1  | 0   | ADB (drive: align to targets)        |
| 1  | 1   | AKB (cutoff/drive: align to targets) |

#### R/G/B sense (00) [0D/0E/0FH D0 to D5, 6 bits]

| Data | Description |
|------|-------------|
| 00   | x 0         |
| 20   | x 0.5       |
| 3F   | x 1.0       |

#### <u>CO max (0)</u> [0BH D7, 1 bit]

| Data | Description                  |
|------|------------------------------|
| 0    | Cutoff range: -0.65 to +0.65 |
| 1    | -0.65 to +0.85               |

#### Cut-off gain x10 (0) [0EH D6 to D7, 2 bits]

| Data |   | Description                    |  |
|------|---|--------------------------------|--|
| 0    | 0 | AKB cutoff sensitivity, x 9.75 |  |
| 0    | 1 | x10.00                         |  |
| 1    | 0 | x10.25                         |  |
| 1    | 1 | x10.50                         |  |

#### AKB pulse position (0, 0, 0) [07H D0 to D2, 3 bits]

|      |   |   | [0111 D0 t0 D2; 0 D103] |
|------|---|---|-------------------------|
| Data |   |   | Description             |
| 0    | 0 | 0 | 0 H                     |
| 0    | 0 | 1 | 1 H                     |
| 0    | 1 | 0 | 2 H                     |
| 0    | 1 | 1 | 3Н                      |
| 1    | 0 | 0 | 4 H                     |
| 1    | 0 | 1 | 5 H                     |
| 1    | 1 | 0 | 6 H                     |
| 1    | 1 | 1 | 7 H                     |

#### 3. Y Processor

| ABL point (0, 0) | [16H D6 to D7, 2 bits] |
|------------------|------------------------|
|------------------|------------------------|

| Data |   | Description          |
|------|---|----------------------|
| 0    | 0 | ABL start point: 0 V |
| 0    | 1 | –0.15 V              |
| 1    | 0 | −0.28 V              |
| 1    | 1 | -0.38 V              |

#### ABL gain (0, 0) [16H D4 to D5, 2 bits]

| Data |   | Description |
|------|---|-------------|
| 0    | 0 | –0.17 V     |
| 0    | 1 | –0.35 V     |
| 1    | 0 | –0.50 V     |
| 1    | 1 | -0.65 V     |

#### Sub-contrast (8) [06H D0 to D3, 4 bits]

| Data | Description |  |
|------|-------------|--|
| 0    | -4.3dB      |  |
| 8    | 0dB         |  |
| F    | 3.8dB       |  |

#### Y γ (0, 0) [15H D5 to D6, 2 bits]

| Data |   | Description                 |
|------|---|-----------------------------|
| 0    | 0 | Off                         |
| 0    | 1 | Y γ point 90 IRE, Gain –3dB |
| 1    | 0 | 82 IRE                      |
| 1    | 1 | 75 IRE                      |

#### Black stretch (0, 0) [15H D3 to D4, 2 bits]

| Data |   | Description                 |
|------|---|-----------------------------|
| 0    | 0 | —                           |
| 0    | 1 | Black stretch point, 25 IRE |
| 1    | 0 | 33 IRE                      |
| 1    | 1 | 43 IRE                      |

Asymmetric sharpness (4)

[04H D5 to D7, 3 bits]

| Data | Description |
|------|-------------|
| 0    | 0dB         |
| 4    | +4.5dB      |
| 7    | +8.5dB      |

| YPL (0) | [00H D7, 1 bit] |
|---------|-----------------|

| Data | Description                |
|------|----------------------------|
| 0    | Y peak limiter on, 105 IRE |
| 1    | Y peak limiter off         |

#### Y mute (0) [07H D7, 1 bit]

| Data | Description |
|------|-------------|
| 0    | Normal      |
| 1    | Y mute      |

#### Y DL (0, 0, 0) [15H D0 to D2, 3 bits]

| Data |   |   | Description |
|------|---|---|-------------|
| 0    | 0 | 0 | -40 ns      |
| 0    | 0 | 1 | 0           |
| 0    | 1 | 0 | 40 ns       |
| 0    | 1 | 1 | 80 ns       |
| 1    | 0 | 0 | 120 ns      |
| 1    | 0 | 1 | 160 ns      |
| 1    | 1 | 0 | 200 ns      |
| 1    | 1 | 1 | 240 ns      |

#### MON/SVM (0) [18H D4, 1 bit]

| Data | Description              |
|------|--------------------------|
| 0    | Function of #45, SVM out |
| 1    | Monitor out              |

#### SVM DL (0, 0) [18H D2 to D3, 2 bits]

| Data |   | Description |
|------|---|-------------|
| 0    | 0 | Off         |
| 0    | 1 | –100 ns     |
| 1    | 0 | –60 ns      |
| 1    | 1 | -40 ns      |

#### (Y DL = 001: 0 ns)



#### 4. Chroma Processor

| SVM gain (0, 0) [ | [18H D0 to D1, 2 bits] |
|-------------------|------------------------|
|-------------------|------------------------|

| Data |   | Description |  |
|------|---|-------------|--|
| 0    | 0 | -6dB        |  |
| 0    | 1 | 0dB         |  |
| 1    | 0 | +6dB        |  |
| 1    | 1 | +12dB       |  |

CW SW (0) [06H D7, 1 bit]

| Data | Description                      |
|------|----------------------------------|
| 0    | Off                              |
| 1    | On, CW output from "TV IN (#26)" |

| P/N ID ( | 0) [17H D4, 1 bit]                                     |
|----------|--------------------------------------------------------|
| Data     | Description                                            |
| 0        | PAL/NTSC killer sensitivity, 1.2/1.5m $V_{p\text{-}p}$ |
| 1        | 6.6/6.4m V <sub>p-p</sub>                              |

Killer off (0) [17H D3, 1 bit]

| Data | Description                                                    |
|------|----------------------------------------------------------------|
| 0    | Normal                                                         |
| 1    | Always killer off, i.e. always color on.                       |
|      | (In the condition that "Color system" is not<br>"Auto1/Auto2") |

Color γ (0) [02H D7, 1 bit]

| Data | Description     |
|------|-----------------|
| 0    | Color gamma off |
| 1    | On              |

#### NTSC matrix (0, 0) [03H D6 to D7, 2 bits]

| Data |   | Description                  |  |
|------|---|------------------------------|--|
| 0    | 0 | NTSC1 (93°) for NTSC system  |  |
| 0    | 1 | NTSC2 (108°) for NTSC system |  |
| 1    | 0 |                              |  |
| 1    | 1 |                              |  |

#### Color system (0,0,0) [17H D0 to D2, 3 bits]

| Data |   | l | Description                 |
|------|---|---|-----------------------------|
| 0    | 0 | 0 | Auto1: 44P, 35N, SECAM, 44N |
| 0    | 0 | 1 | Auto2: 35N, M-PAL, N-PAL    |
| 0    | 1 | 0 | 35NTSC                      |
| 0    | 1 | 1 | 44NTSC                      |
| 1    | 0 | 0 | 44PAL                       |
| 1    | 0 | 1 | SECAM                       |
| 1    | 1 | 0 | M-PAL                       |
| 1    | 1 | 1 | N-PAL                       |

#### UV converter (0, 0, 0)

[06H D4 to D6, 3 bits]

|   | Data |   | Description                 |
|---|------|---|-----------------------------|
| 0 | 0    | 0 | Cr input (#21) gain up, 0dB |
| 0 | 0    | 1 | +1.1dB                      |
| 0 | 1    | 0 | +1.9dB                      |
| 0 | 1    | 1 | +2.5dB                      |
| 1 | 0    | 0 | +3.0dB For YcbCr input      |
| 1 | 0    | 1 | +3.3dB                      |
| 1 | 1    | 0 | +3.6dB                      |
| 1 | 1    | 1 | +3.9dB                      |

#### Internal ADC (0, 0) [24H D0 to D1, 2 bits]

| Data |   | Description            |
|------|---|------------------------|
| 0    | 0 | GND                    |
| 0    | 1 | R output               |
| 1    | 0 | B output               |
| 1    | 1 | Monitor RF AGC via ADC |

#### N-comb (0) [05H D7, 1 bit]

| Data | Description                    |
|------|--------------------------------|
| 0    | Color comb filter for NTSC, on |
| 1    | Off                            |

#### UV Sub color (10)

| [04H D0 to | D4, 5 | bits] |
|------------|-------|-------|
|------------|-------|-------|

| Data | Description |
|------|-------------|
| 00   | -6.0dB      |
| 10   | 0dB         |
| 1F   | +3.5dB      |

#### Chroma APC setting (0,0,0)

| [24H D5 to D7, 3 bi | ts |
|---------------------|----|
|---------------------|----|

| Data |   | a | Description                             |
|------|---|---|-----------------------------------------|
| 0    | 0 | 0 | Refer to 214 pages about this function  |
| 0    | 1 | 1 | Refer to 214 pages about this function. |

5. OSD

| OSD AB | L (0) [16H D3, 1 bit] |  |
|--------|-----------------------|--|
| Data   | Description           |  |
| 0      | ABL active for OSD    |  |
| 1      | 1 Inactive            |  |

#### OSD Level (0,0) [16H D0 to D1, 2 bits]

| Data |   | Description       |
|------|---|-------------------|
| 0    | 0 | OSD level, 96 IRE |
| 0    | 1 | 60 IRE            |
| 1    | 0 | 70 IRE            |
| 1    | 1 | 80 IRE            |

### 6. H, V Sync.

| H stop (( | )) [1DH D7, 1 bit]               |
|-----------|----------------------------------|
| Data      | Description                      |
| 0         | Normal                           |
| 1         | &Y Mute&RGB Mute, then HOUT stop |
|           |                                  |

<u>V stop (0)</u>

) [1DH D6, 1 bit]

| Data | Description                    |
|------|--------------------------------|
| 0    | Normal                         |
| 1    | &V Size (= 0), then V out stop |

#### Vertical frequency (0, 0, 0)

#### [1DH D1 to D3, 3 bits]

| Data |   | l | Description                                                                    |  |
|------|---|---|--------------------------------------------------------------------------------|--|
| 0    | 0 | 0 | Auto<br>after input 50 Hz, free-run 50 Hz<br>after input 60 Hz, free-run 60 Hz |  |
| 0    | 0 | 1 | 50 Hz                                                                          |  |
| 0    | 1 | 0 | 60 Hz                                                                          |  |
| 0    | 1 | 1 | Auto, free-run 50 Hz                                                           |  |
| 1    | 0 | 0 | 312.5 H, V.sync. operation stops                                               |  |
| 1    | 0 | 1 | 262.5 H, V.sync. operation stops                                               |  |
| 1    | 1 | 0 | 313 H, V.sync. operation stops                                                 |  |
| 1    | 1 | 1 | 263 H, V.sync. operation stops                                                 |  |

#### AFC gain (0, 0) [1CH D4 to D5, 2 bits]

| Data |   | Description     |                |
|------|---|-----------------|----------------|
|      |   | Blanking Period | Picture Period |
| 0    | 0 | 1               | 1              |
| 0    | 1 | 4/3             | 1/3            |
| 1    | 0 | 2               | 1              |
| 1    | 1 | Off             | Off            |

#### Vramp bias (0) [1DH D4, 1 bit]

| Data | Description                             |
|------|-----------------------------------------|
| 0    | V AGC reference, depends on YC $V_{CC}$ |
| 1    | Depends on integrated regulator         |

#### V BLK start (0, 0) [1CH D0 to D1, 2 bits] : V blanking start point

| Data |   | Description |       |
|------|---|-------------|-------|
|      |   | 50 Hz       | 60 Hz |
| 0    | 0 | 310 H       | 263 H |
| 0    | 1 | 299 H       | 254 H |
| 1    | 0 | 295 H       | 250 H |
| 1    | 1 | 291 H       | 246 H |

#### V BLK stop (0, 0) [1CH D2 to D3, 2 bits] : V blanking stop point

| Data |   | Description |       |
|------|---|-------------|-------|
|      |   | 50 Hz       | 60 Hz |
| 0    | 0 | 23 H        | 22 H  |
| 0    | 1 | 33 H        | 30 H  |
| 1    | 0 | 37 H        | 34 H  |
| 1    | 1 | 41 H        | 38 H  |



### Horizontal position (10)

| [19H D0 to D4, 5 bits] |             |  |
|------------------------|-------------|--|
| Data                   | Description |  |
| 00                     | –3 μs       |  |
| 10                     | 0           |  |
| 1F                     | +3 μs       |  |

#### Vertical phase (0) [19H D5 to D7, 3 bits]

| Data | Description        |
|------|--------------------|
| 0    | V phase delay, 0 H |
| 7    | 7 H                |

#### Vertical size (20) [1AH D0 to D5, 6 bits]

| Data | Description |
|------|-------------|
| 00   | -47%        |
| 20   | 0%          |
| 3F   | 49%         |

#### 7. EW correction

| Horizontal Size (20) |      | [1FH D0 to D5, 6 bits] |
|----------------------|------|------------------------|
| Data                 |      | Description            |
| 00                   | 1.5V |                        |
| 20                   | 4V   |                        |
| 3F                   | 6.5V |                        |

#### EW parabola (20) [20H D0 to D5, 6 bits]

| Data | Description |
|------|-------------|
| 00   | 0Vр-р       |
| 20   | 1.4Vp-p     |
| 3F   | 2.8Vp-p     |

#### EW corner top (10) [22H D3 to D7, 5 bits]

| Data | Description |
|------|-------------|
| 00   | -1.5V       |
| 20   | 0V          |
| 3F   | 1.5V        |

#### EW corner bottom (10) [23H D3 to D7, 5 bits]

| Data | Description |
|------|-------------|
| 00   | -1.5V       |
| 20   | 0V          |
| 3F   | 1.5V        |

#### V EHT gain (7) [23H D0 to D2, 3 bits]

| Data | Description |
|------|-------------|
| 0    | 0%          |
| 4    | 5%          |
| 7    | 10%         |

#### H EHT gain (7) [22H D0 to D2, 3 bits]

| Data | Description |
|------|-------------|
| 0    | 0%          |
| 4    | 5%          |
| 7    | 10%         |

#### Trapezium (20) [21H D2 to D7, 6 bits]

| Data | Description |
|------|-------------|
| 00   | -15%        |
| 20   | 0%          |
| 3F   | 15%         |

## VAGC (0) [1DH D5, 1 bit]

| Data | Description               |
|------|---------------------------|
| 0    | V AGC sensitivity, normal |
| 1    | Normal x5                 |

Vertical centering (20)

[1EH D0 to D5, 6 bits]

| Data | Description |
|------|-------------|
| 00   | -32%        |
| 20   | 0%          |
| 3F   | 30%         |

# Vertical linearity (8)

| Data | Description |
|------|-------------|
| 0    | -13%        |
| 8    | 0%          |
| F    | 16%         |

#### Vertical S correction (8)

| [1BH D0 to D3, 4 bits] |             |
|------------------------|-------------|
| Data                   | Description |
| 0                      | -18%        |
| 8                      | 0%          |
| F                      | 11%         |

#### Sync sepa. (0) [1EH D6, 1 bit]

| Data | Description                |
|------|----------------------------|
| 0    | Sync separation level, 40% |
| 1    | 36%                        |

#### 8. IF

AFT Window SW (0)

#### [13H D6, 1 bit]

| Data | Description                         |
|------|-------------------------------------|
| 0    | Wide (-/+250 kHz)                   |
|      | AFT sensitivity, for channel search |
| 1    | Narrow (-/+ 83 kHz)                 |
|      | For normal operation                |

#### RF AGC (00) [12H D0 to D5, 6 bits]

| Data | Description |
|------|-------------|
| 00   | IF mute     |
| 01   | 67dBµ       |
| 3F   | 107dBµ      |

#### Over mod (0) [13H D5, 1 bit]

| Data | Description                   |
|------|-------------------------------|
| 0    | Normal                        |
| 1    | PIF over modulation switch on |

#### SIF frequency (0, 0) [13H D3 to D4, 2 bits]

| Data |   | Description |
|------|---|-------------|
| 0    | 0 | 5.5 MHz     |
| 0    | 1 | 6.0 MHz     |
| 1    | 0 | 6.5 MHz     |
| 1    | 1 | 4.5 MHz     |

#### PIF frequency (0, 0, 0)

[13H D0 to D2, 3 bits]

| Data |   | ı | Description |
|------|---|---|-------------|
| 0    | 0 | 0 | _           |
| 0    | 0 | 1 | 45.75 MHz   |
| 0    | 1 | 0 |             |
| 0    | 1 | 1 | 38.9 MHz    |
| 1    | 0 | 0 | 38.0 MHz    |
| 1    | 0 | 1 |             |
| 1    | 1 | 0 |             |
| 1    | 1 | 1 | _           |

# AU gain (0) [14H D7, 1 bit]

| Data | Description                                                   |
|------|---------------------------------------------------------------|
| 0    | Audio gain SW In the condition that "SIF Freq." = 11: 4.5 MHz |
|      | 927 mV <sub>rms</sub> at 25 kHz/dev                           |
| 1    | 500 mV <sub>rms</sub> at 25 kHz/dev                           |

#### N Buzz Cancel (0) [13H D7, 1 bit]

| Data | Description             |
|------|-------------------------|
| 0    | Nyquist Buzz cancel, on |
| 1    | Off                     |

#### AF AMP Speed (1)

#### [18H D5, 1 bit]

| Data | Description                       |
|------|-----------------------------------|
| 0    | Normal                            |
| 1    | Speed-up, for CH search/CH change |

### PIF VCO Adj. Req. (0)

| [12H D7, 1 bit] |                        |  |
|-----------------|------------------------|--|
| Data            | Description            |  |
| 0               | Normal                 |  |
| 1               | PIF VCO adjust trigger |  |

#### PIF VCO Adj. Stop (0)

[12H D6, 1 bit]

| Data | Description     |
|------|-----------------|
| 0    | Self adjustment |
| 1    | Normal          |

#### MIX gain (0) [15H D7, 1 bit]

| Data | Description                      |
|------|----------------------------------|
| 0    | SIF 1 MHz convert gain, Low gain |
| 1    | High gain                        |

#### 5.74M (0) [1AH D7, 1 bit]

| Data | Description                                                           |  |
|------|-----------------------------------------------------------------------|--|
| 0    | Normal                                                                |  |
| 1    | SIF freq.=5.74M for bilingual broadcast in Thai                       |  |
|      | It is active only on the conditions that "SIF<br>Freq." = 00: 5.5 MHz |  |

#### 9. SECAM demodulation

| S GP/ SECAM inhibit (0, 0) [11H D6 to D7 2bits] |  |
|-------------------------------------------------|--|
|-------------------------------------------------|--|

| Data |   | Description                      |
|------|---|----------------------------------|
| 0    | 0 | SECAM gate pulse width, 2.2 usec |
| 0    | 1 | 2.0 usec                         |
| 1    | 0 | 1.8 usec                         |
| 1    | 1 | SECAM demodulation inhibit       |

#### S ID sens (0)

#### [11H D3 1bit]

| Data | Description                      |
|------|----------------------------------|
| 0    | SECAM killer sensitivity, normal |
| 1    | Low                              |

#### BELL f0 (0)

| Description |  |
|-------------|--|
|             |  |
| +35kHz      |  |
|             |  |

#### SECAM black (0)

| [1 | 1H  | D2       | 1bit] |
|----|-----|----------|-------|
| լո | 111 | $D \sim$ | TDIU  |

| Data | Description                      |  |
|------|----------------------------------|--|
| 0    | Normal operation                 |  |
| 1    | SECAM black level alignment mode |  |

| S ID mode (0) |             | [11H D5 1bit] |
|---------------|-------------|---------------|
| Data          |             | Description   |
| 0             | SECAM ID, H |               |
| 1             | H + V       |               |

### SECAM R-Y Black (8)

[10H D4~D7 4bits]

| Data | Description                   |
|------|-------------------------------|
| 0    | SECAM R-Y black level, -92 mV |
| 8    | 0                             |
| F    | 85 mV                         |

#### SECAM B-Y Black (8)

| [10 D0~D3 4 | 4bits] |
|-------------|--------|
|-------------|--------|

| Data | Description                   |
|------|-------------------------------|
| 0    | SECAM B-Y black level, -92 mV |
| 8    | 0                             |
| F    | 85 mV                         |

#### 10. Others

| IF Standby (0, 0)                     | [17H D6 to D7, 2 bits] |
|---------------------------------------|------------------------|
| , , , , , , , , , , , , , , , , , , , | [                      |

| Da | Data Description |            |
|----|------------------|------------|
| 0  | 0                | Normal     |
| 0  | 1                | Normal     |
| 1  | 0                | Normal     |
| 1  | 1                | IF Standby |

#### VCD Standby (0, 0) [18H D6 to D7, 2 bits]

| Data |   | Description |
|------|---|-------------|
| 0    | 0 | Normal      |
| 0    | 1 | Normal      |
| 1    | 0 | Normal      |
| 1    | 1 | VCD Standby |

#### Test pattern (0) [24H D2, 1 bit]

| Data | Description                                                                                                                                |
|------|--------------------------------------------------------------------------------------------------------------------------------------------|
| 0    | Normal                                                                                                                                     |
| 1    | Ready for Test pattern from $\mu$ -com in the condition that "Video SW" is (1, 0) and "Use $\mu$ -com sync SW" is (0). Set "Color" to "0". |

#### Use $\mu$ -com sync SW (0)

#### [24H D3, 1 bit]

| Data | Description    |
|------|----------------|
| 0    | Normal         |
| 1    | Use μ-com sync |

#### SW TC-4 (0) [1CH D6, 1 bit]

| Data | Description               |
|------|---------------------------|
| 0    | YIN to μ-com M2 (VIN0)    |
| 1    | HVSYNC1 to μ-com M2 (TC4) |

### **READ Bus Description**

#### POR

| Data | Description                            |
|------|----------------------------------------|
| 0    | After the first bus access, always 0   |
| 1    | A reset condition occurred just before |

#### IF Lock

| Data | Description                     |
|------|---------------------------------|
| 0    | IF PLL lock detection, lock out |
| 1    | Lock in                         |

#### **AFT WINDOW**

| Data | Description       |
|------|-------------------|
| 0    | Out of AFT window |
| 1    | In the AFT window |

### AFT CENTER

| Data | Description     |
|------|-----------------|
| 0    | Upper frequency |
| 1    | Lower frequency |

#### H Lock

| Data | Description                              |
|------|------------------------------------------|
| 0    | Horizontal sync lock detection, lock out |
| 1    | Lock in                                  |

#### V Lock

| Data | Description                            |
|------|----------------------------------------|
| 0    | Vertical sync lock detection, lock out |
| 1    | Lock in                                |

#### Std/Non-Std

| Data | Description                     |
|------|---------------------------------|
| 0    | Non-standard vertical frequency |
| 1    | Standard vertical frequency     |

#### **IF Level**

| Data | Description              |
|------|--------------------------|
| 0    | IF input level is weak   |
| 1    | IF input level is strong |

### V<sub>OUT</sub>: Diagnostic

| Data | Description              |
|------|--------------------------|
| 0    | ОК                       |
| 1    | Could be something wrong |

#### **CIN DC**

| Data | Description          |
|------|----------------------|
| 0    | CIN voltage, not GND |
| 1    | GND                  |

#### **Color System**

| Data |   | l | Description |
|------|---|---|-------------|
| 0    | 0 | 0 | No color    |
| 0    | 0 | 1 | 4.43 PAL    |
| 0    | 1 | 0 | M-PAL       |
| 0    | 1 | 1 | N-PAL       |
| 1    | 0 | 0 | 358 NTSC    |
| 1    | 0 | 1 | 443 NTSC    |
| 1    | 1 | 0 | SECAM       |
| 1    | 1 | 1 | N/A         |

#### Noise

| Data |   | Description                  |
|------|---|------------------------------|
| 0    | 0 | Low noise on Sync input      |
| 0    | 1 |                              |
| 1    | 0 |                              |
| 1    | 1 | Noise detected on Sync input |

#### Sync Det

| Data | Description          |
|------|----------------------|
| 0    | No Sync signal input |
| 1    | Sync signal detected |

### **HOUT: Diagnostic**

| Data | Description              |
|------|--------------------------|
| 0    | ОК                       |
| 1    | Could be something wrong |

#### **RGB Out: Diagnostic**

| Data | Description              |
|------|--------------------------|
| 0    | ОК                       |
| 1    | Could be something wrong |

#### **AKB Drive Data**

| Data |   | Description                  |
|------|---|------------------------------|
| 0    | 0 | Drive Vth, ~R level – 0.16 V |
| 0    | 1 | ~R level                     |
| 1    | 0 | ~R level + 0.16 V            |
| 1    | 1 | R level + 0.16 V~            |

### AKB Cut-Off Data

| Data |   | Description          |
|------|---|----------------------|
| 0    | 0 | Cut off Vth, ~0.84 V |
| 0    | 1 | ~1.00 V              |
| 1    | 0 | ~1.16 V              |
| 1    | 1 | 1.16 V~              |

### Vert Freq

| Data | Description |
|------|-------------|
| 0    | 50 Hz       |
| 1    | 60 Hz       |

### Adj TIME

| Data | Description              |
|------|--------------------------|
| 0    | normal                   |
| 1    | Under PIF VCO adjustment |

#### **PIF VCO error det**

| Data | Description   |
|------|---------------|
| 0    | normal        |
| 1    | PIF VCO error |

# Data Transfer Format Via I<sup>2</sup>C Bus

### Start and Stop Condition







| S | Slave address | 1 A | Received data 01 | A | Received data 02 | AP |  |
|---|---------------|-----|------------------|---|------------------|----|--|
|   | 7 bit         | 1   | 8 bit            |   |                  |    |  |
| Ν | //SB          | MSB |                  |   |                  |    |  |

At the moment of the first acknowledge, the master transmitter becomes a master receiver and the slave receiver becomes a slave transmitter. This acknowledge is still generated by the slave.

The Stop condition is generated by the master.

#### **Optional Data Transmit Format: Automatic Increment Mode**

| S | Slave address | 0 A 1 | Sub address | А  | Transmit data 1 |   | Transmit data n | A F | Ρ |
|---|---------------|-------|-------------|----|-----------------|---|-----------------|-----|---|
|   | ↑ 7 bit       | 1     | 7 bit       | 1  | 8 bit           |   | ↑ 8 bit         |     |   |
| N | ISB           | MSB   |             | MS | SB              | Ν | ÍSB             |     |   |

In this transmission methods, data is set on automatically incremented sub-address from the specified sub-address.

Purchase of TOSHIBA I<sup>2</sup>C components conveys a license under the Philips I<sup>2</sup>C Patent Rights to use these components in an I<sup>2</sup>C system, provided that the system conforms to the I<sup>2</sup>C Standard Specification as defined by Philips.

### Maximum Ratings (Ta = 25°C)

| Characteristics                       | Symbol               | Rating                           | Unit |
|---------------------------------------|----------------------|----------------------------------|------|
| Supply voltage (9 V V <sub>CC</sub> ) | V <sub>CC</sub> max9 | 12                               | V    |
| Supply voltage (5 V $V_{CC}$ )        | V <sub>CC</sub> max5 | 6.5                              | V    |
| Power dissipation                     | P <sub>D</sub> max   | 2557 (Note 1)                    | mW   |
| Input terminal voltage                | V <sub>in</sub>      | $GND-0.3$ to $V_{\mbox{CC}}+0.3$ | V    |
| Operating temperature                 | T <sub>opr</sub>     | -20 to 65                        | °C   |
| Storage temperature                   | T <sub>stg</sub>     | –55 to 150                       | °C   |

Note 1: When using this device at above  $Ta = 25^{\circ}C$ , the power dissipation decreases by 25.6 mV per 1°C rise.

### Ta-P<sub>D</sub> Curve (on a PCB)



Note 2: This IC is weak against static electricity and surge impulse. Please take counter measure when device handling and application designing, if necessary.

| Recommended O | perating | Conditions |
|---------------|----------|------------|
|---------------|----------|------------|

| Pin No. | Pin Name     | Min  | Тур. | Max  | Unit | Note                                                                                                                                         |
|---------|--------------|------|------|------|------|----------------------------------------------------------------------------------------------------------------------------------------------|
| 9       | uP DVDD      | 4.75 | 5    | 5.25 | V    | uP digital VDD                                                                                                                               |
| 55      | uP AVDD      | 4.75 | 5    | 5.25 | V    | uP analog VDD                                                                                                                                |
| 17      | H VCC (9V)   | 8.55 | 9    | 9.45 | V    | Signal P HVCC                                                                                                                                |
| 25      | DIGITAL VDD  | 3.1  | 3.3  | 3.5  | V    | Signal P digital VDD                                                                                                                         |
| 29      | IF Vcc (9V)  | 8.55 | 9    | 9.45 | V    | Signal P IF VCC                                                                                                                              |
| 36      | IF Vcc (5V)  | 4.75 | 5    | 5.25 | V    | Signal P IF VCC                                                                                                                              |
| 44      | Y/C VCC (5V) | 4.75 | 5    | 5.25 | V    | In the condition that IIC BUS data "V<br>Ramp Ref." is 0:External(Y/C Vcc), the<br>thermal drift of the Y/C Vcc should be<br>less than 50mV. |
| 49      | RGB VCC (9V) | 8.55 | 9    | 9.45 | V    | Signal P RGB VCC                                                                                                                             |

Note 1: Common Impedance, at frequency of the uP operating and its harmonics, between the uP V<sub>DD</sub>s and the signal P V<sub>CC</sub>s should be as low as possible by means of designing PCB layout pattern.

Note 2: Common Impedance, at frequency of the uP operating and its harmonics, between the uP GNDs and the signal P GNDs should be as low as possible by means of designing PCB layout pattern.

### **Electric Characteristics**

(unless otherwise specified, V<sub>DD</sub>9, 55 = 5 V, V<sub>CC</sub>17, 29, 49 = 9 V, V<sub>CC</sub>36, 44 = 5 V, V<sub>DD</sub>25 = 3.3 V, Ta = 25°C)

#### **DC Characteristics**

#### **Current Consumption**

| Pin No. | Pin Name              | Symbol | Condition                                       | Min | Тур. | Max  | Unit |
|---------|-----------------------|--------|-------------------------------------------------|-----|------|------|------|
| 17      | H.V <sub>CC</sub>     | lcc17  | Supply 9 V                                      | 18  | 23.4 | 27   | mA   |
| 25      | DIGITAL VDD           | Icc25  | Connect HV <sub>CC</sub> (9 V) via 270 $\Omega$ | 20  | 21   | 22   | mA   |
| 29      | IF V <sub>CC</sub> 9V | Icc29  | Supply 9 V                                      | 6   | 8.1  | 9.5  | mA   |
| 36      | IF V <sub>CC</sub> 5V | Icc36  | Supply 5 V                                      | 40  | 42.6 | 56.5 | mA   |
| 44      | YC V <sub>CC</sub>    | Icc44  | Supply 5 V                                      | 80  | 90.3 | 106  | mA   |
| 49      | RGB V <sub>CC</sub>   | Icc49  | Supply 9 V                                      | 17  | 20.5 | 24.5 | mA   |

#### Pin Voltage

| Pin No. | Pin Name                        | Symbol | Condition                    | Min  | Тур. | Max | Unit |
|---------|---------------------------------|--------|------------------------------|------|------|-----|------|
| 14      | HAFC 1                          | V14    |                              | 6.2  | 6.58 | 6.8 | V    |
| 19      | Cb input                        | V19    |                              | 2.3  | 2.48 | 2.7 | V    |
| 20      | Y input                         | V20    |                              | 2.3  | 2.48 | 2.7 | V    |
| 21      | Cr input                        | V21    |                              | 2.3  | 2.48 | 2.7 | V    |
| 23      | CIN                             | V23    |                              | 2.3  | 2.48 | 2.7 | V    |
| 24      | EXT CVBS/Y (V2 in)              | V24    |                              | 2.3  | 2.48 | 2.7 | V    |
| 26      | TV IN 1 V <sub>pp</sub> (V1 in) | V26    | Video SW: V2 in              | 2.3  | 2.34 | 2.7 | V    |
| 27      | ABCL                            | V27    |                              | 4.75 | 4.9  | 5.5 | V    |
| 30      | TVout 2.2 V <sub>pp</sub>       | V30    |                              | 4.7  | 5.06 | 5.7 | V    |
| 31      | SIF out                         | V31    |                              | 1.5  | 1.77 | 2.0 | V    |
| 33      | H.correc/SIF in                 | V33    |                              | 2.8  | 3.0  | 3.2 | V    |
| 34      | DC NF                           | V34    |                              |      | 2.34 |     | V    |
| 35      | PIF PLL                         | V35    |                              | 2.0  | 2.42 | 2.8 | V    |
| 37      | S-Reg.F                         | V37    |                              | 2.0  | 2.18 | 2.4 | V    |
| 39      | IF AGC                          | V39    |                              |      | 4.25 |     | V    |
| 41      | IF IN                           | V41    |                              |      | 0    |     | V    |
| 42      | IF IN                           | V42    |                              |      | 0    |     | V    |
| 43      | RF AGC                          | V43    |                              |      | 8.93 |     | V    |
| 45      | Monitor out                     | V45    |                              | 2.5  | 2.67 | 2.9 | V    |
| 46      | Black Det                       | V46    |                              | 1.6  | 1.86 | 2.1 | V    |
| 47      | APC Fil (chroma PLL)            | V47    |                              | 2.3  | 2.63 | 2.8 | V    |
| 50      | ROUT                            | V50    | Picture period (cutoff: 128) | 2.3  | 2.5  | 2.7 | V    |
| 51      | GOUT                            | V51    | Picture period (cutoff: 128) | 2.3  | 2.5  | 2.7 | V    |
| 52      | BOUT                            | V52    | Picture period (cutoff: 128) | 2.3  | 2.5  | 2.7 | V    |

### **AC Characteristics**

### PIF/1'st SIF Stage

| Characteristic            | s         | Symbol      | Test<br>Circuit | Test Condition | Min | Тур. | Max  | Unit  |
|---------------------------|-----------|-------------|-----------------|----------------|-----|------|------|-------|
| PIF input sensitivity     |           | vin min (p) |                 | D1             | _   | 35   | 47   | dB    |
| PIF maximum input level   |           | vin max (p) | —               |                | 100 | 105  | _    | (μV)  |
| RF AGC output voltage     | max       | VAGC max    | —               |                | 8.5 | _    | 9.0  | V     |
|                           | min       | VAGC min    | —               | <b>P</b> 2     | 0   | —    | 0.3  | v     |
| RF AGC delay point        | max       | V Dly max   | —               |                | 100 | 107  | _    | dB    |
|                           | min       | VDly min    | —               |                |     | 67   | 80   | (μV)  |
| PIF input resistance      | (*)       | Zin R (p)   | —               | D2             | _   | 3    | _    | kΩ    |
| PIF input capacitance     | (*)       | Zin C (p)   | —               |                |     |      | _    | pF    |
| Differential gain         | (*)       | DG          |                 | D4             |     | 2    | 5.0  | %     |
| Differential phase        | (*)       | DP          |                 |                |     | 2    | 5.0  | 0     |
| Inter-modulation          | (*)       | I M         |                 | P5             | 36  | 42   | _    | dB    |
| Video output signal ampli | tude      | VDet (p)    |                 | DC             | 2.0 | 2.2  | 2.4  | V     |
| Synchronous signal level  |           | Vsync       |                 | PO             | 2.4 | 2.6  | 2.8  | V     |
| Video output S/N          |           | S/N (p)     |                 | P7             | 55  | 60   | _    | dB    |
| Video bandwidth (-3dB)    |           | fDet (p)    |                 | P8             | 6   | 8    | _    | MHz   |
| VCO control sensitivity   | 38.0 MHz  | β380        |                 |                |     | 3.2  | _    |       |
|                           | 38.9 MHz  | β389        |                 | P9             |     | 3.1  | _    | MHz/V |
|                           | 45.75 MHz | β457        |                 |                |     | 2.9  | _    |       |
| PLL Pull-in range         |           |             |                 |                |     |      |      |       |
| 38.0 M                    | Hz Upper  | fpH (p) 380 | —               |                | 1.0 | —    | —    |       |
|                           | Lower     | fpL (p) 380 |                 |                |     |      | -1.0 |       |
| 38.9 M                    | Hz Upper  | fpH (p) 389 |                 |                | 1.0 |      | _    | MHz   |
|                           | Lower     | fpL (p) 389 |                 |                |     |      | -1.0 |       |
| 45.75                     | MHz Upper | fpH (p) 457 |                 |                | 1.0 |      | _    |       |
|                           | Lower     | fpL (p) 457 |                 | D40            |     |      | -1.0 |       |
| PLL hold range            |           |             |                 | 1910           |     |      |      |       |
| 38.0 M                    | Hz Upper  | fhH (p) 380 |                 |                | 1.5 | _    | _    |       |
|                           | Lower     | fhL (p) 380 |                 |                |     |      | -1.5 |       |
| 38.9 M                    | Hz Upper  | fhH (p) 389 |                 |                | 1.5 |      | _    | MHz   |
|                           | Lower     | fhL (p) 389 |                 |                |     |      | -1.5 |       |
| 45.75                     | MHz Upper | fhH (p) 457 |                 |                | 1.5 |      | _    |       |
|                           | Lower     | fhL (p) 457 |                 |                |     |      | -1.5 |       |
| AFT center turn frequency | y         |             |                 |                |     |      |      |       |
|                           | 38.0 MHz  | fAFTc380    | -               | D11            | —   | 0    | -    | – kHz |
|                           | 38.9 MHz  | fAFTc389    | _               | ודיו           |     | 16.7 | _    |       |
|                           | 45.75 MHz | fAFTc457    | _               |                |     | 0    | _    |       |

## TMPA8827CMNG /CPNG /CSNG

| Characteristics                              |        | Symbol      | Test<br>Circuit | Test Condition | Min | Тур. | Max | Unit               |
|----------------------------------------------|--------|-------------|-----------------|----------------|-----|------|-----|--------------------|
| AFT window width                             |        |             |                 |                |     |      |     |                    |
| 38.0 MHz N                                   | larrow | fAFTwn380   | —               |                |     | 167  |     |                    |
| W                                            | Vide   | fAFTww380   |                 |                |     | 500  |     |                    |
| 38.9 MHz N                                   | larrow | fAFTwn389   | _               | P12            |     | 167  |     | kHz                |
| W                                            | Vide   | fAFTww389   | _               |                |     | 500  |     |                    |
| 45.75 MHz N                                  | larrow | fAFTwn457   | _               |                |     | 167  |     |                    |
| W                                            | Vide   | fAFTww457   | _               |                |     | 500  |     |                    |
| 1 <sup>,st</sup> SIF output band width (-3dB | 3)     | fDET (s)    | _               | P13            | 6   | 8    |     | MHz                |
| 1 <sup>,st</sup> SIF output trap reduction   |        | Gr443       | _               |                | 6   | _    | _   |                    |
| 4.43 M                                       | MHz    |             |                 | P14            | 0   |      |     | dB                 |
| 3.58 M                                       | MHz    | Gr358       | _               |                | 6   | —    | —   |                    |
| 1'st SIF output amplitude no                 | trap   | vDet (s) TH | _               |                |     | 0.42 |     |                    |
| AG                                           | GC1    | vDet (s) A1 | _               | P15            |     | 0.75 |     | V <sub>(p-p)</sub> |
| AG                                           | GC2    | vDet (s) A2 | _               |                |     | 0.20 |     |                    |
| Cla                                          | amp    | vDet (s) CL | _               |                |     | 1.1  |     |                    |

#### SIF Stage

| Characte                   | eristics       | Symbol          | Test<br>Circuit | Test Condition | Min | Тур. | Max  | Unit       |
|----------------------------|----------------|-----------------|-----------------|----------------|-----|------|------|------------|
| Limiting sensitivity       | 4.5 MHz (low)  | vin lim (s) 45L | _               | <b>S</b> 1     | _   | _    | 68   |            |
|                            | 4.5 MHz (high) | vin lim (s) 45H | —               |                | _   | _    | 68   |            |
|                            | 5.5 MHz        | vin lim (s) 55  | —               | S2             | _   | _    | 68   | dΒ<br>(μV) |
|                            | 6.0 MHz        | vin lim (s) 6   | —               | S3             | _   | _    | 68   |            |
|                            | 6.5 MHz        | vin lim (s) 65  | _               | S4             | _   | _    | 68   |            |
| AM reduction ratio         | 4.5 MHz (high) | AMR45H          | —               | <b>S</b> 1     | 50  | _    | —    |            |
|                            | 4.5 MHz (low)  | AMR45L          | —               |                | 50  | _    | —    |            |
|                            | 5.5 MHz        | AMR55           | _               | S2             | 50  | _    | _    | dB         |
|                            | 6.0 MHz        | AMR6            | —               | S3             | 50  | _    | —    |            |
|                            | 6.5 MHz        | AMR65           | —               | S4             | 50  | _    | —    |            |
| AF output signal amplitude |                |                 |                 |                |     |      |      |            |
|                            | 4.5 MHz (high) | vDet (s) 45H    | —               | S1             | 656 | 926  | 1309 |            |
|                            | 4.5 MHz (low)  | vDet (s) 45L    | —               |                | 354 | 500  | 706  | m\/        |
|                            | 5.5 MHz        | vDet (s) 55     | _               | S2             | 695 | 926  | 1236 | 111 v rms  |
|                            | 6.0 MHz        | vDet (s) 6      | —               | S3             | 695 | 926  | 1236 |            |
|                            | 6.5 MHz        | vDet (s) 65     | _               | S4             | 695 | 926  | 1236 |            |
| AF output S/N              | 4.5 MHz (high) | S/N (s) 45H     | _               | S1             | 55  | 60   | _    |            |
|                            | 4.5 MHz (low)  | S/N (s) 45L     | —               |                | 55  | 60   | —    |            |
|                            | 5.5 MHz        | S/N (s) 55      | —               | S2             | 60  | 65   | _    | dB         |
|                            | 6.0 MHz        | S/N (s) 6       | _               | S3             | 60  | 65   |      |            |
|                            | 6.5 MHz        | S/N (s) 65      | —               | S4             | 60  | 65   |      |            |

## TMPA8827CMNG /CPNG /CSNG

| Characteri                          | istics      |       | Symbol     | Test<br>Circuit | Test Condition | Min | Тур. | Max  | Unit |
|-------------------------------------|-------------|-------|------------|-----------------|----------------|-----|------|------|------|
| AF total harmonics dis              | stortion    |       |            |                 |                |     |      |      |      |
|                                     | 4.5 MHz (   | high) | THD45H     | —               | S1             | —   | 0.3  | 1.0  |      |
|                                     | 4.5 MHz (   | low)  | THD45L     | —               |                | _   | 0.3  | 1.0  | 0/   |
|                                     | 5.5 MHz     |       | THD55      | —               | S2             | _   | 0.3  | 1.0  | /0   |
|                                     | 6.0 MHz     |       | THD6       | _               | S3             |     | 0.3  | 1.0  |      |
|                                     | 6.5 MHz     |       | THD65      | _               | S4             |     | 0.3  | 1.0  |      |
| Pull in range of FM demodulator PLL |             | PLL   |            |                 |                |     |      |      |      |
|                                     | 5.5 MHz     | Low   | fpH (s) 55 | —               | S5             | 150 | —    | —    | kHz  |
|                                     |             | High  | fpL (s) 55 | —               |                | _   | —    | -150 |      |
| Hold range of FM dem                | nodulator P | 'LL   |            | —               |                |     |      |      |      |
|                                     | 5.5 MHz     | Low   | fhH (s) 55 |                 | S6             | 150 | —    | —    | kHz  |
|                                     |             | High  | fhL (s) 55 | —               |                | _   | —    | -150 |      |
| DeEmp 3 kHz output (                | (50 μ)      |       | Fde50u     | _               | 97             | _   | -3   | _    | dB   |
| DeEmp 3 kHz output (                | (75 μ)      |       | Fde75u     | _               | 57             |     | -5   | _    | uD   |

#### Video Stage

| Characteristics                                | Symbol               | Test<br>Circuit | Test Condition | Min | Тур. | Max | Unit               |
|------------------------------------------------|----------------------|-----------------|----------------|-----|------|-----|--------------------|
| TV input dynamic range                         | DR <sub>TV</sub>     |                 |                | 1.0 | 1.2  |     | V <sub>(p-p)</sub> |
| EXT input dynamic range                        | DR <sub>EXT</sub>    | —               | V1             | 1.0 | 1.2  | _   | V (p-p)            |
| Y Input dynamic range                          | DRY                  | —               |                | 1.0 | 1.2  | _   | V (p-p)            |
| TV gain                                        | G <sub>TV</sub>      | —               |                | 6.0 | 6.3  | 6.6 | dB                 |
| EXT gain                                       | G <sub>EXT</sub>     | —               | V2             | 6.0 | 6.3  | 6.6 | dB                 |
| Y gain                                         | GY                   | —               |                | 6.0 | 6.3  | 6.6 | dB                 |
| Video switch cross-talk (TV $\rightarrow$ EXT) | CT <sub>TV_EXT</sub> | —               |                | —   | -55  | -50 | dB                 |
| Video switch cross-talk (EXT $\rightarrow$ TV) | CT <sub>EXT_TV</sub> | —               |                | _   | -55  | -50 | dB                 |
| Video switch cross-talk (TV $\rightarrow$ Y)   | CT <sub>TV_Y</sub>   | _               | 1/2            |     | -55  | -50 | dB                 |
| Video switch cross-talk (Y $\rightarrow$ TV)   | $CT_{Y_TV}$          | —               | v3             | _   | -55  | -50 | dB                 |
| Video switch cross-talk (EXT $\rightarrow$ Y)  | CT <sub>EXT_Y</sub>  | —               |                | _   | -55  | -50 | dB                 |
| Video switch cross-talk ( $Y \to EXT)$         | CT <sub>Y_EXT</sub>  | —               |                | _   | -55  | -50 | dB                 |
| TV input pedestal clamp voltage                | VTVCLP               | _               |                | 2.1 | 2.3  | 2.5 | V                  |
| EXT input pedestal clamp voltage               | VEXTCLP              | —               | V4             | 2.1 | 2.3  | 2.5 | V                  |
| Y input pedestal clamp voltage                 | V <sub>YCLP</sub>    | _               |                | 2.1 | 2.3  | 2.5 | V                  |
| Y frequency response                           | FRY                  | _               | V5             | 5.5 | 7.0  |     | MHz                |

| Characteristics                                 | Symbol                        | Test<br>Circuit | Test Condition | Min   | Тур.  | Max   | Unit  |
|-------------------------------------------------|-------------------------------|-----------------|----------------|-------|-------|-------|-------|
| Y delay time                                    | tYDEL                         |                 |                | 300   | 460   | 560   |       |
| 40 ns                                           | t <sub>YDEL+40</sub>          | 1 —             | V6             | 20    | 36    | 56    | ns    |
| 240 ns                                          | t <sub>YDEL+240</sub>         | 1               |                | 155   | 240   | 290   |       |
|                                                 | V <sub>BRTMAX</sub>           | 1               |                | 3.3   | 3.5   | 3.7   |       |
| Brightness control characteristics              | VBRTCEN                       | 1 —             | V7             | 2.3   | 2.5   | 2.7   | V     |
|                                                 | VBRTMIN                       | 1               |                | 1.3   | 1.5   | 1.7   |       |
| Uni color control characteristics               | GUCYCEN                       |                 | 1/0            | -6.5  | -5.0  | -4.0  | AB    |
|                                                 | GUCYMIN                       | 1               | vo             | -23.0 | -20.0 | -18.0 | uБ    |
| Sub contract control characteristics            | G <sub>SCONMAX</sub>          |                 | 10             | 2.5   | 3.8   | 5.0   | AR    |
|                                                 | G <sub>SCONMIN</sub>          | 1               | V9             | -5.0  | -4.3  | -3.0  | uв    |
| Sharpness peaking frequency                     | F <sub>SHP</sub>              |                 | V10            | 3.2   | 4.0   | 5.1   | MHz   |
| Sharphoes control characteristics               | G <sub>SHMAX</sub>            |                 |                | 8.0   | 10.0  | 12.0  | AB    |
| Sharphess control characteristics               | G <sub>SHMIN</sub>            | 1               | VII            | -11.0 | -9.0  | -7.0  | чD    |
|                                                 | G <sub>ASHMAX</sub>           |                 |                | 6.5   | 8.5   | 10.5  |       |
| Asymmetric sharpness control<br>characteristics | GASHMCEN                      |                 | V12            | 2.5   | 4.5   | 6.5   | dB    |
|                                                 | G <sub>ASHMIN</sub>           |                 | 1              | -1.5  | 0     | 2.5   |       |
|                                                 | V <sub>Y<sub>7</sub> 70</sub> |                 |                | 70    | 75    | 80    |       |
| Y $\gamma$ correction start point               | V <sub>Yγ80</sub>             | 7               | 1/42           | 77    | 82    | 87    | (IRE) |
|                                                 | V <sub>Yγ90</sub>             | 1 —             | V 13           | 85    | 90    | 95    |       |
| Y γ correction curve                            | G <sub>Yγ</sub>               | 1               |                | _     | -6    | —     | dB    |
| Black expansion AMP gain                        | G <sub>BLEX</sub>             |                 |                | 1.2   | 1.4   | 1.6   |       |
|                                                 | VBLEX 25 IRE                  | 1_              | 1/1/1          | 20    | 26    | 32    | (IRE) |
| Black expansion start point                     | VBLEX 35 IRE                  | 1 —             | V 14           | 28    | 33    | 40    |       |
|                                                 | V <sub>BLEX 45</sub> IRE      | 1               |                | 38    | 43    | 50    |       |
| YPL level                                       | V <sub>WPS</sub>              |                 | V15            | 98    | 105   | 112   | (IRE) |
| Chroma trap gain 3.58 MHz                       | G <sub>TRAP</sub> 358         |                 |                | _     | -30   | -23   | AB    |
| 4.43 MHz                                        | G <sub>TRAP</sub> 443         | 1               | V IO           | _     | -30   | -23   | uв    |
| Half Tone reduction for Y                       | G <sub>HTY</sub>              |                 |                | _     | -10   | —     | dB    |
| SVM peak frequency                              | F <sub>VSM</sub>              | $\square$       | V17            | 2.8   | 4.0   | 5.2   | MHz   |
|                                                 | G <sub>VSM 00</sub>           |                 |                | -7.5  | -6    | -4.5  |       |
| S//M dain                                       | G <sub>VSM 01</sub>           | 1_              | 1/18           | -1.5  | 0     | 1.5   | AB    |
| SVM gain                                        | G <sub>VSM 10</sub>           | 1 —             | VIO            | 4.5   | 6     | 7.5   | dB    |
|                                                 | G <sub>VSM 11</sub>           | 1               |                | 10.5  | 12    | 13.5  |       |
|                                                 | T <sub>VSM01</sub>            | 1               |                | -130  | -100  | -70   |       |
| SVM DL                                          | T <sub>VSM10</sub>            | 1 —             | — V19          | -104  | -80   | -56   | ns    |
|                                                 | T <sub>VSM11</sub>            | 1               |                | -78   | -60   | -42   |       |

### Chroma Stage

| Characteristics       |                 | Symbol              | Test<br>Circuit | Test Condition | Min  | Тур. | Max   | Unit    |
|-----------------------|-----------------|---------------------|-----------------|----------------|------|------|-------|---------|
| ACC characteristic    |                 | V <sub>ACCL</sub>   |                 | C1             |      | 25   | 40    | mV      |
| ACC characteristic    |                 | V <sub>ACCH</sub>   |                 |                | 600  | 1000 |       | (p-p)   |
| TOF characteristic    | 3.58 MHz fo     | F <sub>0T358</sub>  |                 |                | 4.05 | 4.40 | 4.75  | MHz     |
|                       | Q               | Q <sub>T358</sub>   |                 |                | 1.71 | 1.85 | 1.99  |         |
|                       | 4.43 MHz fo     | F <sub>0T443</sub>  |                 |                | 5.01 | 5.36 | 5.71  | MHz     |
|                       | Q               | Q <sub>T443</sub>   |                 | <u></u>        | 1.69 | 1.83 | 1.97  |         |
| BPF characteristic    | 3.58 MHz fo     | F <sub>0B443</sub>  |                 | 02             | 3.30 | 3.60 | 3.90  | MHz     |
|                       | Q               | Q <sub>B443</sub>   |                 |                | 1.73 | 1.87 | 2.01  |         |
|                       | 4.43 MHz fo     | F <sub>0B358</sub>  |                 |                | 4.15 | 4.45 | 4.75  | MHz     |
|                       | Q               | Q <sub>B358</sub>   |                 |                | 1.71 | 1.85 | 1.99  | _       |
| C delay time          | PAL             | t <sub>CDELP</sub>  |                 |                | 470  | 580  | 700   |         |
|                       | NTSC            | <sup>t</sup> CDELN  |                 | <u></u>        | 440  | 550  | 670   | ns      |
| Time difference het   |                 | Δt <sub>Y/CP</sub>  | _               | 03             | -60  | 0    | 60    |         |
| Time difference betw  | ween Y/C        | Δt <sub>Y/CN</sub>  |                 |                | -60  | 0    | 60    | ns      |
| Color control charac  | teristics       |                     |                 |                |      |      |       |         |
|                       | max             | G <sub>COLMAX</sub> | _               | C4             | 5.0  | 5.7  | 6.5   | dB      |
|                       | min             | G <sub>COLMIN</sub> |                 |                |      |      | -22   |         |
| Uni-color control cha | aracteristics   | GUCCMIN             | _               | C5             | -22  | -20  | -18   | dB      |
| APC pull-in range     |                 |                     |                 |                |      |      |       |         |
|                       | 3.58 MHz (high) | F <sub>3APCP+</sub> |                 |                | 400  | 800  | 1300  |         |
|                       | (low)           | F <sub>3APCP</sub>  |                 |                | -400 | -800 | -1300 | Hz      |
|                       | 4.43 MHz (high) | F <sub>4APCP+</sub> |                 |                | 400  | 800  | 1300  |         |
|                       | (low)           | F <sub>4APCP</sub>  |                 | <u>C6</u>      | -400 | -800 | -1300 |         |
| APC hold range        |                 |                     |                 | 0              |      |      |       |         |
|                       | 3.58 MHz (high) | F <sub>3APCH+</sub> |                 |                | 400  | 800  | 1300  |         |
|                       | (low)           | F <sub>3APCH</sub>  |                 |                | -400 | -800 | -1300 | Hz      |
|                       | 4.43 MHz (high) | F <sub>4APCH+</sub> |                 |                | 400  | 800  | 1300  |         |
|                       | (low)           | F <sub>4APCH</sub>  |                 |                | -400 | -800 | -1300 |         |
| PAL ID sensitivity    |                 | VPIDON              |                 |                | 0.7  | 1.2  | 1.7   |         |
|                       | (normal)        | VPIDOFF             |                 |                | 1.0  | 1.5  | 2.0   | mV      |
|                       |                 | VPIDLON             |                 |                | 5.6  | 6.6  | 7.6   | (p-p)   |
|                       | (low)           | VPIDLOFF            |                 | 07             | 6.6  | 7.6  | 8.6   |         |
| NTSC ID sensitivity   |                 | V <sub>NIDON</sub>  |                 | 07             | 1.0  | 1.5  | 2.0   |         |
|                       | (normal)        | V <sub>NIDOFF</sub> |                 |                | 1.5  | 2.0  | 2.5   | mV      |
|                       |                 | V <sub>NIDLON</sub> |                 |                | 5.4  | 6.4  | 7.4   | (p-p)   |
|                       | (low)           | VNIDLOFF            |                 |                | 6.4  | 7.4  | 8.4   |         |
| CW out amplitude      |                 | V <sub>CW</sub>     | _               | C8             | 0.35 | 0.55 | 0.65  | V (p-p) |
| Half tone gain for co | blor            | G <sub>HTC</sub>    |                 | _              |      | -10  |       | dB      |

### SECAM Stage

| Characteristics             |             | Symbol              | Test<br>Circuit | Test Condition | Min  | Тур. | Max  | Unit |
|-----------------------------|-------------|---------------------|-----------------|----------------|------|------|------|------|
| Color Difference Relative A | mplitude    | R/B-S               | —               | SE1            | 0.65 | 0.75 | 0.85 | -    |
| Linearity                   |             | LinB                |                 | 852            | 83   | 100  | 117  | 0/   |
|                             |             | LinR                |                 | 3E2            | 83   | 100  | 117  | 70   |
| Rising-Fall Time            |             | trfB                |                 | SE3            | -    | 1.1  | 1.5  |      |
|                             |             | trfR                |                 | 353            | -    | 1.1  | 1.5  | μs   |
| SECAM ID Sensitivity        |             | V <sub>SIDHON</sub> |                 |                |      | 0.8  |      |      |
| (Normal Mode)               | н           | V SIDHOFF           |                 |                |      | 1.0  |      |      |
|                             |             | V SIDHVON           |                 |                |      | 0.5  |      | m\/  |
|                             | H+V         |                     |                 | SE 4           |      | 0.7  |      |      |
| SECAM ID Sensitivity        |             | V SIDLHON           |                 | 364            |      | 1.9  |      |      |
| (Low Mode)                  | Н           | VSIDLHOFF           |                 |                |      | 2.2  |      |      |
|                             |             | VSIDLHVON           |                 |                |      | 1.5  |      |      |
|                             | H+V         | V SIDLHVOFF         |                 |                |      | 1.7  |      |      |
| SECAM black                 | adjustment  | V <sub>SBMAX</sub>  |                 |                | 85   | 90   | 95   |      |
| characteristic              |             | V <sub>SRMAX</sub>  |                 |                | 85   | 88   | 95   |      |
|                             |             | V <sub>SRMIN</sub>  |                 | SEE.           | -110 | -100 | -90  | mV   |
|                             |             | V <sub>SRMIN</sub>  |                 | - 5E5          | -110 | -104 | -90  |      |
| SECAM black adjustment s    | sensitivity | $\Delta V_{SB}$     |                 |                | 11   | 13   | 15   | -    |
|                             |             | $\Delta V_{SR}$     |                 |                | 11   | 13   | 15   |      |

### Text Stage

| Characteristics                            |        | Symbol                | Test<br>Circuit | Test Condition | Min   | Тур.  | Max   | Unit    |
|--------------------------------------------|--------|-----------------------|-----------------|----------------|-------|-------|-------|---------|
| V-BLK pulse output level                   |        | V <sub>VBLK</sub>     |                 | Τ1             | 0.1   | 0.6   | 0.9   |         |
| H-BLK pulse output level                   |        | V <sub>HBLK</sub>     |                 |                | 0.1   | 0.6   | 0.9   | V       |
| RGB output black level (0 IRE              | DC)    | VBLACK                |                 | T2             | 2.2   | 2.5   | 2.8   |         |
| RGB output white level (100 IR             | RE AC) | VWHITE                |                 | ТЗ             | 2.5   | 2.8   |       | V (p-p) |
| Cut off voltage veriable range             |        | V <sub>CUT+</sub>     |                 | T4             | 0.57  | 0.65  | 0.7   | V       |
| Cut-on voltage variable range              |        | V <sub>CUT-</sub>     |                 | 14             | -0.7  | -0.65 | -0.6  | v       |
| Drive control veriable range               |        | G <sub>DR+</sub>      |                 | TE             | 2.5   | 3.5   | 4.5   | dD      |
| Drive control variable range               |        | G <sub>DR-</sub>      |                 | 15             | -7.0  | -4.5  | -3.5  | αB      |
| TINT (baseband) control<br>characteristics |        |                       |                 |                |       |       |       |         |
|                                            | max    | $\Delta \theta_{MAX}$ | —               | Т6             | 27    | 35    | —     | 0       |
|                                            | min    | $\Delta \theta_{IN}$  | —               |                | _     | -35   | -27   |         |
| Relative amplitude (PAL)                   | R/B    | V <sub>PR/B</sub>     |                 |                | 0.47  | 0.56  | 0.67  |         |
|                                            | G/B    | V <sub>PG/B</sub>     |                 |                | 0.31  | 0.38  | 0.45  |         |
| Relative amplitude (NTSC1)                 | R/B    | V <sub>NR/B</sub>     |                 |                | 0.62  | 0.72  | 0.82  |         |
|                                            | G/B    | V <sub>NG/B</sub>     |                 | T7             | 0.26  | 0.31  | 0.38  |         |
| Relative amplitude (NTSC2)                 | R/B    | V <sub>NR/B</sub>     |                 | 17             | 0.68  | 0.78  | 0.90  |         |
|                                            | G/B    | V <sub>NG/B</sub>     |                 |                | 0.24  | 0.31  | 0.36  |         |
| Relative amplitude (DVD) R                 |        | V <sub>NR/B</sub>     |                 |                | 0.46  | 0.56  | 0.66  |         |
|                                            |        | V <sub>NG/B</sub>     |                 |                | 0.26  | 0.34  | 0.42  |         |
| Relative phase (PAL)                       | R-B    | θ <sub>PR-B</sub>     |                 |                | 85    | 90    | 95    | 0       |
|                                            | G-B    | θ <sub>PG-B</sub>     |                 |                | 230   | 236   | 242   |         |
| Relative phase (NTSC1)                     | R-B    | θ <sub>N1R-B</sub>    |                 |                | 88    | 93    | 98    | 0       |
|                                            | G-B    | <sup>θ</sup> N1G-B    |                 | то             | 238   | 245   | 252   |         |
| Relative phase (NTSC2)                     | R-B    | θ <sub>N2R-B</sub>    |                 | 10             | 101   | 108   | 115   | 0       |
|                                            | G-B    | θ <sub>N2</sub> G-B   |                 |                | 238   | 245   | 252   |         |
| Relative phase (DVD)                       | R-B    | θ <sub>DVDR-B</sub>   |                 |                | 88    | 93    | 98    | 0       |
|                                            | G-B    | θDVDG-B               |                 |                | 238   | 245   | 252   |         |
|                                            |        | V <sub>ABCLH</sub>    |                 |                | 4.75  | 4.9   | 5.0   | V       |
| ABCL control voltage range                 |        | V <sub>ABCLL</sub>    |                 | Т9             | 3.3   | 3.5   | 3.8   | v       |
| ACL gain                                   |        | G <sub>ACL</sub>      |                 |                | -22   | -20   | -18   | dB      |
|                                            |        | V <sub>ABLP1</sub>    |                 |                | -0.05 | 0     |       |         |
| APL start point                            |        | V <sub>ABLP2</sub>    |                 | T10            | -0.17 | -0.15 | -0.12 | V       |
| ABL start point                            |        | V <sub>ABLP3</sub>    |                 |                | -0.30 | -0.28 | -0.22 | V       |
|                                            |        | V <sub>ABLP4</sub>    |                 |                | -0.40 | -0.38 | -0.35 |         |
|                                            |        |                       | _               |                | -0.18 | -0.17 | -0.15 | - V     |
| ABL gain                                   |        | V <sub>ABLG2</sub>    |                 | -0.36          | -0.35 | -0.32 |       |         |
| ADE Yalli                                  |        | V <sub>ABLG3</sub>    |                 | -0.53          | -0.50 | -0.47 |       |         |
|                                            |        | V <sub>ABLG4</sub>    | _               |                | -0.68 | -0.65 | -0.61 |         |

## TMPA8827CMNG /CPNG /CSNG

| Characteristics                          | Symbol               | Test<br>Circuit | Test Condition | Min  | Тур. | Max  | Unit |
|------------------------------------------|----------------------|-----------------|----------------|------|------|------|------|
| Uni-color control characteristics for UV | G <sub>UCUV</sub>    | _               | T12            | -22  | -20  | -18  | dB   |
| UV sub-color control characteristics     | G <sub>SCOLMAX</sub> |                 |                | 2.5  | 3.5  | 4.5  |      |
| max                                      | GSCOLMIN             |                 | T13            | -7.0 | -6.0 | -5.0 | dB   |

#### **Deflection Stage**

| Characteristics              |            | Symbol                | Test<br>Circuit | Test Condition | Min    | Тур.      | Max    | Unit  |
|------------------------------|------------|-----------------------|-----------------|----------------|--------|-----------|--------|-------|
| H AFC inactive period        | 50 Hz      | T <sub>50AFCOFF</sub> |                 | D1             | 622    | - 7/309 - | - 319  | (11)  |
|                              | 60 Hz      | T <sub>60AFCOFF</sub> |                 |                | 525 -  | - 10/262  | - 272  | (П)   |
| HOUT starting voltage        |            | V <sub>HON</sub>      | —               | D2             | 4.8    | 5.4       | 6.0    | V     |
| HOUT pulse duty              |            | W <sub>HOUT</sub>     | _               | D3             | 38.5   | 40.5      | 42.5   | %     |
| HOUT frequency (AFC off      | mode)      |                       |                 |                |        |           |        |       |
|                              | 50 Hz      | FHAFCOFF50            | _               | D4             | 15.475 | 15.625    | 15.775 |       |
|                              | 60 Hz      | FHAFCOFF60            |                 |                | 15.585 | 15.734    | 15.885 | kHz   |
| Horizontal free-run frequen  | юу         |                       |                 |                |        |           |        |       |
|                              | 50 Hz      | F <sub>H50FR</sub>    | _               | D5             | 15.475 | 15.625    | 15.775 | kHz   |
|                              | 60 Hz      | F <sub>H60FR</sub>    |                 |                | 15.585 | 15.734    | 15.885 |       |
| Horizontal freq. variable ra | nge        |                       |                 |                |        |           |        |       |
|                              | max        | F <sub>HMAX</sub>     | _               | D6             | 16.300 | 16.500    | 16.700 | kHz   |
|                              | min        | F <sub>HMIN</sub>     |                 |                | 14.600 | 14.900    | 15.200 |       |
| Horizontal freq. control ser | sitivity   | βηάρο                 | _               | D7             | 1.3    | 1.8       | 2.3    | Hz/mV |
| Horizontal pull-in range     |            | $\Delta F_{HPH}$      |                 | <b>D</b> 0     | 500    |           | _      |       |
|                              |            | $\Delta F_{HPL}$      |                 | D8             | 500    | _         | _      | HZ    |
|                              |            | Vноитн                |                 | <b>D</b> 0     | 4.1    | 4.2       | 4.5    |       |
| H-OUT voltage                |            | VHOUT                 |                 | D9             |        | 0.10      | 0.30   | V     |
| Hor. freq. dependence on     | Vcc        |                       |                 |                |        |           |        |       |
|                              | 50 Hz      | $\Delta F_{HVCC50}$   | _               | D10            | -50    | 0         | 50     | Hz/V  |
|                              | 60 Hz      | $\Delta F_{HVCC60}$   |                 |                | -50    | 0         | 50     | 1     |
| FBP phase                    |            | PH <sub>FBP</sub>     |                 | 244            | 2.5    | 3.0       | 3.5    | μs    |
| H-Sync. phase                |            | PHHSYNC               |                 | D11            | 0.3    | 0.5       | 0.6    | μs    |
|                              |            | PH <sub>FBP</sub>     |                 | <b>D</b> 40    | 13     | _         | _      |       |
| H AFC2 hold range            |            | PH <sub>FBP+</sub>    |                 | D12            | _      |           | -2.5   | μs    |
|                              |            | $\Delta PH_{HPOS+}$   |                 | <b>D</b> 40    | 2.5    | 2.9       | 3.3    |       |
| Hor. position variable range | e          | $\Delta PH_{HPOS-}$   |                 | D13            | -3.5   | -3.1      | -2.5   | μs    |
|                              |            | $\Delta PH_{HCOR+}$   | _               | 244            | -1.3   | -1.1      | -1.0   |       |
| H correction Range           |            | $\Delta PH_{HCOR-}$   | _               | D14            | 0.9    | 1.0       | 1.2    | μs    |
| AFC-2 pulse threshold leve   | el         | V <sub>AFC2</sub>     | _               | D15            | 3.2    | 3.5       | 3.8    | V     |
| H-BLK pulse threshold leve   | əl         | VHBLK                 | _               | D16            | 1.0    | 1.5       | 1.8    | V     |
| BLACK peak det, inactive l   | horizontal | PHBPDET               |                 |                | 7.5    | 8.0       | 8.5    |       |
| period                       |            | WBPDET                |                 | D17            | 13.5   | 14.0      | 14.5   | – μs  |
| Gate pulse start phase       |            | PH <sub>GP</sub>      | 1               |                | 2.8    | 3.0       | 3.2    | μs    |
| Gate pulse width             |            | WGP                   |                 | אויט           | 1.8    | 2.0       | 2.2    | μs    |

| Characteristics                   | Symbol                   | Test<br>Circuit | Test Condition | Min    | Тур.      | Max   | Unit       |
|-----------------------------------|--------------------------|-----------------|----------------|--------|-----------|-------|------------|
| Vertical free-run frequency       |                          |                 |                |        |           |       |            |
| Auto <sub>50</sub>                | FVAUFR50                 |                 |                | 45     | 50        | 55    |            |
| Auto <sub>60</sub>                | F <sub>VAUFR60</sub>     |                 | D19            | 55     | 60        | 65    | Hz         |
| 50 Hz                             | F <sub>V50FR</sub>       |                 |                | 45     | 50        | 55    |            |
| 60 Hz                             | F <sub>V60FR</sub>       |                 |                | 55     | 60        | 65    |            |
| Gate pulse V-masking period       |                          |                 |                |        |           |       |            |
| 50 Hz                             | T <sub>50GPM</sub>       | _               | D20            | 621    | - 7/308 - | - 319 | (H)        |
| 60 Hz                             | T <sub>60GPM</sub>       |                 |                | 524 -  | - 10/261  | - 272 |            |
| V.stop DC voltage V <sub>CC</sub> | V <sub>VSVCC</sub>       | —               | D21            | 3.1    | 3.3       | 3.5   | V          |
| BGR                               | V <sub>VSBGR</sub>       | —               |                | 3.1    | 3.3       | 3.5   | V          |
| Vertical pull in range (auto)     | FVPAUL                   |                 |                |        | 224.5     | _     | (Ц)        |
| venical puil-in lange (auto)      | Fvpauh                   |                 |                |        | 344.5     |       | (П)        |
|                                   | F <sub>VP50L</sub>       |                 | D22            |        | 274.5     |       | (11)       |
| ventical pull-in range (50 Hz)    | F <sub>VP50H</sub>       | 1 -             |                |        | 344.5     |       | (H)<br>(H) |
|                                   | F <sub>VP60L</sub>       |                 |                |        | 224.5     |       |            |
| Vertical pull-in range (60 Hz)    | F <sub>VP60H</sub>       |                 |                | _      | 294.5     | —     |            |
|                                   | T <sub>V312.5</sub>      |                 |                | _      | 312.5     | —     |            |
|                                   | T <sub>V262.5</sub>      |                 | Doo            | _      | 262.5     | _     | (H)        |
| Vertical period on fixed mode     | T <sub>V313</sub>        | -               | D23            |        | 313       |       | (H)        |
|                                   | T <sub>V263</sub>        |                 |                |        | 263       |       |            |
|                                   | PH <sub>50VD</sub>       |                 |                |        | 21        |       |            |
| VD start phase                    | PH <sub>60VD</sub>       | _               | ·<br>          |        | 21        |       |            |
|                                   | W <sub>50VD</sub>        | _               | D24            |        | 12        |       |            |
| VD width                          | W <sub>60VD</sub>        | _               |                |        | 12        |       |            |
| V-BLK start phase 50 Hz           | PH <sub>50VBLK</sub>     |                 |                |        |           |       |            |
| 60 Hz                             | PH <sub>60VBLK</sub>     |                 |                |        | 263/1     |       | μs         |
| V-BLK width 50 Hz                 | W <sub>50VBLK</sub>      | 1 -             | D25            |        | 26        |       |            |
| 60 Hz                             | W <sub>60VBLK</sub>      |                 |                |        | 22        |       | (H)        |
|                                   | PH <sub>50WVBLKB1</sub>  | _               |                |        | 299/612   |       |            |
|                                   | PH <sub>50WVBLKB2</sub>  | _               |                |        | 295/608   |       |            |
|                                   | PH <sub>50WVBLKB3</sub>  | _               |                |        | 291/604   |       |            |
| V wide BLK start phase (BOTTOM)   | PH <sub>60WVBLKB1</sub>  | -               | -              |        | 254/517   |       | (H)        |
|                                   | PH <sub>60WVBLKB2</sub>  |                 | -              |        | 250/513   |       |            |
|                                   | PH <sub>60WVBLKB3</sub>  |                 | -              |        | 246/509   |       |            |
|                                   | PH <sub>50WVBLKT1</sub>  | 1_              | D26            |        | 33/345    |       |            |
|                                   | РН <sub>50WVBI КТ2</sub> | 1_              | 1              |        | 37/349    |       |            |
|                                   | PH <sub>50WVBI</sub> KT3 | 1_              | 1              | 41/353 |           |       | – (H)<br>– |
| V wide BLK stop phase (TOP)       | PH <sub>60WVBI</sub> KT1 | -               | 1              | 30/292 |           |       |            |
|                                   |                          | +               | 1              | 34/296 |           |       |            |
|                                   | PH <sub>60WVBLKT3</sub>  | _               | 1              |        | 38/300    |       |            |

## TMPA8827CMNG /CPNG /CSNG

| Characteristics                         | Symbol              | Test<br>Circuit | Test Condition | Min  | Тур. | Max  | Unit                |
|-----------------------------------------|---------------------|-----------------|----------------|------|------|------|---------------------|
|                                         | V <sub>SCPH</sub>   |                 |                | 6.7  | 6.9  | 7.2  |                     |
| Sand castle pulse level                 | V <sub>SCPM</sub>   |                 | D27            | 4.7  | 5.0  | 5.3  | V                   |
|                                         | VSCPL               |                 |                | 1.8  | 2.1  | 2.4  |                     |
| Vertical ramp amplitude V <sub>CC</sub> | Vvrampv             | —               | D28            | 1.45 | 1.60 | 1.75 | $\mathbf{V}_{\ell}$ |
| BGR                                     | VVRAMPB             | —               | D20            | 1.50 | 1.67 | 1.83 | v (p-p)             |
| Vertical output amplitude               | V <sub>OUT</sub>    |                 |                | 1.7  | 2.0  | 2.2  | V (p-p)             |
| Vertical amplitude variable range       | $\Delta V_{VOUTH}$  | _               | D29            | 44   | 49   | 53   | %                   |
|                                         |                     |                 |                | -53  | -47  | -44  |                     |
|                                         | $\Delta V_{LIN1+}$  |                 |                | -16  | -13  | -10  | - %                 |
| Vertical linearity veriable range       | $\Delta V_{LIN1-}$  |                 | D30            | 11   | 16   | 19   |                     |
| ventical lifearity variable range       | $\Delta V_{LIN2+}$  |                 |                | 13   | 15   | 19   |                     |
|                                         | $\Delta V_{LIN2-}$  |                 |                | -21  | -19  | -15  |                     |
|                                         | $\Delta V_{S1+}$    |                 |                | -20  | -18  | -16  | %                   |
| Vertical S correction veriable range    | $\Delta V_{S1-}$    |                 | D21            | 8    | 11   | 13   |                     |
| Vertical S correction variable range    | $\Delta V_{S2+}$    |                 | 031            | -25  | -22  | -18  |                     |
|                                         | $\Delta V_{S2-}$    |                 |                | 9    | 11   | 14   |                     |
| Vartical contaring variable             | $\Delta V_{VCENT+}$ |                 | D22            | 28   | 30   | 36   | %                   |
|                                         | $\Delta V_{VCENT-}$ | 1 —             | D32            | -34  | -32  | -25  |                     |

#### EW correction Stage

| Characteristics                             | Symbol                     | Test<br>Circuit | Test Condition | Min  | Тур. | Max   | Unit     |
|---------------------------------------------|----------------------------|-----------------|----------------|------|------|-------|----------|
|                                             | VEHL                       |                 | D33            | 2.1  | 2.6  | 3.2   | v        |
|                                             | V <sub>EHH</sub>           |                 | 000            | 3.9  | 4.4  | 4.9   |          |
| Vertical Amplitude EHT Correction           | $\Delta V_{EHT}$           |                 | D34            | 6.75 | 8.75 | 10.75 | %        |
| E-W MAX. DC Level (Picture Width)           | VEWDCMAX                   |                 | Dat            | 5.6  | 6.6  | 7.6   | V        |
| E-W MIN. DC Level (Picture Width)           | VEWDCMIN                   |                 | D35            | 1.37 | 1.67 | 1.97  | V        |
| E-W MAX. Parabolic Correction<br>(Parabola) | VEWPMAX                    |                 | Dac            | 2.3  | 2.8  | 3.3   | - V(p-p) |
| E-W MIN. Parabolic Correction (Parabola)    | V <sub>EWPMIN</sub>        |                 | 10.30          | 0    | 0.02 | 0.06  |          |
| E-W Corner Correction (TOP)                 | V <sub>CORT</sub>          |                 | D <b>27</b>    | 45   | 57   | 69    | %        |
| E-W Corner Correction (BOTTOM)              | V <sub>CORB</sub>          |                 | D37            | -69  | -57  | -45   |          |
|                                             | V <sub>TR+</sub>           |                 | D 20           | 10   | 15   | 20    | %        |
| E-w trapezium correction                    | V <sub>TR-</sub>           |                 | D38            | -20  | -15  | -10   |          |
| E-W Parabolic EHT Correction                | $\Delta V_{\text{EWPEHT}}$ |                 | D <b>39</b>    | 5    | 8    | 11    | %        |
| E-W DC EHT Correction                       | VEWDCEHT                   |                 | D40            | 0.8  | 1.0  | 1.2   | V        |

### **Test Conditions**

### PIF/1<sup>st</sup> SIF Stage

| Note | Items/Symbols             | Bus Conditions       |     | Measurement Method                                                                                                                                                  |
|------|---------------------------|----------------------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| P1   | PIF input sensitivity     | RF AGC: except 0     | (1) | Input a signal that 38.9 [MHz], 90 [dB ( $\mu$ V)], and 30 [%] modulated by 15 [kHz] sine wave at pin 41.                                                           |
|      | / viii min (p)            | VCO Adj. Center: 0/1 | (2) | Set the bit of "VCO Adj. Req." to "1", and set the bit of "VCO Adj. Req." to "0".                                                                                   |
|      | PIF maximum input signal  | Others: Preset       | (3) | Measure the amplitude at pin 30 (vo#30 [V $_{(p-p)}$ ]).                                                                                                            |
|      | /vin max (p)              |                      | (4) | Decreasing the IF input level, measure the input level at which the output amplitude at pin 30 turns to be –3dB against "vo#30" (vin min (p) [dB ( $\mu$ V)]).      |
|      |                           |                      | (5) | Increasing the IF input level, measure the input level at which the output amplitude at pin 30 turns to be $\pm$ 1dB against "vo#30" (vin min (p) [dB ( $\mu$ V)]). |
| P2   | RF AGC output             | RF AGC: Adjust       | (1) | Input a 38.9 [MHz], 90 [dB (μV)] signal at pin 41.                                                                                                                  |
|      | voltage<br>/VAGC max      | PIF Freq.: 38.9 MHz  | (2) | Set the bit of "VCO Adj. Req." to "1", and set the bit of "VCO Adj. Req." to "0".                                                                                   |
|      | /VAGC min                 | Others: Preset       | (3) | Set the bit of "RF AGC" to "01 (h)".                                                                                                                                |
|      |                           |                      | (4) | Measure the pin 43 voltage (VAGC min [V]).                                                                                                                          |
|      | RF delay point            |                      | (5) | Decrease the IF input level, measure the input level at which the voltage at pin 43 turn to be 4.5 [V] (v Dly min [dB ( $\mu$ V)]).                                 |
|      | /v Dly max                |                      | (6) | Repeat (1).                                                                                                                                                         |
|      | /v bly max                |                      | (7) | Set the data of "RF AGC" to 3F (h).                                                                                                                                 |
|      |                           |                      | (8) | Measure the pin 43 voltage (VAGC max [V]).                                                                                                                          |
|      |                           |                      | (9) | Increase the IF input level, measure the input level at which the voltage at pin 43 turn to be 4.5 [V] (v Dly max [dB ( $\mu$ V)]).                                 |
| P3   | PIF input resistance      | All data: Preset     | (1) | Remove all connection from pin 41 and pin 42.                                                                                                                       |
|      | /Zin R (p)                |                      | (2) | Measure the resistance (Zin R (p) [k $\Omega$ ]) and capacitance (Zin C (p) [pF]) of pin 41 and pin 42 by the impedance meter.                                      |
|      | PIF input capacitance     |                      |     |                                                                                                                                                                     |
|      | /Zin C (p)                |                      |     |                                                                                                                                                                     |
| P4   | Differential gain         | RF AGC: except 0     | (1) | Input a signal that 38.9 [MHz], 90 [dB ( $\mu$ V)], and 87.5 [%] modulated by 10 stair video signal at pin 41.                                                      |
|      | /20                       | VCO Adj. Req.: 0/1   | (2) | Set the bit of "VCO Adj. Req." to "1", and set the bit of "VCO Adj. Req." to "0".                                                                                   |
|      | Differential phase<br>/DP | Others: Preset       | (3) | Measure "DG [%]" and "DP [°]" for pin 30 output.                                                                                                                    |
| P5   | Intermodulation           | RF AGC: except 0     | (1) | Input a signal composed of following 3 signals at pin 41;                                                                                                           |
|      | /IM                       | PIF Freq.: 38.9 MHz  |     | 38.90 [MHz]/90 [dB (μV)],                                                                                                                                           |
|      |                           | VCO Adj. Req.: 0/1   |     | 34.47 [MHz]/80dΒ (μV)]                                                                                                                                              |
|      |                           | Others: Preset       |     | 33.40 [MHz]/80 [dB (μV)]                                                                                                                                            |
|      |                           |                      | (2) | Set the bit of "VCO Adj. Req." to "1", and set the bit of "VCO Adj. Req." to "0".                                                                                   |
|      |                           |                      | (3) | Adjust pin 39 voltage so that the bottom of pin 30 output is equal to sync. tip level.                                                                              |
|      |                           |                      | (4) | Measure the 1.07 [MHz] spectrum level against the 4.43 [MHz] level (= 0 [dB]) (IM [dB]).                                                                            |

| Note | Items/Symbols                 | Bus Conditions                          |                | Measurement Method                                                                                                            |                |                                                                                   |                |                |                |                |                |                |                |                |                |                |                |                |                |     |                                                                                                                                     |
|------|-------------------------------|-----------------------------------------|----------------|-------------------------------------------------------------------------------------------------------------------------------|----------------|-----------------------------------------------------------------------------------|----------------|----------------|----------------|----------------|----------------|----------------|----------------|----------------|----------------|----------------|----------------|----------------|----------------|-----|-------------------------------------------------------------------------------------------------------------------------------------|
| P6   | Video output signal amplitude | RF AGC: except 0                        | (1)            | Input a signal that 38.9 [MHz], 90 [dB ( $\mu$ V)], and 87.5 [%] modulated by white video signal (100 IRE) at pin 41.         |                |                                                                                   |                |                |                |                |                |                |                |                |                |                |                |                |                |     |                                                                                                                                     |
|      | / VD et (p) n                 | VCO Adj. Req.: 0/1                      | (2)            | Set the bit of "VCO Adj. Req." to "1", and set the bit of "VCO Adj. Req." to "0".                                             |                |                                                                                   |                |                |                |                |                |                |                |                |                |                |                |                |                |     |                                                                                                                                     |
|      | Synchronous signal            | Others: Preset                          | Others: Preset | Others: Preset                                                                                                                | (3)            | Measure the amplitude of the pin 30 output signal (vDet (p) n [V $_{(p-p)}$ ]).   |                |                |                |                |                |                |                |                |                |                |                |                |                |     |                                                                                                                                     |
|      | /Vsync n                      |                                         | (4)            | Measure the voltage of the sync. tip at pin 30 (Vsync n [V]).                                                                 |                |                                                                                   |                |                |                |                |                |                |                |                |                |                |                |                |                |     |                                                                                                                                     |
| P7   | Video output S/N<br>/S/N (p)  | RF AGC: except 0<br>PIF Freg.: 38.9 MHz | (1)            | Input a signal that 38.9 [MHz], 90 [dB ( $\mu$ V)], and 87.5 [%] modulated by white video signal (100 IRE) at pin 41.         |                |                                                                                   |                |                |                |                |                |                |                |                |                |                |                |                |                |     |                                                                                                                                     |
|      | , <b>O</b> , <b>N</b> (p)     | VCO Adi Reg : 0/1                       | (2)            | Change video signal from 100 IRE to 50 IRE.                                                                                   |                |                                                                                   |                |                |                |                |                |                |                |                |                |                |                |                |                |     |                                                                                                                                     |
|      |                               | Others: Preset                          | Others: Preset | Others: Preset                                                                                                                | (3)            | Set the bit of "VCO Adj. Req." to "1", and set the bit of "VCO Adj. Req." to "0". |                |                |                |                |                |                |                |                |                |                |                |                |                |     |                                                                                                                                     |
|      |                               |                                         | (4)            | Measure the video S/N for pin 30 output (HPF: 100 [kHz],<br>LPF: 5 [MHz], CCIR weighted) (S/N (p) [dB]).                      |                |                                                                                   |                |                |                |                |                |                |                |                |                |                |                |                |                |     |                                                                                                                                     |
| P8   | Video bandwidth               | RF AGC: except 0                        | (1)            | Input a signal that 38.9 [MHz], 90 [dB ( $\mu$ V)] at pin 41.                                                                 |                |                                                                                   |                |                |                |                |                |                |                |                |                |                |                |                |                |     |                                                                                                                                     |
|      | (–3dB)<br>/fDet (p)           | PIF Freq.: 38.9 MHz                     | (2)            | Set the bit of "VCO Adj. Req." to "1", and set the bit of "VCO Adj. Req." to "0".                                             |                |                                                                                   |                |                |                |                |                |                |                |                |                |                |                |                |                |     |                                                                                                                                     |
|      |                               | Others: Preset                          | Others: Preset | Others: Preset                                                                                                                | Others: Preset | Others: Preset                                                                    | Others: Preset | Others: Preset | Others: Preset | Others: Preset | Others: Preset | Others: Preset | Others: Preset | Others: Preset | Others: Preset | Others: Preset | Others: Preset | Others: Preset | Others: Preset | (3) | Apply the DC voltage to pin 39 and adjust it so that the minimum voltage of the output signal at pin 30 is equal to sync tip level. |
|      |                               |                                         | (4)            | Input the mixture of 2 signals (signal 1: 38.9 [MHz]/ 84 [dB ( $\mu$ V)], signal 2: 38.8 [MHz]/74 [dB ( $\mu$ V)]) to pin 41. |                |                                                                                   |                |                |                |                |                |                |                |                |                |                |                |                |                |     |                                                                                                                                     |
|      |                               |                                         |                |                                                                                                                               | (5)            | Measure the output signal amplitude of 1 MHz at pin 30. (vDet 1M [Vp-p])          |                |                |                |                |                |                |                |                |                |                |                |                |                |     |                                                                                                                                     |
|      |                               |                                         | (6)            | Decrease frequency of the input signal 2 at pin 41, and<br>measure amplitude and frequency of the output signal at pin        |                |                                                                                   |                |                |                |                |                |                |                |                |                |                |                |                |                |     |                                                                                                                                     |
|      |                               |                                         |                | (vDetVar [Vp-p], fDet(p) [MHz])                                                                                               |                |                                                                                   |                |                |                |                |                |                |                |                |                |                |                |                |                |     |                                                                                                                                     |
|      |                               |                                         | (7)            | A = 20 log (vDetVar/vDet 1M)                                                                                                  |                |                                                                                   |                |                |                |                |                |                |                |                |                |                |                |                |                |     |                                                                                                                                     |
|      |                               |                                         | (8)            | Measure fDet(p) at which A turns to be $-3[dB]$ shown as below.                                                               |                |                                                                                   |                |                |                |                |                |                |                |                |                |                |                |                |                |     |                                                                                                                                     |
|      |                               |                                         |                | for the output signal at pin 30                                                                                               |                |                                                                                   |                |                |                |                |                |                |                |                |                |                |                |                |                |     |                                                                                                                                     |

| Note | Items/Symbols                | Bus Conditions      |     | Measurement Method                                                                                                                                                                                                                                      |
|------|------------------------------|---------------------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| P9   | Control steepness of         | RF AGC: except 0    | (1) | Set the bit of "PIF Freq." to "(0, 1, 1), 38.9 MHz".                                                                                                                                                                                                    |
|      | the VCO                      | PIF Freq.:          | (2) | Input a signal that $f_0=38.9$ [MHz], 60 [dB ( $\mu\text{V})$ ] at pin 41.                                                                                                                                                                              |
|      | /β389<br>/β380               | 38.9/38.0/45.75 MHz | (3) | Set the bit of "VCO Adj. Req." to "1", and set the bit of "VCO Adj. Req." to "0".                                                                                                                                                                       |
|      | /β457                        | Others: Preset      | (4) | Input a signal that $f_0$ (38.9 MHz) – 500 [kHz] at pin 41, and measure voltage of pin 35 (VL#35 [V]).                                                                                                                                                  |
|      |                              |                     | (5) | Input a signal that $f_0$ (38.9 MHz) + 500 [kHz] at pin 41, and measure voltage of pin 35 (VH#35 [V]).                                                                                                                                                  |
|      |                              |                     | (6) | β389 [MHz/V] = 1 [MHz]/(VL#35 [V] – VH#35 [V]).                                                                                                                                                                                                         |
|      |                              |                     | (7) | Repeat (1) to (6) in the condition that the bit of "PIF Freq. is "(1, 0, 0), 38.0 MHz", "(0, 0, 1), 45.75 MHz" and $f_0 = 38.0$ [MHz]/45.75 [MHz]. ( $\beta$ 380 [MHz/V]/ $\beta$ 457 [MHz/V])                                                          |
| P10  | Capture range of the         | RF AGC:except 0     | (1) | Set the bit of "PIF Freq." to "(0, 1, 1), 38.9 MHz".                                                                                                                                                                                                    |
|      | PLL                          | PIF Freq.:          | (2) | Input a signal that 38.9 [MHz], 60 [dB ( $\mu$ V)] at pin 41.                                                                                                                                                                                           |
|      | /fpH (p) 389<br>/fpL (p) 389 | 38.9/38.0/45.75 MHz | (3) | Set the bit of "VCO Adj. Req." to "1", and set the bit of "VCO Adj. Req." to "0".                                                                                                                                                                       |
|      | /fpH (p) 380                 | Others: Preset      | (4) | As read the bit of "IF lock", sweep up/down the input signal frequency.                                                                                                                                                                                 |
|      | /fpE (p) 350                 |                     | (5) | Measure fsuL, fsuH, fsdH, fsdL shown as below.                                                                                                                                                                                                          |
|      | /fpl (p) 457                 |                     |     | $fpH(p) 389 = fsdH - f_0$                                                                                                                                                                                                                               |
|      | ()p= (p) 101                 |                     |     | $fpL (p) 389 = fsuL - f_0$                                                                                                                                                                                                                              |
|      | Hold range of the            |                     |     | $fhH (p) 389 = fsuH - f_0$                                                                                                                                                                                                                              |
|      | PLL                          |                     |     | $fhL (p) 389 = fsdL - f_0$                                                                                                                                                                                                                              |
|      | /fhH (p) 389                 |                     |     |                                                                                                                                                                                                                                                         |
|      | /fhL (p) 389                 |                     |     | [Read BUS DATA] The bit of "IF lock"                                                                                                                                                                                                                    |
|      | /fhH (p) 380                 |                     |     |                                                                                                                                                                                                                                                         |
|      | /fhL (p) 380                 |                     | IFI | Lock 1                                                                                                                                                                                                                                                  |
|      | /fhH (p) 457                 |                     | IFI | Lock 0                                                                                                                                                                                                                                                  |
|      | /fhL (p) 457                 |                     |     | fpL (p) fhH (p)                                                                                                                                                                                                                                         |
|      |                              |                     | IFI | Lock 1                                                                                                                                                                                                                                                  |
|      |                              |                     | IFI | Lock 0                                                                                                                                                                                                                                                  |
|      |                              |                     |     | fhL (p) fpH (p) frequency                                                                                                                                                                                                                               |
|      |                              |                     | (6) | Repeat (1) to (5), in the condition that the bit of "PIF Freq." is "(1, 0, 0), 38.0 MHz", "(0, 0, 1), 45.75 MHz" and $f_0 = 38.0$ [MHz]/45.75 [MHz]. (fpH (p) 380/fpL (p) 380/fhH (p) 380/fhL (p) 380, fpH (p) 457/fpL (p) 457/fhH (p) 457/fhL (p) 457/ |

| Note | Items/Symbols                                                                                                      | Bus Conditions                                                                                | Measurement Method                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                                                                |                                                                                |                                                                                |                                                                                                                                                                                                                                                       |                                                                                                                                                                                                                                                         |
|------|--------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------|--------------------------------------------------------------------------------|--------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| P11  | AFT center turn<br>frequency<br>/fAFTC389<br>/fAFTC380<br>/fAFTC457                                                | RF AGC: except 0<br>PIF Freq.:<br>38.9/38.0/45.75 MHz<br>VCO Adj. Req.: 0/1<br>Others: Preset | <ol> <li>Set the bit of "PIF Freq." to "(0, 1, 1), 38.9 MHz".</li> <li>Input a signal that 38.9 [MHz], 60 [dB (μV)] at pin 41.</li> <li>Set the bit of "VCO Adj. Req." to "1", and set the bit of "VCO Adj. Req." to "0".</li> <li>As read the bit of "AFT center", sweep up the input signal frequency.</li> <li>Measure the lowest frequency that the bit of "AFT center" is "0", shown as below. That is fAFTC389</li> <li>Repeat (1) to (5), in the condition that the bit of "PIF Freq." is "(1, 0, 0), 38.0 MHz", "(0, 0, 1), 45.75 MHz" and f<sub>0</sub> = 38.0 [MHz]/45.75 [MHz]. (fAFTC380/fAFTC457)</li> <li>Read BUS DATA] The bit of "AFT center"</li> </ol> |                                                                                |                                                                                |                                                                                |                                                                                                                                                                                                                                                       |                                                                                                                                                                                                                                                         |
| P12  | AFT window<br>frequency (narrow)                                                                                   | RF AGC: except 0<br>PIF Freq.:                                                                | <ul> <li>(1) Set the bit of "PIF Freq." to "(0, 1, 1), 38.9 MHz".</li> <li>(2) Input a signal that 38.9 [MHz], 60 [dB (μV)] at pin 41.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                                                                |                                                                                |                                                                                |                                                                                                                                                                                                                                                       |                                                                                                                                                                                                                                                         |
|      | /fAFTwn389 38.9/30<br>/fAFTwn380 VCO Adj.<br>/fAFTwn457 AFT window<br>frequency (wide)<br>/fAFTww389<br>/fAFTww380 | 38.9/38.0/45.75 MHz<br>VCO Adj. Req.: 0/1<br>AFT window: 0/1<br>Others: Preset                | 38.9/38.0/45.75 MHz<br>VCO Adj. Req.: 0/1<br>AFT window: 0/1<br>Others: Preset                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 38.9/38.0/45.75 MHz<br>VCO Adj. Req.: 0/1<br>AFT window: 0/1<br>Others: Preset | 38.9/38.0/45.75 MHz<br>VCO Adj. Req.: 0/1<br>AFT window: 0/1<br>Others: Preset | 38.9/38.0/45.75 MHz<br>VCO Adj. Req.: 0/1<br>AFT window: 0/1<br>Others: Preset | 38.9/38.0/45.75 MHz<br>VCO Adj. Req.: 0/1<br>AFT window: 0/1<br>Others: Preset                                                                                                                                                                        | <ul> <li>(3) Set the bit of "VCO Adj. Req." to "1", and set the bit of "VCO Adj. Req." to "0".</li> <li>(4) Set the bit of "AFT window" to "(0), narrow".</li> <li>(5) As read the bit of "AFT window", sweep up the input signal frequency.</li> </ul> |
|      |                                                                                                                    |                                                                                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                                                |                                                                                |                                                                                | <ul> <li>(6) Measure the highest frequency but lower than f<sub>0</sub> (38.9 MHz) that the bit of "AFT window" is "0", shown as below. That is fAFTwL.</li> <li>(7) Measure the lowest frequency but higher than f<sub>0</sub> (38.9 MHz)</li> </ul> |                                                                                                                                                                                                                                                         |
|      | /fAFTww457                                                                                                         |                                                                                               | <ul> <li>that the bit of "AFT window" is "0", shown as below. That is fAFTwH.</li> <li>(8) fAFTwn389 = fAFTwH - fAFTwL</li> <li>(2) A the bit of "AFT is the "to "(4) with "</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                |                                                                                |                                                                                |                                                                                                                                                                                                                                                       |                                                                                                                                                                                                                                                         |
|      |                                                                                                                    |                                                                                               | <ul> <li>(9) Set the bit of "AFT window" to "(1), wide".</li> <li>(10) Measure as (5) to (8), that is fAFTwL, fAFTwH.</li> <li>(11) fAFTww389 = fAFTwH - fAFTwL</li> <li>(12) Repeat (1) to (11), in the condition that the bit of "PIF Freq." is "(1, 0, 0), 38.0 MHz", "(0, 0, 1), 45.75 MHz" and f<sub>0</sub> = 38.0 [MHz]/45.75 [MHz]. (fAFTwn380/fAFTwn457, fAFTww380/fAFTww457)</li> </ul>                                                                                                                                                                                                                                                                         |                                                                                |                                                                                |                                                                                |                                                                                                                                                                                                                                                       |                                                                                                                                                                                                                                                         |
|      |                                                                                                                    |                                                                                               | [Read BUS DATA] The bit of "AFT window"<br>AFT Window 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                |                                                                                |                                                                                |                                                                                                                                                                                                                                                       |                                                                                                                                                                                                                                                         |

| Note | Items/Symbols                        | Bus Conditions                                                                                                                                                    |                                                                                                                    | Measurement Method                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|------|--------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| P13  | SIF output bandwidth<br>/fDet (s) TH | RF AGC: except 0<br>PIF Freq.: 38.9 MHz<br>SIF Freq.: 5.5 MHz<br>Mix gain: 0<br>DET358 (11D1): 1<br>C Trap pass (11D0): 1<br>VCO Adj. Req.: 0/1<br>Others: Preset | <ul> <li>(1)</li> <li>(2)</li> <li>(3)</li> <li>(4)</li> <li>(5)</li> <li>(6)</li> <li>(7)</li> <li>(8)</li> </ul> | Input a signal composed of following 2 signals at pin 41;<br>Signal 1: 38.90 [MHz]/90 [dB ( $\mu$ V)],<br>Signal 2: 36.90 [MHz]/70 [dB ( $\mu$ V)]<br>Set the bit of "VCO Adj. Req." to "1", and set the bit of "VCO<br>Adj. Req." to "0".<br>Set the bit of "SIF Freq." to "(0, 0), 5.5 MHz", "Mix gain" to "(0),<br>low", "C trap pass" to "(1), on", and "DET358" to "(0), depend<br>on SIF Freq.".<br>Open input of pin 33.<br>Measure the output signal amplitude of 2 MHz at Pin 31<br>(vDet2M[Vpp])<br>Decrease frequency of the input signal 2 at pin 41, and<br>measure amplitude and frequency of the output signal at pin<br>31. (vDet Var[Vpp], fDet(s)TH[MHz])<br>B = 20 log (vDet Var/vDet2M)<br>Measure fDet (s) TH at which B turns to be -3[dB] shown as<br>below.<br>$ \int t \frac{1}{V_{Det2M}} \int t $ |
|      |                                      |                                                                                                                                                                   |                                                                                                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |

| Note Items/Symbols                                                                                                 | Bus Conditions                                                                                                                                                                      | Measurement Method                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|--------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Note         Items/Symbols           P14         SIF output trap reduction           /Gr443 (s)         /Gr358 (s) | Bus Conditions<br>RF AGC: except 0<br>PIF Freq.: 38.9 MHz<br>SIF Freq.: 5.5 MHz<br>Mix gain: 0<br>DET358 (11D1): 0<br>C Trap pass (11D0): 0<br>VCO Adj. Req.: 0/1<br>Others: Preset | <ul> <li>Measurement Method</li> <li>(1) Input a signal composed of following 2 signals at pin 41;<br/>Signal 1: 38.90 [MHz]/90 [dB (μV)],<br/>Signal 2: 33.40 [MHz]/70 [dB (μV)]</li> <li>(2) Set the bit of "VCO Adj. Req." to "1", and set the bit of "VCO Adj. Req." to "0".</li> <li>(3) Set the bit of "SIF Freq." to "(0, 0), 5.5 MHz", "Mix gain" to "(0),<br/>low", "C trap pass" to "(0), off", and "DET358" to "(0), depend<br/>on SIF Freq.".</li> <li>(4) Open input of pin 33.</li> <li>(5) Measure amplitude of 5.5 MHz output signal at pin 31.<br/>(VDet (s) 55)</li> <li>(6) Alter frequency of signal 2 to 34.47 [MHz].</li> <li>(7) Measure amplitude of output signal at pin 31. (VDet (s) 443)</li> <li>(8) Gr443 (s) = 20log (VDet (s) 55/VDet (s) 443)</li> <li>(9) Set the bit of "DET358" to "(1), forced 358."</li> <li>(10) Alter frequency of signal2 to 34.40 [MHz].</li> <li>(11) Measure amplitude of 4.5 MHz output signal at pin 31.</li> </ul> |
|                                                                                                                    |                                                                                                                                                                                     | (i) Set the bit of DE1358 to (1), forced 358.<br>(10) Alter frequency of signal2 to 34.40 [MHz].<br>(11) Measure amplitude of 4.5 MHz output signal at pin 31.<br>(VDet (s) 45)<br>(12) Alter frequency of signal2 to 35.32 [MHz].<br>(13) Measure amplitude of output signal at pin 31. (VDet (s) 358)<br>(14) Gr358 (s) = 20log (VDet (s) 45/VDet (s) 358)<br>Vdet (s) 45<br>Vdet (s) 45<br>Vdet (s) 358<br>Vdet (s) 358<br>Vdet (s) 358<br>Vdet (s) 358                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|                                                                                                                    |                                                                                                                                                                                     | Frequency of output signal at pin 31                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |

| Note | Items/Symbols                          | Bus Conditions          |      | Measurement Method                                                                                                                     |
|------|----------------------------------------|-------------------------|------|----------------------------------------------------------------------------------------------------------------------------------------|
| P15  | SIF output signal                      | RF AGC: except 0        | (1)  | Input a signal composed of following 2 signals at pin 41;                                                                              |
|      | fix)                                   | PIF Freq.: 38.9 MHz     |      | Signal 1: 38.90 [MHz]/90 [dB (μV)],                                                                                                    |
|      | /VDet (s) TH                           | SIF Freq.: 5.5 MHz      |      | Signal 2: 33.40 [MHz]/70 [dB (μV)]                                                                                                     |
|      |                                        | Mix gain: 0             | (2)  | Set the bit of "VCO Adj. Req." to "1", and set the bit of "VCO Adj. Req." to "0".                                                      |
|      | SIF output signal                      | DET358 (11D1): 0        | (2)  |                                                                                                                                        |
|      | amplitude (AGC1)                       | C Trap pass (11D0): 0/1 | (3)  | Set the bit of "SIF Freq." to "(0, 0), 5.5 MHz", "Mix gain" to "(0),<br>low", "C trap pass" to "(1), on", and "DET358" to "(0), depend |
|      | /VDet (s) A1                           | VCO Adj. Req.: 0/1      |      | on SIF Freq.".                                                                                                                         |
|      |                                        | Others: Preset          | (4)  | Input a output signal of pin 31 at pin 33.                                                                                             |
|      | SIF output signal<br>amplitude (AGC2)  |                         | (5)  | Measure amplitude of 5.5 MHz output signal at pin 31.<br>(VDet (s) TH)                                                                 |
|      | /VDet (s) A2                           |                         | (6)  | Set the bit of "C Trap pass" to "(0), Ctrap on".                                                                                       |
|      |                                        |                         | (7)  | After the amplitude of signal 2 to 85 [dB ( $\mu$ V)]                                                                                  |
|      | SIF output signal<br>amplitude (clamp) |                         | (8)  | Measure amplitude of 5.5 MHz output signal at pin 31.<br>(VDet (s) A1)                                                                 |
|      | /VDet (s) CL                           |                         | (9)  | Set the bit of "Mix gain" to "(1), high".                                                                                              |
|      |                                        |                         | (10) | Alter amplitude of signal 2 to 73 [dB ( $\mu$ V)].                                                                                     |
|      |                                        |                         | (11) | Measure amplitude of 5.5 MHz output signal at pin 31.<br>(VDet (s) A2)                                                                 |
|      |                                        |                         | (12) | Alter frequency of signal 2 to 36.9 [MHz], amplitude to 90 [dB ( $\mu$ V)].                                                            |
|      |                                        |                         | (13) | Measure amplitude of 2.0 MHz output signal at pin 31.<br>(VDet (s) CL)                                                                 |

# 2<sup>nd</sup> SIF Stage

| Note | Items/Symbols                                    | Bus Conditions                   |      | Measurement Method                                                                                                                                                                  |
|------|--------------------------------------------------|----------------------------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| S1   | AF output signal amplitude                       | SIF-Freq.: 4.5M                  | (1)  | Set the bits of "SIF-Freq." to "(11), 4.5 MHz", "Au Gain" to "(0), high".                                                                                                           |
|      | /vDet (s) 45H                                    | Au Gain: 0/1<br>AUDIO ATT: 127   | (2)  | Input a signal that 4.5 [MHz], 100 [dB ( $\mu$ V)], 25 [kHz] deviated by 400 [Hz] sine wave at pin 33.                                                                              |
|      | /vDet (S) 45L                                    | Others: Preset                   | (3)  | Measure the amplitude at pin 38 (vDet (s) $45H [mV_{rms}]$ ).                                                                                                                       |
|      | Total harmonics                                  |                                  | (4)  | Measure the total harmonics distortion at pin 38 (THD45H [%]).                                                                                                                      |
|      | /THD45H                                          |                                  | (5)  | Decreasing the 4.5 [MHz] signal level, measure the 4.5 [MHz] signal level at which the amplitude at pin 38 turns to be $-3$ [dB] against "vDet (s) 45H" (vin lim (s) 45H [dB (u/V]) |
|      | /THD45L                                          |                                  | (6)  | Input a 4.5 [MHz], 100 [dB ( $\mu$ V)] signal at pin 33.                                                                                                                            |
|      | AE output S/N                                    |                                  | (7)  | Measure the amplitude at pin 38 (vn (s) $[mV_{rms}]$ ).                                                                                                                             |
|      | /S/N (s) 45H                                     |                                  | (8)  | S/N45H [dB] = 20log (vDet (s) 45H/vn (s))                                                                                                                                           |
|      | /S/N (s) 45L                                     |                                  | (9)  | Input a signal that 4.5 [MHz], 100 [dB ( $\mu$ V)], and 30 [%] modulated by 400 [Hz] sine wave at pin 33.                                                                           |
|      |                                                  |                                  | (10) | Measure the amplitude at pin 38 (v#38 [mV <sub>rms</sub> ]).                                                                                                                        |
|      | AM reduction ratio                               |                                  | (11) | AMR45H [dB] = 20log (v#38/vDet (s) 45H)                                                                                                                                             |
|      | /AMR45H                                          |                                  | (12) | Set the bits of "Au Gain" to "(1), low".                                                                                                                                            |
|      | /AMR45L                                          |                                  | (13) | Repeat (2) to (13), that is vDet (s) 45L/THD45L/S/N (s) 45L/AMR45L.                                                                                                                 |
| S2   | AF output signal                                 | SIF-Freq.: 5.5M                  | (1)  | Set the bits of "SIF Freq." to "(0.0), 5.5 MHz".                                                                                                                                    |
|      | AUDIO ATT: 127<br>/vDet (s) 55<br>Others: Preset | AUDIO ATT: 127<br>Others: Preset | (2)  | Input a signal that 5.5 [MHz], 100 [dB ( $\mu V$ )], 50 [kHz] deviated by 400 [Hz] sine wave at pin 33.                                                                             |
|      | Total harmonics<br>distortion<br>/THD55          |                                  | (3)  | Do same measuring as vDet (s) 45H et al.<br>(vDet (s) 55, THD55, S/N (s) 55, AMR55).                                                                                                |
|      | AF output S/N<br>/S/N (s) 55                     |                                  |      |                                                                                                                                                                                     |
|      | AM reduction ratio                               |                                  |      |                                                                                                                                                                                     |
|      | /AMR55                                           |                                  |      |                                                                                                                                                                                     |
| S3   | AF output signal amplitude                       | SIF-Freq.: 6.0M                  | (1)  | Set the bits of "SIF Freq." to "(0.1), 6.0 MHz".                                                                                                                                    |
|      | /vDet (s) 60 Others: Pre                         | Others: Preset                   | (2)  | by 400 [Hz] sine wave at pin 33.                                                                                                                                                    |
|      | Total harmonics<br>distortion                    |                                  | (3)  | Do same measuring as vDet (s) 45H et al.<br>(vDet (s) 60, THD60, S/N (s) 60, AMR60).                                                                                                |
|      | /THD60                                           |                                  |      |                                                                                                                                                                                     |
|      | AF output S/N                                    |                                  |      |                                                                                                                                                                                     |
|      | /S/N (s) 60                                      |                                  |      |                                                                                                                                                                                     |
|      | AM reduction ratio<br>/AMR60                     |                                  |      |                                                                                                                                                                                     |

| Note | Items/Symbols                                                        | Bus Conditions                                      |                                                                                      | Measurement Method                                                                                                                                                                             |
|------|----------------------------------------------------------------------|-----------------------------------------------------|--------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| S4   | AF output signal                                                     | SIF-Freq.: 6.5M                                     | (1)                                                                                  | Set the bits of "SIF Freq." to "(1.0), 6.5 MHz".                                                                                                                                               |
|      | amplitude<br>/vDet (s) 65<br>Total harmonics<br>distortion<br>/THD65 | AUDIO ATT: 127                                      | (2)                                                                                  | Input a signal that 6.5 [MHz], 100 [dB ( $\mu V$ )], 50 [kHz] deviated by 400 [Hz] sine wave at pin 33.                                                                                        |
|      |                                                                      | (3)                                                 | Do same measuring as vDet (s) 45H et al.<br>(vDet (s) 65, THD65, S/N (s) 65, AMR65). |                                                                                                                                                                                                |
|      | AF output S/N<br>/S/N (s) 65                                         |                                                     |                                                                                      |                                                                                                                                                                                                |
|      | AM reduction ratio<br>/AMR65                                         |                                                     |                                                                                      |                                                                                                                                                                                                |
| S5   | Pull in range of FM<br>demodulator PLL                               | SIF-Freq.: 5.5M                                     | (1)                                                                                  | Input a signal that 5.5 [MHz], 100 [dB ( $\mu$ V)], 50 [kHz] deviated by 400 [Hz] sine wave at pin 33.                                                                                         |
|      | /fhH (s) 55                                                          | AUDIO ATT. 127                                      | (2)                                                                                  | Measure the amplitude at pin 38 (vo#38 [V $_{(p-p)}$ ]).                                                                                                                                       |
|      | /fhL (s) 55                                                          | Others: Preset                                      | (3)                                                                                  | Decrease the input signal frequency from 6.5 MHz, measure<br>the input signal frequency at which the output amplitude at pin<br>38 turn to be $\pm 3$ [dB] against "vo#38". (fpH (s) 55 [MHz]) |
|      |                                                                      |                                                     | (4)                                                                                  | Increase the input signal frequency from 4.5 [MHz], measure the input signal frequency at which the output amplitude at pin 38 turn to be $\pm 3$ [dB] against "vo#38" (fpL (s) 55 [MHz])      |
| S6   | Hold range of FM demodulator PLL                                     | SIF-Freq.: 5.5M<br>AUDIO ATT: 127<br>Others: Preset | (1)                                                                                  | Input a signal that 5.5 [MHz], 100 [dB ( $\mu$ V)], 50 [kHz] deviated by 400 [Hz] sine wave at pin 33.                                                                                         |
|      | /fhH (s) 55                                                          |                                                     | (2)                                                                                  | Measure the amplitude at pin 38 (vo#38 [V $_{(p-p)}$ ]).                                                                                                                                       |
|      | /fhL (s) 55                                                          |                                                     | (3)                                                                                  | Increase the input signal frequency from 5.5 [MHz], measure the input signal frequency at which the output amplitude at pin 38 turn to be $-6$ [dB] against "vo#38" (fhH (s) 55 [MHz])         |
|      |                                                                      |                                                     | (4)                                                                                  | Decrease the input signal frequency from 5.5 [MHz], measure the input signal frequency at which the output amplitude at pin 38 turn to be -6 [dB] against "vo#38" (fhH (s) 55 [MHz])           |
| S7   | DeEmp 3 kHz output<br>(50 μ)                                         | SIF-Freq.: 4.5M/5.5M                                | (1)                                                                                  | Set the bit of "SIF Freq" to "(0.0), 5.5 MHz", "AUDIO Gain" to "0, High".                                                                                                                      |
|      | /Fde50u                                                              | AUDIO ATT: 127                                      | (2)                                                                                  | Input a signal that 5.5 [MHz], 100 [dB $\mu$ V], 50 [kHz] deviated by 3 [kHz] sine wave at pin 33.                                                                                             |
|      | DoEmo 2 kHz output                                                   | AUDIO Gain: 0/1                                     | (3)                                                                                  | Measure the output amplitude at pin 38 (V50u#38 [mVrms]).                                                                                                                                      |
|      | (75 μ)                                                               | Other: Preset                                       | (4)                                                                                  | Fde50u [dB] = 20log (V50u#38/vDet (s) 5.5M)                                                                                                                                                    |
|      | /Fde75u                                                              |                                                     | (5)                                                                                  | Set the bit of "SIF Freq" to "(1.1), 4.5 MHz", "AUDIO Gain" to "0, High".                                                                                                                      |
|      |                                                                      |                                                     | (6)                                                                                  | Input a signal that 4.5 [MHz], 100 [dB $\mu$ V], 25 [kHz] deviated by 3 [kHz] sine wave at pin 33.                                                                                             |
|      |                                                                      |                                                     | (7)                                                                                  | Measure the output amplitude at pin 38 (V75u#38 [mVrms]).                                                                                                                                      |
|      |                                                                      |                                                     | (8)                                                                                  | Fde75u [dB] = 20log (V75u#38/vDet (s) 4.5M)                                                                                                                                                    |

### Video Stage

| Note | Items/Symbols              | Bus Conditions     |            | Measurement Method                                                                                                      |
|------|----------------------------|--------------------|------------|-------------------------------------------------------------------------------------------------------------------------|
| V1   | TV input dynamic           | Video SW: 00/01/10 | (1)        | Set the bit of "Video SW" to "(0, 1), EXT".                                                                             |
|      | range                      | YPL: 1 (OFF)       | (2)        | Input a 100 IRE signal (siganl 1, $V_0 = 0.7 V_{p-p}$ ) into pin 24.                                                    |
|      | /DR <sub>TV</sub>          | Uni-Color: 64      | (3)<br>(4) | Increasing the pin 24 input amplitude, measure the pin 24                                                               |
|      |                            | Brightness: 0      |            | amplitude at which the pin 50 output is clipped, that is "DR <sub>TV</sub> ".                                           |
|      | EXT input dynamic<br>range | Color: 0           |            | Measure pin 26/20 input amplitude by the same way as the above. That are "DR $_{TV}$ "/"DR $_{V}$ ".                    |
|      | /DR <sub>FXT</sub>         | RGB Mute: 0 (OFF)  |            |                                                                                                                         |
|      |                            | R cutoff: 128      |            |                                                                                                                         |
|      | Y input dynamic<br>range   | Others: Preset     |            |                                                                                                                         |
|      | /DR <sub>Y</sub>           |                    |            |                                                                                                                         |
| V2   | TV gain                    | Video SW: 00/01/10 | (1)        | Set the bit of "Video SW" to "(0, 1), EXT".                                                                             |
|      | /G <sub>TV</sub>           | MON/SVM: 1         | (2)        | Input a raster signal (siganl 1, amplitude (with sync) = 0.5 $V_{p-p}$ ) into pin 24.                                   |
|      |                            | Others: Preset     |            |                                                                                                                         |
|      | EXT gain                   |                    | (3)        | Measure the output amplitude at pin 45, that is $V_{\mbox{\scriptsize EXT}}.$                                           |
|      | /G <sub>EXT</sub>          |                    | (4)        | " $G_{EXT}$ " = 20*log (V <sub>EXT</sub> /0.5).                                                                         |
|      |                            |                    | (5)        | Measure the gain for TV/Y mode by the same way as the above. That are ${}^{\rm "G}{}_{TV}{}^{\rm "/"G}{}_{Y}{}^{\rm "}$ |
|      | Y gain                     |                    |            |                                                                                                                         |
|      | /G <sub>Y</sub>            |                    |            |                                                                                                                         |

| Note | Items/Symbols                                                            | Bus Conditions                  |      | Measurement Method                                                                                                                                  |
|------|--------------------------------------------------------------------------|---------------------------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------|
| V3   | Video switch<br>cross-talk<br>(TV → EXT)                                 | Video SW: 00/01<br>MON/SVM: 1   | (1)  | Input a sine wave signal (Siganl 4, $V_0 = 0.5 V_{p-p}$ , $f_0 = 4 MHz$ ) into pin 24, and connect pin 26 to GND through 0.1 $\mu$ F capacitor.     |
|      | /CT <sub>TV_EXT</sub>                                                    | Unicolors: 127<br>Sharpness: 16 | (2)  | Set the bit of "Video SW" to "(0, 0), TV" and measure the amplitude of 4 MHz signal at pin 50, that is $V_{EXT_TV}$ .                               |
|      | Video switch<br>cross-talk                                               | Others: Preset                  | (3)  | Set the bit of "Video SW" to "(0, 1), EXT" and measure the amplitude of 4 MHz signal at pin 50, that is $V_{\mbox{EXT}}.$                           |
|      | $(EXT \rightarrow TV)$                                                   |                                 | (4)  | $"C_{EXT_TV}" = 20*log (V_{EXT_TV}/V_{EXT})$                                                                                                        |
|      | /CT <sub>EXT_TV</sub>                                                    |                                 | (5)  | Input a sine wave signal (Siganl 4, $V_0$ = 0.5 $V_{p\text{-}p},f_0$ = 4 MHz) into pin 26, and connect pin 24 to GND through 0.1 $\mu F$ capacitor. |
|      | Video switch cross-talk (TV $\rightarrow$ Y)                             |                                 | (6)  | Set the bit of "Video SW" to "(0, 1), EXT" and measure the amplitude of 4 MHz signal at pin 50, that is V $_{TV\_EXT}.$                             |
|      | /CT <sub>TV_Y</sub>                                                      |                                 | (7)  | Set the bit of "Video SW" to "(0,0), TV" and measure the amplitude of 4 MHz signal at pin 50, that is V $_{TV}.$                                    |
|      | Video switch                                                             |                                 | (8)  | $"C_{TV\_EXT}" = 20*log (V_{TV\_EXT}/V_{TV})$                                                                                                       |
|      | cross-talk (Y $\rightarrow$ TV)<br>/CT <sub>Y_TV</sub>                   |                                 | (9)  | Input a sine wave signal (Siganl 4, $V_0 = 0.5 V_{p-p}$ , $f_0 = 4 MHz$ ) into pin 26, and connect pin 20 to GND through 0.1 $\mu$ F capacitor.     |
|      | Video switch                                                             |                                 | (10) | Set the bit of "Video SW" to "(1, 0), YCbCr" and measure the amplitude of 4 MHz signal at pin 50, that is V $_{TV\_Y}$ .                            |
|      | cross-talk (EXT $\rightarrow$ Y)                                         |                                 | (11) | $"C_{TV_{-}Y}" = 20*log (V_{TV_{-}Y}/V_{TV}).$                                                                                                      |
|      | /CTEXT_Y                                                                 |                                 | (12) | Input a sine wave signal (Siganl 4, $V_0 = 0.5 V_{p-p}$ , $f_0 = 4 MHz$ ) into pin 20, and connect pin 26 to GND through 0.1 $\mu$ F capacitor.     |
|      | Video switch<br>cross-talk (Y $\rightarrow$ EXT)<br>/CT <sub>Y_EXT</sub> |                                 | (13) | Set the bit of "Video SW" to "(0, 0), TV" and measure the amplitude of 4 MHz signal at pin 50, that is $V_{Y_TV}$ .                                 |
|      |                                                                          |                                 | (14) | Set the bit of "Video SW" to "(1, 0), YCbCr" and measure the amplitude of 4 MHz signal at pin 50, that is $V_Y$ .                                   |
|      |                                                                          |                                 | (15) | . " $C_{Y_TV}$ " = 20*log ( $V_{Y_TV}/V_Y$ )                                                                                                        |
|      |                                                                          |                                 | (16) | Input a sine wave signal (Siganl 4, $V_0 = 0.5 V_{p-p}$ , $f_0 = 4 MHz$ ) into pin 20, and connect pin 24 to GND through 0.1 $\mu$ F capacitor.     |
|      |                                                                          |                                 | (17) | Set the bit of "Video SW" to "(0, 1), EXT", measure the amplitude of 4 MHz signal at pin 50, that is $V_{Y\_EXT}$ .                                 |
|      |                                                                          |                                 | (18) | $"C_{Y\_EXT}" = 20*log (V_{Y\_EXT}/V_{Y})$                                                                                                          |
|      |                                                                          |                                 | (19) | Input a sine wave signal (Siganl 4, $V_0 = 0.5 V_{p-p}$ , $f_0 = 4$ MHz) into pin 24, and connect pin 20 to GND through 0.1 $\mu$ F capacitor.      |
|      |                                                                          |                                 | (20) | Set the bit of "Video SW" to "(1, 0), YCbCr" measure the amplitude of 4 MHz signal at pin 50, that is $V_{EXT_Y}$ .                                 |
|      |                                                                          |                                 | (21) | "C <sub>EXT_Y</sub> " = 20*log (V <sub>EXT_Y</sub> / V <sub>EXT</sub> )                                                                             |
| V4   | TV input pedestal                                                        | Video SW: 00/01/10              | (1)  | Set the bit of "Video SW" to "(0, 0), TV".                                                                                                          |
|      |                                                                          | RGB Mute: 0 (OFF)               | (2)  | Connect pin 24 to GND via a 1 $\mu$ F capacitor.                                                                                                    |
|      |                                                                          | R cut off: 128                  | (3)  | Measure the pedestal level at pin 24 that is "VEXTCLP".                                                                                             |
|      | EXT input pedestal<br>clamp voltage                                      | Others: Preset                  | (4)  | Measure the pedestal level at pin 26/20 by the same way as the above. That are $V_{TVCLP}/V_{YCLP}$ .                                               |
|      | NEXTCLP                                                                  |                                 |      |                                                                                                                                                     |
|      | Y input pedestal<br>clamp voltage                                        |                                 |      |                                                                                                                                                     |
|      | /V <sub>YCLP</sub>                                                       |                                 |      |                                                                                                                                                     |
| Note | Items/Symbols                      | Bus Conditions                   |     | Measurement Method                                                                                                                 |
|------|------------------------------------|----------------------------------|-----|------------------------------------------------------------------------------------------------------------------------------------|
| V5   | Y frequency                        | Video SW: 01                     | (1) | Input a sweep signal (signal 2, $V_0 = 0.5 V_{p-p}$ ) into pin 24.                                                                 |
|      | /FRy                               | RGB Mute: 0 (OFF)                | (2) | Measure the output picture amplitude for 100 kHz at pin 50, that is VSH100k.                                                       |
|      |                                    | R cut off: 128<br>Uni-Color: 127 | (3) | Adjust the "sharpness" data so that the output amplitude for sharpness peaking frequency equals V <sub>SH100k</sub> .              |
|      |                                    | Sharpness: Adjust<br>Color: 0    | (4) | Measure the frequency at which the output amplitude of pin 50 is 3dB down against $V_{SH100k}$ , which is "FR <sub>Y</sub> ".      |
|      |                                    | Others: Preset                   |     |                                                                                                                                    |
| V6   | Y delay time                       | Y DL: 001/010/111                | (1) | Input a 2T pulse with sync into pin 24.                                                                                            |
|      | /typeL                             | Video SW: 01                     | (2) | Set the BUS data "Y DL" to "(0, 0, 1), 0 ns".                                                                                      |
|      | /t <sub>YDEL + 40</sub>            | Uni-Color: 127                   | (3) | Observe the pin 50 output, measure the delay time between pin 24 and pin 50, that is "type!".                                      |
|      | /t <sub>YDEL + 240</sub>           | Color: 0                         | (4) | Set the BUS data "Y DL" to "(0, 1, 0), +40 ns".                                                                                    |
|      |                                    | RGB Mute: 0                      | (5) | Repeat (3), that is $t_{YDFL} + 40$ .                                                                                              |
|      |                                    | R cut off: 128                   | (6) | Set the BUS data "Y DL" to "(111), +240 ns".                                                                                       |
|      |                                    | Others: Preset                   | (7) | Repeat (3), that is t <sub>YDEL + 240</sub> .                                                                                      |
| V7   | Brightness                         | Video SW: 01                     | (1) | Input a 0 IRE signal (siganl 1, $V_0 = 0 V_{p-p}$ ) into pin 24.                                                                   |
|      |                                    | Brightness: 0/64/127             | (2) | Measure the DC level of picture period at pin 50 for<br>"Brightness": 127/64/0, that is "VBRTMAX"/"VBRTCEN"/                       |
|      |                                    | Color: 0                         |     | "VBRTMIN".                                                                                                                         |
|      |                                    | RGB Mute: 0                      |     |                                                                                                                                    |
|      | DICTIMIN                           | R cut off: 128                   |     |                                                                                                                                    |
|      |                                    | Others: Preset                   |     |                                                                                                                                    |
| V8   | Uni-color<br>characteristics for Y | Video SW: 01                     | (1) | Input a 50 IRE signal (siganl 1, $V_0 = 0.35 V_{p-p}$ ) into pin 24.                                                               |
|      | /GUCYCEN                           | Uni-Color: 0/64/127              | (2) | Measure the output picture amplitude at pin 50 for "Uni-Color": 127/64/0. that is VUCYMAX/VUCYCEN/VUCYMIN.                         |
|      | /GUCYMIN                           | Color: 0                         | (3) | "GUCYCEN" = $20 \times \log (VUCYCEN/VUCYMAX)$                                                                                     |
|      |                                    | YPL: 1 (OFF)                     |     | " $G_{UCYMIN}$ " = 20*log (VUCYMIN/VUCYMAX)                                                                                        |
|      |                                    | RGB Mute: 0                      |     |                                                                                                                                    |
|      |                                    | R cut off: 128                   |     |                                                                                                                                    |
|      |                                    | Others: Preset                   |     |                                                                                                                                    |
| V9   | Sub-contrast<br>characteristics    | Video SW: 01                     | (1) | Input a 50 IRE signal (siganl 1, $V_0 = 0.35 V_{p-p}$ ) into pin 24.                                                               |
|      | /G <sub>SCONMAX</sub>              | Sub-Contrast: 0/8/15             | (2) | Measure the output picture amplitude at pin 50 for<br>"Sub-Contrast": 15/8/0, that is V <sub>SCONMAX</sub> /V <sub>SCONCEN</sub> / |
|      | /G <sub>SCONMIN</sub>              | Uni-Color: 127                   |     | V <sub>SCONMIN</sub> .                                                                                                             |
|      |                                    |                                  | (3) | "G <sub>SCONMAX</sub> " = 20*log (V <sub>SCONMAX</sub> /V <sub>SCONCEN</sub> )                                                     |
|      |                                    | RGB Mute: 0                      |     | "GSCONMIN" = 20*log (VSCONMIN/VSCONCEN)                                                                                            |
|      |                                    |                                  |     |                                                                                                                                    |
|      |                                    | YPL: 1 (OFF)                     |     |                                                                                                                                    |
| 2/40 | Oh ann a sa a sa bia a             | Others: Preset                   | (4) |                                                                                                                                    |
| V10  | Snarpness peaking frequency        |                                  | (1) | Input a sweep signal (signal 2, $V_0 = 0.5 V_{p-p}$ ) into pin 24.                                                                 |
|      | /F <sub>SHP</sub>                  | Snarpness: 63                    | (2) | measure the frequency at which the pin 50 output amplitude is max, that is " $F_{SHP}$ ".                                          |
|      |                                    |                                  |     |                                                                                                                                    |
|      |                                    |                                  |     |                                                                                                                                    |
|      |                                    |                                  |     |                                                                                                                                    |
|      |                                    | rt Cul UII. 128                  |     |                                                                                                                                    |
|      |                                    | Others: Preset                   |     |                                                                                                                                    |

| Note | Items/Symbols                                                                          | Bus Conditions                                                                                                                                            |                                                                | Measurement Method                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|------|----------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| V11  | Sharpness control<br>characteristics<br>/G <sub>SHMAX</sub><br>/G <sub>SHMIN</sub>     | Video SW: 01<br>Sharpness: 0/16/63<br>Uni-Color: 64<br>Color: 0<br>RGB Mute: 0<br>R cut off: 128<br>Others: Preset                                        | <ul> <li>(1)</li> <li>(2)</li> <li>(3)</li> <li>(4)</li> </ul> | Input a 0.5 V $_{(p-p)}$ sweep signal with sync into pin 24.<br>Set "Sharpness" to "16", measure the output picture amplitude<br>for 100 kHz at pin 50 that is V <sub>SH100k</sub> .<br>Measure the output picture amplitude for F <sub>SHP</sub> (V8) when<br>"Sharpness" is 0/63. that are V <sub>SHMAX</sub> , V <sub>SHCEN</sub> and V <sub>SHMIN</sub> .<br>"G <sub>SHMAX</sub> " = 20*log (V <sub>SHMAX</sub> /V <sub>SH100k</sub> )<br>"G <sub>SHMIN</sub> " = 20*log (V <sub>SHMIN</sub> /V <sub>SH100k</sub> ) |
| V12  | Asymmetric<br>sharpness control<br>characteristics<br>/GASHMAX<br>/GASHCEN<br>/GASHMIN | Video SW: 01<br>Sharpness: 63<br>Asymmetric Sharpness:<br>0/4/7<br>Uni-Color: 64<br>Color: 0<br>RGB Mute: 0<br>YPL: 1<br>R cut off: 128<br>Others: Preset | (1)<br>(2)<br>(3)                                              | Input a 2T pulse signal to pin 24.<br>Set BUS data "Asymmetric Sharpness" to "0"/"4"/"7", measure<br>the pre/over-shoot amplitude at pin 50 as the figure below,<br>that is<br>"VPSMIN"/"VOSMIN"/"VPSCEN"/"VOSCEN"/"VPSMAX"/"VOSMAX".<br>"GASHMAX" = 20*log (VPSMAX/VOSMAX)<br>"GASHCEN" = 20*log (VPSCEN/VOSCEN)<br>"GASHMIN" = 20*log (VPSMIN/VOSMIN)<br>Pin 50<br>ROUT<br>VPS                                                                                                                                        |

| Note | Items/Symbols                                                                                               | Bus Conditions                                                                                                                                 | Measurement Method                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|------|-------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| V13  | Y γ correction start<br>point<br>NY γ 70<br>NY γ 80<br>NY γ 90<br>Y γ correction curve<br>/Gγ γ             | Video SW: 01<br>γ point: 00/01/10/11<br>Uni-Color: 127<br>Color:0<br>RGB Mute: 0<br>R cut off: 128<br>YPL: 1 (OFF)<br>Others: Preset           | (1) Input a ramp signal (signal 3) into pin 24.<br>(2) Set BUS data " $\gamma$ point" to "(0, 1), 90 IRE".<br>(3) Measure a video amplitude as the figure below, that is<br>" $V_{Y \gamma 90}$ "<br>(4) Set BUS data " $\gamma$ point" to "(1, 0), 80 IRE".<br>(5) Repeat (3), that is " $V_{Y \gamma 80}$ ".<br>(6) Set BUS data " $\gamma$ point" to "(1, 1), 70 IRE".<br>(7) Repeat (3), that is " $V_{Y \gamma 70}$ ".<br>(8) Calculate the slope ratio of the $\gamma$ curve against the slope when $Y \gamma$ is off (" $\gamma$ point" = "(0, 0), off"), that is " $G_{Y \gamma}$ ".<br>90/80/70 IRE<br>90/80/70 IRE<br>90/80/70 IRE<br>90/80/70 IRE                                                                                                                                              |
| V14  | Black expansion start<br>point<br>//BLEX25<br>//BLEX35<br>//BLEX45<br>Black expansion<br>AMP gain<br>/GBLEX | Video SW: 01<br>Black stretch:<br>00/01/10/11<br>Uni-Color: 127<br>Color: 0<br>RGB Mute: 0<br>R cut off: 128<br>YPL: 1 (OFF)<br>Others: Preset | <ul> <li>(1) Input a raster signal (signal 1) into pin 24.</li> <li>(2) Set BUS data "black stretch" to "(0, 1), 25 IRE".</li> <li>(3) Measure the amplitude of pin 50 output as the figure below, that is "V<sub>BLEX25</sub>"</li> <li>(4) Set BUS data "black stretch" to "(1, 0), 35 IRE".</li> <li>(5) Repeat (3), that is 'V<sub>BLEX35</sub>".</li> <li>(6) Set BUS data "black stretch" to "(1, 1), 45 IRE".</li> <li>(7) Repeat (3), that is 'V<sub>BLEX45</sub>".</li> <li>(8) Calculate the slope ratio of the stretch curve against the slope when black stretch is off ("black stretch" = "(0, 0), off"), that is "G<sub>BLEX</sub>".</li> <li>(9) Ogu</li> <li>(1) Black stetch = off</li> <li>(25/35/45 IRE</li> <li>(3) V<sub>BLEXxx</sub></li> <li>(4) Pin 24 input amplitude</li> </ul> |

| Note | Items/Symbols                            | Bus Conditions                   | Measurement Method                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |          |
|------|------------------------------------------|----------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|
| V15  | YPL level                                | Video SW: 01                     | (1) Input a ramp signal (signal 3) into pin 24.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |          |
|      | /V <sub>YPL</sub>                        | YPL: 1 (on)                      | (2) Set BUS data "YPL" to "(0), on".                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |          |
|      |                                          | Uni-Color: 127                   | (3) Measure the clipping point from pedestal level at pin 50                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |          |
|      |                                          | Brightness: 63                   | output.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |          |
|      |                                          | Color: 0                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |          |
|      |                                          | RGB Mute: 0                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |          |
|      |                                          | R cut off: 128                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |          |
|      |                                          | Others: Preset                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |          |
| V16  | Chroma trap gain                         | Video SW: 01                     | (1) Input a sine wave signal (signal 4, $f_0 = 3.58$ MHz,                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |          |
|      | /G <sub>TRAP358</sub>                    | Uni-Color: 127                   | $V_0 = 0.5 V_{p-p}$ with burst into pin 24.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |          |
|      | /G <sub>TRAP443</sub>                    | Color: 0                         | (2) Measure the 3.56 MHz amplitude at pin 50, that is $v_{\text{TRAPO}}$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | N·       |
|      |                                          | Sharpness: 16                    | (3) Input a sine wave signal (signal 4, $10 = 3.56$ MHz,<br>V <sub>0</sub> = 0.5 V <sub>p-p</sub> ) without burst into pin 24                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |          |
|      |                                          | RGB Mute: 0                      | (4) Measure the 3.58 MHz amplitude at pin 50, that is $V_{\text{TRAPOR}}$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | FF       |
|      |                                          | R cut off: 128                   | (5) "G <sub>TRAP358</sub> " = 20*log (V <sub>TRAPON</sub> /V <sub>TRAPOFF</sub> )                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |          |
|      |                                          | Others: Preset                   | (6) Measure "Chroma trap gain for 4.43 MHz" by the same way<br>as the above, that is "G <sub>TRAP443</sub> ".                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | Ý        |
| V17  | SVM peak frequency                       | Video SW: 01                     | (1) Input sweep signal (signal 2, $V_0 = 100 \text{ mV}_{p-p}$ ) to pin 24.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |          |
|      | /F <sub>SVM</sub>                        | RGB Mute: 0                      | (2) Measure the peak point frequency " $F_{SVM}$ " at pin 45.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |          |
|      |                                          | SVM gain: 11                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |          |
|      |                                          | SVM DL: 01                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |          |
|      |                                          | MON/SVM: 0                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |          |
|      |                                          | Others: Preset                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |          |
| V18  | SVM gain                                 | Video SW: 01                     | (1) Input a sine wave signal (signal 4, $f_0 = F_{SVM}$ (see V18), $V_0$<br>100 mV <sub>2</sub> =) to pin 24                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | =        |
|      | /G <sub>SVM00</sub>                      | RGB Mute: 0                      | (2) Set BUS data "SVM Gain" to "(00/01/10/11)" and measure t                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | the      |
|      | /G <sub>SVM01</sub>                      | SVM gain: 00/01/10/11            | amplitude at pin 45, that is V <sub>SVM00</sub> /V <sub>SVM01</sub> /V <sub>SVM10</sub> /V <sub>SV</sub> | 11.      |
|      | /G <sub>SVM10</sub>                      | SVM DL: 01                       | (3) " $G_{SVM00}$ " = 20*log ( $V_{SVM00}$ /0.1)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |          |
|      | /G <sub>SVM11</sub>                      | MON/SVM: 0                       | "G <sub>SVM01</sub> " = 20*log (V <sub>SVM01</sub> /0.1)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |          |
|      |                                          | Others: Preset                   | "G <sub>SVM10</sub> " = 20*log (V <sub>SVM11</sub> /0.1)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |          |
|      |                                          |                                  | "G <sub>SVM11</sub> " = 20*log (V <sub>SVM11</sub> /0.1)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |          |
| V19  | SVM DL                                   | Video SW: 01                     | (1) Input a T step square wave signal to pin 24.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |          |
|      | /T <sub>VM01</sub>                       | RGB Mute: 0                      | (2) Set BUS data "SVM DL" to "01"                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |          |
|      | /T <sub>VM10</sub><br>/T <sub>VM11</sub> | SVM gain: 11<br>SVM DL: 01/10/11 | (3) Measure the delay time between the center level timing of p<br>50 output and the peak level of pin 45 output, that is "T <sub>VM01</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | pin<br>1 |
|      |                                          | MON/SVM: 0                       | (4) Set BUS data "SVM DL" to "10"                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |          |
|      |                                          | Others: Preset                   | (5) Repeat (3), that is "T <sub>VM10</sub> "                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |          |
|      |                                          |                                  | (6) Set BUS data "SVM DL" to "11"                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |          |
|      |                                          |                                  | (7) Repeat (3), that is "T <sub>VM11</sub> "                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |          |
|      |                                          |                                  | Pin 50 Output                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |          |

#### Chroma Stage

| Note | Items/Symbols                                                         | Bus Conditions                                             |                                                                                              | Measurement Method                                                                                                                                                                                                                 |
|------|-----------------------------------------------------------------------|------------------------------------------------------------|----------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| C1   | ACC characteristics<br>/V <sub>ACCH</sub><br>/V <sub>ACCL</sub>       | Video SW: 01<br>RGB Mute: 0<br>Y Mute: 0<br>Uni-Color: 127 | <ul><li>(1)</li><li>(2)</li><li>(3)</li></ul>                                                | Input a 4.43 MHz PAL rainbow color-bar (signal 5,<br>$V_0 = 300 \text{ mV}_{(p-p)}$ , burst:chroma = 1:1) into pin 24.<br>Measure pin 50 output amplitude, $V_{ACC0}$ .<br>Changing the amplitude of burst and chroma, measure the |
|      |                                                                       | Color: 64<br>Others: Preset                                | (1)                                                                                          | $V_{ACC0} + 1 dB/V_{ACC0} - 1 dB$ , that is " $V_{ACCH}$ "/" $V_{ACCL}$ ".                                                                                                                                                         |
| 62   | (4.43 MHz)                                                            | BPF/TOF: 0/1                                               | (1)<br>(2)                                                                                   | Set BUS data "BPF/TOF" to "(1), TOF", "Color system" to "(1, 0, 0) 443PAL"                                                                                                                                                         |
|      | /F0T443         Color system:           /QT443         443PAL/358NTSC | (3)                                                        | Measure the peaking frequency/Q of chroma filter at pin 50, that is " $F_{0T443}$ ","QT443". |                                                                                                                                                                                                                                    |
|      | BPF characteristics<br>(4.43 MHz)                                     | RGB Mute: 0<br>Y Mute: 0                                   | (4)                                                                                          | Set BUS data "BPF/TOF" to "(0), BPF", "Color system" to "(1, 0, 0), 443PAL".                                                                                                                                                       |
|      | /F0B443                                                               | Uni-Color: 127                                             | (5)                                                                                          | Repeat (3), that is "F <sub>0B443</sub> "/"Q <sub>B443</sub> ".                                                                                                                                                                    |
|      | /Q <sub>B443</sub>                                                    | Color: 64                                                  | (6)                                                                                          | Set BUS data "BPF/TOF" to "(1), TOF", "Color system" to "(0, 1, 0), 358NTSC".                                                                                                                                                      |
|      |                                                                       | Others: Preset                                             | (7)                                                                                          | Repeat (3), that is "F <sub>0T358</sub> "/"Q <sub>T358</sub> ".                                                                                                                                                                    |
|      | TOF characteristics<br>(3.58 MHz)                                     |                                                            | (8)                                                                                          | Set BUS data "BPF/TOF" to "(0), BPF", "Color system" to "(0, 1, 0), 358NTSC"                                                                                                                                                       |
|      | /F <sub>0T358</sub>                                                   |                                                            | (9)                                                                                          | Repeat (3), that is "F <sub>0B358</sub> "/"Q <sub>B358</sub> ".                                                                                                                                                                    |
|      | /Q <sub>T358</sub>                                                    |                                                            |                                                                                              |                                                                                                                                                                                                                                    |
|      | BPF characteristics<br>(3.58 MHz)                                     |                                                            |                                                                                              |                                                                                                                                                                                                                                    |
|      | /F <sub>0B358</sub>                                                   |                                                            |                                                                                              |                                                                                                                                                                                                                                    |
|      | /Q <sub>B358</sub>                                                    |                                                            |                                                                                              |                                                                                                                                                                                                                                    |
| C3   | C delay time                                                          | Video SW: 01                                               | (1)                                                                                          | Input a 4.43 MHz PAL rainbow color-bar (signal 5, $V_0 = 300 \text{ mV}_{(p-p)}$ , burst:chroma = 1:1) into pin 24.                                                                                                                |
|      | /tCDELN                                                               | Y Mute: 0                                                  | (2)                                                                                          | Observe the pin 50 output, measure the delay time between pin 24 and pin 50 that is "t <sub>CDELP</sub> ".                                                                                                                         |
|      | Delay time difference                                                 | Uni-Color: 127<br>Color: 64                                | (3)                                                                                          | Input a 3.58 MHz NTSC rainbow color-bar (signal 5, $V_0 = 286 \text{ mV}_{(p-p)}$ , burst:chroma = 1:1) into pin 24.                                                                                                               |
|      | between Y/C<br>/Δt <sub>Y/CP</sub>                                    | Others: Preset                                             | (4)                                                                                          | Observe the pin 50 output, measure the delay time between pin 24 and pin 50 that is " $t_{CDELN}$ ".                                                                                                                               |
|      | /∆t <sub>Y/CN</sub>                                                   |                                                            | (5)                                                                                          | $``\Delta t_{Y/CP}" = t_{YDEL} - t_{CDELP}$                                                                                                                                                                                        |
|      |                                                                       |                                                            |                                                                                              | $``\Delta t_{Y/CN}" = t_{YDEL} - t_{CDELN}$                                                                                                                                                                                        |
| C4   | Color characteristics                                                 | Video SW: 01                                               | (1)                                                                                          | Input a 4.43 MHz PAL rainbow color-bar (signal 5, $V_0 = 300 \text{ mV}_{(p-p)}$ , burst:chroma = 1:1) into pin 24.                                                                                                                |
|      | /G <sub>COLMIN</sub>                                                  | Color: 0/64/127                                            | (2)                                                                                          | Measure the pin 50 amplitude for Color 127/64/0, that is VCOLMAX/VCOLCEN/VCOLMIN-                                                                                                                                                  |
|      |                                                                       | Y Mute: 1                                                  | (3)                                                                                          | "G <sub>COLMAX</sub> " = 20*log (V <sub>COLMAX</sub> /V <sub>COLCEN</sub> )                                                                                                                                                        |
|      |                                                                       | Uni-Color: 127                                             |                                                                                              | "G <sub>COLMIN</sub> " = 20*log (V <sub>COLMIN</sub> /V <sub>COLCEN</sub> )                                                                                                                                                        |
|      |                                                                       | Others: Preset                                             |                                                                                              |                                                                                                                                                                                                                                    |
| C5   | Uni-color<br>characteristics for C                                    | Video SW: 01<br>RGB Mute: 0                                | (1)                                                                                          | Input a 4.43 MHz PAL rainbow color-bar (signal 5, $V_0 = 300 \text{ mV}_{(p-p)}$ , burst:chroma = 1:1) into pin 24.                                                                                                                |
|      | /G <sub>UCC</sub>                                                     | Color: 64                                                  | (2)                                                                                          | Measure the pin 50 amplitude for Uni-Color 127/0 that is $V_{UCCMAX},$ and $V_{UCCMIN}.$                                                                                                                                           |
|      |                                                                       | Uni-Color: 0/127                                           | (3)                                                                                          | " $G_{UCC}$ " = 20*log (V <sub>UCCMIN</sub> /V <sub>UCCMAX</sub> )                                                                                                                                                                 |
|      |                                                                       | Y Mute: 1                                                  |                                                                                              |                                                                                                                                                                                                                                    |
|      |                                                                       | Others: Preset                                             |                                                                                              |                                                                                                                                                                                                                                    |

| Note | Items/Symbols                                                                  | Bus Conditions                                                                                                      |     | Measurement Method                                                                                                                                                                                                                                                                                                                                                          |
|------|--------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| C6   | APC pull-in range<br>(4.43 MHz)                                                | Video SW: 01                                                                                                        | (1) | Input a 4.43 MHz PAL rainbow color-bar (signal 5, $V_0 = 300 \text{ mV}_{(p-p)}$ , burst:chroma = 1:1) into pin 24.                                                                                                                                                                                                                                                         |
|      | $/\Delta F_{4APCP^+}$                                                          | RGB Mute: 0                                                                                                         | (2) | Set "Color System" to "(1, 0, 0), (443PAL)".                                                                                                                                                                                                                                                                                                                                |
|      | /∆F <sub>4APCP</sub> _                                                         | Color: 64                                                                                                           | (3) | Changing the sub carrier frequency of pin 24 input in 4.43 MHz $\pm$ 3 kHz, measure the sub carrier frequency of pin 24 input: E4APCP./EAAPCP, when Read BUS "Color system"                                                                                                                                                                                                 |
|      | APC hold range<br>(4.43 MHz)                                                   | / Mute: 1<br>Jni-Color: 127                                                                                         |     | changes from "(0, 0, 0), No color" to "(0, 0, 1), 443PAL",<br>$F_{4APCH_{+}}/F_{4APCH_{-}}$ when Read BUS "Color system" changes<br>from "(0, 0, 1), 443PAL" to "(0, 0, 0), No color"                                                                                                                                                                                       |
|      | $/\Delta F_{4APCH^+}$                                                          | Others: Preset                                                                                                      | (4) | "ΔF <sub>4APCP+</sub> " = F <sub>4APCP+</sub> – 4433619                                                                                                                                                                                                                                                                                                                     |
|      | /∆F <sub>4APCH</sub> _                                                         |                                                                                                                     |     | $\Delta F_{4APCP-} = 4433619 - F_{4APCP-}$                                                                                                                                                                                                                                                                                                                                  |
|      |                                                                                |                                                                                                                     |     | $``\Delta F_{4APCH+}" = F_{4APCH+} - 4433619$                                                                                                                                                                                                                                                                                                                               |
|      | APC pull-in range<br>(3.58 MHz)                                                |                                                                                                                     |     | $\Delta F_{4APCH-} = 4433619 - F_{4APCH-}$                                                                                                                                                                                                                                                                                                                                  |
|      | /ΔF <sub>3APCP+</sub>                                                          |                                                                                                                     | (5) | Input a 3.58 MHz NTSC rainbow color-bar (signal 5, $V_0 = 286 \text{ mV}_{(p-p)}$ , burst:chroma = 1:1) into pin 24.                                                                                                                                                                                                                                                        |
|      | $/\Delta F_{3APCP-}$                                                           |                                                                                                                     | (6) | Set "Color System" to "(0, 1, 0), (358NTSC)".                                                                                                                                                                                                                                                                                                                               |
|      | APC hold range<br>(3.58 MHz)<br>/ΔF <sub>3APCH+</sub><br>/ΔF <sub>3APCH-</sub> |                                                                                                                     | (7) | Changing the sub carrier frequency of pin 24 input in 3.58 MHz $\pm$ 3 kHz, measure the sub carrier frequency of pin 24 input: $F_{3APCP_{+}}/F_{3APCP_{-}}$ when Read BUS "Color system" changes from "(0, 0, 0), No color" to "(1, 0, 0), 358NTSC", $F_{3APCH_{+}}/F_{3APCH_{-}}$ when Read BUS "Color system" changes from "(1, 0, 0), 358NTSC" to "(0, 0, 0), No color" |
|      | 3/1 0/1                                                                        |                                                                                                                     | (8) | $``\Delta F_{3APCP+}" = F_{3APCP+} - 3579545$                                                                                                                                                                                                                                                                                                                               |
|      |                                                                                |                                                                                                                     |     | "∆F <sub>3APCP</sub> –" = 3579545 – F <sub>3APCP</sub> –                                                                                                                                                                                                                                                                                                                    |
|      |                                                                                |                                                                                                                     |     | "Δ $F_{3APCH+}$ " = $F_{3APCH+}$ – 3579545                                                                                                                                                                                                                                                                                                                                  |
|      |                                                                                |                                                                                                                     |     | "ΔF <sub>3APCH</sub> –" = 3579545 – F <sub>3APCH</sub> –                                                                                                                                                                                                                                                                                                                    |
| C7   | PAL ID sensitivity<br>(normal mode)                                            | Video SW: 01                                                                                                        | (1) | Input a 4.43 MHz PAL rainbow color-bar (signal 5, $V_0 = 300 \text{ mV}_{(p-p)}$ , burst:chroma = 1:1) into pin 24.                                                                                                                                                                                                                                                         |
|      |                                                                                | ALIDON Color system: 010/100<br>ALIDOFF RGB Mute: 0<br>Color: 64<br>D sensitivity Y Mute: 1<br>hode) Uni Color: 127 | (2) | Set "Color System" to "(1, 0, 0), (443PAL)", "P/N ID" to "0, normal"                                                                                                                                                                                                                                                                                                        |
|      | PAL ID sensitivity<br>(low mode)                                               |                                                                                                                     | (3) | Changing the burst amplitude of pin 24 input, measure the burst amplitude of pin 24 input: " $V_{PALIDON}$ " when Read BUS "Color system" changes from "(0, 0, 0), No color" to "(0, 0, 1), 443PAL", " $V_{PALIDOFF}$ " when Read BUS "Color system" changes from "(0, 0, 1), 443PAL" to "(0, 0, 0), No color"                                                              |
|      | <b>WPALIDLON</b>                                                               | Others: Preset                                                                                                      | (4) | Set "P/N ID" to "1, low"                                                                                                                                                                                                                                                                                                                                                    |
|      | /V <sub>PALIDLOFF</sub>                                                        |                                                                                                                     | (5) | Repeat (3), that is "VPALIDLON"/"VPALIDLOFF"                                                                                                                                                                                                                                                                                                                                |
|      | NTSC ID sensitivity                                                            |                                                                                                                     | (6) | Set "Color System" to "(0, 1, 0), (358NTSC)", "P/N ID" to "0, normal".                                                                                                                                                                                                                                                                                                      |
|      | (normal mode)<br>/VNTIDON<br>/VNTIDOFF                                         |                                                                                                                     | (7) | Changing the burst amplitude of pin 24 input, measure the burst amplitude of pin 24 input: " $V_{NTIDON}$ " when Read BUS "Color system" changes from "(0, 0, 0), No color" to "(1, 0, 0), 358NTSC", " $V_{NTIDOFF}$ " when Read BUS "Color system" changes from "(1, 0, 0), 358NTSC" to "(0, 0, 0), No color"                                                              |
|      |                                                                                |                                                                                                                     | (8) | Set "P/N ID" to "1, low"                                                                                                                                                                                                                                                                                                                                                    |
|      | (low mode)                                                                     |                                                                                                                     | (9) | Repeat (3), that is "V <sub>NTIDLON</sub> "/"VNTIDLOFF"                                                                                                                                                                                                                                                                                                                     |
|      | <b>W<sub>NTIDLON</sub></b>                                                     |                                                                                                                     |     |                                                                                                                                                                                                                                                                                                                                                                             |
|      | /V <sub>NTIDLOFF</sub>                                                         |                                                                                                                     |     |                                                                                                                                                                                                                                                                                                                                                                             |
| C8   | CW out amplitude                                                               | Video SW: 01                                                                                                        | (1) | Input a 4.43 MHz PAL rainbow color-bar (signal 5,                                                                                                                                                                                                                                                                                                                           |
|      | N <sub>CW</sub>                                                                | Color system: 100<br>CW SW: 1<br>RGB Mute: 0                                                                        | (2) | Measure the amplitude of pin 26 output that is " $V_{CW}$ ".                                                                                                                                                                                                                                                                                                                |
|      |                                                                                | Others: Preset                                                                                                      |     |                                                                                                                                                                                                                                                                                                                                                                             |

#### SECAM Stage

| Note | Items/Symbols                          | Bus Conditions |                                                                                                       | Measurement Method                                                                                                       |
|------|----------------------------------------|----------------|-------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------|
| SE1  | Color Difference<br>Relative Amplitude | RGB Mute:0     | (1)                                                                                                   | Input a SECAM 75% color bar(200mV(p-p) at R ID) into pin 24.                                                             |
|      | / R/B-S                                | Color:64       | (2)                                                                                                   | Measure the R-Y output amplitude at pin 50, that is "VK3.                                                                |
|      |                                        | V Mute 1       | (3)                                                                                                   | Calculate : "R/R-S"-VRS/VRS                                                                                              |
|      |                                        | Others: preset | (-)                                                                                                   |                                                                                                                          |
| SF2  | Linearity                              | RGB Mute:0     | (1)                                                                                                   | Input a SECAM 75% color bar(200mV(p-p) at R ID) into pin 24                                                              |
| 022  | / LinB                                 | SECAM black:1  | (1)                                                                                                   | Set BUS data "SECAM black" to "1:alignment"                                                                              |
|      | / LinR                                 | Others: preset | (3)                                                                                                   | Measure the amplitude from black level to Cvan/Red at pin 50.                                                            |
|      | ,                                      |                | (-)                                                                                                   | that is VCyan/VRed.                                                                                                      |
|      |                                        |                | (4)                                                                                                   | Measure the amplitude from black level to Yellow/Blue at pin 52, that is VYellow/VBlue.                                  |
|      |                                        |                | (5)                                                                                                   | Calculate : "LinR"=VCync/Vred                                                                                            |
|      |                                        |                |                                                                                                       | "LinB"=VYellow/VBlue                                                                                                     |
|      |                                        |                |                                                                                                       |                                                                                                                          |
| SE3  | Rising-Fall Time                       | RGB Mute:0     | (1)                                                                                                   | Input a SECAM 75% color bar(200mV(p-p) at R ID) into pin24.                                                              |
|      | / trfB                                 | SECAM black:1  | (2)                                                                                                   | Set BUS data "SECAM black" to "1:alignment".                                                                             |
|      | / trfR Others: preset                  | (3)            | Measure the rising time(from 10% to 90%) between Green and Magenta at pin 50/52, that is "trR"/"trB". |                                                                                                                          |
|      |                                        |                |                                                                                                       | Magenta<br>trB, trR<br>Green 10% 90%                                                                                     |
| SE4  | SECAM ID Sensitivity                   | RGB Mute:0     | (1)                                                                                                   | Input a SECAM 75% color bar(200mV(n-n) at R ID) into pin24                                                               |
| 0L4  | (Normal Mode)                          | SECAM black:1  | (2)                                                                                                   | Set BUS data "SECAM black" to "1:alignment", "CW SW" to "1:on"                                                           |
|      | / VSIDHOEE                             | CW SW: 1       | (3)                                                                                                   | Set BUS data "S ID Sens" to "0: Normal", "S ID Mode" to "0:H",                                                           |
|      | / VSIDHVON                             | S ID Sens:0/1  | (0)                                                                                                   | Changing the burst amplitude of pin 24 input, measure the burst                                                          |
|      | / V <sub>SIDHVOFF</sub>                | S ID Mode:0/1  |                                                                                                       | amplitude of pin 24 input: " $V_{SIDHON}$ " when Read BUS "Color system" changes from "(0, 0, 0) No color" to "(1, 1, 0) |
|      | SECAM ID Sensitivity<br>(Low Mode)     | Others: Preset |                                                                                                       | SECAM", " $V_{SIDHOFF}$ " when Read BUS "Color system" changes from "(1, 1, 0), SECAM" to "(0, 0, 0), No color"          |
|      | / V <sub>SIDLHON</sub>                 |                | (5)                                                                                                   | Set BUS data "S ID Mode" to "1:H+V".                                                                                     |
|      | / V <sub>SIDLHOFF</sub>                |                | (6)                                                                                                   | Repeat (4), that is "V <sub>SIDHVON</sub> " / "V <sub>SIDHVOFF</sub> ".                                                  |
|      | / V <sub>SIDLHVON</sub>                |                | (7)                                                                                                   | Set BUS data "S ID Sens" to "1:Low", "S ID Mode" to "0:H".                                                               |
|      | / V <sub>SIDLHVOFF</sub>               |                | (8)                                                                                                   | Repeat (4), that is "V <sub>SIDLHON</sub> " / "V <sub>SIDLHOFF</sub> ".                                                  |
|      |                                        |                | (9)                                                                                                   | Set BUS data "S ID Mode" to "1:H+V".                                                                                     |
|      |                                        |                | (10)                                                                                                  | Repeat (4), that is "VSIDLHVON" / "VSIDLHVOFF".                                                                          |

| Note | Items/Symbols                                                                                                                                                                                            | Bus Conditions                                                                                   | Measurement Method                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SE5  | SECAM adjustment characteristic black<br>/ V <sub>SBMAX</sub> / V <sub>SRMAX</sub> / V <sub>SRMIN</sub> / V <sub>SRMIN</sub> SECAM black<br>adjustment sensitivity / ΔV <sub>SB</sub> / ΔV <sub>SR</sub> | RGB Mute:0<br>SECAM black:1<br>SECAM B-Y black .:0/15<br>SECAM R-Y black.:0/15<br>Others: Preset | <ol> <li>Input a SECAM black signal(200mV(p-p) at R ID) into pin24.</li> <li>For SECAM B-Y/R-Y Black.:8, measure the DC level of picture period at pin 52/50, that is V<sub>SBCEN</sub> / V<sub>SRCEN</sub>.</li> <li>For SECAM B-Y Black :0/15, measure the DC level change of picture period against V<sub>SBCEN</sub> at pin 52, that is "V<sub>SBMIN</sub>" / "V<sub>SBMAX</sub>".</li> <li>For SECAM R-Y Black :0/15, measure the DC level change of picture period against V<sub>SRCEN</sub> at pin 50, that is "V<sub>SRMIN</sub>" / V<sub>SRMAX</sub>".</li> <li>For SECAM R-Y Black :0/15, measure the DC level change of picture period against V<sub>SRCEN</sub> at pin 50, that is "V<sub>SRMIN</sub>" / V<sub>SRMAX</sub>"".</li> <li>Calculate;" Δ V<sub>SECB</sub>"=(V<sub>SBMAX</sub>-V<sub>SBMIN</sub>)/15<br/>"Δ VSECR"=(V<sub>SRMAX</sub> - V<sub>SRMIN</sub>)/15</li> </ol> |

#### Text Stage

| Note | Items/Symbols                                                                                                                                                                                | Bus Conditions                                                                                                            |                                                                                                       | Measurement Method                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| T1   | V-BLK pulse output<br>level<br>/V <sub>VBLK</sub><br>H-BLK pulse output<br>level<br>/VHBLK                                                                                                   | Video SW: 01<br>RGB Mute: 0<br>All: Preset                                                                                | (1)<br>(2)                                                                                            | Input a raster signal (signal 1) into pin 24.<br>Measure the DC level of V/H blanking period at pin 50, that is<br>"VVBLK"/"VHBLK"·                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| T2   | RGB output black<br>level (0 IRE DC)<br>/V <sub>BLACK</sub>                                                                                                                                  | Video SW: 01<br>Brightness: 64<br>Color: 0<br>RGB Mute: 0<br>R cutoff: 128<br>Others: Preset                              | (1)<br>(2)                                                                                            | Input a 0 IRE signal (signal 1, $V_0 = 0 V_{p-p}$ ) into pin 24.<br>Measure the DC level of picture period at pin 50, that is<br>"VBLACK".                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| T3   | RGB output white<br>level (100 IRE AC)<br>/Vwhite                                                                                                                                            | Video SW: 01<br>Brightness: 64<br>Color: 0<br>RGB Mute: 0<br>R cutoff: 128<br>YPL: 1<br>Others: Preset                    | (1)<br>(2)                                                                                            | Input a 100 IRE signal (signal 1, $V_0 = 0.7 V_{p-p}$ ) into pin 24.<br>Measure the amplitude of picture period at pin 50, that is "VWHITE".                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| T4   | Cut-off voltage<br>variable range<br>/ΔV <sub>CUT+</sub><br>/ΔV <sub>CUT-</sub>                                                                                                              | Video SW: 01<br>Brightness: 64<br>Color: 0<br>RGB Mute: 0<br>R cutoff: 255/0<br>Others: Preset                            | <ul> <li>(1)</li> <li>(2)</li> <li>(3)</li> <li>(4)</li> </ul>                                        | Input a 0 IRE signal (signal 1, $V_0 = 0 V_{p-p}$ ) into pin 24.<br>Set "R cut off" to 255/0, measure the DC level of picture<br>period at pin 50, that is $V_{CUTMAX}/V_{CUTMIN}$ .<br>" $\Delta V_{CUT+}$ " = $V_{CUTMAX} - V_{BLACK}$<br>" $\Delta V_{CUT-}$ " = $V_{CUTMIN} - V_{BLACK}$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| T5   | Drive control variable<br>range<br>/G <sub>DR+</sub><br>/G <sub>DR-</sub>                                                                                                                    | Video SW: 01<br>B Drive: 0/127<br>Brightness: 64<br>Color: 0<br>RGB Mute: 0<br>Uni-Color: 127<br>YPL: 1<br>Others: Preset | <ul> <li>(1)</li> <li>(2)</li> <li>(3)</li> <li>(4)</li> </ul>                                        | Input a 100 IRE signal (signal 1, $V_0 = 0.7 V_{p-p}$ ) into pin 24.<br>Set "B drive" to 255/0, measure the amplitude of picture period at pin 52, that is V <sub>DRMAX</sub> /V <sub>DRMIN</sub> .<br>"G <sub>DR+</sub> " = 20*log (V <sub>DRMAX</sub> /V <sub>WHITE</sub> )<br>"G <sub>DR-</sub> " = 20*log (V <sub>DRMIN</sub> /V <sub>WHITE</sub> )                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| T6   | Tint characteristics<br>(3.58 MHz)<br>$/\Delta \theta_{358MAX}$<br>$/\Delta \theta_{358MIN}$<br>Tint characteristics<br>(4.43 MHz)<br>$/\Delta \theta_{443MAX}$<br>$/\Delta \theta_{443MIN}$ | Video SW: 01<br>RGB Mute: 0<br>Color: 64<br>Tint: 0/64/127<br>Y Mute: 1<br>Uni-Color: 127<br>Others: Preset               | <ul> <li>(1)</li> <li>(2)</li> <li>(3)</li> <li>(4)</li> <li>(5)</li> <li>(6)</li> <li>(7)</li> </ul> | Input a 3.58 MHz NTSC rainbow color-bar (signal 5,<br>$V_0 = 286 \text{ mV}_{(p-p)}$ , burst:chroma = 1:1) into pin 24.<br>Set BUS data "Tint" to "64" and adjust the burst phase so that<br>the 6th bar of pin 52 output is maximum, that is $\theta_{358CEN}$ .<br>Change "Tint" to "127/0" and adjust the burst phase so that<br>the 6th bar of pin 52 output is maximum, that is $\theta_{358MAX}/\theta_{358MIN}$ .<br>" $\Delta \theta$ 358MAX" = $-(\theta_{358MAX} - \theta_{358CEN})$<br>" $\Delta \theta$ 358MAX" = $-(\theta_{358MAX} - \theta_{358CEN})$<br>Input a 4.43 MHz NTSC rainbow color-bar (signal 5,<br>$V_0 = 286 \text{ mV}_{(p-p)}$ , burst:chroma = 1:1) into pin 24.<br>Repeat (2)&(3), that is $\theta_{443CEN}/\theta_{443MAX}/\theta_{443MIN}$ .<br>" $\Delta \theta$ 443MAX" = $-(\theta_{443MAX} - \theta_{443CEN})$ |

| Note | Items/Symbols                            | Bus Conditions                   |       | Measurement Method                                                                                                   |
|------|------------------------------------------|----------------------------------|-------|----------------------------------------------------------------------------------------------------------------------|
| Τ7   | Relative amplitude                       | Video SW: 01/10                  | (1)   | Set BUS data "Video SW" to "01"                                                                                      |
|      | (PAL)                                    | G/B drive: adjust                | (2)   | Input a 100 IRE signal (siganl 1, $V_0 = 0 V_{p-p}$ ) into pin 24.                                                   |
|      | /V <sub>PR/B</sub><br>/V <sub>PG/B</sub> | NTSC matrix: 00/01/11            | (3)   | Adjust BUS data "G/B drive" so that each amplitude of pin 50/51/52 output are equal.                                 |
|      |                                          | Color: 64                        | (4)   | Set BUS data "Y Mute" to "1".                                                                                        |
|      | Relative amplitude<br>(NTSC1)            | Y Mute: 1                        | (5)   | Input a 4.43 MHz PAL rainbow color-bar (signal 5, $V_0 = 300 \text{ mV} (p-p)$ , burst:chroma = 1:1) into pin 24.    |
|      | /V <sub>N1R/B</sub>                      | YPL: 1<br>Uni-Color: 127         | (6)   | Measure the amplitude of pin 50/51/52 output, that is<br>"VPROUT"/"VPGOUT"/"VPBOUT"                                  |
|      | / VN1G/B                                 | Others: Preset                   | (7)   | "VPR/B" = VPROUT/VPBOUT                                                                                              |
|      | Relative amplitude                       |                                  |       | "VPG/B" = VPGOUT/VPBOUT                                                                                              |
|      | (NTSC2)                                  |                                  | (8)   | Input a 3.58 MHz NTSC rainbow color-bar (signal 5, $V_0 = 286 \text{ mV}_{(p-p)}$ , burst:chroma = 1:1) into pin 24. |
|      | /VN2R/B                                  |                                  | (9)   | Set "Color system" to "(0, 1, 0), 358NTSC", "NTSC Phase" to                                                          |
|      | / V N2G/B                                |                                  | (1.0) | "NTSC1"/"NTSC2".                                                                                                     |
|      | Relative amplitude                       |                                  | (10)  | Repeat (4)&(7), that is "V <sub>N1R/B</sub> "/"V <sub>N1G/B</sub> "/"V <sub>N2R/B</sub> "/"V <sub>N2G/B</sub> ".     |
|      | (DVD)                                    |                                  | (11)  | Set BUS data "Video SW" to "10", "UV converter" to "(1, 0, 0),<br>+3dB up" and "NTSC Phase" to "DVD".                |
|      | /V <sub>DR/B</sub><br>/V <sub>DG/B</sub> |                                  | (12)  | Input a Cb/Cr signal (signal 5) into pin 19&21, and a 0 IRE signal (signal 1, $V_0 = 0 V_{(p-p)}$ ) into pin 20.     |
|      |                                          |                                  | (13)  | Repeat (4)&(6), that is "V <sub>DR/B</sub> "/"V <sub>DG/B</sub> ".                                                   |
| Т8   | Relative phase (PAL)                     | Video SW: 01/10                  | (1)   | Set BUS data "Video SW" to "01"                                                                                      |
|      | /θ <sub>PR-B</sub>                       | NTSC matrix: 00/01/11            | (2)   | Input a 4.43 MHz PAL rainbow color-bar (signal 5,<br>$V_0 = 300 \text{ mV}$ (see), burst chroma = 1:1) into pin 24   |
|      | /θ <sub>PG-B</sub>                       | RGB Mute: 0                      | (3)   | Observe the pip 50/51/52 output measure the R/G/B                                                                    |
|      |                                          | Color: 64                        | (0)   | modulation angle ( $\theta_{PR}/\theta_{PG}/\theta_{PB}$ ) according following figure                                |
|      | Relative phase<br>(NTSC1)                | Y Mute: 1                        |       | and equality.                                                                                                        |
|      | /θN1P-B                                  | YPL: 1                           |       |                                                                                                                      |
|      | /θ <sub>N1G-B</sub>                      | Uni-Color: 127<br>Others: Preset |       | $\theta_{P*} = \theta_{O*} - \left\{ \tan^{-1} \left  \frac{1}{\frac{2A}{B} + \sqrt{3}} \right ^{-15} \right\}$      |
|      |                                          |                                  |       |                                                                                                                      |
|      | Relative phase                           |                                  |       | Deel                                                                                                                 |
|      |                                          |                                  |       |                                                                                                                      |
|      | /0N2R-В                                  |                                  |       |                                                                                                                      |
|      | лонzg-в                                  |                                  |       |                                                                                                                      |
|      | Relative phase (DVD)                     |                                  |       |                                                                                                                      |
|      | /θDR-B                                   |                                  |       | For $\theta_{PR}$ ; Peak: 3 <sup>rd</sup> bar, $\theta_{0R} = 90$                                                    |
|      | / <sub>ФDG-В</sub>                       |                                  |       | For $\theta_{PG}$ ; Peak (negative): 4th bar, $\theta_{0G} = 240$                                                    |
|      | 202                                      |                                  |       | For $\theta_{PB}$ ; Peak: 6th bar, $\theta_{0B} = 0$                                                                 |
|      |                                          |                                  | (4)   | $"\theta_{PR}-B"=\theta_{PR}-\theta_{PB}$                                                                            |
|      |                                          |                                  |       | $"\theta_{PG-B}" = \theta_{PG} - \theta_{PB}$                                                                        |
|      |                                          |                                  | (5)   | Input a 3.58 MHz NTSC rainbow color-bar (signal 5, $V_0 = 286 \text{ mV} (p-p)$ , burst:chroma = 1:1) into pin 24.   |
|      |                                          |                                  | (6)   | Set "Color system" to "(0, 1, 0), 358NTSC", "NTSC Phase" to "NTSC1"/"NTSC2".                                         |
|      |                                          |                                  | (7)   | Repeat (2) to (4), that is "θ <sub>N1R-B</sub> "/"θ <sub>N1G-B</sub> "/"θ <sub>N2R-B</sub> "/"θ <sub>N2G-B</sub> ".  |
|      |                                          |                                  | (8)   | Set BUS data "Video SW" to "10", "UV converter" to "(1, 0, 0),<br>+3dB up" and "NTSC Phase" to "DVD".                |
|      |                                          |                                  | (9)   | Input a Cb/Cr signal (signal 5) into pin 19&21, and a 0 IRE signal (signal 1, $V_0 = 0 V (p-p)$ ) into pin 20.       |
|      |                                          |                                  | (10)  | Repeat (2) to (4), that is "θ <sub>DR-B</sub> "/"θ <sub>DG-B</sub> ".                                                |

| Note | Items/Symbols         | Bus Conditions        |     | Measurement Method                                                                                                                           |
|------|-----------------------|-----------------------|-----|----------------------------------------------------------------------------------------------------------------------------------------------|
| Т9   | ABCL control voltage  | Video SW: 01          | (1) | Input a 100 IRE signal (signal 1, $V_0 = 0.7 V_{p-p}$ ) into pin 24.                                                                         |
|      | range                 | ABL Gain: 11          | (2) | Decreasing the pin 27 voltage, measure the voltage at which                                                                                  |
|      | /VABCLH               | R cut off: 128        |     | pin 50 output begins/stops decreasing, that is<br>"VABCLH"/"VABCLL".                                                                         |
|      | /VABCLL               | Brightness: 64        | (3) | Measure the minimum amplitude of pin 50 output, that is                                                                                      |
|      |                       | Color: 0              |     | V <sub>ACLMIN</sub> .                                                                                                                        |
|      | ACL Gain              | RGB Mute: 0           | (4) | " $G_{ACL}$ " = 20*log (V <sub>ACLMIN</sub> /V <sub>WHITE</sub> )                                                                            |
|      | /G <sub>ACL</sub>     | Uni-Color: 127        |     |                                                                                                                                              |
|      |                       | Others: Preset        |     |                                                                                                                                              |
| T10  | ABL start point       | Video SW: 01          | (1) | Input a 0 IRE signal (signal 1, $V_0 = 0 V_{p-p}$ ) into pin 24.                                                                             |
|      | /V <sub>ABLP0</sub>   | ABL Start Point:      | (2) | Set "ABL Point" to "00/01/10/11", and decreasing the pin 27                                                                                  |
|      | /V <sub>ABLP1</sub>   | 00/01/10/11           |     | decreasing, that is V <sub>ABL1</sub> /V <sub>ABL2</sub> /V <sub>ABL3</sub> /V <sub>ABL4</sub> .                                             |
|      | /V <sub>ABLP2</sub>   | ABL Gain: 11          | (3) | "VABLP0" = VABL1 - VABCLH                                                                                                                    |
|      | /V <sub>ABLP3</sub>   | R cut off: 128        |     | "VABLP1" = VABL2 - VABCLH                                                                                                                    |
|      |                       | Brightness: 64        |     | "VABLP2" = VABL3 - VABCLH                                                                                                                    |
|      |                       | Color: 0              |     | "VABLP3" = VABL4 - VABCLH                                                                                                                    |
|      |                       | RGB Mute: 0           |     |                                                                                                                                              |
|      |                       | Uni-Color: 127        |     |                                                                                                                                              |
|      |                       | Others: Preset        |     |                                                                                                                                              |
| T11  | ABL gain              | Video SW: 01          | (1) | Input a 0 IRE signal (signal 1, $V_0 = 0 V_{p-p}$ ) into pin 24.                                                                             |
|      | /V <sub>ABLG0</sub>   | ABL Start Point: 00   | (2) | Set "ABL Gain" to "00/01/10/11", measure the DC level of                                                                                     |
|      | /V <sub>ABLG1</sub>   | ABL Gain: 00/01/10/11 |     | VABL5/VABL6/VABL7/VABL8.                                                                                                                     |
|      | /V <sub>ABLG2</sub>   | R cut off: 128        | (3) | "VABLG0" = VABL5 - VBLACK                                                                                                                    |
|      | /V <sub>ABLG3</sub>   | Brightness: 64        |     | "VABLG1" = VABL6 - VBLACK                                                                                                                    |
|      |                       | Color: 0              |     | $V_{ABLG2} = V_{ABL7} - V_{BLACK}$                                                                                                           |
|      |                       | RGB Mute: 0           |     | $"V_{ABLG3}" = V_{ABL8} - V_{BLACK}$                                                                                                         |
|      |                       | Uni-Color: 127        |     |                                                                                                                                              |
|      |                       | Others: Preset        |     |                                                                                                                                              |
| T12  | Uni-color control for | Video SW: 10          | (1) | Set "Video SW" to "10".                                                                                                                      |
|      |                       | Uni-color: 127/0      | (2) | Input a 0 IRE signal (signal 1, $V_0$ = 0 V $_{(p-p)})$ into pin 20, and a                                                                   |
|      | / GUCUV               | RGB Mute: 0           | (0) | signal (signal 6, $f_0 = 100 \text{ kHz}$ , $V_0 = 100 \text{ mV}_{(p-p)}$ ) into pin 19.                                                    |
|      |                       | Color: 64             | (3) | Measure the pin 52 amplitude of picture period for Uni-Color 127/0, that is VUCUVMAX/VUCUVMIN.                                               |
|      |                       | Y Mute: 1             | (4) | "GUCUV" = 20*log (VUCUVMIN/VUCUVMAX)                                                                                                         |
|      |                       | Uni-Color: 127        |     |                                                                                                                                              |
|      |                       | Others: Preset        |     |                                                                                                                                              |
| T13  | UV sub-color control  | Video SW: 10          | (1) | Set "Video SW" to "10".                                                                                                                      |
|      |                       | UV sub color: 31/16/0 | (2) | Input a 0 IRE signal (signal 1, $V_0$ = 0 V $_{(p\text{-}p)})$ into pin 20, and a                                                            |
|      | /GSCOLMAX             | RGB Mute: 0           | (0) | signal (signal 6, $f_0 = 100 \text{ kHz}$ , $V_0 = 100 \text{ mV}_{(p-p)}$ ) into pin 19.                                                    |
|      | / SCOLMIN             | Color: 64             | (3) | ivieasure the pin 52 amplitude of picture period for Sub-Color 31/16/0, that is V <sub>SCMAX</sub> /V <sub>SCCEN</sub> /V <sub>SCMIN</sub> . |
|      |                       | Y Mute: 1             | (4) | "G <sub>SCOLMAX</sub> " = 20*log (V <sub>SCMAX</sub> /V <sub>SCCEN</sub> )                                                                   |
|      |                       | Uni-Color: 127        |     | "G <sub>SCOLMIN</sub> " = 20*log (V <sub>SCMIN</sub> /V <sub>SCCEN</sub> )                                                                   |
|      |                       | Others: Preset        |     |                                                                                                                                              |

#### Def Stage

| Note | Items/Symbols                           | Bus Conditions     |     | Measurement Method                                                                                                                                                     |
|------|-----------------------------------------|--------------------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| D1   | H AFC inactive                          | Video SW: 01       | (1) | Input a 50 Hz/60 Hz composite sync signal into pin 24.                                                                                                                 |
|      | репоа<br>(Даликарана                    | RGB Mute: 0        | (2) | Measure "T <sub>50AFCOFF</sub> "/"T <sub>60AFCOFF</sub> " at pin 12. (cf. Figure D1)                                                                                   |
|      |                                         | Others: Preset     |     |                                                                                                                                                                        |
| D2   | H-OUT starting                          | All: Preset        | (1) | Open pin 9/29/36/44/49/55                                                                                                                                              |
|      | voltage                                 |                    | (2) | Connect pin 25 to pin 17 through 270 $\Omega$ .                                                                                                                        |
|      | /V <sub>HON</sub>                       |                    | (3) | Increasing pin 17 voltage, measure the voltage at which HOUT pulse appears at pin 13, that is "V <sub>HON</sub> ".                                                     |
| D3   | H-OUT pulse duty                        | All: Preset        | (1) | Measure t <sub>HOUT1</sub> /t <sub>HOUT2</sub> at pin 13.                                                                                                              |
|      | M <sub>HOUT</sub>                       |                    | (2) | "Whout" = $t_{HOUT1}/[(t_{HOUT1} + t_{HOUT2})*100]$                                                                                                                    |
|      |                                         |                    |     | Pin 13                                                                                                                                                                 |
| D4   | H-OUT freq. on AFC                      | Video SW: 01       | (1) | Input a 50 Hz composite sync signal into pin 24.                                                                                                                       |
|      | Stop mode                               | AFC Gain: 11 (OFF) | (2) | Measure the HOUT frequency at pin 13, that is " $F_{HAFCOFF50}$ ".                                                                                                     |
|      | /FHAFCOFF50                             | Others: Preset     | (3) | Input a 60 Hz composite sync signal into pin 24.                                                                                                                       |
|      | / HAFCOFF60                             |                    | (4) | Measure the HOUT frequency at pin 13, that is "FHAFCOFF60".                                                                                                            |
| D5   | Horizontal free-run                     | Video SW: 01       | (1) | No input at pin 24.                                                                                                                                                    |
|      | /FH50ER                                 | V-Freq: 001/010    | (2) | Set "V-Freq" to "001/010", measure the HOUT frequency at pin 13, that is "FH50FR"/"FH60FR".                                                                            |
|      | /F <sub>H60FR</sub>                     | Others: Preset     |     |                                                                                                                                                                        |
| D6   | Horizontal freq.                        | All: Preset        | (1) | Connect a power supply to pin 14.                                                                                                                                      |
|      | /Енмах                                  |                    | (2) | Changing the power supply voltage, measure max/min<br>Horizontal frequency at pin 13, that is "FHMAX"/"FHMIN".                                                         |
|      | /F <sub>HMIN</sub>                      |                    |     |                                                                                                                                                                        |
| D7   | Horizontal freq.<br>control sensitivity | All: Preset        | (1) | Measure the pin 14 voltage at which HOUT frequency is 15.734 kHz, that is $V_{H15734}$ .                                                                               |
|      | /βhafc                                  |                    | (2) | Measure the HOUT frequency when Pin 14 voltage is $V_{H15734}$ + 50 mV/V_{H15734} – 50 mV, that is "F_{HLOW}"/ "F_{HHIGH"}.                                            |
|      |                                         |                    | (3) | "β <sub>HAFC</sub> " = (F <sub>HHIGH</sub> – F <sub>HLOW</sub> )/100                                                                                                   |
| D8   | Horizontal pull-in                      | Video SW: 01       | (1) | Input a composite sync signal into pin 24.                                                                                                                             |
|      |                                         | Others: Preset     | (2) | Set "V-Freq" to "000".                                                                                                                                                 |
|      | /ΔF <sub>HPL</sub>                      |                    | (3) | Decreasing the horizontal frequency from 17 kHz, measure<br>the frequency at which HOUT (pin 13) is synchronized with<br>the input signal, which is F <sub>HPH</sub> . |
|      |                                         |                    | (4) | Increasing the horizontal frequency from 14 kHz, measure the frequency at which HOUT (pin 13) is synchronized with the input signal, which is $F_{HPI}$ .              |
|      |                                         |                    | (5) | "∆F <sub>НРН</sub> " = F <sub>НРН</sub> – 15734                                                                                                                        |
|      |                                         |                    |     | "ΔF <sub>HPL</sub> " = 15625 – F <sub>HPL</sub>                                                                                                                        |
| D9   | H-OUT voltage                           | All: Preset        | (1) | Measure the high level of HOUT at pin 13, which is " $V_{HOUTH}$ ".                                                                                                    |
|      | NHOUTH                                  |                    | (2) | Measure the low level of HOUT at pin 13, which is "V $_{\mbox{HOUTL}}$ ".                                                                                              |
|      | NHOUTL                                  |                    |     |                                                                                                                                                                        |
| D10  | Horizontal freq.                        | All: Preset        | (1) | Not input into pin 26.                                                                                                                                                 |
|      | ΔFHVCC                                  |                    | (2) | Measure the HOUT frequency when H V <sub>CC</sub> (pin 17) is 8.5 V/9.5 V, that is $F_{HVCCH}/F_{HVCCL}$ .                                                             |
|      |                                         |                    | (3) | $\Delta F_{HVCC} = (F_{HVCCH} - F_{HVCCL})/1$                                                                                                                          |

### **TOSHIBA**



Figure D1

| Note | Items/Symbols                                                                           | Bus Conditions                                        | Measurement Method                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|------|-----------------------------------------------------------------------------------------|-------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| D11  | FBP phase<br>/PH <sub>FBP</sub>                                                         | Video SW: 01<br>Others: Preset                        | <ol> <li>Input a composite sync signal into pin 24.</li> <li>According to the following figure, measure<br/>"PHFBP"/"PHHSYNC".</li> </ol>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|      | H-sync. phase<br>/PH <sub>HSYNC</sub>                                                   |                                                       | EXT IN<br>(pin 24)<br>H AFC<br>(pin 14)<br>FBP In<br>(pin 12)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| D12  | H AFC2 hold range<br>/PH <sub>FBP</sub> _<br>/PH <sub>FBP+</sub>                        | Video SW: 01<br>Others: Preset                        | <ol> <li>Input a composite sync signal into pin 24.</li> <li>Changing the phase of FBP input at pin 12, measure the phase of FBP against HOUT at pin 13 when FBP cannot get synchronized with the input signal.</li> </ol>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| D13  | Horizontal position<br>variable range<br>/ΔPH <sub>HPOS+</sub><br>/ΔPH <sub>HPOS-</sub> | Video SW: 01<br>H Position: 0/16/31<br>Others: Preset | (1) Input a composite sync signal into pin 24.<br>(2) Set "Horizontal position" to "16", measure the HOUT phase against H sync at pin 24, which is PH <sub>16</sub> .<br>(3) Changing "Horizontal position" from "0" to "31", measure PH <sub>0</sub> /PH <sub>31</sub> by the same way as (2).<br>(4) " $\Delta$ PH <sub>HPOS-</sub> " = PH <sub>16</sub> - PH <sub>0</sub><br>" $\Delta$ PH <sub>HPOS+</sub> " = PH <sub>31</sub> - PH <sub>16</sub><br>Pin 24<br>EXT IN<br>$\rightarrow$ $\rightarrow$ PH <sub>16</sub><br>Pin 13<br>HOUT<br>(16)<br>$\rightarrow$ $\Delta$ PH <sub>HPOS+</sub><br>(31)<br>$\rightarrow$ $\Delta$ PH <sub>HPOS+</sub><br>(0)                                                                                                                                         |
| D14  | H correction range<br>/ΔΡΗ <sub>ΗCOR+</sub><br>/ΔΡΗ <sub>ΗCOR</sub> –                   | Video SW: 01<br>Others: Preset                        | <ol> <li>Input a composite sync signal into pin 24.</li> <li>Open pin 33, measure the HOUT (pin 13) phase against H sync at pin 24, which is PH<sub>COR0</sub>.</li> <li>Supply pin 33 5.5 V, measure the HOUT (pin 13) phase against H sync at pin 24, which is PH<sub>COR+</sub>.</li> <li>Supply pin 33 0.5 V, measure the HOUT (pin 13) phase against H sync at pin 24, which is PH<sub>COR+</sub>.</li> <li>Supply pin 33 0.5 V, measure the HOUT (pin 13) phase against H sync at pin 24, which is PH<sub>COR+</sub>.</li> <li>Supply pin 33 0.5 V, measure the HOUT (pin 13) phase against H sync at pin 24, which is PH<sub>COR+</sub>.</li> <li>"ΔPH<sub>HCOR+</sub>" = PH<sub>COR+</sub> - PH<sub>COR0</sub></li> <li>"ΔPH<sub>HCOR-</sub>" = PH<sub>COR0</sub> - PH<sub>COR</sub></li> </ol> |

| Note | Items/Symbols        | Bus Conditions    | Measurement Method                                                                                                                                           |
|------|----------------------|-------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|
| D15  | AFC-2 pulse          | Video SW: 01      | (1) Input a composite sync signal into pin 24.                                                                                                               |
|      | threshold level      | Others: Preset    | (2) Connect a power supply at pin 12.                                                                                                                        |
|      | NAFC2                |                   | (3) Increasing the power supply voltage from 0 V, measure the<br>DC level when H BLK pulse just starts to output at pin 50, that<br>is "V <sub>HBLK</sub> ". |
| D16  | H-BLK pulse          | Video SW: 01      | (1) Input a composite sync signal into pin 24.                                                                                                               |
|      | threshold level      | Others: Preset    | (2) Connect a power supply at pin 12.                                                                                                                        |
|      | Whblk                |                   | (3) Increasing the power supply voltage from 0 V, measure the<br>DC level when H BLK pulse just starts to output at pin 50, that<br>is "V <sub>HBLK</sub> ". |
| D17  | Black peak det. stop | TEST mode:        | (1) Input a composite sync signal into pin 24.                                                                                                               |
|      | period (H)           | 06h 00101000      | (2) According to the following figure, measure                                                                                                               |
|      | /PH <sub>BPDET</sub> | 19h 00010000      | "PH <sub>BPDET</sub> "&"W <sub>BPDET</sub> ".                                                                                                                |
|      | WBPDET               | 25h 00100000      |                                                                                                                                                              |
|      |                      | Black stretch: 01 | <u>64 μs</u>                                                                                                                                                 |
|      |                      |                   | Pin 24<br>EXT-in                                                                                                                                             |
|      |                      |                   | Pin 14<br>H AFC                                                                                                                                              |
|      |                      |                   | Pin 12<br>SCP OUT                                                                                                                                            |
|      |                      |                   | 12 + M<br>monitor                                                                                                                                            |
| D18  | Gate pulse start     | Video SW: 01      | (1) Input a composite sync signal into pin 24.                                                                                                               |
|      | phase                | Others: Preset    | (2) According to the following figure, measure "PH <sub>GP</sub> "&"W <sub>GP</sub> ".                                                                       |
|      | /PH <sub>GP</sub>    |                   |                                                                                                                                                              |
|      | Gate pulse width     |                   | 64 µs                                                                                                                                                        |
|      | WGP                  |                   |                                                                                                                                                              |
|      |                      |                   | Pin 24<br>EXT In                                                                                                                                             |
|      |                      |                   |                                                                                                                                                              |
|      |                      |                   | Pin 14<br>H AFC                                                                                                                                              |
|      |                      |                   | $\begin{array}{cccc} PH_{GP} \longrightarrow & & W_{GP} \longrightarrow & \\ Pin 12 & & & \\ SCP Out & & & \\ \end{array}$                                   |

| Note | Items/Symbols                                                                  | Bus Conditions                                     |                                                                                          | Measurement Method                                                                                                                                                                                                                                                                                                                                                                   |
|------|--------------------------------------------------------------------------------|----------------------------------------------------|------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| D19  | Vertical free-run<br>frequency<br>/FVAUFR50<br>/FVAUFR60<br>/FV50FR<br>/FV60FR | Video SW: 01<br>V-Freq: 00/01/10<br>Others: Preset | <ul> <li>(1)</li> <li>(2)</li> <li>(3)</li> <li>(4)</li> <li>(5)</li> <li>(6)</li> </ul> | Input a 50 Hz composite sync signal into pin 24.<br>Set "V-Freq" to "00, Auto".<br>For no input, measure the frequency of V Ramp at pin 15, that<br>is "F <sub>VAUFR50</sub> ".<br>Input a 60 Hz composite sync signal into pin 24.<br>Repeat (2)&(3), that is "F <sub>VAUFR60</sub> "<br>Set "V-Freq." to "01/11", repeat (3), that is "F <sub>V50FR</sub> "/"F <sub>V60FR</sub> ". |
| D20  | Gate pulse<br>V-masking period<br>/T <sub>50GPM</sub><br>/T <sub>60GPM</sub>   | Video SW: 01<br>V-Freq: 01/10<br>Others: Preset    | <ol> <li>(1)</li> <li>(2)</li> <li>(3)</li> <li>(4)</li> <li>(5)</li> <li>(6)</li> </ol> | Input a 50 Hz composite sync signal into pin 24.<br>Set "V-Freq" to "01".<br>Measure "T <sub>50GPM</sub> " at pin 12. (cf. Figure D20)<br>Input a 60 Hz composite sync signal into pin 24.<br>Set "V-Freq" to "10".<br>Measure "T <sub>60GPM</sub> " at pin 12. (cf. Figure D20)                                                                                                     |

### **TOSHIBA**



Figure D20

| Note | Items/Symbols                     | Bus Conditions          |                     | Measurement Method                                                                                                                                                                              |
|------|-----------------------------------|-------------------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| D21  | V.stop DC voltage                 | V Stop: 1               | (1)                 | Set "V Stop" to "1", "V Size" to "0".                                                                                                                                                           |
|      | <b>WVSVCC</b>                     | V Size: 0               | (2)                 | Set "V Ramp bias" to "0/1", measure the DC level of pin 15,                                                                                                                                     |
|      | /V <sub>VSBGR</sub>               | V Ramp bias: 0/1        |                     | that is "VVSVCC/VVSBGR".                                                                                                                                                                        |
|      |                                   | Others: Preset          |                     |                                                                                                                                                                                                 |
| D22  | Vertical pull-in range            | Video SW: 01            | (1)                 | Input a composite sync signal into pin 24.                                                                                                                                                      |
|      | (auto)                            | V-Freq: 00/01/10        | (2) Se<br>fro<br>at | Set "V-Freq" to "00/01/10, increasing the input vertical period<br>from 220 H by 0.5 H step, measure the period when V output<br>at pin 16 is synchronized with input signal, that is "FvPAUI"/ |
|      | /FVPAUL                           | Others: Preset          |                     |                                                                                                                                                                                                 |
|      | /FVPAUH                           |                         |                     | "Fvp50l"/"Fvp60l".                                                                                                                                                                              |
|      | Vertical pull-in range<br>(50 Hz) |                         | (3)                 | Set "V-Freq" to "00/01/10, decreasing the input vertical period from 360 H by 0.5 H step, measure the period when V output                                                                      |
|      | /F <sub>VP50L</sub>               |                         |                     | at pin 16 is synchronized with input signal, that is "FVPAUH"<br>/"FVP50H"/"FVP60H".                                                                                                            |
|      | /F <sub>VP50H</sub>               |                         |                     |                                                                                                                                                                                                 |
|      | Vertical pull-in range<br>(60 Hz) |                         |                     |                                                                                                                                                                                                 |
|      | /F <sub>VP60L</sub>               |                         |                     |                                                                                                                                                                                                 |
|      | /F <sub>VP60H</sub>               |                         |                     |                                                                                                                                                                                                 |
| D23  | Vertical period on                | V-Freq: 100/101/110/111 | (1)                 | Set "V-Freq" to "100/101/110/111", measure the vertical                                                                                                                                         |
|      |                                   | Others: Preset          |                     | "Tv263".                                                                                                                                                                                        |
|      | /Tvooor                           |                         |                     |                                                                                                                                                                                                 |
|      | /Tv2625                           |                         |                     |                                                                                                                                                                                                 |
|      | /Turea                            |                         |                     |                                                                                                                                                                                                 |
| D24  | VD start phase                    | Video SW: 01            | (1)                 | Input a 50 Hz/60 Hz composite sync signal into pin 24                                                                                                                                           |
| 521  |                                   | Others: Preset          | (2)                 | Measure "PHsovp"/"Wsovp" and "Hsovp"/"Wsovp" at pin 12.                                                                                                                                         |
|      | /PHeovp                           |                         | (-)                 | (cf. Figure D24)                                                                                                                                                                                |
|      |                                   |                         |                     |                                                                                                                                                                                                 |
|      | VD width                          |                         |                     |                                                                                                                                                                                                 |
|      | W <sub>50VD</sub>                 |                         |                     |                                                                                                                                                                                                 |
|      | /W <sub>60VD</sub>                |                         |                     |                                                                                                                                                                                                 |
| D25  | V-BLK start phase                 | Video SW: 01            | (1)                 | Input a 50 Hz/60 Hz composite sync signal into pin 24.                                                                                                                                          |
|      | /PH <sub>50VBLK</sub>             | V BLK Start: 00         | (2)                 | Measure the start timing "PH <sub>50VBLK</sub> "/"W <sub>50VBLK</sub> " and                                                                                                                     |
|      | /PH <sub>60VBLK</sub>             | V BLK Stop: 00          |                     | "PH <sub>60VBLK</sub> "/"W <sub>60VBLK</sub> " of V BLK pulse at pin 50.                                                                                                                        |
|      |                                   | Others: Preset          |                     |                                                                                                                                                                                                 |
|      | V-BLK width                       |                         |                     |                                                                                                                                                                                                 |
|      | W <sub>50VBLK</sub>               |                         |                     |                                                                                                                                                                                                 |
|      | /W <sub>60VBLK</sub>              |                         |                     |                                                                                                                                                                                                 |

### **TOSHIBA**



Figure D24

| Note | Items/Symbols                                  | Bus Conditions        | Measurement Method                                                                                |
|------|------------------------------------------------|-----------------------|---------------------------------------------------------------------------------------------------|
| D26  | V wide BLK start                               | Video SW: 01          | (1) Input a 50 Hz/60 Hz composite sync signal into pin 24.                                        |
|      | phase (BOTTOM) V BLK Start: 01/10/1            | V BLK Start: 01/10/11 | (2) Set "V BLK Start" to "01/10/11".                                                              |
|      | /PH <sub>50WVBLKB1</sub>                       | V BLK Stop: 01/10/11  | (3) Measure the start timing of V BLK pulse at pin 50, that is                                    |
|      | /PH <sub>50WVBLKB2</sub>                       | Others: Preset        | "PH50WVBLKB1"/"PH50WVBLKB2"/"PH50WVBLKB3"/<br>"PH60WVBLKB1"/"PH60WVBLKB2"/"PH60WVBLKB3"/          |
|      | /PH <sub>50WVBLKB3</sub>                       |                       | (4) Set "V/ RIK Stop" to "01/10/11"                                                               |
|      | /PH <sub>60WVBLKB1</sub>                       |                       | (4) Set V BER Stop to 01/10/11.                                                                   |
|      | /PH <sub>60WVBLKB2</sub>                       |                       | "PH <sub>50WVBLKT1</sub> "/"PH <sub>50WVBLKT2</sub> "/"PH <sub>50WVBLKT3</sub> "/                 |
|      | /PH <sub>60WVBLKB3</sub>                       |                       | "PH60WVBLKT1"/"PH60WVBLKT2"/"PH60WVBLKT3".                                                        |
|      | V wide BLK stop<br>phase (TOP)                 |                       |                                                                                                   |
|      | /PH <sub>50WVBLKT1</sub>                       |                       |                                                                                                   |
|      | /PH <sub>50WVBLKT2</sub>                       |                       |                                                                                                   |
|      | /PH <sub>50WVBLKT3</sub>                       |                       |                                                                                                   |
|      | /PH <sub>60WVBLKT1</sub>                       |                       |                                                                                                   |
|      | /PH <sub>60WVBLKT2</sub>                       |                       |                                                                                                   |
|      | /PH <sub>60WVBLKT3</sub>                       |                       |                                                                                                   |
| D27  | Sand castle pulse level                        | All: Preset           | Measure "V <sub>SCPH</sub> "/"V <sub>SCPM</sub> "/"V <sub>SCPL</sub> " at pin 12.                 |
|      | /V <sub>SCPH</sub>                             |                       |                                                                                                   |
|      | /V <sub>SCPM</sub>                             |                       | SCP Out                                                                                           |
|      | /V <sub>SCPL</sub>                             |                       |                                                                                                   |
|      |                                                |                       |                                                                                                   |
|      |                                                |                       |                                                                                                   |
|      |                                                |                       |                                                                                                   |
| D28  | Vertical ramp                                  | V Ramp bias: 0/1      | Set "V Ramp bias" to "0/1", measure the DC level of pin 15, that is                               |
|      | amplitude                                      | Others: Preset        | <sup>~</sup> VRAMPV/VVRAMPB <sup>~</sup> ·                                                        |
|      | /VVRAMPV                                       |                       |                                                                                                   |
|      | /V <sub>VRAMPB</sub>                           |                       |                                                                                                   |
| D29  | Vertical output<br>amplitude                   | V Size: 0/32/63       | (1) Measure the V output amplitude at pin 16, that is "V <sub>OUT</sub> ".                        |
|      |                                                | V S Correction: 5     | (2) Set "V Size" to "0/32/63", Measure the V output amplitude at pin 16, that is VOLTMIN/VOLTMAX. |
|      |                                                | Others: Preset        | (3) " $\Delta V_{VRAMPH}$ " = (VOLITMAX – VOLIT)/VOLIT*100                                        |
|      | Vertical output<br>amplitude variable<br>range |                       | (4) " $\Delta V_{VRAMPL}$ " = (V <sub>OUTMIN</sub> - V <sub>OUT</sub> )/V <sub>OUT</sub> *100     |
|      | /ΔV <sub>OUTH</sub>                            |                       |                                                                                                   |
|      | /ΔV <sub>OUTL</sub>                            |                       |                                                                                                   |

| Note | Items/Symbols                                                                                                                        | Bus Conditions                                             | Measurement Method                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|------|--------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| D30  | Vertical linearity<br>variable range<br>/ΔV <sub>LIN1+</sub><br>/ΔV <sub>LIN1-</sub><br>/ΔV <sub>LIN2+</sub><br>/ΔV <sub>LIN2-</sub> | V Linearity: 0/8/15<br>V S Correction: 5<br>Others: Preset | (1) Set "V Linearity" to "8", measure V <sub>1</sub> (from center to max) and V <sub>2</sub> (from center to min) at pin 16 according to a following figure.<br>(2) Set "V Linearity" to "15/0", measure V <sub>LIN1+</sub> /V <sub>LIN1-</sub> and V <sub>LIN2+</sub> /V <sub>LIN2-</sub> .<br>(3) " $\Delta$ V <sub>LIN1+</sub> " = (V <sub>LIN1+</sub> - V <sub>1</sub> )/V <sub>1</sub> *100<br>" $\Delta$ V <sub>LIN1-</sub> " = (V <sub>LIN1-</sub> - V <sub>1</sub> )/V <sub>1</sub> *100<br>" $\Delta$ V <sub>LIN2+</sub> " = (V <sub>LIN2+</sub> - V <sub>2</sub> )/V <sub>2</sub> *100<br>" $\Delta$ V <sub>LIN2-</sub> " = (V <sub>LIN2-</sub> - V <sub>2</sub> )/V <sub>2</sub> *100<br>V <sub>1</sub><br>Pin 16<br>V <sub>0UT</sub><br>V <sub>2</sub> |
| D31  | Vertical S correction<br>variable range<br>$/\Delta V_{S1+}$<br>$/\Delta V_{S1-}$<br>$/\Delta V_{S2+}$<br>$/\Delta V_{S2-}$          | V S Corr.: 0/8/15<br>Others: Preset                        | <ol> <li>Set "V S Correction" to "5", measure V<sub>1</sub> and V<sub>2</sub> at pin 16 according to a figure of NOTE: D30.</li> <li>Set "V S Correction" to "15/0", measure V<sub>S1+</sub>/V<sub>S1-</sub> and V<sub>S2+</sub>/V<sub>S2-</sub>.</li> <li>"ΔV<sub>S1+</sub>" = (V<sub>S1+</sub> - V<sub>1</sub>)/V<sub>1</sub>*100<br/>"ΔV<sub>S1-</sub>" = (V<sub>S1-</sub> - V<sub>1</sub>)/V<sub>1</sub>*100<br/>"ΔV<sub>S2+</sub>" = (V<sub>S2+</sub> - V<sub>2</sub>)/V<sub>2</sub>*100<br/>"ΔV<sub>S2-</sub>" = (V<sub>S2-</sub> - V<sub>2</sub>)/V<sub>2</sub>*100</li> </ol>                                                                                                                                                                              |
| D32  | Vertical centering<br>variable range<br>/ΔVvCENT+<br>/ΔVvCENT-                                                                       | V Centering: 0/32/63<br>Others: Preset                     | <ol> <li>Measure the center voltage of VOUT at pin 16, that is V<sub>VCENT</sub>.</li> <li>Set "V Centering" to "0/63", measure the center voltage of VOUT at pin 16, that is V<sub>VCENT+</sub>/V<sub>VCENT-</sub>.</li> <li>"ΔV<sub>VCENT+</sub>" = (V<sub>VCENT+</sub> - V<sub>VCENT</sub>)/V<sub>OUT</sub> * 100<br/>"ΔV<sub>VCENT-</sub>" = (V<sub>VCENT-</sub> - V<sub>VCENT</sub>)/V<sub>OUT</sub> * 100<br/>V<sub>OUT</sub>* See NOTE D29</li> </ol>                                                                                                                                                                                                                                                                                                       |

### **TOSHIBA**

#### **EW correction STAGE**

| Note | Items/Symbols                                                                                                                    | Bus Conditions                                                                                                            | Measurement Method                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|------|----------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| D33  | EHT input Dynamic<br>range<br>/ V <sub>EHL</sub><br>/ V <sub>EHH</sub>                                                           | V.EHT:7<br>V S correction:5<br>Others: Preset                                                                             | <ul> <li>(1) Set the BUS data of V EHT to 7(MAX).</li> <li>(2) Connect power supply into pin 32.</li> <li>(3) Increasing power supply voltage from 1[V] to 6[V] and monitor pin 16(V out).</li> <li>(4) When Pin 16 (V out) amplitude changes as following figure, measure pin 32 input voltage that is V<sub>EHL</sub> and V<sub>EHH</sub> .</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| D34  | Vertical Amplitude<br>EHT Correction<br>/ΔV <sub>EHT</sub>                                                                       | V.EHT:0/7<br>H EHT:0<br>V S correction:5<br>Others: Preset                                                                | <ul> <li>(1) Supply 1V into pin 32(EHT in).</li> <li>(2) Set the BUS data of V.EHT to 0(MIN), measure the amplitude of waveform at pin 16(V OUT), that is V<sub>EHT</sub>(00).</li> <li>(5) Set the BUS data of V.EHT to 7(MAX), measure the amplitude of waveform at pin 16(V OUT), that is V<sub>EHT</sub>(07).</li> <li>(6) ΔV<sub>EHT</sub> =(V<sub>EHT</sub>(00)-V<sub>EHT</sub>(07))/V<sub>EHT</sub>(00)) × 100%</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                  |
| D35  | E-W MAX. DC Level<br>(Picture Width)<br>/ V <sub>EWDCMAX</sub><br>E-W MIN. DC Level<br>(Picture Width)<br>/ V <sub>EWDCMIN</sub> | Parabola correction:<br>32/63<br>V EHT/H EHT:0<br>Trapezium correction:<br>0~63<br>Horizontal size:0/63<br>Others: Preset | <ol> <li>Set the BUS data of Parabola correction to 63(MAX), and change the BUS data of Trapezium correction so that the parabola waveform at pin 28(EW OUT) is symmetrical.</li> <li>(2) Set the BUS data of Parabola correction to 32(CEN).</li> <li>(3) Set the BUS data of V EHT/H EHT to 0.</li> <li>(4) Set the BUS data of Horizontal size to 0(MAX), measure the center voltage at pin 28, that is "V<sub>EWDCMAX</sub>".</li> <li>(5) Set the BUS data of Horizontal size to 63(MIN), measure the center voltage at pin 28, that is "V<sub>EWDCMAX</sub>".</li> <li>(5) Set the BUS data of Horizontal size to 63(MIN), measure the center voltage at pin 28, that is "V<sub>EWDCMAX</sub>".</li> <li>(5) Set the BUS data of Horizontal size to 63(MIN), measure the center voltage at pin 28, that is "V<sub>EWDCMAX</sub>".</li> </ol> |

| Note | Items/Symbols                                                                                                                                | Bus Conditions                                                                                                                   | Measurement Method                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|------|----------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| D36  | E-W MAX. Parabolic<br>Correction (Parabola)<br>/ V <sub>EWPMAX</sub><br>E-W MIN. Parabolic<br>Correction (Parabola)<br>/ V <sub>EWPMIN</sub> | Parabola correction:<br>0/63<br>V EHT/H EHT:0<br>Trapezium correction:<br>0~63<br>Horizontal size:32<br>Others: Preset           | <ul> <li>(1) Set the BUS data of Parabola correction to 63(MAX), and change the BUS data of Trapezium correction so that the parabola waveform at pin 28(EW OUT) is symmetrical.</li> <li>(2) Set the BUS data of V EHT/H EHT to 0.</li> <li>(3) Set the BUS data of Horizontal size to 32(CEN).</li> <li>(4) Set the BUS data of Parabola correction to 63(MAX), measure the amplitude of waveform at pin 28(EW OUT), that is "V<sub>EWPMAX</sub>".</li> <li>(5) Set the BUS data of Parabola correction to 0(MIN), measure the amplitude of waveform at pin 28(EW OUT), that is "V<sub>EWPMAX</sub>".</li> <li>(5) Set the BUS data of Parabola correction to 0(MIN), measure the amplitude of waveform at pin 28(EW OUT), that is "V<sub>EWPMAX</sub>".</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| D37  | E-W Corner<br>Correction (TOP)<br>/ V <sub>CORT</sub><br>E-W Corner<br>Correction<br>(BOTTOM)<br>/ V <sub>CORB</sub>                         | Parabola<br>correction:32/63<br>Trapezium<br>correction:0~31<br>V EHT/H EHT:0<br>Corner correction:<br>0/15/31<br>Others: Preset | (1) Set the BUS data of Parabola correction to 63(MAX), and<br>change the BUS data of Trapezium correction so that the<br>parabola waveform at pin 28(EW OUT) is symmetrical.<br>(2) Set the BUS data of VEHT/HEHT to 0.<br>(3) Set the BUS data of Parabola correction to 32(CEN).<br>(4) Set the BUS data of Corner correction TOP to 0/15/31,<br>measure the amplitude of waveform at pin 28(EW OUT), that is<br>$V_{CRT(0)}/V_{CRT(15)}/V_{CRT(31)}$ .<br>$V_{CRT(0)}/V_{CRT(15)}/V_{CRT(31)}$ .<br>$V_{CRT(0)}/V_{CRT(15)}/V_{CRT(31)}$ .<br>$V_{CRT(0)}/V_{CRT(15)}/V_{CRT(15)}$ * 100 [%]<br>(5) $V_{TCP} = \frac{V_{CRT(31)}-V_{CRT(15)}}{V_{CRT(15)}} * 100$ [%]<br>(6) Set the BUS data of Corner correction BOTTOM to 00/15/31,<br>measure the amplitude of waveform at pin 28(EW OUT), that is<br>$V_{CRT(0)}/V_{CRT(15)} = 100$ [%]<br>(6) Set the BUS data of Corner correction BOTTOM to 00/15/31,<br>measure the amplitude of waveform at pin 28(EW OUT), that is<br>$V_{CRB(0)}/V_{CRB(31)}.$<br>$V_{BCP} = \frac{V_{CRB(31)}-V_{CRB(15)}}{V_{CRB(15)}} * 100$ [%]<br>(7) $V_{CRB(15)}/V_{CRB(15)} = 100$ [%]<br>$V_{CRB(15)}/V_{CRB(15)} = 100$ [%]<br>$V_{CRB(15)}/V_{CRB(15)} = 100$ [%] |

| Note | Items/Symbols                                              | Bus Conditions                                                                                | Measurement Method                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|------|------------------------------------------------------------|-----------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| D38  | E-W Trapezium<br>/ V <sub>TR+</sub><br>/ V <sub>TR</sub> . | Parabola correction:63<br>V EHT/H EHT:0<br>Trapezium correction:<br>0/63<br>Others: Preset    | <ul> <li>(1) Set the BUS data of V EHT/H EHT to 0.</li> <li>(2) Set the BUS data of Parabola correction to 63.</li> <li>(3) According to the following figure, set the BUS data of Trapezium correction to 0/31, and measure the phase shift at pin 28, that is V<sub>TR</sub>(00)/V<sub>TR</sub>(31)[ms].</li> <li>(4) V<sub>TR+</sub> = {V<sub>TR</sub>(63) / 20[ms]} × 100<br/>V<sub>TR-</sub> = {V<sub>TR</sub>(00) / 20[ms]} × 100</li> </ul>                                                                                                                                                                                                                    |
| D39  | E-W Parabolic EHT<br>Correction<br>/ΔV <sub>EWP EHT</sub>  | Parabola correction:<br>32/63<br>Trapezium<br>correction:0~31<br>H.EHT: 7<br>Others: Preset   | <ul> <li>(1) Set the BUS data of Parabola correction to 63(MAX), and change the BUS data of Trapezium correction so that the parabola waveform at pin 28(EW OUT) is symmetrical.</li> <li>(2) Set the BUS data of H.EHT to 7.</li> <li>(3) Set the BUS data of Parabola to 32.</li> <li>(4) Supply 6V into pin 32(EHT in), measure the amplitude of waveform at pin 28(EW OUT), that is V<sub>EHP</sub>(6).</li> <li>(5) Supply 1V into pin 32(EHT in), measure the amplitude of waveform at pin 28(EW OUT), that is V<sub>EHP</sub>(1).</li> <li>(6) ΔV<sub>EWP EHT</sub> = (V<sub>EHP</sub>(1)-V<sub>EHP</sub>(6))/V<sub>EHP</sub>(1) × 100%</li> </ul>             |
| D40  | E-W DC EHT<br>Correction<br>/ V <sub>EWDCEHT</sub>         | Parabola correction:<br>32/63<br>Trapezium correction:<br>0~31<br>H.EHT:0/7<br>Others: Preset | <ul> <li>(1) Set the BUS data of Parabola correction to 63(MAX), and change the BUS data of Trapezium correction so that the parabola waveform at pin 28(EW OUT) is symmetrical.</li> <li>(2) Set the BUS data of Parabola to 32.</li> <li>(3) Supply 6V into pin 32(EHT in).</li> <li>(4) Set the BUS data of H.EHT to 0, measure the vertical phase center voltage of waveform at pin 28(EW OUT), that is V<sub>EHD</sub>(0).</li> <li>(5) Set the BUS data of H.EHT to 7, measure the vertical phase center voltage of waveform at pin 28(EW OUT), that is V<sub>EHD</sub>(0).</li> <li>(6) V<sub>EWDCEHT</sub> = V<sub>EHD</sub>(0)-V<sub>EHD</sub>(7)</li> </ul> |

#### **Input Signals for Measurement**



### TOSHIBA

**Test Circuit** 



### Package Dimensions



Unit : mm



Weight: 8.85 g (typ.)

#### **RESTRICTIONS ON PRODUCT USE**

000707EBP

- For a discussion of how the reliability of microcontrollers can be predicted, please refer to Section 1.3 of the chapter entitled Quality and Reliability Assurance/Handling Precautions.
- TOSHIBA is continually working to improve the quality and reliability of its products. Nevertheless, semiconductor devices in general can malfunction or fail due to their inherent electrical sensitivity and vulnerability to physical stress. It is the responsibility of the buyer, when utilizing TOSHIBA products, to comply with the standards of safety in making a safe design for the entire system, and to avoid situations in which a malfunction or failure of such TOSHIBA products could cause loss of human life, bodily injury or damage to property.
   In developing your designs, please ensure that TOSHIBA products are used within specified operating ranges as set forth in the most recent TOSHIBA products specifications. Also, please keep in mind the precautions and
- as set forth in the most recent TOSHIBA products specifications. Also, please keep in mind the precautions and conditions set forth in the "Handling Guide for Semiconductor Devices," or "TOSHIBA Semiconductor Reliability Handbook" etc..
- The TOSHIBA products listed in this document are intended for usage in general electronics applications (computer, personal equipment, office equipment, measuring equipment, industrial robotics, domestic appliances, etc.). These TOSHIBA products are neither intended nor warranted for usage in equipment that requires extraordinarily high quality and/or reliability or a malfunctionor failure of which may cause loss of human life or bodily injury ("Unintended Usage"). Unintended Usage include atomic energy control instruments, airplane or spaceship instruments, transportation instruments, traffic signal instruments, combustion control instruments, medical instruments, all types of safety devices, etc.. Unintended Usage of TOSHIBA products listed in this document shall be made at the customer's own risk.
- The products described in this document are subject to the foreign exchange and foreign trade laws.
- The information contained herein is presented only as a guide for the applications of our products. No responsibility is assumed by TOSHIBA CORPORATION for any infringements of intellectual property or other rights of the third parties which may result from its use. No license is granted by implication or otherwise under any intellectual property or other rights of TOSHIBA CORPORATION or others.
- The information contained herein is subject to change without notice.