# DIGITALLY CONTROLLED AUDIO PROCESSOR - INPUT MULTIPLEXER - FOUR STEREO, ONE MONO INPUT, AND ONE DIFFERENTIAL INPUT - SELECTABLE INPUT GAIN FOR OPTIMAL ADAPTATION TO DIFFERENT SOURCES - FULLY PROGRAMMABLE LOUDNESS FUNCTION - VOLUME CONTROL IN 1dB STEPS INCLUD-ING GAIN UP TO 16dB - ZERO CROSSING MUTE, SOFT MUTE AND DIRECT MUTE - BASS AND TREBLE CONTROL - FOUR SPEAKER ATTENUATORS - FOUR INDEPENDENT SPEAKERS CONTROL IN 1dB STEPS FOR BALANCE AND FADER FACILITIES - PAUSE DETECTOR PROGRAMMABLE THRESHOLD - ALL FUNCTIONS PROGRAMMABLE VIA SE-RIAL I<sup>2</sup> CBUS ## **DESCRIPTION** The audioprocessor TDA7437 is an upgrade of the TDA731X audioprocessor family. #### PQFP44 and TQFP44 ORDERING NUMBERS: TDA7437 (PQFP44) TDA7437T (TQFP44) Due to a highly linear signal processing, using CMOS-switching techniques instead of standard bipolar multipliers, very low distortion and very low noise are obtained. Several new features like softmute, and zero-crossing mute are implemented. The soft Mute function can be activated in two ways: - 1 Via serial bus (Mute byte, bit D0) - 2 Directly on pin 28 through an I/O line of the microcontroller Very low DC stepping is obtained by use of a BICMOS technology. ## **PIN CONNECTION** January 2002 1/23 # **ABSOLUTE MAXIMUM RATINGS** | Symbol | Parameter | Value | Unit | |-----------------------|-------------------------------|------------|------| | $AV_{DD}$ , $DV_{DD}$ | Operating Supply Voltage | 10.5 | V | | T <sub>amb</sub> | Operating Ambient Temperature | -40 to 85 | °C | | T <sub>stg</sub> | Storage Temperature Range | -55 to 150 | °C | # THERMAL DATA | I | Symbol | Parameter | Value | Unit | |---|-----------------------|---------------------------------------|-------|------| | | R <sub>th j-amb</sub> | Thermal Resistance Junction-pins Max. | 150 | °C/W | ## **QUICK REFERENCE DATA** | Symbol | Parameter | Min. | Тур. | Max. | Unit | |-----------------------|--------------------------------------------------------------------------------------|------|------|------|------| | $AV_{DD}$ , $DV_{DD}$ | Supply Voltage (AV <sub>DD</sub> and DV <sub>DD</sub> must be at the same potential) | 6 | 9 | 10.2 | V | | $V_{CL}$ | Max. input signal handling | 2.1 | 2.6 | | Vrms | | THD | Total Harmonic Distortion V = 1Vrms f = 1KHz | | 0.01 | 0.8 | % | | S/N | Signal to Noise Ratio | | 111 | | dB | | S <sub>C</sub> | Channel Separation f = 1KHz | | 95 | | dB | | | Input Gain 1dB step | 0 | | 15 | dB | | | Volume Control 1dB step | -63 | | 16 | dB | | | Treble Control 2dB step | -14 | | +14 | dB | | | Bass Control 2dB step | -14 | | +14 | dB | | | Middle Control 2dB step | -14 | | +14 | dB | | | Fader and Balance Control 1dB step | -79 | | 0 | dB | | | Loudness Control 1dB step | 0 | | 20 | dB | | | Mute Attenuation | | 100 | | dB | **ELECTRICAL CHARACTERISTICS** (AV<sub>DD</sub>, DV<sub>DD</sub> = 9V; R<sub>L</sub> = 10K $\Omega$ ; R<sub>g</sub> = 50 $\Omega$ ; T<sub>amb</sub> = 25°C; all gains = 0dB; f = 1KHz. Refer to the test circuit, unless otherwise specified.) | Symbol | Parameter | Test Condition | Min. | Тур. | Max. | Unit | |--------------------|----------------------------------|----------------------------------------|-------|-------|-------|------------------| | | ECTOR (MONO AND STEREO IN | | | - 7 | | | | Rı | Input Resistance | pin 7 to 11 and 15 to 18 | 70 | 100 | 130 | ΚΩ | | V <sub>CL</sub> | Clipping Level | d ≤ 0.3% | 2.1 | 2.6 | | V <sub>RMS</sub> | | Sı | Input Separation | | 80 | 95 | | dB | | RL | Output Load Resistance | | 2 | | | ΚΩ | | G <sub>I MIN</sub> | Minimum Input Gain | | -0.75 | 0 | +0.75 | dB | | G <sub>I MAX</sub> | Maximum Input Gain | | 14 | 15 | 16 | dB | | G <sub>step</sub> | Step Resolution | | 0.5 | 1.0 | 1.5 | dB | | Ea | Set Error | | -1.0 | 0 | 1.0 | dB | | $V_{DC}$ | DC Steps | Adiacent Gain Steps | | 0.5 | 10 | mV | | | | G <sub>IMIN</sub> to G <sub>IMAX</sub> | | 3 | | mV | | DIFFEREN | TIAL INPUT (Pin 5, 6, 13, 14) | | • | • | • | • | | Rı | Input Resistance | Input selector BIT D4 = 0 (0dB) | 10 | 15 | 20 | ΚΩ | | | | Input selector BIT D4 = 1(-6dB) | 14 | 20 | 26 | ΚΩ | | CMRR | Common Mode Rejection Ratio | Vcm = 1VRMs; f =1KHz | 45 | 70 | | dB | | d | Distortion | VI = 1VRMS | | 0.01 | 0.08 | % | | ein | Input Noise | 20Hz to 20KHz; Flat; D6 = 0 | | 5 | | μV | | GDIFF | Differential Gain | D4 = 0 | -1 | 0 | 1 | dB | | | | D4 = 1 | -7 | -6 | -5 | dB | | VOLUME C | ONTROL | | | | | | | R <sub>I</sub> | Input Resistance | Pin 2 and 20 | 31 | 44 | 57 | ΚΩ | | G <sub>MAX</sub> | Maximum Gain | | 15 | 16 | 17 | dB | | A <sub>MAX</sub> | Maximum Attenuation | | 61 | 63.75 | 66.5 | dB | | A <sub>STEPC</sub> | Step Resolution Coarse Atten. | | 0.5 | 1.0 | 1.5 | dB | | EA | Attenuation Set Error | G = 16 to -20dB | -1.0 | 0 | 1.0 | dB | | | | G = -20 to -63dB | -2.75 | | 2.75 | dB | | Et | Tracking Error | | | | 2 | dB | | $V_{DC}$ | DC Steps | Adjacent Gain Steps | -5 | | +5 | mV | | | | Adjacent Attenuation Steps | -3 | | +3 | mV | | | | From 0dB to A <sub>MAX</sub> | | 0.5 | 5 | mV | | LOUDNESS | S CONTROL (Pin 4, 12) | | | | | | | Rı | Internal Resistor | Loud = On | 35 | 50 | 65 | ΚΩ | | $A_{MAX}$ | Maximum Attenuation | | 19 | 20 | 21 | dB | | A <sub>step</sub> | Step Resolution | | 0.5 | 1 | 1.5 | dB | | ZERO CRO | SSING MUTE | | | | | | | $V_{TH}$ | Zero Crossing Threshold (note 1) | WIN = 11 | | 30 | | mV | | | | WIN = 10 | | 60 | | mV | | | | WIN = 01 | | 110 | | mV | | | | WIN = 00 | | 220 | | mV | | A <sub>MUTE</sub> | Mute Attenuation | | 80 | 100 | | dB | | $V_{DC}$ | DC Step | 0dB to Mute | | 0.1 | 3 | mV | | | | | | | | | # **ELECTRICAL CHARACTERISTICS** (continued) | Symbol | Parameter | Test Condition | Min. | Тур. | Max. | Unit | |--------------------|------------------------------|-----------------------------------------------------------|-------|------|------|------| | SOFT MUT | E | | | | | | | A <sub>MUTE</sub> | Mute Attenuation | | 50 | 65 | | dB | | $T_DON$ | ON Delay Time | C <sub>CSM</sub> = 22nF; 0 to -20dB; I = I <sub>MAX</sub> | 0.8 | 1.5 | 2.0 | ms | | | | Ссsм = 22nF; 0 to -20dB; I = IміN | 25 | 45 | 60 | ms | | $T_{DOFF}$ | OFF Current | Vcsm = 0V; I = Imax | 20 | 40 | 60 | μΑ | | | | Vcsm = 0V; I = Imin | | 2 | | μΑ | | R <sub>INT</sub> | Pullup Resistor (pin 28) | (note 2) | | 100 | | ΚΩ | | $V_{SMH}$ | (pin 28) Level High | | 3.5 | | | V | | $V_{SML}$ | (pin 28) Level Low | Soft Mute Active | | | 1 | V | | BASS CON | ITROL | | | | | | | Crange | Control Range | | ±11.5 | ±14 | ±16 | dB | | A <sub>step</sub> | Step Resolution | | 1 | 2 | 3 | dB | | $R_g$ | Internal Feedback Resistance | | 31 | 44 | 57 | ΚΩ | | MIDDLE CO | ONTROL | • | | | | | | Crange | Control Range | | ±11.5 | ±14 | ±16 | dB | | A <sub>step</sub> | Step Resolution | | 1 | 2 | 3 | dB | | $R_g$ | Internal Feedback Resistance | | 17.5 | 25 | 32.5 | ΚΩ | | TREBLE C | ONTROL | | | | | | | CRANGE | Control Range | | ±13 | ±14 | ±15 | dB | | A <sub>step</sub> | Step Resolution | | 1 | 2 | 3 | dB | | SPEAKER | ATTENUATORS | | | | | | | C <sub>RANGE</sub> | Control Range | | | 79 | | dB | | A <sub>step</sub> | Step Resolution | $A_V = 0 \text{ to } -40 \text{dB}$ | 0.5 | 1 | 1.5 | dB | | A <sub>MUTE</sub> | Output Mute Attenuation | Data Word = 1111XXXX | 80 | 100 | | dB | | E <sub>A</sub> | Attenuation Set Error | $A_V = 0 \text{ to } -40 \text{dB}$ | | | 1.5 | dB | | $V_{DC}$ | DC Steps | Adjacent Attenuation Steps | | 0.1 | 3 | mV | | AUDIO OU | TPUT | | | | | | | V <sub>clip</sub> | Clipping Level | d = 0.3% | 2.1 | 2.6 | | Vrms | | $R_L$ | Output Load Resistance | | 2 | | | ΚΩ | | Ro | Output Impedance | | 50 | 90 | 140 | Ω | | $V_{DC}$ | DC Voltage Level | | 3.5 | 3.8 | 4.1 | V | # **ELECTRICAL CHARACTERISTICS** (continued) | Symbol | Parameter | Test Condition | Min. | Тур. | Max. | Unit | |--------------------|-----------------------------------|-------------------------------------------------------|------|------|------|------| | PAUSE DE | TECTOR | | | | | | | V <sub>TH</sub> | Pause Threshold | WIN = 11 | | 30 | | mV | | | | WIN = 10 | | 60 | | mV | | | | WIN = 01 | | 110 | | mV | | | | WIN = 00 | | 220 | | mV | | I <sub>DELAY</sub> | Pull-Up Current | | 15 | 25 | 35 | μΑ | | $V_{THP}$ | Pause Threshold | | | 3.0 | | V | | GENERAL | | | | | | | | V <sub>CC</sub> | Supply Voltage | | 6 | 9 | 10.2 | V | | Icc | Supply Current | | 7 | 10 | 13 | mA | | PSRR | Power Supply Rejection Ratio | f = 1KHz | 70 | 90 | | dB | | e <sub>NO</sub> | Output Noise | Output Muted (B = 20 to 20kHz flat) | | 4 | | μV | | | | All Gains 0dB<br>(B = 200 to 20kHz flat) | | 6 | 15 | μV | | Et | Total Tracking Error | Av = 0 to -20dB | | 0 | 1 | dB | | | | $A_V = -20 \text{ to } -60 \text{dB}$ | | 0 | 2 | dB | | S/N | Signal to Noise Ratio | All Gains = 0dB; V <sub>O</sub> = 2.1V <sub>rms</sub> | | 111 | | dB | | $S_C$ | Channel Separation L - R | | 80 | 95 | | dB | | d | Distortion | V <sub>IN</sub> =1V all gain = 0dB | | 0.01 | 0.08 | % | | BUS INPU | TS | | | | | | | V <sub>IL</sub> | Input Low Voltage | | | | 1 | V | | V <sub>IN</sub> | Input High Voltage | | 3 | | | V | | I <sub>IN</sub> | Input Current | VIN = 0.4V | -5 | | 5 | μΑ | | Vo | Output Voltage SDA<br>Acknowledge | I <sub>O</sub> = 1.6mA | | 0.1 | 0.4 | V | Note 1: WIN represents the MUTE programming bit pair $D_6$ , $D_5$ for the zero crossing window threshold Note 2: Internall pullup resistor to Vs/2; "LOW" = softmute active Note: The ANGND and DIGGND layout wires must be kept separated. A $50\Omega$ resistor is recommended to be put as far as possible from the device. The CLD - and CDR - can be shortcircuited in applications providing 3 wires CD signal CLD - = DIFFINLGND CDR - = DIFFINRGND 6/23 57 # I<sup>2</sup>C BUS INTERFACE Data transmission from microprocessor to the TDA7437 and viceversa takes place thru the 2 wires I<sup>2</sup>C BUS interface, consisting of the two lines SDA and SCL (pull-up resistors to positive supply voltage must be externally connected). ## **Data Validity** As shown in fig. 3, the data on the SDA line must be stable during the high period of the clock. The HIGH and LOW state of the data line can only change when the clock signal on the SCL line is LOW. ## **Start and Stop Conditions** As shown in fig.4 a start condition is a HIGH to LOW transition of the SDA line while SCL is HIGH. The stop condition is a LOW to HIGH transition of the SDA line while SCL is HIGH. A STOP conditions must be sent before each ## **Byte Format** START condition. Every byte transferred to the SDA line must con- tain 8 bits. Each byte must be followed by an acknowledge bit. The MSB is transferred first. ## **Acknowledge** The master ( $\mu P$ ) puts a resistive HIGH level on the SDA line during the acknowledge clock pulse (see fig. 5). The peripheral (audioprocessor) that acknowledges has to pull-down (LOW) the SDA line during the acknowledge clock pulse, so that the SDA line is stable LOW during this clock pulse. The audioprocessor which has been addressed has to generate an acknowledge after the reception of each byte, otherwise the SDA line remains at the HIGH level during the ninth clock pulse time. In this case the master transmitter can generate the STOP information in order to abort the transfer. #### **Transmission without Acknowledge** Avoiding to detect the acknowledge of the audio-processor, the $\mu P$ can use a simplier transmission: simply it waits one clock without checking the slave acknowledging, and sends the new data. This approach of course is less protected from misworking and decreases the noise immunity. Figure 4: Timing Diagram of I<sup>2</sup>CBUS Figure 5: Acknowledge on the I<sup>2</sup>CBUS 57 # **SOFTWARE SPECIFICATION Interface Protocol** The interface protocol comprises: - A start condition (s) - A chip address byte, (the LSB bit determines read (=1)/write (=0) transmission) - A subaddress byte. - A sequence of data (N-bytes + acknowledge) - A stop condition (P) | _ | CHIP ADDRESS | | | | | | | | | | | SL | IBAI | DDR | ESS | 3 | | - | | | DAT | <sup>-</sup> A 1 to [ | DATA | A n | | | | |---|--------------|---|---|---|---|---|---|-----|-----|----|---|----|------|-----|-----|----|-----|-----|-----|---|-----|-----------------------|------|-----|-----|-----|---| | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | MS | В | | | | | | LSB | | MS | В | | | | | | LSE | 3 | MSI | 3 | | | | | LSE | 3 | | | 3 | 1 | 0 | 0 | 0 | 1 | 0 | Α | RW | ACK | Χ | Χ | Χ | I | А3 | A2 | A1 | A0 | ACK | | | | DATA | | | | ACK | Р | ACK = Acknowledge S = Start P = Stop I = Auto Increment X = Not used MAX CLOCK SPEED 500kbits/s ADDRpin open A = 0 ADDRpin close to Vs A = 1 ### **AUTO INCREMENT** If bit I in the subaddress byte is set to "1", the autoincrement of the subaddress is enabled **SUBADDRESS** (receive mode) | MSB | | | | | | | LSB | FUNCTION | |-----|---|---|---|----|----|----|-----|-----------------------| | Х | Х | X | I | А3 | A2 | A1 | A0 | | | | | | | 0 | 0 | 0 | 0 | Input Selector | | | | | | 0 | 0 | 0 | 1 | Loudness | | | | | | 0 | 0 | 1 | 0 | Volume | | | | | | 0 | 0 | 1 | 1 | Bass, Treble | | | | | | 0 | 1 | 0 | 0 | Speaker Attenuator LF | | | | | | 0 | 1 | 0 | 1 | Speaker Attenuator LR | | | | | | 0 | 1 | 1 | 0 | Speaker Attenuator RF | | | | | | 0 | 1 | 1 | 1 | Speaker Attenuator RR | | | | | | 1 | 0 | 0 | 0 | Input Gain Middle | | | | | | 1 | 0 | 0 | 1 | Mute | # TRANSMITTED DATA Send Mode | MSB | | | | | | | LSB | |-----|---|---|---|---|----|----|-----| | Х | Х | Х | Х | Х | SM | ZM | P | $\overline{P}$ = Pause (Active low) ZM = Zero crossing muted (HIGH active) SM = Soft mute activated (HIGH active) X = Not used The transmitted data is automatically updated after each ACK. Transmission can be repeated without new chipaddress. # **DATA BYTE SPECIFICATION** # **Input Selector** | MSB | | | | | | | LSB | FUNCTION | |-----|----|----|----|----|----|----|-----|---------------------| | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | FUNCTION | | | | | | 1 | 0 | 0 | 0 | DIFFERENTIAL | | | | | | 1 | 0 | 0 | 1 | STEREO 1 | | | | | | 1 | 0 | 1 | 0 | STEREO 2 | | | | | | 1 | 0 | 1 | 1 | STEREO 3 | | | | | | 1 | 1 | 0 | 0 | STEREO 4 | | | | | | 1 | 1 | 0 | 1 | MONO | | Χ | Х | X | Χ | 0 | Х | Х | Х | DC CONNECT (1) | | | | 0 | 0 | | | | | HALF-DIFF 0dB (*) | | | | 0 | 1 | | | | | HALF-DIFF -6dB (*) | | | | 1 | 0 | | | | | FULL-DIFF 0dB (**) | | | | 1 | 1 | | | | | FULL-DIFF -6dB (**) | ## Loudness | MSB | | | | | | | LSB | FUNCTION | |-----|----|----|----|----|----|----|-----|---------------| | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | LOUDNESS STEP | | | | 0 | 0 | 0 | 0 | 0 | 0 | 0dB | | | | 0 | 0 | 0 | 0 | 0 | 1 | 1dB | | | | 0 | 0 | 0 | 0 | 1 | 0 | 2dB | | | | 0 | 0 | 0 | 0 | 1 | 1 | 3dB | | | | 0 | 0 | 0 | 1 | 0 | 0 | 4dB | | | | 0 | 0 | 0 | 1 | 0 | 1 | 5dB | | | | 0 | 0 | 0 | 1 | 1 | 0 | 6dB | | | | 0 | 0 | 0 | 1 | 1 | 1 | 7dB | | | | 0 | 0 | 1 | 0 | 0 | 0 | 8dB | | | | 0 | 0 | 1 | 0 | 0 | 1 | 9dB | | | | 0 | 0 | 1 | 0 | 1 | 0 | 10dB | | | | 0 | 0 | 1 | 0 | 1 | 1 | 11dB | | | | 0 | 0 | 1 | 1 | 0 | 0 | 12dB | | | | 0 | 0 | 1 | 1 | 0 | 1 | 13dB | | | | 0 | 0 | 1 | 1 | 1 | 0 | 14dB | | | | 0 | 0 | 1 | 1 | 1 | 1 | 15dB | | | | 0 | 1 | 0 | 0 | 0 | 0 | 16dB | | | | 0 | 1 | 0 | 0 | 0 | 1 | 17dB | | | | 0 | 1 | 0 | 0 | 1 | 0 | 18dB | | | | 0 | 1 | 0 | 0 | 1 | 1 | 19dB | | | | 0 | 1 | 0 | 1 | 0 | 0 | 20dB | | | | 1 | | | | | | LOUDNESS OFF | | | | | | | | | | | | | | | | | | | | FINE VOLUME | | 0 | 0 | | | | | | | 0dB | | 0 | 1 | | | | | | | -0.25dB | | 1 | 0 | | | | | | | -0.5dB | | 1 | 1 | | | | | | | -0.75dB | <sup>(\*)</sup> Selected when using a 3 wires differential source (pins 5 and 13 shorted) (\*\*) Selected when using 4 wires differential source (1) OUTR-INR (OUTL-INR) short circuited internally (no need external connection) # Mute | MSB | | | | | | | LSB | FUNCTION | |-----|----|----|----|----|----|----|-----|---------------------------| | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | FUNCTION | | | | | | 0 | | | 1 | Soft Mute On | | | | | | 0 | | 0 | 1 | Soft Mute with fast slope | | | | | | 0 | | 1 | 1 | Soft Mute with slow slope | | | | | 0 | 0 | 1 | | | Zero Mute | | | | | | 1 | | | | Direct Mute | | | | | 1 | | | | | Reset | | | 0 | 0 | 0 | | | | | Zerocross window (220mV) | | | 0 | 1 | 0 | | | | | Zerocross window (110mV) | | | 1 | 0 | 0 | | | | | Zerocross window (60mV) | | | 1 | 1 | 0 | | | | | Zerocross window (30mV) | | 0 | · | | | | | | | Nonsymmetrical Bass | | 1 | | | | | | | | Symmetrical Bass | # Volume | MSB | | | | | | | | FUNCTION | |-----|----|----|----|----|----|----|----|----------| | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | FUNCTION | | 1 | | | | | 0 | 0 | 0 | 0dB | | 1 | | | | | 0 | 0 | 1 | -1dB | | 1 | | | | | 0 | 1 | 0 | -2dB | | 1 | | | | | 0 | 1 | 1 | -3dB | | 1 | | | | | 1 | 0 | 0 | -4dB | | 1 | | | | | 1 | 0 | 1 | -5dB | | 1 | | | | | 1 | 1 | 0 | -6dB | | 1 | | | | | 1 | 1 | 1 | -7dB | | 1 | | | | | | | | | | 1 | 0 | 0 | 0 | 0 | | | | 16dB | | 1 | 0 | 0 | 0 | 1 | | | | 8dB | | 1 | 0 | 0 | 1 | 0 | | | | 0dB | | 1 | 0 | 0 | 1 | 1 | | | | -8dB | | 1 | 0 | 1 | 0 | 0 | | | | -16dB | | 1 | 0 | 1 | 0 | 1 | | | | -24dB | | 1 | 0 | 1 | 1 | 0 | | | | -32dB | | 1 | 0 | 1 | 1 | 1 | | | | -40dB | | 1 | 1 | 0 | 0 | 0 | | | | -48dB | | 1 | 1 | 0 | 0 | 1 | | | | -56dB | | 0 | Х | X | X | X | Х | Х | X | MUTE | # Speaker | MSB | | | | | | | LSB | FUNCTION | |-----|----|----|----|----|----|----|-----|-------------| | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | FUNCTION | | | | | | | | | | 1.25dB step | | | | | | | 0 | 0 | 0 | 0dB | | | | | | | 0 | 0 | 1 | -1dB | | | | | | | 0 | 1 | 0 | -2dB | | | | | | | 0 | 1 | 1 | -3dB | | | | | | | 1 | 0 | 0 | -4dB | | | | | | | 1 | 0 | 1 | -5dB | | | | | | | 1 | 1 | 0 | -6dB | | | | | | | 1 | 1 | 1 | -7dB | | | | | | | | | | | | | 0 | 0 | 0 | 0 | | | | 0dB | | | 0 | 0 | 0 | 1 | | | | -8dB | | | 0 | 0 | 1 | 0 | | | | -16dB | | | 0 | 0 | 1 | 1 | | | | -24dB | | | 0 | 1 | 0 | 0 | | | | -32dB | | | 0 | 1 | 0 | 1 | | | | -40dB | | | 0 | 1 | 1 | 0 | | | | -48dB | | | 0 | 1 | 1 | 1 | | | | -56dB | | | 1 | 0 | 0 | 0 | | | | -64dB | | | 1 | 0 | 0 | 1 | | | | -72dB | | | 1 | 1 | 1 | 1 | Х | Х | Х | MUTE | # **Bass Treble** | MSB | | | | LSB | FUNCTION | | | | | |-----|----------------|---|---|-----|----------|---|----|-------------|----| | D7 | D6 D5 D4 D3 D2 | | | | | | D2 | D1 | D0 | | | | | | | | | | TREBLE STEP | | | | | | | 0 | 0 | 0 | 0 | -14dB | | | | | | | 0 | 0 | 0 | 1 | -12dB | | | | | | | 0 | 0 | 1 | 0 | -10dB | | | | | | | 0 | 0 | 1 | 1 | -8dB | | | | | | | 0 | 1 | 0 | 0 | -6dB | | | | | | | 0 | 1 | 0 | 1 | -4dB | | | | | | | 0 | 1 | 1 | 0 | -2dB | | | | | | | 0 | 1 | 1 | 1 | 0dB | | | | | | | 1 | 1 | 1 | 1 | 0dB | | | | | | | 1 | 1 | 1 | 0 | 2dB | | | | | | | 1 | 1 | 0 | 1 | 4dB | | | | | | | 1 | 1 | 0 | 0 | 6dB | | | | | | | 1 | 0 | 1 | 1 | 8dB | | | | | | | 1 | 0 | 1 | 0 | 10dB | | | | | | | 1 | 0 | 0 | 1 | 12dB | | | | | | | 1 | 0 | 0 | 0 | 14dB | | | | | | | | | | | BASS STEPS | | | 0 | 0 | 0 | 0 | | | | | -14dB | | | 0 | 0 | 0 | 1 | | | | | -12dB | | | 0 | 0 | 1 | 0 | | | | | -10dB | | | 0 | 0 | 1 | 1 | | | | | -8dB | | | 0 | 1 | 0 | 0 | | | | | -6dB | | | 0 | 1 | 0 | 1 | | | | | -4dB | | | 0 | 1 | 1 | 0 | | | | | -2dB | | | 0 | 1 | 1 | 1 | | | | | 0dB | | | 1 | 1 | 1 | 1 | | | | | 0dB | | | 1 | 1 | 1 | 0 | | | | | 2dB | | | 1 | 1 | 0 | 1 | | | | | 4dB | | | 1 | 1 | 0 | 0 | | | | | 6dB | | | 1 | 0 | 1 | 1 | | | | | 8dB | | | 1 | 0 | 1 | 0 | | | | | 10dB | | | 1 | 0 | 0 | 1 | | | | | 126B | | | 1 | 0 | 0 | 0 | | | | | 14dB | | # Input Stage Gain Middle | MSB | | | | | | | LSB | FUNCTION | | |-----|----|----|----|----|----|----|-----|--------------|--| | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | FUNCTION | | | | | | | | | | | IN-GAIN STEP | | | | | | | 0 | 0 | 0 | 0 | 0dB | | | | | | | 0 | 0 | 0 | 1 | 1dB | | | | | | | 0 | 0 | 1 | 0 | 2dB | | | | | | | 0 | 0 | 1 | 1 | 3dB | | | | | | | 0 | 1 | 0 | 0 | 4dB | | | | | | | 0 | 1 | 0 | 1 | 5dB | | | | | | | 0 | 1 | 1 | 0 | 6dB | | | | | | | 0 | 1 | 1 | 1 | 7dB | | | | | | | 1 | 0 | 0 | 0 | 8dB | | | | | | | 1 | 0 | 0 | 1 | 9dB | | | | | | | 1 | 0 | 1 | 0 | 10dB | | | | | | | 1 | 0 | 1 | 1 | 11dB | | | | | | | 1 | 1 | 0 | 0 | 12dB | | | | | | | 1 | 1 | 0 | 1 | 13dB | | | | | | | 1 | 1 | 1 | 0 | 14dB | | | | | | | 1 | 1 | 1 | 1 | 15dB | | | | | | | | | | | MIDDLE STEP | | | 0 | 0 | 0 | 0 | | | | | -14dB | | | 0 | 0 | 0 | 1 | | | | | -12dB | | | 0 | 0 | 1 | 0 | | | | | -10dB | | | 0 | 0 | 1 | 1 | | | | | -8dB | | | 0 | 1 | 0 | 0 | | | | | -6dB | | | 0 | 1 | 0 | 1 | | | | | -4dB | | | 0 | 1 | 1 | 0 | | | | | -2dB | | | 0 | 1 | 1 | 1 | | | | | 0dB | | | 1 | 1 | 1 | 1 | | | | | 0dB | | | 1 | 1 | 1 | 0 | | | | | 2dB | | | 1 | 1 | 0 | 1 | | | | | 4dB | | | 1 | 1 | 0 | 0 | | | | | 6dB | | | 1 | 0 | 1 | 1 | | | | | 8dB | | | 1 | 0 | 1 | 0 | | | | | 10dB | | | 1 | 0 | 0 | 1 | | | | | 126B | | | 1 | 0 | 0 | 0 | | | | | 14dB | | #### **MUTE & PAUSE FEATURES** The TDA7437 provides three types of mute, controlled via I2C bus (see pag. 10, MUTE BYTE register). #### **SOFT MUTE** Bit D0=1 → Soft Mute ON Bit D0=0 →Soft Mute OFF It allows an automatic soft muting and unmuting of the signal. The time constant is fixed by an external capacitor Csm inserted between pin Csm and ground. Once fixed the external capacitor, two different slopes (time constant) are selectable by programmation of bit D1. Bit D1=0 $\rightarrow$ fast slope (I=Imax) Bit D1=1 $\rightarrow$ slow slope (I=Imin) The soft mute generates a gradual signal decreasing avoiding big click noise of an immediate high attenuation, without necessity to program a sequence of decreasing volume levels. A response example is reported in Fig.12 (mute) and Fig.13 (unmute). The final attenuation obtained with soft mute ON is 60dB typical. The used reference parameter is the delay time taken to reach 20dB attenuation (no matter what the signal level is). Using a capacitor Csm=22nF this delay is: d = 1. 8ms when selected Fast slope mode (bit D1=0) d = 25 ms when selected Slow slope mode (bit D1=1 In application, the soft mute ON programmation should be followed by programmation of DIRECT MUTE ON (see later) in order to achieve a final 100dB attenuation. Beside the I2C bus programmation, the Soft Mute ON can be generated in a fast way by forcing a LOW level at pin SMEXT (TTL Level compatible). This approach is recommended for fast RDS AF switching. The Soft Mute status can be detected via I2C bus, reading the Transmitted Byte, bit SM (see data sheet pag. 8). read bit SM = 1 soft mute status ON read bit SM = 0 soft mute status OFF #### **DIRECT MUTE** bit **D3 = 1** Direct mute ON bit **D3 = 0** Direct nute OFF The direct mute bit forces an internal immediate signal connection to ground. It is located just before the Volume/Loudness stage, and gives a typical 100dB attenuation. #### **SPEAKERS MUTE** An additional direct mute function is included in the speakers attenuators stage. The four output LF, RF, LR, RR can be separately muted by setting the speaker attenuator byte to the value 01111111 binary. Typical attenuation level 100dB. This mute is useful for fader and balance functions. It should not be applied for system mute/unmute, because it can generate noise due to the offset of previous stages (bass / treble). #### **ZEROCROSSING MUTE** bit D2=1 D4=0 zero crossing mute ON bit D2=0 D4=0 zero crossing mute OFF The mute activation/deactivation is delayed until the signal waveform crosses the DC zero level (Vref level). The detection works separately for the left and the right channels (see Figg. 14, 15). Four different windows threshold are software selectable by two dedicated bits. #### bit D6 bit D5 WINDOW 0 Vref DC +/-220mV 0 1 Vref DC +/-110mV 1 0 Vref DC +/-60mV 1 1 Vref DC +/-30mV The zero crossing mute activation/deactivation starts when the AC signal level falls inside the selected window (internal comparator). The ZEROCROSS Mute (and Pause) detector is always active. It can be disabled, if the feature is not used, by forcing the bit **D4=1** Zero crossing and Pause detector reset. In this way the internal comparator logic is stopped, eliminating its switching noise. The zero cross mute status is detected reading the Transmitted Byte bit ZM. bit **ZM = 1** zero cross mute status ON bit **ZM = 0** zero cross mute status OFF ## **PAUSE FUNCTION** On chip is implemented a pause detector block. It uses the same 4 windows threshold selectable for the zero crossing mute, bit D6,D5 byte MUTE (see above). The detector can be put in OFF by forcing bit **D4=1**, otherwise it is active. The Pause detector info is available at PAUSE pin. A capacitor must be connected between PAUSE pin and Ground. When the incoming signal is detected to be outside the selected window, the external capacitor is discharged. When the signal is inside the window, the capacitor is integrating up (see Figg.16 and 17). a)by reading directly the Pause pin level. The ON/OFF voltage threshold is 3.0V typical. Pause OFF = level low (< 3.0V) Pause ON = level high (; 3.0V) b)by reading via I<sup>2</sup>C bus the Transmitted Byte, bit P **P = 0** pause active. **P** = 1 no pause detected. The external capacitor value fixes the time constant The pull up current is 25uV typical With input signal Vin = 1Vrm --; Vdc pin pause = 15mV Vin = 0Vrms --; Vdc pin pause = 5.62V For example choosing Cpause = 100nF the charge up constant is about 22ms. Instead with Cpause = 15nF the charge up constant is about 360us. The Pause detection is useful in applications like RDS, to perform noiseless tuning frequeny jumps avoiding to mute the signal. #### NO SYMMETRICAL BASS CUT RESPONSE bit D7=0 No symmetrical bit D7=1 Symmetrical The Bass stage has the option to generate an unsymmetrical response, for cut mode settings (bass level from -2db to - 14dB) For example using a T-type band pass externa The feature is useful for human ear equalization in noisy environments like cars etc. See examples in Fig. 18 (symmetrical response) and Fig. 19 (unsymmetrical response). # TRANSMITTED DATA (SEND MODE) bit P = 0 Pause active bit P = 1 No pause detected bit **ZM = 1** Zero cross mute ON bit **ZM = 0** Zero cross mute OFF bit SM = 1 Soft mute ON bit SM = 0 Soft mute OFF bit ST = 1 Stereo signal detected (input MPX) bit **ST = 0** Mono signal detected (input MPX) The TDA7437 allows the reading of four info bits. The type (Stereo/Mono) of received broadcasting signal is easily checked and displayed by using the ST bit. The **P** bit check is useful in tuning jumps without signal muting. The **SM** soft mute status becomes active immediately, when bit D0 is set to 1 (soft mute ON, MUTE byte) and not when the signal level has reached the 60 dB final attenuation. ## TDA7437 I<sup>2</sup>C BUS PROTOCOL The protocol is standard I<sup>2</sup>C, using subaddress byte plus data bytes (see pagg.8 to 13). The optional Autoincrement mode allows to refresh all the bytes registers with transmission of a single subaddress, reducing drastically the total transmission time. Without autoincrement, subaddress bit $\mathbf{l} = \mathbf{0}$ , to refresh all the bytes registers (10), it is necessary to transmit 10 times the chip address, the subaddress and the data byte. Working with a 100Kb/s clock speed the total time would be: [(9\*3+2)\*10]bits\*10us=2.9ms Instead using autoincrement mode, subaddress bit **I=1**, the total time will be: (9\*12+2)\*10us=1.1ms. The autoincrement mode is useful also to refresh partially the data. For example to refresh the 4 speakers attenuators it is possible to program the subaddress Spkr LF (code XX010100), followed by the data byte of SPKR LF, LR, RF, RR in sequence. #### Note: that the autoincrement mode has a module 16 counter, whereas the total used register bytes are 10. It is not correct to refresh all the 10 bytes starting from a subaddress different than XX010000. For example using subaddress XX010010 (volume) the registers from Volume to Mute (see pag. 8) are correctly updated but the next two transmitted bytes instead to refer to the wanted Input selector and Loudness are discharged. (the solution in this case is to send two separated pattern in autoinc mode, the first composed by address, subaddress XX010010, 8 data bytes, and the second composed by address, subaddress XX010000, 2 data bytes). With autoincrement disabled, the protocol allows the transmission in sequence of N data bytes of a specific register, without necessity to resend each time the address and subaddress bytes. This feature can be implemented, for example, if a gradual Volume change has to be performed (the MCU has not to send the STOP condition, keeping active the TDA7437 communication). ## **WARNING** The TDA7437 always needs to receive a STOP condition, before beginning a new START condition. The device doesn't recognize a START condition if a previously active communication was not ended by a STOP condition. ## I<sup>2</sup>C BUS READ MODE The TDA7437 gives to the master a 1 byte "TRANSMITTED INFO" via I2C bus in read mode. The read mode is Master activated by sending the chip address with LSB set to 1, followed by acknowledge bit. The TDA7437 recognizes the request. At the following master generated clocks bits, the TDA7437 issues the TRANSMITTED INFO byte on the SDA data bus line (MSB transmitted first). At the nineth clock bit the MCU master can: - acknowledge the reception, starting in this way the transmission of another byte from the TDA7437. - no acknowledge, stopping the read mode communication. #### **LOUDNESS STAGE** The previous SGS-THOMSON audioprocessors were implementing a fixed loudness response, only ON/OFF sw programmable. No possibility to change the loud boost rate at a certain volume level. The TDA7437 implements a fully programmable loudness control in 20 steps of 1dB. It allows a customized loudness response for each application. The external network connected to the loudness pins LOUD\_L and LOUD\_R fixes the type of loudness response - Simple Capacitor The loudness effect is only a boost of low frequencies. (see Fig.20) - 2)Second order Loudness (boost of low and high frequencies). - 3)Second order decreased type Loudness (lower boost of low and high frequencies). - 4)Second order modified type Loudness (higher boost of low and high frequencies). ### **BASS & MID FILTERS** Several bass filter types can be implemented. Normally it is used the basic T-type Bandpass Filter. Starting from the filter component values (R1 internal and R2, C1, C2 external), the centre frequency Fc, the gain Av at max bass boost and the filter Q factor are computed as follows: $$F_c = \frac{1}{2 \cdot \Pi \cdot \sqrt{(R1 \cdot R2 \cdot C1 \cdot C2)}}$$ $$A_v = \frac{R2 \cdot C2 + R2 \cdot C1 + R1 \cdot C1}{R2 \cdot C1 + R2 \cdot C2}$$ $$Q = \frac{\sqrt{(R1 \cdot R2 \cdot C1 \cdot C2)}}{R2 \cdot C1 + R2 \cdot C2}$$ Viceversa fixed Fc, Av, and R1 (internal typ.+/-30%), the external component values are: $$C1 = \frac{A_v - 1}{2 \cdot \Pi \cdot R1 \cdot Q}$$ $$C2 = \frac{Q \cdot Q \cdot C1}{A_{v} - 1 - Q \cdot Q}$$ $$R2 = \frac{A_v - 1 - Q \cdot Q}{2 \cdot \Pi \cdot C1 \cdot F_c \cdot (A_v - 1) \cdot Q}$$ ## TREBLE STAGE The Treble stage is a simple high pass filter which time constant is fixed by internal resistor (50Kohm typ) and an external capacitor connected between pins TREB\_R/TREB\_L and Ground. ## **IN-OUT PINS** The multiplexer output is available at OUT\_R and OUT\_L pins for optional connection of external graphic equalizer (TDA7316/TDA7317), surround chip (TDA7346) etc. The signal is fed in again at pins IN\_L and IN-R. In case of application without external devices the pins OUT\_L/OUT\_R and IN\_L/IN\_R can be left unconnected if bit D3 byte input selector is forced = 0 (DC connect) instead if bit D3 is kept = 1 an external decoupling capacitor must be provided between OUTR/INR and OUTL/INR necessary to avoid signal DC jumps, generating "Clicking" output noise. The input impedance of the next volume stage is 44Kohm typical (minimum 31Kohm). A capacitor no lower than $1\mu F$ should be used. ## **INPUT SELECTOR** The multiplexer selector can choose one of the following inputs: - a differential CD stereo input. - a mono input. - four stereo input The signal fed to the input pins must be decoupled via series capacitors. The minimum allowed value depends on the correspondent input impedance. For the CD diff input (Zi=10Kohm worst case) a Cin=4.7uF is recommended. **Figure 8:** Power on Time Constant vs Cref Capacitor $C_{REF} = 4.7 \mu F$ Figure 10: Power on Time Constant vs Cref Capacitor $C_{REF}$ =22 $\mu F$ Figure 11: SVRR vs. Frequency Figure 9: Power on Time Constant vs Cref Capacitor $C_{REF} = 10 \mu F$ Figure 12: Soft Mute ON **47** Figure 13: Soft Mute OFF Figure 16: Pause Detector 18/23 Figure 14: Zero Crossing Mute ON Figure 15: Zero Crossing Mute OFF Figure 17: Pause Detector Figure 18: Sym \_Bass Figure 19: Non\_Sym \_Bass Figure 20: Loudness ## **TEST BOARD DIAGRAM** 4 | DIM. | | mm | | inch | | | | | | |--------|--------------------------------|-------|------|-------|-------|-------|--|--|--| | Dilvi. | MIN. | TYP. | MAX. | MIN. | TYP. | MAX. | | | | | А | | | 1.60 | | | 0.063 | | | | | A1 | 0.05 | | 0.15 | 0.002 | | 0.006 | | | | | A2 | 1.35 | 1.40 | 1.45 | 0.053 | 0.055 | 0.057 | | | | | В | 0.30 | 0.37 | 0.45 | 0.012 | 0.014 | 0.018 | | | | | С | 0.09 | | 0.20 | 0.004 | | 0.008 | | | | | D | | 12.00 | | | 0.472 | | | | | | D1 | | 10.00 | | | 0.394 | | | | | | D3 | | 8.00 | | | 0.315 | | | | | | е | | 0.80 | | | 0.031 | | | | | | Е | | 12.00 | | | 0.472 | | | | | | E1 | | 10.00 | | | 0.394 | | | | | | E3 | | 8.00 | | | 0.315 | | | | | | L | 0.45 | 0.60 | 0.75 | 0.018 | 0.024 | 0.030 | | | | | L1 | | 1.00 | | | 0.039 | | | | | | K | 0°(min.), 3.5°(typ.), 7°(max.) | | | | | | | | | # OUTLINE AND MECHANICAL DATA 471 # **TDA7437** | DIM. | | mm | | inch | | | | | | |-------|--------------------|-------|-------|-------|-------|-------|--|--|--| | Diwi. | MIN. | TYP. | MAX. | MIN. | TYP. | MAX. | | | | | Α | | | 2.45 | | | 0.096 | | | | | A1 | 0.25 | | | 0.010 | | | | | | | A2 | 1.95 | 2.00 | 2.10 | 0.077 | 0.079 | 0.083 | | | | | В | 0.30 | | 0.45 | 0.012 | | 0.018 | | | | | С | 0.13 | | 0.23 | 0.005 | | 0.009 | | | | | D | 12.95 | 13.20 | 13.45 | 0.51 | 0.52 | 0.53 | | | | | D1 | 9.90 | 10.00 | 10.10 | 0.390 | 0.394 | 0.398 | | | | | D3 | | 8.00 | | | 0.315 | | | | | | е | | 0.80 | | | 0.031 | | | | | | Е | 12.95 | 13.20 | 13.45 | 0.510 | 0.520 | 0.530 | | | | | E1 | 9.90 | 10.00 | 10.10 | 0.390 | 0.394 | 0.398 | | | | | E3 | | 8.00 | | | 0.315 | | | | | | L | 0.65 | 0.80 | 0.95 | 0.026 | 0.031 | 0.037 | | | | | L1 | | 1.60 | | | 0.063 | | | | | | K | 0°(min.), 7°(max.) | | | | | | | | | # OUTLINE AND MECHANICAL DATA 47/ Purchase of $I^2C$ Components of STMicrolectronics, conveys a license under the Philips $I^2C$ Patent Rights to use these components in an $I^2C$ system, provided that the system conforms to the $I^2C$ Standard Specifications as defined by Philips. Information furnished is believed to be accurate and reliable. However, STMicroelectronics assumes no responsibility for the consequences of use of such information nor for any infringement of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of STMicroelectronics. Specification mentioned in this publication are subject to change without notice. This publication supersedes and replaces all information previously supplied. STMicroelectronics products are not authorized for use as critical components in life support devices or systems without express written approval of STMicroelectronics. The ST logo is a registered trademark of STMicroelectronics © 2002 STMicroelectronics – Printed in Italy – All Rights Reserved STMicroelectronics GROUP OF COMPANIES Australia - Brazil - Canada - China - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan - Malaysia - Malta - Morocco - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States. http://www.st.com