

## **FEATURES**

- Digital Temperature Sensing in SOT-23-5 Package
- Outputs Temperature as an 8-Bit Digital Word
- Simple Serial Port Interface
- 3.0, and 5.5V Operating Range

## **TYPICAL APPLICATIONS**

- Thermal Protection for Hard Disk Drives and Other PC Peripherals
- PC-Card Devices for Notebook Computers
- Low-Cost Thermostat Controls
- Power Supplies
- Thermistor Replacement

## **GENERAL DESCRIPTION**

The TC74 is a serially accessible digital temperature sensor particularly suited for low cost and small form-factor applications. Temperature data is converted from the onboard thermal sensing element and made available as an 8-bit digital word.

### FUNCTIONAL BLOCK DIAGRAM



#### **PIN CONFIGURATION**



Communication with the TC74 is accomplished via a simple 2-wire SMBus/I<sup>2</sup>C-compatible serial port. This bus also can be used to implement multi-drop/multi-zone monitoring. The SHDN bit in the CONFIG register can be used to activate the low-power Standby mode.

Temperature resolution is 1°C. Conversion rate is a nominal 8 samples/sec. Power consumption is only 200  $\mu$ A (5  $\mu$ A Standby).

Small size, low installed cost, and ease of use make the TC74 an ideal choice for implementing thermal management in a variety of systems.

## **ORDERING INFORMATION**

| Part No.       | Package   | Address  | Temp. Range     |
|----------------|-----------|----------|-----------------|
| TC74A0-3.3VCT  | SOT-23A-5 | 1001 000 | -40°C to +125°C |
| TC74A1-3.3VCT  | SOT-23A-5 | 1001 001 | -40°C to +125°C |
| TC74A2-3.3VCT  | SOT-23A-5 | 1001 010 | -40°C to +125°C |
| TC74A3-3.3VCT  | SOT-23A-5 | 1001 011 | -40°C to +125°C |
| TC74A4-3.3VCT  | SOT-23A-5 | 1001 100 | -40°C to +125°C |
| TC74A5-3.3VCT* | SOT-23A-5 | 1001 101 | -40°C to +125°C |
| TC74A6-3.3VCT  | SOT-23A-5 | 1001 110 | -40°C to +125°C |
| TC74A7-3.3VCT  | SOT-23A-5 | 1001 111 | -40°C to +125°C |
| TC74A0-5.0VCT  | SOT-23A-5 | 1001 000 | –40°C to +125°C |
| TC74A1-5.0VCT  | SOT-23A-5 | 1001 001 | -40°C to +125°C |
| TC74A2-5.0VCT  | SOT-23A-5 | 1001 010 | -40°C to +125°C |
| TC74A3-5.0VCT  | SOT-23A-5 | 1001 011 | -40°C to +125°C |
| TC74A4-5.0VCT  | SOT-23A-5 | 1001 100 | -40°C to +125°C |
| TC74A5-5.0VCT* | SOT-23A-5 | 1001 101 | -40°C to +125°C |
| TC74A6-5.0VCT  | SOT-23A-5 | 1001 110 | -40°C to +125°C |
| TC74A7-5.0VCT  | SOT-23A-5 | 1001 111 | -40°C to +125°C |
| TC74A0-3.3VAT  | TO-220-5  | 1001 000 | –40°C to +125°C |
| TC74A1-3.3VAT  | TO-220-5  | 1001 001 | -40°C to +125°C |
| TC74A2-3.3VAT  | TO-220-5  | 1001 010 | -40°C to +125°C |
| TC74A3-3.3VAT  | TO-220-5  | 1001 011 | -40°C to +125°C |
| TC74A4-3.3VAT  | TO-220-5  | 1001 100 | -40°C to +125°C |
| TC74A5-3.3VAT  | TO-220-5  | 1001 101 | -40°C to +125°C |
| TC74A6-3.3VAT  | TO-220-5  | 1001 110 | -40°C to +125°C |
| TC74A7-3.3VAT  | TO-220-5  | 1001 111 | -40°C to +125°C |
| TC74A0-5.0VAT  | TO-220-5  | 1001 000 | -40°C to +125°C |
| TC74A1-5.0VAT  | TO-220-5  | 1001 001 | -40°C to +125°C |
| TC74A2-5.0VAT  | TO-220-5  | 1001 010 | -40°C to +125°C |
| TC74A3-5.0VAT  | TO-220-5  | 1001 011 | -40°C to +125°C |
| TC74A4-5.0VAT  | TO-220-5  | 1001 100 | -40°C to +125°C |
| TC74A5-5.0VAT  | TO-220-5  | 1001 101 | -40°C to +125°C |
| TC74A6-5.0VAT  | TO-220-5  | 1001 110 | -40°C to +125°C |
| TC74A7-5.0VAT  | TO-220-5  | 1001 111 | -40°C to +125°C |
|                |           |          |                 |

\*Default address.

## **ABSOLUTE MAXIMUM RATINGS\***

| +6V                               |
|-----------------------------------|
| 0.3V) to (V <sub>DD</sub> + 0.3V) |
| See Below                         |
| 65°C to +150°C                    |
| ±50 mA                            |
| 330°C/W                           |
|                                   |

\*Static-sensitive device. Unused devices must be stored in conductive material. Protect devices from static discharge and static fields. Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions above those indicated in the operational sections of the specifications is not implied. Exposure to Absolute Maximum Rating Conditions for extended periods may affect device reliability.

## **ELECTRICAL CHARACTERISTICS:** $V_{DD} = 3.3V$ or 5.0V (Note 5), $-40^{\circ}C \le T_A \le 125^{\circ}C$ , unless otherwise noted.

| Symbol                                                  | Parameter                  | Test Conditions                                         | Min                   | Тур | Max                   | Unit   |
|---------------------------------------------------------|----------------------------|---------------------------------------------------------|-----------------------|-----|-----------------------|--------|
| Power Supp                                              | bly                        |                                                         |                       |     |                       |        |
| V <sub>POR</sub>                                        | Power-On Reset Threshold   | V <sub>DD</sub> Falling Edge or Rising Edge             | 1.2                   |     | 2.2                   | V      |
| I <sub>DD</sub>                                         | Operating Current          | V <sub>DD</sub> = 5.5V<br>Serial Port Inactive (Note 1) | —                     | 200 | 350                   | μA     |
| IDD-STANDBY                                             | Standby Supply Current     | V <sub>DD</sub> = 3.3V<br>Serial Port Inactive (Note 4) | —                     | 5   | 10                    | μA     |
| Temperatur                                              | e-to-Bits Converter        |                                                         |                       |     | 1                     |        |
| T <sub>ERR</sub>                                        | Temperature Accuracy TC74A | +25°C <t<sub>A &lt; +85°C</t<sub>                       | -2                    |     | +2                    | °C     |
| Temperature<br>T <sub>ERR</sub><br>CR<br>Serial Port In |                            | 0°C < T <sub>A</sub> < +125°C                           | -3                    | —   | +3                    | °C     |
|                                                         |                            | $-40^{\circ}C < T_A < 0^{\circ}C$                       | —                     | ±2  | _                     | °C     |
| CR                                                      | Conversion Rate            | (Note 2)                                                | 4                     | 8   | _                     | Sa/Sec |
| Serial Port                                             | Interface                  |                                                         |                       |     |                       |        |
| VIH                                                     | Logic Input High           |                                                         | 0.8 x V <sub>DD</sub> |     | _                     | V      |
| VIL                                                     | Logic Input Low            |                                                         | _                     | _   | 0.2 x V <sub>DD</sub> | V      |
| V <sub>OL</sub>                                         | SDA Output Low             | I <sub>OL</sub> = 3 mA                                  | _                     | _   | 0.4                   | V      |
| VOL                                                     |                            | $I_{OL} = 6 \text{ mA}$<br>(Note 3)                     | —                     | —   | 0.6                   | V      |
| C <sub>IN</sub>                                         | Input Capacitance SDA, SCL |                                                         | _                     | 5   | _                     | pF     |
| I <sub>LEAK</sub>                                       | I/O Leakage                |                                                         | -1                    | 0.1 | 1                     | μΑ     |

NOTES: 1. Operating current is an average value integrated over multiple conversion cycles. Transient current may exceed this specification.

2. Maximum guaranteed conversion time after Power-On RESET (POR to DATA\_RDY) is 250 msec.

3. Output current should be minimized for best temperature accuracy. Power dissipation within the TC74 will cause self-heating and temperature drift error.

4. SDA and SCL must be connected to  $V_{DD}$  or GND.

5. V<sub>DD</sub> = 3.3V for TC74x -3.3VCT. V<sub>DD</sub> = 5.0V for TC74x -5.0VCT. All part types of the TC74 will operate properly over the wider power supply range of 2.7V to 5.5V. Each part type is tested and specified for rated accuracy at its nominal supply voltage. As V<sub>DD</sub> varies from the nominal value, accuracy will degrade 1°C/V of V<sub>DD</sub> change.

## **SERIAL PORT AC TIMING:** $V_{DD} = 3.3V$ or 5.0V (Note 5), $-40^{\circ}C \le (T_A = T_J) \le 125^{\circ}C$ ; $C_L = 80$ pF, unless otherwise noted.)

| Symbol                           | Parameter                                                    | Test Conditions          | Min  | Тур | Max         | Unit         |
|----------------------------------|--------------------------------------------------------------|--------------------------|------|-----|-------------|--------------|
| f <sub>SMB</sub>                 | SMBus Clock Frequency                                        |                          | 10   | —   | 100         | KHz          |
| t <sub>LOW</sub>                 | Low Clock Period                                             | 10% to 10%               | 4.7  | _   | _           | μsec         |
| t <sub>HIGH</sub>                | High Clock Period                                            | 90% to 90%               | 4    | _   | _           | μsec         |
| t <sub>R</sub><br>t <sub>F</sub> | SMBus Rise Time<br>SMBus Fall Time                           | 10% to 90%<br>90% to 10% |      | _   | 1000<br>300 | nsec<br>nsec |
| t <sub>SU(START)</sub>           | Start Condition Setup Time<br>(for repeated Start Condition) | 90% SCL to 10% SDA       | 4    | -   | _           | μsec         |
| t <sub>H(START)</sub>            | Start Condition Hold Time                                    |                          | 4    | —   |             | μsec         |
| t <sub>SU-DATA</sub>             | Data In Setup Time                                           |                          | 1000 | _   |             | nsec         |

## **SERIAL PORT AC TIMING:** (V<sub>DD</sub> = 3.3V or 5.0V (Note 5). $-40^{\circ}C \le (T_A = T_J) \le 125^{\circ}C$ ; C<sub>L</sub> = 80 pF, unless otherwise noted.)

| Symbol                | Parameter                             | Test Conditions                    | Min  | Тур | Max | Unit |
|-----------------------|---------------------------------------|------------------------------------|------|-----|-----|------|
| t <sub>H-DATA</sub>   | Data In Hold Time                     |                                    | 1250 |     | —   | nsec |
| t <sub>SU(STOP)</sub> | Stop Condition Setup Time             |                                    | 4    | —   | —   | μsec |
| tIDLE                 | Bus Free Time Prior to New Transition |                                    | 4.7  | _   | _   | μsec |
| t <sub>POR</sub>      | Power-On Reset Delay                  | $V_{DD} \ge V_{POR}$ (Rising Edge) | _    | 500 |     | μsec |

## **PIN DESCRIPTION**

| Pin No. | Symbol          | Туре                  | Description        |
|---------|-----------------|-----------------------|--------------------|
| 1       | NC              | None                  | Not Connected      |
| 2       | GND             | Power                 | System Ground      |
| 3       | V <sub>DD</sub> | Power                 | Power Supply Input |
| 4       | SCL             | Input                 | SMBus Serial Clock |
| 5       | SDA             | <b>Bi-Directional</b> | SMBus Serial Data  |

#### TIMING DIAGRAMS



## **DETAILED DESCRIPTION**

### SCL

Input. SMBus serial clock. Clocks data into and out of the TC74. See System Management Bus Specification rev. 1.0 for timing diagrams.

## SDA

Bi-directional. Serial data is transferred on the SMBus in both directions using this pin. See System Management Bus Specification rev. 1.0 for timing diagrams.

## V<sub>DD</sub>

Input. Power supply input. See electrical specifications.

## GND

Input. Ground return for all TC74 functions.

## FUNCTIONAL DESCRIPTION

The TC74 acquires and converts temperature information from its on-board solid state sensor with a basic accuracy of  $\pm 1^{\circ}$ C. It stores the data in an internal register which is read through the serial port. The system interface is a slave SMBus. The temperature data can be read at any time through the SMBus port. Eight SMBus addresses are programmable for the TC74, which allows for a multi-sensor configuration. Also, there is low-power Standby mode where temperature acquisition is suspended.

## **Standby Mode**

The TC74 allows the host to put it into a low power ( $I_{DD}$  = 5µA, typical) Standby mode. In this mode, the A/D converter is halted and the temperature data registers are frozen. The SMBus port operates normally. Standby mode is enabled by setting the SHDN bit in the CONFIG register. The table below summarizes this operation.

### **Standby Mode Operation**

| SHDN Bit | Operating Mode |  |
|----------|----------------|--|
| 0        | Normal         |  |
| 1        | Standby        |  |

## SMBus Slave Address

The TC74 is internally programmed to have a default SMBus address value of 1001 101b. Seven other addresses are available by custom order (contact factory).

## SERIAL PORT OPERATION

The Serial Clock input (SCL) and bi-directional data port (SDA) form a 2-wire bi-directional serial port for programming and interrogating the TC74. The following conventions are used in this bus architecture:

### **TC74 Serial Bus Conventions**

| TERM        | EXPLANATION                                                                                                                                                                                                                            |
|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Transmitter | The device sending data to the bus.                                                                                                                                                                                                    |
| Receiver    | The device receiving data from the bus.                                                                                                                                                                                                |
| Master      | The device which controls the bus: initiating transfers (START), generating the clock, and terminating transfers. (STOP)                                                                                                               |
| Slave       | The device addressed by the master.                                                                                                                                                                                                    |
| Start       | A unique condition signaling the beginning of a transfer indicated by SDA falling (High –Low) while SCL is high.                                                                                                                       |
| Stop        | A unique condition signaling the end of a transfer indicated by SDA rising (Low –High) while SCL is high.                                                                                                                              |
| ACK         | A Receiver acknowledges the receipt of each byte<br>with this unique condition. The Receiver drives<br>SDA low during SCL high of the ACK clock-pulse.<br>The Master provides the clock pulse for the ACK<br>cycle.                    |
| Busy        | Communication is not possible because the bus is in use.                                                                                                                                                                               |
| NOT Busy    | When the bus is idle, both SDA and SCL will remain high.                                                                                                                                                                               |
| Data Valid  | The state of SDA must remain stable during the<br>High period of SCL in order for a data bit to be<br>considered valid. SDA only changes state while<br>SCL is low during normal data transfers.<br>( See Start and Stop conditions. ) |

All transfers take place under control of a host, usually a CPU or microcontroller, acting as the Master, which provides the clock signal for all transfers. The TC74 *always* operates as a Slave. The serial protocol is illustrated in Figure 1. All data transfers have two phases; all bytes are transferred MSB first. Accesses are initiated by a start condition (START), followed by a device address byte and one or more data bytes. The device address byte includes a Read/Write selection bit. Each access must be terminated by a Stop Condition (STOP). A convention called *Acknowledge* (ACK) confirms receipt of each byte. Note that SDA can change only during periods when SCL is LOW (SDA changes while SCL is HIGH are reserved for Start and Stop Conditions).

| S           | AD       | DRES   | S   | WR                      | AC            | ĸ               | COI                     | MMAND                                      | ACK      | DA                       |                                    | СК                             | Ρ |
|-------------|----------|--------|-----|-------------------------|---------------|-----------------|-------------------------|--------------------------------------------|----------|--------------------------|------------------------------------|--------------------------------|---|
|             | -        | 7 Bits |     |                         |               |                 | 8                       | 8 Bits                                     |          | 8 8                      | Bits                               |                                |   |
|             | Slave Ad | ddress |     |                         |               | Cc<br>wh<br>wr  | omma<br>nich r<br>iting | and Byte: selec<br>register you are<br>to. | cts<br>e | Data<br>into ti<br>by th | Byte: dat<br>he registe<br>e comma | ta goes<br>er set<br>ind byte. |   |
| Read By     | te Forn  | nat    | ACK | 00                      |               | ACK             | e                       |                                            | PD       | ACK                      |                                    | NACK                           | Р |
| S ADL       | Dite     | VVIK   | ACK |                         | ND            | ACK             | 3                       | ADDRE33                                    | KD       | ACK                      |                                    | NACK                           | Г |
| Receive     | Byte F   | ormat  | :   |                         |               |                 |                         |                                            |          |                          | oo minun                           |                                |   |
| S AI        | DRES     | S RE   | AC  | C DATA                  | NA            | CK F            | <b>,</b>                |                                            |          |                          |                                    |                                |   |
|             | 7 Bits   |        |     | 8 Bits                  |               |                 |                         |                                            |          |                          |                                    |                                |   |
| · · · ·     |          |        |     | Data Byte               | e: rea        | ads dat         | a fro                   | m                                          |          |                          |                                    |                                |   |
|             |          |        |     | the regis               | ter co        | omman           | ded                     | by                                         |          |                          |                                    |                                |   |
|             |          |        |     | the last F<br>Byte tran | Read<br>Ismis | Byte o<br>sion. | r Wri                   | te                                         |          |                          |                                    |                                |   |
| S = Start C | ondition |        |     | ,                       |               |                 |                         |                                            |          |                          |                                    |                                |   |
|             |          |        |     |                         |               |                 |                         |                                            |          |                          |                                    |                                |   |

Figure 1. SMBus Protocols

## Start Condition (START)

The TC74 continuously monitors the SDA and SCL lines for a start condition (a HIGH to LOW transition of SDA while SCL is HIGH), and will not respond until this condition is met.

## **Address Byte**

Immediately following the Start Condition, the host must transmit the address byte to the TC74. The states of A1 and A0 determine the 7-bit SMBus address for the TC74. The 7-bit address transmitted in the serial bit stream must match for the TC74 to respond with an Acknowledge (indicating the TC74 is on the bus and ready to accept data). The eighth bit in the Address Byte is a Read-Write Bit. This bit is a 1 for a read operation or 0 for a write operation. During the first phase of any transfer this bit will be set = 0 to indicate that the command byte is being written.

## Acknowledge (ACK)

Acknowledge (ACK) provides a positive handshake between the host and the TC74. The host releases SDA after transmitting eight bits, then generates a ninth clock cycle to allow the TC74 to pull the SDA line LOW to acknowledge that it successfully received the previous eight bits of data or address.

## Data Byte

After a successful ACK of the address byte, the host must transmit the data byte to be written or clock out the data to be read. (See the appropriate timing diagrams.) ACK will be generated after a successful write of a data byte into the TC74.

## Stop Condition (STOP)

Communications must be terminated by a stop condition (a LOW to HIGH transition of SDA while SCL is HIGH). The Stop Condition must be communicated by the transmitter to the TC74. NOTE: Refer to Timing Diagrams for serial bus timing.

# REGISTER SET AND PROGRAMMER'S MODEL

## TC74 Command Set (SMBus READ\_BYTE and WRITE\_BYTE)

| COMMAND BYTE DESCRIPTION |      |                                   |  |  |  |  |  |
|--------------------------|------|-----------------------------------|--|--|--|--|--|
| COMMAND                  | CODE | FUNCTION                          |  |  |  |  |  |
| RTR                      | 00h  | Read Temperature (TEMP)           |  |  |  |  |  |
| RWCR                     | 01h  | Read/Write Configuration (CONFIG) |  |  |  |  |  |

# Configuration Register (CONFIG), 8-BITS, READ/WRITE

| <b>CONFIGURATION REGISTER (CONFIG)</b> |                                        |          |  |  |  |  |  |  |  |
|----------------------------------------|----------------------------------------|----------|--|--|--|--|--|--|--|
| D[7]                                   | D[7] D[6] D[5] D[4] D[3] D[2] D[1] D[0 |          |  |  |  |  |  |  |  |
| SHDN                                   | DATA RDY                               | RESERVED |  |  |  |  |  |  |  |

| BIT       | POR | FUNCTION                                        | TYPE      | OPERATION                   |
|-----------|-----|-------------------------------------------------|-----------|-----------------------------|
| D[7]      | 0   | STANDBY<br>switch                               | ReadWrite | 1 = standby,<br>0 = normal  |
| D[6]      | 0   | Data Ready*                                     | Read Only | 1 = ready,<br>0 = not ready |
| D[5]-D[0] | 0   | Reserved -<br>Always returns<br>zero when read. | N/A       | N/A                         |

\*DATA\_RDY bit reset at power-up and SHDN enable (see below).



Figure 2. DATA\_RDY, SHDN Operation Logic Diagram

## Temperature Register (TEMP), 8-Bits, READ-ONLY

The binary value (2's complement format) in this register represents temperature of the on-board sensor following a conversion cycle. The registers are automatically updated in an alternating manner.

## **Temperature Register (TEMP)**

| D[7] | D[6] | D[5] | D[4] | D[3] | D[2] | D[1] | D[0] |
|------|------|------|------|------|------|------|------|
| MSB  | Х    | Х    | Х    | Х    | Х    | Х    | LSB  |

In the temperature data registers, each unit value represents one degree (Celsius). The value is in 2's-complement binary format such that a reading of 0000 0000b corresponds to 0°C. Examples of this temperature to binary value relationship are shown in the following table.

| ACTUAL<br>TEMPERATURE | REGISTERED<br>TEMPERATURE | BINARY<br>HEX |
|-----------------------|---------------------------|---------------|
| +130.00°C             | +127°C                    | 0111 1111     |
| +127.00°C             | +127°C                    | 0111 1111     |
| +126.50°C             | +127°C                    | 0111 1111     |
| +25.25°C              | +25°C                     | 0001 1001     |
| +0.50°C               | +1°C                      | 0000 0001     |
| +0.25°C               | 0°C                       | 0000 0000     |
| 0.00°C                | 0°C                       | 0000 0000     |
| –0.25°C               | 0°C                       | 0000 0000     |
| –0.50°C               | 0°C                       | 0000 0000     |
| –0.75°C               | −1°C                      | 1111 1111     |
| –1.00°C               | -1°C                      | 1111 1111     |
| –25.00°C              | –25°C                     | 1110 0111     |
| –25.25°C              | –25°C                     | 1110 0110     |
| –54.75°C              | –55°C                     | 1100 1001     |
| –55.00°C              | –55°C                     | 1100 1001     |
| -65.00°C              | –65°C                     | 1011 1111     |

## **Temperature to Digital Value Conversion (TEMP)**

## **Register Set Summary**

The TC74's register set is summarized below. All registers are 8-bits wide.

| NAME   | DESCRIPTION                                        | POR State   | READ | WRITE |
|--------|----------------------------------------------------|-------------|------|-------|
| TEMP   | Internal Sensor<br>Temperature<br>(2's Complement) | 0000 0000b* | 1    |       |
| CONFIG | CONFIG Register                                    | 0000 0000b  | 1    | 1     |

\*NOTE: The TEMP register will be immediately updated by the A/D converter after the DATA\_RDY bit goes high.

## MARKINGS

| SOT-23A-5 | - |
|-----------|---|
| 1234      |   |
|           | 1 |

| TC74 (V)      | Code |
|---------------|------|
| TC74A0-3 3VCT | V0   |
| TC74A1-3.3VCT | V1   |
| TC74A2-3.3VCT | V2   |
| TC74A3-3.3VCT | V3   |
| TC74A4-3.3VCT | V4   |
| TC74A5-3.3VCT | V5   |
| TC74A6-3.3VCT | V6   |
| TC74A7-3.3VCT | V7   |
| TC74A0-5.0VCT | U0   |
| TC74A1-5.0VCT | U1   |
| TC74A2-5.0VCT | U2   |
| TC74A3-5.0VCT | U3   |
| TC74A4-5.0VCT | U4   |
| TC74A5-5.0VCT | U5   |
| TC74A6-5.0VCT | U6   |
| TC74A7-5.0VCT | U7   |

(1)&(2) = part number code + temperature range and voltage

③ represents year and quarter code

### ④ represents lot ID number

## TAPING FORM



## PACKAGE DIMENSIONS



### PACKAGE DIMENSIONS



#### **Sales Offices**

TC74-4 3/26/99

TelCom Semiconductor, Inc. 1300 Terra Bella Avenue P.O. Box 7267 Mountain View, CA 94039-7267 TEL: 650-968-9241 FAX: 650-967-1590 E-Mail: liter@telcom-semi.com

## TelCom Semiconductor, GmbH

Lochhamer Strasse 13 D-82152 Martinsried Germany TEL: (011) 49 89 895 6500 FAX: (011) 49 89 895 6502 2

#### TelCom Semiconductor H.K. Ltd. 10 Sam Chuk Street, Ground Floor San Po Kong, Kowloon Hong Kong TEL: (011) 852-2350-7380 FAX: (011) 852-2354-9957