## **STi3520** ## MPEG AUDIO / MPEG-2 VIDEO INTEGRATED DECODER **BRIEF DATA** - SINGLE CHIP COMBINING THE DECODING FUNCTIONS OF THE STi3500A VIDEO DE-CODER AND THE STi4500 AUDIO DECODER - ON-CHIP PLL ALLOWING FULL CHIP OP-ERATION WITH TWO EXTERNAL CLOCKS - VIDEO DECODER FULLY SUPPORTS MPEG-2 MAIN PROFILE/MAIN LEVEL (MP@ML) - AUTOMATIC VIDEO ERROR CONCEALMENT - ENHANCED ON-SCREEN DISPLAY GENER-ATOR: 16 COLORS/REGION, LINKED LIST MEMORY MANAGEMENT - AUDIO DECODER SUPPORTS LAYERS I & II OF MPEG - ALL POPULAR PCM AUDIO OUTPUT FOR-MATS SUPPORTED - STANDARD 8-BIT INTERFACE FOR MICRO-CONTROLLER AND COMPRESSED DATA INPUT - SUPPORT FOR SYNCHRONOUS DRAM - 3.3V POWER SUPPLY, I/Os 5V TTL COMPATIBLE - 0.5µm CMOS TECHNOLOGY ## **APPLICATIONS** - DBS RECEIVER - DIGITAL TV RECEIVER - DIGITAL CABLE TV RECEIVER ## **DESCRIPTION** The video decoder is a real-time video decompression processor supporting the MPEG-1 and MPEG-2 standards at video rates up to $720 \times 480 \times 60$ Hz or $720 \times 576 \times 50$ Hz. Picture format conversion for display is performed by a vertical and a horizontal filter (sample rate converter). External DRAM, typically of size 16 Mbits is required. The audio decoder is compliant with layers I and II of the MPEG standard. Sampling rates of 32, 44.1 and 48kHz can be used. This specification refers to versions 3.1 or later (marking CB or higher). The STi3520 requires minimal support from an external microcontroller, which is mainly required to initialise the video decoder at the start of every picture. Separate audio and video data streams are input through the 8-bit data port. Time stamps are detected and made available to the microcontroller for the management of audio/videosynchronization. User-defined bitmaps may be superimposed on the displayed picture through use of the on-screen display function. These bitmaps are written directly into the DRAM memory by the microcontroller. Undetected bitstream errors which would cause decoder errors activate the error concealment functions. October 1996 1/1