

# STS11NF3LL

# N-CHANNEL 30V - 0.008Ω - 11A SO-8 LOW GATE CHARGE STripFET™ II POWER MOSFET

| TYPE       | V <sub>DSS</sub> | R <sub>DS(on)</sub> | I <sub>D</sub> |
|------------|------------------|---------------------|----------------|
| STS11NF3LL | 30 V             | < 0.011 Ω           | 11 A           |

- TYPICAL  $R_{DS}(on) = 0.011\Omega @ 4.5V$
- OPTIMAL R<sub>DS(on)</sub> Q<sub>g</sub> TRADE-OFF @4.5V
- CONDUCTION LOSSES REDUCED
- SWITCHING LOSSES REDUCED



This application specific Power MOSFET is the third genaration of STMicroelectronics unique "Single Feature Size" strip-based process. The resulting transistor shows the best trade-off between on-resistance and gate charge. When used as high and low side in buck regulators, it gives the best performance in terms of both conduction and switching losses. This is extremely important for mother-boards where fast switching and high efficiency are of paramount importance.



 SPECIFICALLY DESIGNED AND OPTIMISED FOR HIGH EFFICIENCY CPU CORE DC/DC CONVERTERS FOR MOBILE PCs





#### **ABSOLUTE MAXIMUM RATINGS**

| Symbol              | Parameter                                                                                                  | Value   | Unit   |
|---------------------|------------------------------------------------------------------------------------------------------------|---------|--------|
| V <sub>DS</sub>     | Drain-source Voltage (V <sub>GS</sub> = 0)                                                                 | 30      | V      |
| $V_{DGR}$           | Drain-gate Voltage (R <sub>GS</sub> = 20 k $\Omega$ )                                                      | 30      | V      |
| V <sub>GS</sub>     | Gate- source Voltage                                                                                       | ± 16    | V      |
| I <sub>D</sub>      | Drain Current (continuos) at T <sub>C</sub> = 25°C (*) Drain Current (continuos) at T <sub>C</sub> = 100°C | 11<br>7 | A<br>A |
| I <sub>DM</sub> (●) | Drain Current (pulsed)                                                                                     | 44      | Α      |
| P <sub>TOT</sub>    | Total Dissipation at T <sub>C</sub> = 25°C                                                                 | 2.5     | W      |

<sup>(</sup> Pulse width limited by safe operating area

(\*)Value limited by wires bonding

October 2001 1/8

### THERMAL DATA

| Rthj-amb         | Thermal Resistance Junction-ambient Max (#) | 50         | °C/W |
|------------------|---------------------------------------------|------------|------|
| Tj               | Max. Operating Junction Temperature         | 150        | °C   |
| T <sub>stg</sub> | Storage Temperature                         | -65 to 150 | °C   |

<sup>(#)</sup> When Mounted on a 1inch<sup>2</sup> pad

# **ELECTRICAL CHARACTERISTICS** ( $T_{CASE} = 25~^{\circ}C$ UNLESS OTHERWISE SPECIFIED) OFF

| Symbol               | Parameter                                          | Test Conditions                                       | Min. | Тур. | Max. | Unit |
|----------------------|----------------------------------------------------|-------------------------------------------------------|------|------|------|------|
| V <sub>(BR)DSS</sub> | Drain-source<br>Breakdown Voltage                  | $I_D = 250 \mu A, V_{GS} = 0$                         | 30   |      |      | V    |
| I <sub>DSS</sub>     | Zero Gate Voltage                                  | V <sub>DS</sub> = Max Rating                          |      |      | 1    | μA   |
|                      | Drain Current (V <sub>GS</sub> = 0)                | V <sub>DS</sub> = Max Rating, T <sub>C</sub> = 125 °C |      |      | 10   | μΑ   |
| I <sub>GSS</sub>     | Gate-body Leakage<br>Current (V <sub>DS</sub> = 0) | V <sub>GS</sub> = ± 16V                               |      |      | ±100 | nA   |

# ON (1)

| Symbol              | Parameter              | Test Conditions                                | Min. | Тур.  | Max.  | Unit |
|---------------------|------------------------|------------------------------------------------|------|-------|-------|------|
| V <sub>GS(th)</sub> | Gate Threshold Voltage | $V_{DS} = V_{GS}, I_{D} = 250 \mu A$           | 1    |       |       | V    |
| R <sub>DS(on)</sub> | Static Drain-source On | V <sub>GS</sub> = 10 V, I <sub>D</sub> = 5.5 A |      | 0.008 | 0.011 | Ω    |
|                     | Resistance             | $V_{GS} = 4.5 \text{ V}, I_D = 5.5 \text{ A}$  |      | 0.011 | 0.013 | Ω    |

### **DYNAMIC**

| Symbol              | Parameter                       | Test Conditions                                                       | Min. | Тур. | Max. | Unit |
|---------------------|---------------------------------|-----------------------------------------------------------------------|------|------|------|------|
| g <sub>fs</sub> (1) | Forward Transconductance        | $V_{DS} > I_{D(on)} \times R_{DS(on)max},$<br>$I_{D} = 5.5 \text{ A}$ |      | 15   |      | S    |
| C <sub>iss</sub>    | Input Capacitance               | $V_{DS} = 25 \text{ V}, f = 1 \text{ MHz}, V_{GS} = 0$                |      | 1700 |      | pF   |
| Coss                | Output Capacitance              |                                                                       |      | 505  |      | pF   |
| C <sub>rss</sub>    | Reverse Transfer<br>Capacitance |                                                                       |      | 115  |      | pF   |

2/8

# **ELECTRICAL CHARACTERISTICS** (CONTINUED)

### **SWITCHING ON**

| Symbol                                               | Parameter                                                    | Test Conditions                                                           | Min. | Тур.            | Max. | Unit           |
|------------------------------------------------------|--------------------------------------------------------------|---------------------------------------------------------------------------|------|-----------------|------|----------------|
| t <sub>d(on)</sub>                                   | Turn-on Delay Time                                           | V <sub>DD</sub> = 15 V, I <sub>D</sub> = 5.5 A                            |      | 20              |      | ns             |
| t <sub>r</sub>                                       | Rise Time                                                    | $R_G = 4.7\Omega V_{GS} = 4.5 V$ (Resistive Load, see Fig. 3)             |      | 70              |      | ns             |
| Q <sub>g</sub><br>Q <sub>gs</sub><br>Q <sub>gd</sub> | Total Gate Charge<br>Gate-Source Charge<br>Gate-Drain Charge | V <sub>DD</sub> = 15 V, I <sub>D</sub> = 11 A,<br>V <sub>GS</sub> = 4.5 V |      | 21<br>9.5<br>10 | 28   | nC<br>nC<br>nC |

### **SWITCHING OFF**

| Symbol              | Parameter                        | Test Conditions                                                      | Min. | Тур.     | Max. | Unit |
|---------------------|----------------------------------|----------------------------------------------------------------------|------|----------|------|------|
| t <sub>d(off)</sub> | Turn-off-Delay Time<br>Fall Time | $V_{DD} = 15 \text{ V}, I_D = 5.5 \text{ A},$                        |      | 40<br>20 |      | ns   |
| Lf                  | Fall Tillie                      | $R_G = 4.7\Omega$ , $V_{GS} = 4.5 V$<br>(Resistive Load see, Fig. 3) |      | 20       |      | ns   |

### SOURCE DRAIN DIODE

| Symbol                                                 | Parameter                                                                      | Test Conditions                                                                                                                                  | Min. | Тур.            | Max. | Unit          |
|--------------------------------------------------------|--------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|------|-----------------|------|---------------|
| I <sub>SD</sub>                                        | Source-drain Current                                                           |                                                                                                                                                  |      |                 | 11   | Α             |
| I <sub>SDM</sub> (1)                                   | Source-drain Current (pulsed)                                                  |                                                                                                                                                  |      |                 | 44   | Α             |
| V <sub>SD</sub> (2)                                    | Forward On Voltage                                                             | I <sub>SD</sub> = 11 A, V <sub>GS</sub> = 0                                                                                                      |      |                 | 1.2  | V             |
| t <sub>rr</sub><br>Q <sub>rr</sub><br>I <sub>RRM</sub> | Reverse Recovery Time<br>Reverse Recovery<br>ChargeReverse Recovery<br>Current | $I_{SD} = 11 \text{ A}, \text{ di/dt} = 100 \text{A/µs},$<br>$V_{DD} = 20 \text{ V}, T_j = 150 ^{\circ}\text{C}$<br>(see test circuit, Figure 5) |      | 45<br>52<br>2.3 |      | ns<br>nC<br>A |

Note: 1. Pulsed: Pulse duration = 300 µs, duty cycle 1.5 %.

2. Pulse width limited by safe operating area.

# Safe Operating Area



# **Thermal Impedance**



# **Output Characteristics**



### **Transconductance**



# **Gate Charge vs Gate-source Voltage**



#### **Transfer Characteristics**



# Static Drain-source On Resistance



# **Capacitance Variations**



**47**/<sub>0</sub> 4/8

# Normalized Gate Thereshold Voltage vs Temp. HV05125





# **Source-drain Diode Forward Characteristics**



**A**7/.

Fig. 1: Unclamped Inductive Load Test Circuit



**Fig. 3:** Switching Times Test Circuit For Resistive Load



Fig. 5: Test Circuit For Inductive Load Switching And Diode Recovery Times



Fig. 2: Unclamped Inductive Waveform



Fig. 4: Gate Charge test Circuit



6/8

# **SO-8 MECHANICAL DATA**

| DIM.   |      | mm   |      |        | inch  |       |
|--------|------|------|------|--------|-------|-------|
| DIIVI. | MIN. | TYP. | MAX. | MIN.   | TYP.  | MAX.  |
| А      |      |      | 1.75 |        |       | 0.068 |
| a1     | 0.1  |      | 0.25 | 0.003  |       | 0.009 |
| a2     |      |      | 1.65 |        |       | 0.064 |
| a3     | 0.65 |      | 0.85 | 0.025  |       | 0.033 |
| b      | 0.35 |      | 0.48 | 0.013  |       | 0.018 |
| b1     | 0.19 |      | 0.25 | 0.007  |       | 0.010 |
| С      | 0.25 |      | 0.5  | 0.010  |       | 0.019 |
| c1     |      |      | 45   | (typ.) |       |       |
| D      | 4.8  |      | 5.0  | 0.188  |       | 0.196 |
| Е      | 5.8  |      | 6.2  | 0.228  |       | 0.244 |
| е      |      | 1.27 |      |        | 0.050 |       |
| e3     |      | 3.81 |      |        | 0.150 |       |
| F      | 3.8  |      | 4.0  | 0.14   |       | 0.157 |
| L      | 0.4  |      | 1.27 | 0.015  |       | 0.050 |
| М      |      |      | 0.6  |        |       | 0.023 |
| S      |      |      | 8 (1 | max.)  |       |       |



Information furnished is believed to be accurate and reliable. However, STMicroelectronics assumes no responsibility for the consequences of use of such information nor for any infringement of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of STMicroelectronics. Specification mentioned in this publication are subject to change without notice. This publication supersedes and replaces all information previously supplied. STMicroelectronics products are not authorized for use as critical components in life support devices or systems without express written approval of STMicroelectronics.

The ST logo is a trademark of STMicroelectronics

© 2001 STMicroelectronics – Printed in Italy – All Rights Reserved
STMicroelectronics GROUP OF COMPANIES

Australia - Brazil - China - Finland - France - Germany - Hong Kong - India - Italy - Japan - Malaysia - Malta - Morocco - Singapore - Spain - Sweden - Switzerland - United Kingdom - U.S.A.

http://www.st.com

<u>8/8</u>