# STN7NF10 # N-CHANNEL 100V - 0.055 Ω - 5A SOT-223 LOW GATE CHARGE STripFET™ II POWER MOSFET | TYPE | V <sub>DSS</sub> | R <sub>DS(on)</sub> | I <sub>D</sub> | |----------|------------------|---------------------|----------------| | STN7NF10 | 100 V | < 0.065 Ω | 5 A | - TYPICAL $R_{DS}(on) = 0.055 \Omega$ - APPLICATION ORIENTED CHARACTERIZATION This Power MOSFET series realized with STMicroelectronics unique STripFET process has specifically been designed to minimize input capacitance and gate charge. It is therefore suitable as primary switch in advanced high-efficiency isolated DC-DC converters for Telecom and Computer application. It is also intended for any application with low gate charge drive requirements. #### **APPLICATIONS** - HIGH-EFFICIENCY DC-DC CONVERTERS - UPS AND MOTOR CONTROL #### **ABSOLUTE MAXIMUM RATINGS** | Symbol | Parameter | Value | Unit | |---------------------|------------------------------------------------------|------------|------| | V <sub>DS</sub> | Drain-source Voltage (V <sub>GS</sub> = 0) | 100 | V | | $V_{DGR}$ | Drain-gate Voltage ( $R_{GS} = 20 \text{ k}\Omega$ ) | 100 | V | | V <sub>G</sub> S | Gate- source Voltage | ±20 | V | | ID | Drain Current (continuous) at T <sub>C</sub> = 25°C | 5 | Α | | I <sub>D</sub> | Drain Current (continuous) at T <sub>C</sub> = 100°C | 3.4 | А | | I <sub>DM</sub> (●) | Drain Current (pulsed) | 20 | А | | P <sub>TOT</sub> | Total Dissipation at T <sub>C</sub> = 25°C | 3.3 | W | | | Derating Factor | 0.026 | W/°C | | T <sub>stg</sub> | Storage Temperature | -55 to 150 | °C | | Tj | Operating Junction Temperature | -55 to 150 | | (•) Pulse width limited by safe operating area December 2002 1/8 # STN7NF10 #### **THERMAL DATA** | Rthj-PCB | Thermal Resistance Junction-PCB Max(*) | 38 | °C/W | |----------|---------------------------------------------------------------------------|-----|------| | Rthj-PCB | Thermal Resistance Junction-PCB Max(**) | 100 | °C/W | | Tı | Maximum Lead Temperature For Soldering Purpose (1.6 mm from case,for 10s) | 260 | °C | Note: (\*) When mounted on 1 in<sup>2</sup> FR-4 BOARD,2 oz Cu, t<10s. Note: (\*\*) When mounted on minimum footprint. # **ELECTRICAL CHARACTERISTICS** ( $T_{CASE} = 25 \, ^{\circ}C$ UNLESS OTHERWISE SPECIFIED) OFF | Symbol | Parameter | Test Conditions | Min. | Тур. | Max. | Unit | |----------------------|----------------------------------------------------|-------------------------------------------------------|------|------|------|------| | V <sub>(BR)DSS</sub> | Drain-source<br>Breakdown Voltage | $I_D = 250 \mu A, V_{GS} = 0$ | 100 | | | V | | I <sub>DSS</sub> | Zero Gate Voltage | V <sub>DS</sub> = Max Rating | | | 1 | μA | | | Drain Current (V <sub>GS</sub> = 0) | V <sub>DS</sub> = Max Rating, T <sub>C</sub> = 125 °C | | | 10 | μΑ | | I <sub>GSS</sub> | Gate-body Leakage<br>Current (V <sub>DS</sub> = 0) | V <sub>GS</sub> = ±20V | | | ±100 | nA | # ON (1) | Symbol | Parameter | Test Conditions | Min. | Тур. | Max. | Unit | |---------------------|--------------------------------------|-----------------------------------------------|------|-------|-------|------| | V <sub>GS(th)</sub> | Gate Threshold Voltage | $V_{DS} = V_{GS}, I_D = 250 \mu A$ | 2 | 3 | 4 | V | | R <sub>DS(on)</sub> | Static Drain-source On<br>Resistance | V <sub>GS</sub> = 10V, I <sub>D</sub> = 1.5 A | | 0.055 | 0.065 | Ω | #### **DYNAMIC** | Symbol | Parameter | Test Conditions Min. | | Тур. | Max. | Unit | |---------------------|---------------------------------|--------------------------------------------------------|--|------|------|------| | g <sub>fs</sub> (1) | Forward Transconductance | V <sub>DS</sub> = 15 V , I <sub>D</sub> = 1.5 A | | 12 | | S | | C <sub>iss</sub> | Input Capacitance | V <sub>DS</sub> = 25 V, f = 1 MHz, V <sub>GS</sub> = 0 | | 870 | | pF | | Coss | Output Capacitance | | | 125 | | pF | | C <sub>rss</sub> | Reverse Transfer<br>Capacitance | | | 52 | | pF | 2/8 # **ELECTRICAL CHARACTERISTICS** (CONTINUED) #### SWITCHING ON | Symbol | Parameter | Test Conditions | Min. | Тур. | Max. | Unit | |------------------------------------------------------|--------------------------------------------------------------|--------------------------------------------------------------------------|------|---------------|------|----------------| | t <sub>d(on)</sub> | Turn-on Delay Time | V <sub>DD</sub> = 50 V, I <sub>D</sub> = 12 A | | 58 | | ns | | t <sub>r</sub> | Rise Time | $R_G = 4.7\Omega V_{GS} = 10 V$ (see test circuit, Figure 3) | | 45 | | ns | | Q <sub>g</sub><br>Q <sub>gs</sub><br>Q <sub>gd</sub> | Total Gate Charge<br>Gate-Source Charge<br>Gate-Drain Charge | V <sub>DD</sub> = 80 V, I <sub>D</sub> = 24 A,<br>V <sub>GS</sub> = 10 V | | 30<br>6<br>10 | 41 | nC<br>nC<br>nC | #### **SWITCHING OFF** | Symbol | Parameter | Test Conditions | Min. | Тур. | Max. | Unit | |---------------------|----------------------------------|-----------------------------------------------------------------------------------------------------------|------|----------|------|----------| | t <sub>d(off)</sub> | Turn-off-Delay Time<br>Fall Time | $V_{DD} = 50 \text{ V}, I_D = 12 \text{ A},$ $R_G = 4.7\Omega, V_{GS} = 10V$ (see test circuit, Figure 3) | | 49<br>17 | | ns<br>ns | #### SOURCE DRAIN DIODE | Symbol | Parameter | Test Conditions | Min. | Тур. | Max. | Unit | |--------------------------------------------|------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------|------|-------------------|------|---------------| | I <sub>SD</sub> | Source-drain Current | | | | 5 | Α | | I <sub>SDM</sub> (1) | Source-drain Current (pulsed) | | | | 20 | Α | | V <sub>SD</sub> (2) | Forward On Voltage | I <sub>SD</sub> = 5 A, V <sub>GS</sub> = 0 | | | 1.3 | V | | t <sub>rr</sub><br>Q <sub>rr</sub><br>IRRM | Reverse Recovery Time<br>Reverse Recovery Charge<br>Reverse Recovery Current | $I_{SD}$ = 5 A, di/dt = 100A/µs,<br>$V_{DD}$ = 30 V, $T_j$ = 150°C<br>(see test circuit, Figure 5) | | 100<br>375<br>7.5 | | ns<br>nC<br>A | Note: 1. Pulsed: Pulse duration = 300 μs, duty cycle 1.5 %. 2. Pulse width limited by safe operating area. **A**7/. #### **Safe Operating Area** # Transconductance #### **Thermal Impedence** #### **Transfer Characteristics** #### **Static Drain-source On Resistance** 4/8 # **Gate Charge vs Gate-source Voltage** # Normalized Gate Thereshold Voltage vs Temp. # **Capacitance Variations** ### Normalized On Resistance vs Temperature #### **Source-drain Diode Forward Characteristics** **47/**. Fig. 1: Unclamped Inductive Load Test Circuit **Fig. 3:** Switching Times Test Circuit For Resistive Load **Fig. 5:** Test Circuit For Inductive Load Switching And Diode Recovery Times Fig. 2: Unclamped Inductive Waveform Fig. 4: Gate Charge test Circuit 6/8 # **SOT-223 MECHANICAL DATA** | DIM. | | mm | | | inch | | |-------|------|------|------|-------|-------|-------| | Diwi. | MIN. | TYP. | MAX. | MIN. | TYP. | MAX. | | А | | | 1.80 | | | 0.071 | | В | 0.60 | 0.70 | 0.80 | 0.024 | 0.027 | 0.031 | | B1 | 2.90 | 3.00 | 3.10 | 0.114 | 0.118 | 0.122 | | С | 0.24 | 0.26 | 0.32 | 0.009 | 0.010 | 0.013 | | D | 6.30 | 6.50 | 6.70 | 0.248 | 0.256 | 0.264 | | е | | 2.30 | | | 0.090 | | | e1 | | 4.60 | | | 0.181 | | | Е | 3.30 | 3.50 | 3.70 | 0.130 | 0.138 | 0.146 | | Н | 6.70 | 7.00 | 7.30 | 0.264 | 0.276 | 0.287 | | V | | | 10° | | | 10° | | A1 | | 0.02 | | | | | **\_\_\_\_** Information furnished is believed to be accurate and reliable. However, STMicroelectronics assumes no responsibility for the consequences of use of such information nor for any infringement of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of STMicroelectronics. Specifications mentioned in this publication are subject to change without notice. This publication supersedes and replaces all information previously supplied. STMicroelectronics products are not authorized for use as critical components in life support devices or systems without express written approval of STMicroelectronics. © The ST logo is a registered trademark of STMicroelectronics © 2002 STMicroelectronics - Printed in Italy - All Rights Reserved STMicroelectronics GROUP OF COMPANIES Australia - Brazil - Canada - China - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan - Malaysia - Malta - Morocco Singapore - Spain - Sweden - Switzerland - United Kingdom - United States. © http://www.st.com **477**. 8/8