### STD150NH02L # N-CHANNEL 24V - 0.003 Ω - 150A ClipPAK<sup>TM</sup>/IPAK STripFET<sup>TM</sup> III POWER MOSFET #### PRELIMINARY DATA | TYPE | V <sub>DSS</sub> | V <sub>DSS</sub> R <sub>DS(on)</sub> | | |-------------|------------------|--------------------------------------|-------| | STD150NH02L | 24 V | < 0.0035 Ω | 150 A | - TYPICAL $R_{DS}(on) = 0.003 \Omega$ @ 10 V - TYPICAL R<sub>DS</sub>(on) = $0.005 \Omega$ @ 5 V - R<sub>DS(ON)</sub> \* Qg INDUSTRY's BENCHMARK - CONDUCTION LOSSES REDUCED - SWITCHING LOSSES REDUCED - LOW THRESHOLD DEVICE - THROUGH-HOLE IPAK (TO-251) POWER PACKAGE IN TUBE (SUFFIX "-1") - SURFACE-MOUNTING POWER PACKAGE IN TAPE & REEL (SUFFIX "T4") # IPAK TO-251 (Suffix "-1") #### **DESCRIPTION** The STD150NH02L utilizes the latest advanced design rules of ST's proprietary STripFETTM technology. This novel $0.6\mu$ process utilizes also unique metallization techniques that couple to a "bondless" assembly technique result in outstanding performance with standard DPAK outline. It is therefore ideal in high performance DC-DC converter applications where efficiency it to be achieved at very high out currents. #### **APPLICATIONS** SPECIFICALLY DESIGNED AND OPTIMISED FOR HIGH EFFICIENCY DC/DC CONVERTES #### **INTERNAL SCHEMATIC DIAGRAM** #### **Ordering Information** | SALES TYPE | MARKING | PACKAGE | PACKAGING | |---------------|-----------|---------|-------------| | STD150NH02LT4 | D150NH02L | ClipPak | TAPE & REEL | | STD150NH02L-1 | D150NH02L | TO-251 | TUBE | #### **ABSOLUTE MAXIMUM RATINGS** | Symbol | Parameter | Value | Unit | |-----------------------|------------------------------------------------------|------------|------| | V <sub>spike(1)</sub> | Drain-source Voltage Rating | 30 | V | | V <sub>DS</sub> | Drain-source Voltage (V <sub>GS</sub> = 0) | 24 | V | | $V_{DGR}$ | Drain-gate Voltage ( $R_{GS}$ = 20 kΩ) | 24 | V | | V <sub>GS</sub> | Gate- source Voltage | ± 20 | V | | I <sub>D</sub> | Drain Current (continuous) at T <sub>C</sub> = 25°C | 150 | Α | | I <sub>D</sub> | Drain Current (continuous) at T <sub>C</sub> = 100°C | 95 | А | | I <sub>DM</sub> (2) | Drain Current (pulsed) | 600 | Α | | P <sub>tot</sub> | Total Dissipation at T <sub>C</sub> = 25°C | 125 | W | | | Derating Factor | 0.83 | W/°C | | E <sub>AS</sub> (3) | Single Pulse Avalanche Energy | 900 | mJ | | T <sub>stg</sub> | Storage Temperature | -55 to 175 | °C | | Tj | Max. Operating Junction Temperature | -55 to 175 | | September 2003 1/9 #### STD150NH02L #### THERMAL DATA # **ELECTRICAL CHARACTERISTICS** ( $T_{CASE} = 25~^{\circ}C$ UNLESS OTHERWISE SPECIFIED) OFF | Symbol | Parameter | Test Conditions | Min. | Тур. | Max. | Unit | |----------------------|----------------------------------------------------------|-------------------------------------------------------------------------|------|------|---------|----------| | V <sub>(BR)DSS</sub> | Drain-source<br>Breakdown Voltage | $I_D = 25 \text{ mA}, V_{GS} = 0$ | 24 | | | V | | I <sub>DSS</sub> | Zero Gate Voltage<br>Drain Current (V <sub>GS</sub> = 0) | V <sub>DS</sub> = 20 V<br>V <sub>DS</sub> = 20 V T <sub>C</sub> = 125°C | | | 1<br>10 | μA<br>μA | | I <sub>GSS</sub> | Gate-body Leakage<br>Current (V <sub>DS</sub> = 0) | V <sub>GS</sub> = ± 20V | | | ±100 | nA | #### ON (4) | Symbo | Parameter | Test C | Test Conditions | | Тур. | Max. | Unit | |---------------------|-----------------------------------|-------------------------------------------------|------------------------------------------------|---|----------------|------------------|--------| | V <sub>GS(th)</sub> | Gate Threshold Voltage | $V_{DS} = V_{GS}$ | I <sub>D</sub> = 250 μA | 1 | 1.8 | | V | | R <sub>DS(on)</sub> | Static Drain-source On Resistance | V <sub>GS</sub> = 10 V<br>V <sub>GS</sub> = 5 V | I <sub>D</sub> = 75 A<br>I <sub>D</sub> = 75 A | | 0.003<br>0.005 | 0.0035<br>0.0065 | Ω<br>Ω | #### **DYNAMIC** | Symbol | Parameter Test Conditions | | Min. | Тур. | Max. | Unit | |----------------------------------------------------------|----------------------------------------------------------------------------|-----------------------------------------------------------------------|------|---------------------|------|----------------| | gfs (4) | Forward Transconductance | V <sub>DS</sub> = 10 V I <sub>D</sub> = 40 A | | 52 | | S | | C <sub>iss</sub><br>C <sub>oss</sub><br>C <sub>rss</sub> | Input Capacitance<br>Output Capacitance<br>Reverse Transfer<br>Capacitance | $V_{DS} = 15V f = 1 MHz V_{GS} = 0$ | | 4450<br>1126<br>141 | | pF<br>pF<br>pF | | R <sub>G</sub> | Gate Input Resistance | f = 1 MHz Gate DC Bias = 0<br>Test Signal Level = 20 mV<br>Open Drain | | 1.6 | | Ω | #### **ELECTRICAL CHARACTERISTICS** (continued) #### **SWITCHING ON** | Symbol | Parameter | Test Conditions | Min. | Тур. | Max. | Unit | |------------------------------------------------------|--------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|---------------|------|----------------| | t <sub>d(on)</sub><br>t <sub>r</sub> | Turn-on Delay Time<br>Rise Time | $\begin{aligned} V_{DD} &= 10 \text{ V} & I_D &= 75 \text{ A} \\ R_G &= 4.7 \ \Omega & V_{GS} &= 10 \text{ V} \\ \text{(Resistive Load, Figure 3)} \end{aligned}$ | | 14<br>224 | | ns<br>ns | | Q <sub>g</sub><br>Q <sub>gs</sub><br>Q <sub>gd</sub> | Total Gate Charge<br>Gate-Source Charge<br>Gate-Drain Charge | V <sub>DD</sub> = 16V I <sub>D</sub> = 150A V <sub>GS</sub> = 10 V | | 69<br>13<br>9 | 93 | nC<br>nC<br>nC | | Q <sub>oss</sub> (5) | Output Charge | V <sub>DS</sub> = 16 V V <sub>GS</sub> = 0 V | | 27 | | nC | | Q <sub>gls</sub> (6) | Third-quadrant Gate Charge | V <sub>DS</sub> < 0 V V <sub>GS</sub> = 10 V | | 64 | | nC | #### **SWITCHING OFF** | Symbol | Parameter | Test Conditions | Min. | Тур. | Max. | Unit | |---------------------|----------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|------|----------|------|----------| | t <sub>d(off)</sub> | Turn-off Delay Time<br>Fall Time | $\begin{array}{ccc} V_{DD} = 10 \text{ V} & I_D = 75 \text{ A} \\ R_G = 4.7\Omega, & V_{GS} = 10 \text{ V} \\ \text{(Resistive Load, Figure 3)} \end{array}$ | | 69<br>40 | 54 | ns<br>ns | #### **SOURCE DRAIN DIODE** | Symbol | Parameter | Test Conditions | Min. | Тур. | Max. | Unit | |--------------------------------------------------------|------------------------------------------------------------------------------|--------------------------------------------|------|-----------------|------------|---------------| | I <sub>SD</sub><br>I <sub>SDM</sub> | Source-drain Current<br>Source-drain Current (pulsed) | | | | 150<br>600 | A<br>A | | V <sub>SD</sub> (4) | Forward On Voltage | I <sub>SD</sub> = 75 A V <sub>GS</sub> = 0 | | | 1.3 | V | | t <sub>rr</sub><br>Q <sub>rr</sub><br>I <sub>RRM</sub> | Reverse Recovery Time<br>Reverse Recovery Charge<br>Reverse Recovery Current | $I_{SD} = 150 \text{ A}$ | | 47<br>58<br>2.5 | | ns<br>nC<br>A | <sup>(1)</sup> Garanted when external Rg=4.7 $\Omega$ and $t_f < t_{fmax}$ . (2) Pulse width limited by safe operating area (3) Starting T<sub>j</sub> = 25 °C, I<sub>D</sub> = 150A, V<sub>DD</sub> = 10V 47/ <sup>(4)</sup> Pulsed: Pulse duration = 300 $\mu$ s, duty cycle 1.5 %. (5) $Q_{OSS} = C_{OSS}^* \Delta V_{in}$ , $C_{OSS} = C_{gd} + C_{ds}$ . See Appendix A (6) Gate charge for synchronous operation Fig. 1: Unclamped Inductive Load Test Circuit Fig. 3: Switching Times Test Circuits For Resistive Load **Fig. 5:** Test Circuit For Inductive Load Switching And Diode Recovery Times Fig. 2: Unclamped Inductive Waveform Fig. 4: Gate Charge test Circuit ## TO-251 (IPAK) MECHANICAL DATA | DIM. | | mm | | | inch | | |--------|------|------|------|-------|-------|-------| | DIIVI. | MIN. | TYP. | MAX. | MIN. | TYP. | MAX. | | А | 2.2 | | 2.4 | 0.086 | | 0.094 | | A1 | 0.9 | | 1.1 | 0.035 | | 0.043 | | А3 | 0.7 | | 1.3 | 0.027 | | 0.051 | | В | 0.64 | | 0.9 | 0.025 | | 0.031 | | B2 | 5.2 | | 5.4 | 0.204 | | 0.212 | | В3 | | | 0.85 | | | 0.033 | | B5 | | 0.3 | | | 0.012 | | | B6 | | | 0.95 | | | 0.037 | | С | 0.45 | | 0.6 | 0.017 | | 0.023 | | C2 | 0.48 | | 0.6 | 0.019 | | 0.023 | | D | 6 | | 6.2 | 0.236 | | 0.244 | | Е | 6.4 | | 6.6 | 0.252 | | 0.260 | | G | 4.4 | | 4.6 | 0.173 | | 0.181 | | Н | 15.9 | | 16.3 | 0.626 | | 0.641 | | L | 9 | | 9.4 | 0.354 | | 0.370 | | L1 | 0.8 | | 1.2 | 0.031 | | 0.047 | | L2 | | 0.8 | 1 | | 0.031 | 0.039 | ## **TO-252 (DPAK) MECHANICAL DATA** | DIM. | | mm | | inch | | | |-------|------|------|------|-------|-------|-------| | Diwi. | MIN. | TYP. | MAX. | MIN. | TYP. | MAX. | | А | 2.2 | | 2.4 | 0.086 | | 0.094 | | A1 | 0.9 | | 1.1 | 0.035 | | 0.043 | | A2 | 0.03 | | 0.23 | 0.001 | | 0.009 | | В | 0.64 | | 0.9 | 0.025 | | 0.035 | | B2 | 5.2 | | 5.4 | 0.204 | | 0.212 | | С | 0.45 | | 0.6 | 0.017 | | 0.023 | | C2 | 0.48 | | 0.6 | 0.019 | | 0.023 | | D | 6 | | 6.2 | 0.236 | | 0.244 | | Е | 6.4 | | 6.6 | 0.252 | | 0.260 | | G | 4.4 | | 4.6 | 0.173 | | 0.181 | | Н | 9.35 | | 10.1 | 0.368 | | 0.397 | | L2 | | 0.8 | | | 0.031 | | | L4 | 0.6 | | 1 | 0.023 | | 0.039 | # **APPENDIX A Buck Converter: Power Losses Estimation** The power losses associated with the FETs in a Synchronous Buck converter can be estimated using the equations shown in the table below. The formulas give a good approximation, for the sake of performance comparison, of how different pairs of devices affect the converter efficiency. However a very important parameter, the working temperature, is not considered. The real device behavior is really dependent on how the heat generated inside the devices is converted to allow for a safer working junction temperature. The low side (SW2) device requires: - ullet Very low $R_{DS(on)}$ to reduce conduction losses - $\bullet \qquad Small \ Q_{gls} \ to \ reduce \ the \ gate \ charge \ losses$ - Small Coss to reduce losses due to output capacitance - Small Q<sub>rr</sub> to reduce losses on SW<sub>1</sub> during its turn-on - The $C_{gd}/C_{gs}$ ratio lower than $V_{th}/V_{gg}$ ratio especially with low drain to source voltage to avoid the cross conduction phenomenon; The high side (SW1) device requires: - ullet Small $R_g$ and $L_s$ to allow higher gate current peak and to limit the voltage feedback on the gate - Small Q<sub>g</sub> to have a faster commutation and to reduce gate charge losses - Low R<sub>DS(on)</sub> to reduce the conduction losses. | | | High Side Switch (SW1) | Low Side Switch (SW2) | |----------------------------------|------------|-------------------------------------------------------------------------------------|--------------------------------------------------------------| | Pconduction | | $R_{DS(on)SW1} * I_L^2 * d$ | $R_{DS(on)SW2} * I_L^2 * (1-d)$ | | Pswitching | | $V_{\text{in}} * (Q_{\text{gsth(SW1)}} + Q_{\text{gd(SW1)}}) * f * \frac{I_L}{I_g}$ | Zero Voltage Switching | | P <sub>diode</sub> | Recovery | Not Applicable | <sup>1</sup> V <sub>in</sub> *Q <sub>rr(SW2)</sub> * f | | | Conduction | Not Applicable | $V_{\text{f(SW2)}} * I_{\text{L}} * t_{\text{deadtime}} * f$ | | P <sub>gate(Q<sub>G</sub>)</sub> | | $Q_{g(SW1)}*V_{gg}*f$ | $Q_{gls(SW2)}*V_{gg}*f$ | | P <sub>Qoss</sub> | | $\frac{\underline{V_{in}} * Q_{oss(SW1)} * f}{2}$ | $\frac{V_{\text{in}} * Q_{\text{oss(SW2)}} * f}{2}$ | | Parameter | Meaning | |-------------------|----------------------------------------------| | d | Duty-cycle | | Qgsth | Post threshold gate charge | | $Q_{ m gls}$ | Third quadrant gate charge | | Pconduction | On state losses | | Pswitching | On-off transition losses | | Pdiode | Conduction and reverse recovery diode losses | | Pgate | Gate drive losses | | P <sub>Qoss</sub> | Output capacitance losses | <sup>&</sup>lt;sup>1</sup> Dissipated by SW1 during turn-on Information furnished is believed to be accurate and reliable. However, STMicroelectronics assumes no responsibility for the consequences of use of such information nor for any infringement of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of STMicroelectronics. Specifications mentioned in this publication are subject to change without notice. This publication supersedes and replaces all information previously supplied. STMicroelectronics products are not authorized for use as critical components in life support devices or systems without express written approval of STMicroelectronics. The ST logo is registered trademark of STMicroelectronics All other names are the property of their respective owners. $^{\circledR}$ 2003 STMicroelectronics - All Rights Reserved #### STMicroelectronics GROUP OF COMPANIES Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan - Malaysia - Malta - Morocco -Singapore - Spain - Sweden - Switzerland - United Kingdom - United States. www.st.com