Printed November 29, 1995 # RS-422, RS-423 CMOS DIFFERENTIAL LINE RECEIVERS AND DRIVERS #### **GENERAL DESCRIPTION** The ST31C32 is a high speed CMOS combo differential line receiver and driver designed to meet the standard RS-422, RS-423 requirements for digital and transmission over balanced lines. It provides five differential line receivers with three state control and three line drivers also with three state control. The line driver inputs and line receiver outputs are TTL compatible to interface with standard 74LS and CMOS environments. The ST31C32 has been designed for low power 5 volts operation and is especially suited for MODEM/UART applications. The receiver in the ST31C32 has an input sensitivity of 200mv over the common mode input voltage range of ±7V. They incorporate hysteresis for improved noise margin with slow changing input signals. Input fail-safe circuitry is also included which will cause the output of the receiver to go to a logic "1" level if the inputs are left open. A special voltage sensing circuit is utilized in the drivers that will three-state the outputs during power down and power up. This will prevent spurious glitches from appearing on the outputs. #### **FEATURES** - Low power CMOS design - Three-state outputs with enable pin - Meets the EIA RS-422/423 requirements - · Low propagation delays - High speed - Five line receivers with three state control - Three line drivers with three state control - 28 pin PLCC and SOIC package #### ORDERING INFORMATION | Part number | Package | Operating temperature | |-------------|---------|-----------------------| | ST31C32CJ28 | PLCC | 0° C to +70° C | | ST31C32CF28 | SOIC | 0° C to +70° C | | ST31C32IJ28 | PLCC | -40° C to +85° C | | ST31C32IF28 | SOIC | -40° C to +85° C | # **PLCC Package** #### **DIP Package** Rev. 1.0 2-15 ## **BLOCK DIAGRAM** # **SYMBOL DESCRIPTION** | Symbol | Pin | Signal Type | Pin Description | | | | |------------|-----|-------------|-----------------------------------------------------------------------------------------|--|--|--| | INPUT B | 1 | I | Line driver B input pin. | | | | | OUTPUT B+ | 2 | 0 | Line driver B differential non-inverted output pin. | | | | | ОИТРИТ В - | 3 | 0 | Line driver B differential inverted output pin. | | | | | оитрит с - | 4 | 0 | Line driver C differential inverted output pin. | | | | | OUTPUT C+ | 5 | 0 | Line driver C differential non-inverted output pin. | | | | | INPUT C | 6 | I | Line driver C input pin. | | | | | ENABLE A* | 7* | I | Gate control A (active low). This pin enables/ disables the three line driver outputs. | | | | | OUTPUT D | 8 | 0 | Line receiver D output pin. | | | | | INPUT D + | 9 | I | Line receiver D differential non-inverted input pin. | | | | | INPUT D - | 10 | I | Line receiver D differential inverted input pin. | | | | | INPUT E - | 11 | I | Line receiver E differential inverted input pin. | | | | | INPUT E + | 12 | I | Line receiver E differential non-inverted input pin. | | | | | OUTPUT E | 13 | 0 | Line receiver E output pin. | | | | | GND | 14 | 0 | Signal and power ground. | | | | | ENABLE B* | 15* | I | Gate control B (active low). This pin enables/ disables the five line receiver outputs. | | | | | INPUT F - | 16 | I | Line receiver F differential inverted input pin. | | | | | INPUT F + | 17 | I | Line receiver F differential non-inverted input pin. | | | | | OUTPUT F | 18 | 0 | Line receiver F output pin. | | | | | OUTPUT G | 19 | 0 | Line receiver G output pin. | | | | | INPUT G + | 20 | I | Line receiver G differential non-inverted input pin. | | | | # **SYMBOL DESCRIPTION** | Symbol | Pin | Signal Type | Pin Description | |------------|-----|-------------|------------------------------------------------------| | INPUT G - | 21 | I | Line receiver G differential inverted input pin. | | INPUT H - | 22 | I | Line receiver H differential inverted input pin. | | INPUT H + | 23 | I | Line receiver H differential non-inverted input pin. | | ОИТРИТ Н | 24 | 0 | Line receiver H output pin. | | OUTPUT A - | 25 | 0 | Line driver A differential inverted output pin. | | OUTPUT A+ | 26 | 0 | Line driver A differential non-inverted output pin. | | INPUT A | 27 | 1 | Line driver A input pin. | | vcc | 28 | I | Power supply pin. | <sup>\*</sup>Has internal pull-up resistor on input ### **Receiver Functional table** | Enable<br>B | Differential<br>Non-Inverting<br>Input | Differential<br>Inverting<br>Input | Output | |-------------|----------------------------------------|------------------------------------|--------| | H | X | X | Z | | L | L | H | L | | L | H | L | H | #### **Driver Functional table** | Enable<br>A | Input | Differential<br>Non-Inverted<br>Output | Differential<br>Inverted<br>Output | |-------------|-------|----------------------------------------|------------------------------------| | H | X | Z | Z | | L | L | L | H | | L | H | H | L | X=Don't care Z=Three state (high impedance) #### ST31C32 RECEIVER AC TEST CIRCUIT # **AC ELECTRICAL CHARACTERISTICS** $\rm T_{A}{=}0^{\circ}$ - 70° C, Vcc=5.0 V $\pm$ 10% unless otherwise specified. | Symbol | Parameter | Limits<br>Min Typ Max | | Units | Conditions | | |----------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|---------------------------|----------------------|----------------------|-------------------------------------------------------| | T <sub>1</sub> T <sub>2</sub> | Line Receiver Timing Propagation delay, input to output Propagation delay, input to putput | | 8<br>18 | 10<br>20 | ns<br>ns | S1=VCC<br>S1=GND | | T <sub>3</sub> T <sub>4</sub> | Output enable time Output disable time | | 18<br>18 | 20<br>20 | ns<br>ns | V <sub>DIF</sub> =2.5V<br>V <sub>DIF</sub> =2.5V | | T <sub>1</sub> T <sub>2</sub> T <sub>3</sub> T <sub>4</sub> T <sub>5</sub> | Line Driver Timing Propagation delay, input to output Differential output rise and fall time Output enable time Output disable time Skew | | 8<br>8<br>18<br>18<br>0.5 | 10<br>10<br>20<br>20 | ns<br>ns<br>ns<br>ns | S1 open<br>S1 open<br>S1 close<br>S1 close<br>S1 open | # ST31C32 DRIVER AC TEST CIRCUIT ## **ABSOLUTE MAXIMUM RATINGS** Supply range Voltage at any pin Operating temperature Storage temperature Package dissipation 7 Volts GND-0.3 V to VCC+0.3 V 0° C to +70° C -40° C to +150° C 500 mW # DC ELECTRICAL CHARACTERISTICS $T_{\Delta}$ =0° - 70°C, Vcc=5.0 V ± 10% unless otherwise specified. | Symbol | Parameter | Min | Limits<br>Typ | Max | Units | Conditions | |------------------|-----------------------------------|------|---------------|------|-----------|------------| | | | | 71 | | | | | ViH | Enable high level | 2.0 | | | V | | | VIL | Enable low level | | | 8.0 | V | | | V <sub>ROH</sub> | Receiver output high level | 3.8 | | | V | | | $V_{ROL}$ | Receiver output low level | | | 0.4 | V | | | $V_{RID}$ | Receiver differential input level | -0.2 | | +0.2 | V | RL=100Ω | | $V_{RH}$ | Receiver input hysteresis | | 50 | | mV | | | IRIN | Receiver input current | | | ±1.0 | μΑ | | | $V_{RR}$ | Receiver input resistance | 5 | | 15 | $K\Omega$ | | | Icc | Operating current | | 25 | | mΑ | | | loz | Three state output leakage | | ±2.0 | | μΑ | | | V <sub>DOH</sub> | Driver input high level | 2.5 | | | V | | | V <sub>DOL</sub> | Driver output low level | | | 0.5 | V | | | V <sub>DOS</sub> | Driver differential output level | 2.0 | | | V | RL=100Ω | | V <sub>DOC</sub> | Driver Common mode output voltage | | | 3.0 | V | RL=100Ω | | V <sub>DOD</sub> | Driver difference in common mode | | | 0.4 | V | RL=100Ω | | | output | | | | | | | Idin | Driver input current | | | ±1.0 | μΑ | | | | | | | | | | | | | | | | | | ## **DIFFERENTIAL LINE RECEIVER TIMING** ## DIFFERENTIAL LINE DRIVER TIMING 3132-CK-1