## **General Description** The MX7582 is a complete, calibrated 4-channel 12-bit A/D converter which maintains true 12-bit performance over the full operating temperature range without external adjustments. In addition, each 100us conversion includes an auto-zero cycle which reduces zero errors to typically below 100µV. CHIP SELECT, READ, and WRITE inputs are included for easy microprocessor interfacing without additional logic. 2-byte, 12-bit conversion data is provided over an 8-bit three-state output bus. Either byte may be read first. Two address bits control the 4-channel input multiplexer. The MX7582's analog input range is 0V to +5V when using a +5V reference. All four high-impedance input channels have excellent matching (typically 0.05LSB). ### **Applications** Digital-Signal Processing Audio and Telecom Processing High-Accuracy Process Control High-Speed Data Acquisition #### **Features** - **♦ True 12-Bit Performance without Adjustments** - **♦ Minimum External Components** - ♦ Four High-Impedance Input Channels - ♦ Zero Error Typically <100μV - ♦ Standard Microprocessor Interface - ♦ 28-Pin DIP, Wide SO, and PLCC Packages ## **Ordering Information** | PART | TEMP. RANGE | PIN-PACKAGE | |------------|-----------------|----------------| | MX7582KN | 0°C to +70°C | 28 Plastic DIP | | MX7582KCWI | 0°C to +70°C | 28 Wide SO** | | MX7582KP | 0°C to +70°C | 28 PLCC | | MX7582K/D | 0°C to +70°C | Dice** | | MX7582KEWI | -40°C to +85°C | 28 Wide SO** | | MX7582BQ | -40°C to +85°C | 28 CERDIP* | | MX7582BD | -40°C to +85°C | 28 Ceramic SB | | MX7582TQ | -55°C to +125°C | 28 CERDIP* | | MX7582TD | -55°C to +125°C | 28 Ceramic SB | - Maxim reserves the right to ship Ceramic SB in lieu of CERDIP - packages. \*\* Consult factory. ## **Pin Configurations** #### TOP VIEW CAZ 28 VDD AINO 2 27 Vss AIN1 26 N.C. 3 AIN2 4 25 A1 AIN3 5 24 A0 MAXIA REFIN 6 CLK 23 MX7582 AGND 7 22 BUSY 21 BYSL DGND 8 Vcc 9 20 WR DB7 10 19 CS DB6 11 18 RD 17 DB0 (LSB) DB5 12 DB4 13 16 DB1 DB3 14 15 'DB2 DIP/SO See page 11 for PLCC Pin Configuration. ## **Functional Diagram** MIXIM Maxim Integrated Products 1 For free samples & the latest literature: http://www.maxim-ic.com, or phone 1-800-998-8800 ## **ABSOLUTE MAXIMUM RATINGS** | V <sub>DD</sub> to DGND | | Power Dissipation (any Package) | 1000 | |--------------------------------|-----------------------------|------------------------------------|----------------| | Vss to DGND | | to +75°C<br>Derate above +75°C by | | | VCC to VDD | | Operating Temperature Ranges | | | Vcc to DGND | 0.3V, +7V | MX7582KCWI/KD/KN/KP | 0°C to +70°C | | REFIN to AGND | 0.3V, V <sub>DD</sub> +0.3V | MX7582BD/BQ/KEWI | 40°C to +85°C | | AIN0-AIN3 to AGND | 0.3V, V <sub>DD</sub> +0.3V | MX7582TD/TQ | 55°C to +125°C | | Digital Input Voltage to DGND | 0.3V, V <sub>DD</sub> +0.3V | Storage Temperature Range | 65°C to +150°C | | Digital Output Voltage to DGND | 0.3V, V <sub>DD</sub> +0.3V | Lead Temperature (soldering, 10sec | ;)+300°C | Stresses beyond those listed under "Absolute Maximum Patings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | |---------------------------------|--------|---------------------------------------------------|-----|--------|-----------|---------| | ACCURACY | | - | | | | | | Resolution | | | 12 | | | Bits | | Total Unadjusted Error (Note 1) | TUE | | | | ±1 | LSB | | Differential Nonlinearity | DNL | No missing codes guaranteed | | | ±3/4 | LSB | | Full-Scale Error (Gain Error) | | All channels, AIN0-AIN3 | | | ±1/4 | LSB | | Full-Scale Tempco | | All channels, AIN0-AIN3 | | 0.25 | | ppm/°C | | Offset Error | | All channels, AIN0-AIN3 | | | ±1/4 | LSB | | Offset Tempco | | All channels, AIN0-AIN3 | | 0.25 | | ppm/°C | | Channel-to-Channel Mismatch | | All channels, AIN0-AIN3 | | | ±1/4 | LSB | | ANALOG INPUT | | | | | | | | Input Voltage Range | | REFIN = +5.0V | 0 | | +5 | ٧ | | On-Channel Input Capacitance | CAIN | | | 8 | | pF | | Input Leakage Current | IAIN | AINO-AIN3; OV to +5V TA = +25°C TA = TMIN to TMAX | | | 10<br>100 | nA | | REFERENCE INPUT | , | | | | | | | DEEN Dees | \/ | For specified performance | | +5 ±5% | | V | | REFIN Range | VREFIN | Degraded transfer accuracy | +4 | | +6 | \ \ \ \ | | REFIN Input Current | | REFIN = +5.0V | | | 1.0 | mA | **ELECTRICAL CHARACTERISTICS (continued)**(VDD = +15V, VCC = +5V, VSS = -5V, REFIN = +5.0V, fCLK = 140kHz external, TA = TMIN to TMAX, unless otherwise noted.) | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | |------------------------------------------------|--------------|-----------------------------------------------------------------------------------------------------------------------------|------|-------|-----------|-------| | LOGIC INPUTS (RD, CS, WR, B | YSL, A0, A1) | | _ | | | | | Input High Voltage | VIH | Vcc = +5V ±5% | +2.4 | | | V | | Input Low Voltage | VIL | V <sub>CC</sub> = +5V ±5% | | | +0.8 | V | | Input Current | JIN | V <sub>IN</sub> = 0 to V <sub>CC</sub> ;<br>T <sub>A</sub> = +25°C<br>T <sub>A</sub> = T <sub>MIN</sub> to T <sub>MAX</sub> | | | ±1<br>±10 | μА | | Input Capacitance | CIN | (Note 2) | | | 10 | pF | | CLOCK | | | | | - | | | Input High Voltage | VIH | Vcc = +5V ±5% | +3.0 | | | V | | Input Low Voltage | VIL | V <sub>CC</sub> = +5V ±5% | | | +0.8 | V | | Input High Current | Ін | Vcc = +5V ±5% | | | +1.5 | mA | | Input Low Current | liL | Vcc = +5V ±5% | | | ±10 | μА | | LOGIC OUTPUTS (DB0-DB7, B | USY) | | | | | | | Output High Voltage | Voн | VCC = +5V ±5%, ISOURCE = 200μA | +4.0 | | | V | | Output Low Voltage | Vol | VCC = +5V ±5%, ISINK = 1.6mA | | | +0.4 | V | | Floating State Leakage Current (DB0-DB7) | ILKG | Vout = 0V to Vcc | | | ±1 | μА | | Floating State Output<br>Capacitance (DB0-DB7) | Соит | (Note 2) | | | 15 | pF | | CONVERSION TIME (Note 3) | | | | | | | | With External Clock | | fCLK = 140kHz | 100 | | | μs | | With Internal Clock | | T <sub>A</sub> = +25°C. Use clock components shown in Figure 6. | 100 | | 150 | μs | | POWER REQUIREMENTS (No | e 4) | | | | | | | | VDD | | | +15 | | | | Power-Supply Voltage | Vss | | | 5 | | V | | | Vcc | | | +5 | | | | V <sub>DD</sub> Supply Rejection | | V <sub>DD</sub> = +14.25V to +15.75V, V <sub>SS</sub> = -5V | | ±0.03 | | LSB | | Vss Supply Rejection | | Vss = -4.75V to -5.25V, V <sub>DD</sub> = +15V | | ±0.02 | | LSB | | | IDD | VIN = VIL or VIH | | 5.5 | 7.5 | | | Power-Supply Current | Iss | | | 5.0 | 7.5 | mA | | | lcc | | | 0.1 | 1.0 | | Note 1: Includes: Full-Scale Error, Offset Error, Relative Accuracy. Note 2: Guaranteed by design. Note 3: Auto-zero cycle time included in Conversion Time. Note 4: Power-supply current is measured when MX7582 is inactive ( $\overline{CS} = \overline{WR} = \overline{RD} = \overline{BUSY} = High$ ). # TIMING CHARACTERISTICS (Note 5, Figures 1 and 2) ( $V_{DD} = +15V$ , $V_{CC} = +5V$ , $V_{SS} = -5V$ , REFIN = +5.0V.) | DADAMETED | OVMEN | CONDITIONS | T | \ = <b>+2</b> 5 | i.C | TA = | -40°C to | o +85°C | T <sub>A</sub> = | -55°C to | +125°C | | |--------------------------------------|----------------------|-----------------------------|-----|-----------------|-----|------|----------|---------|------------------|----------|--------|-------| | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | MIN | TYP | MAX | MIN | TYP | MAX | UNITS | | CS to WR Setup Time | t <sub>1</sub> | | 0 | | | 0 | | | 0 | | | ns | | WR Pulse Width | t <sub>2</sub> (INT) | Internal Clock<br>Operation | 200 | | | 240 | | | 280 | | | ns | | WR Pulse Width | t <sub>2</sub> (EXT) | External Clock<br>Operation | 10 | | | 10 | | | 10 | | | μs | | CS to WR Hold Time | t3 | | 0 | | | 0 | | | 0 | | | ns | | WR to BUSY<br>Propagation Delay | t4 | | | 80 | 200 | | 95 | 250 | | 110 | 300 | ns | | A0, A1 Valid to WR<br>Setup Time | t5 | | 0 | | | 0 | | | 0 | | | ns | | A0, A1 Valid to WR<br>Hold Time | t <sub>6</sub> | | 20 | | | 20 | | | 20 | | | ns | | BUSY to CS Setup Time | t7 | (Note 2) | 0 | | | 0 | | | 0 | | | ns | | CS to RD Setup Time | t <sub>8</sub> | | 0 | | | 0 | | | 0 | | | ns | | RD Pulse Width | t9 | | 200 | | | 240 | | | 280 | | | ns | | CS to RD Hold Time | t10 | | 0 | | | 0 | | | 0 | | | ns | | BYSL to RD Setup Time | t <sub>11</sub> | _ | 50 | | | 50 | | | 50 | | | ns | | BYSL to RD Hold Time | t <sub>12</sub> | | 0 | | | 0 | | | 0 | | | ns | | RD to Valid Data (Note 6) | t <sub>13</sub> | (Bus Access<br>Time) | | 60 | 200 | | 75 | 240 | | 85 | 280 | ns | | RD to Three-State<br>Output (Note 7) | t <sub>14</sub> | (Bus Relinquish<br>Time) | 20 | | 130 | 20 | | 160 | 20 | | 180 | ns | Note 5: Data is timed from V<sub>OH</sub>, V<sub>OL</sub>; all input control signals are timed from a voltage level of +1.6V and specified with t<sub>r</sub> = t<sub>f</sub> = 20ns (10% to 90% of +5V). Note 6: t<sub>13</sub>, the time required for an output to cross 0.8V or 2.4V, is measured with the load circuits of Figure 3. Note 7: t<sub>14</sub>, the time required for the data lines to change 0.5V, is measured with the load circuits of Figure 4. Figure 1. Start Cycle Timing NINXINI Figure 2. Read Cycle Timing # **Pin Description** | PIN | NAME | FUNCTION | | | | | |-------|----------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | 1 | CAZ Auto-Zero Capacitor Input. Connect oth end of capacitor to AGND. | | | | | | | 2 | AINO Analog Input for Channel 0 | | | | | | | 3 | AIN1 | Analog Input for Channel 1 | | | | | | 4 | AIN2 | Analog Input for Channel 2 | | | | | | 5 | AIN3 Analog Input for Channel 3 | | | | | | | 6 | REFIN Voltage Reference Input. The MX7582 is specified with REFIN = +5.0V. | | | | | | | 7 | AGND Analog Ground | | | | | | | 8 | DGND Digital Ground | | | | | | | 9 | Vcc | Logic Supply. Digital inputs and outputs are TTL compatible for $V_{CC} = +5V$ . | | | | | | 10-17 | DB0-<br>DB7 | Three-State Data Outputs. Active when $\overline{\text{CS}}$ and $\overline{\text{RD}}$ are brought low. Individual pin functions depend upon BYTE SELECT (BYSL) input. | | | | | | D | DATA BUS OUTPUT, CS, RD = LOW | | | | | |-----|-------------------------------|----------------|--|--|--| | PIN | BYSL = HIGH | BYSL = LOW | | | | | 10 | 10 BÚSY (Note 8) DB7 | | | | | | 11 | LOW (Note 9) | DB6 | | | | | 12 | LOW (Note 9) | DB5 | | | | | 13 | LOW (Note 9) | DB4 | | | | | 14 | DB11 (MSB) | DB11 (MSB) DB3 | | | | | 15 | DB10 | DB2 | | | | | 16 | DB9 | DB1 | | | | | 17 | DB8 | DB0 (LSB) | | | | | | _ | | |-----|-----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | PIN | NAME | FUNCTION | | 18 | RD | $\overline{\text{READ}}$ Input. Used with $\overline{\text{CS}}$ to enable the three-state data outputs. $\overline{\text{RD}}$ is active low. | | 19 | ĊS | CHIP SELECT Input. Used with either RD or WR for control. CS is active low and is usually the decoded device address enable signal. | | 20 | WR | WRITE Input. In combination with CS, this active low signal starts a new conversion. The minimum WR pulse width is t2(INT) when the MX7582 is driven by the on-chip clock. When an external clock is used, the minimum WR pulse width, t2(EXT), must include the autozero cycle time. | | 21 | BYSL | BYTE SELECT. Use BYSL to select high- or low-byte output during a data READ operation. (RD, CS = low). See Data Bus Output Section. | | 22 | BUSY | Converter Status. BUSY is only low during conversion. | | 23 | CLK | CLOCK Input. Internal clock operation, with clock circuit shown in Figure 6, typically results in 120µs conversion time. This can be shortened by using an external 74HC clock source (Figure 8). | | 24 | A0 | Address Input A0. See A1 description. | | 25 | A1 | Address Input A1. Address Inputs A0 and A1 select the input channel. The address inputs are latched when WR returns high. A1 A0 Channel Selected 0 0 AIN0 0 1 AIN1 1 0 AIN1 1 1 AIN3 | | 26 | N.C. | No Connection, leave pin unconnected. | | 27 | Vss | Negative Supply Voltage, -5V | | 28 | V <sub>DD</sub> | Positive Supply Voltage, +15V | Note 8: High during a conversion, BUSY is a converter status flag. Note 9: When BYSL is high, pins 11-13 output a logic low. The 12-bit digital result is in DB11-DB0. DB11 is the MSB. # Detailed Operation Operating Information Figure 5 shows an operational diagram for the MX7582. The only required passive components are a hold capacitor (CAZ) and timing components (RCLK, CCLK1, CCLK2) for the on-chip clock oscillator. Only CAZ is required when the MX7582 is used with an external clock. Individual pin functions are listed in the Pin Description table. ## **On-Chip Clock Operation** Figure 6 shows the clock circuitry for on-chip clock operation. Operating waveforms are shown in Figure 7. The MX7582 is in the auto-zero mode when a conversion is complete ( $\overline{BUSY} = High$ ). When a new conversion is initiated ( $\overline{CS} = Low$ , $\overline{WR} = Low$ ), CAZ charges to a level equal to the analog input voltage minus the input offset voltage of the auto-zero comparator.The auto-zero cycle must extend at least 10µs into the new conversion. When using an internal clock, it is not necessary for $\overline{WR}$ to remain low for 10 $\mu$ s since auto-zero timing is automatically set by the MX7582. This is achieved by switching a constant current load across the clock capacitors, CCLK1 and CCLK2, causing the voltage at the CLK input pin to slowly decay from VCC (Figure 7). This occurs after $\overline{WR}$ returns high. The Schmitt trigger circuit monitoring Figure 3. Load Circuits for Access Time Test (t<sub>13</sub>) Figure 4. Load Circuits for Output Float Delay Test (t14) the voltage on the CLK input ends the auto-zero cycle when its low-input trigger level is reached. At this point, the constant current load across the clock capacitors is removed allowing them to charge towards VCC via RCLK. When the voltage at the CLK input reaches the high-trigger level, the constant current load is replaced across CCLK1 and CCLK2. The most significant bit (MSB) decision is made when the low-trigger level is reached. This cycle repeats itself 12 times to provide 12 clock pulses for a complete conversion. The circuit arrangement of Figure 6 provides the relatively slow auto-zero cycle time at the beginning of a conversion while allowing the clock oscillator to speed up once the auto-zero cycle is complete. Figure 5. MX7582 Operational Diagram Figure 6. Circuitry Required for Internal Clock Operation Figure 7. Operating Waveform - Internal Clock #### **External Clock Operation** For external clock operation, the CLK input is driven with a 74HC compatible clock source (Figure 8). RCLK, CCLK1 and CCLK2 are no longer required. To provide the minimum auto-zero cycle time of $10\mu s$ , the $\overline{WR}$ pulse width must be extended to the minimum WR pulse width, t2(EXT), since this is not provided automatically when using an external clock (Figure 9). It is essential that the $\overline{CS}$ input and the multiplexer address inputs (A0, A1) remain valid throughout the extended $\overline{WR}$ pulse width. Since the MSB decision is made during the second falling edge of the clock input after WR returns high, the external clock source need not be synchronized with the extended WR pulse width. Figure 8. External Clock Operation #### Reading Data The 12-bit conversion result and the converter status flag are accessible over an 8-bit data bus. Data is available from the MX7582 with the least significant bit (LSB) right-justified. Two read operations are needed. The Byte Select (BYSL) input determines which byte is to be read first, 8 LSBs or 4 MSBs plus status flag. It is necessary to wait for the end of a conversion to obtain valid 12-bit data from the MX7582's successive approximation register (SAR). If a read operation is performed during a conversion, the MX7582 will dump the existing contents of the SAR onto the data bus. There are three different methods to ensure correct operation: - Insert a software delay longer than the ADC conversion time between the conversion start and the data read operations. - BUSY is low during conversion and high at conversion end. Use this signal as an interrupt to the microprocessor. - Poll the converter status flag, BUSY, at user-defined intervals after a conversion start. The status flag is available on the DB7 pin during a high-byte READ. The flag is the left-most bit and can be shifted directly into the microprocessor's carry flag for testing. BUSY is high during a conversion. A write operation to the MX7582 during a conversion will restart the conversion. Figure 9. Operating Waveform - External Clock # \_\_\_\_Application Hints Auto-zero Capacitor (CAZ) The auto-zero capacitor (CAZ) must be a low-leakage, low-dielectric absorption type such as polypropylene, polystyrene, or teflon. Connect the outside foil of CAZ to AGND to minimize noise. CAZ should be between 2.2nF to 6.8nF. #### Clock Series connected capacitors, CCLK1 and CCLK2, generate clock cycles by charging through an external resistor, RCLK, and discharging internally through a switch. Figure 10 shows typical conversion time vs. temperature when using the MX7582's on-chip clock. Due to variations in manufacturing, the actual operating frequency can differ from chip-to-chip by up to 20%. For this reason, it is suggested that an external clock be used under the following situations: - Applications needing a conversion time within 20% of 100μs, the shortest conversion time allowable for specified accuracy. - Applications that cannot accept conversion time variations, which may result from internal clock variations. The internal clock may be adjusted by exchanging the RCLK resistor with a $50k\Omega$ potentiometer in series with a $22k\Omega$ resistor (Figure 6). Reducing the value of RCLK from $56k\Omega$ to $47k\Omega$ decreases the conversion time by approximately 15µs at room temperature. ### **Analog Inputs** The high-impedance analog inputs, AIN0-AIN3, allow simple analog interfacing. Signal sources from 0V to +5V may be connected directly to AIN without extra buffering for source impedances up to $5k\Omega$ (Figure 11). The Figure 10. Typical Conversion Time vs. Temperature Using Internal Clock input/output transfer characteristic and transition points for this input signal range are demonstrated in Figure 12 and Table 1. The MX7582 transfer characteristic transition points occur on integer multiples of 1LSB. The output code is natural binary, with: 1LSB = (Full Scale (FS)) /4096 = (5/4096)V = 1.22mV. For signal ranges other than 0V to +5V, use resistor divider networks to provide 0V to +5V signal ranges at the MX7582 input pins. The connection in Figure 13 shows a divider network on channel 0 for a 0V to +10Vsignal range. Resistors should be of the same type and manufacturer to ensure matched temperature coefficients. The source impedance must now be as low as possible since it adds to the resistor divider impedance. The full-scale error created by source impedance Rs is: Rs/(R1 + R2 + Rs). Figure 11. Unipolar 0V to +5V Operation Figure 12. Ideal Input/Output Transfer Characteristic for Unipolar Circuit of Figure 11 Figure 14 shows how bipolar signals (-5V to +5V) on channel 0 are accommodated by referencing a resistor divider network to REFIN. The signal source must be capable of sinking 0.5mA with the resistor values shown. Refer to Figure 15 and Table 2 for the input/output transfer characteristic and transition points for the ±5V signal range, respectively. The output code is offset binary with an LSB size of: (FS)(1/4096) = (10/4096)V = 2.44mV. To adjust bipolar zero error, apply 1.22mV (+1/2LSB) to AIN and adjust the offset of A1 so that the ADC output switches between 1000 0000 0000 and 1000 0000 0001. ### **Power-Supply Decoupling** Power supplies to the MX7582 should be bypassed with a 10µF electrolytic or tantulum capacitor in parallel with a 0.01µF disc ceramic capacitor for clean, high-frequency performance. Place all capacitors as close as possible to the MX7582. Figure 15. Ideal Input/Output Transfer Characteristic for Bipolar Circuit of Figure 14 Table 1. Transition Points for Unipolar 0V to +5V Operation Figure 13. Unipolar 0V to +10V Operation Table 2. Transition Points for Bipolar -5V to +5V Operation | MAX400 | | REFIN = +5V | -1 | REFIN<br>MAXIMI | |----------------|-----------------|----------------------|-----|--------------------| | A1 | √√√—<br>R2, 10k | R1, 10k ≤<br>0.01% ≤ | . 2 | <i>MX7582</i> AINO | | Vs: -5V TO +5V | 0.01% | <u>+</u> | . 7 | AGND | Figure 14. Bipolar -5V to +5V Operation | Analog Input (V) | Digital Output | |------------------|----------------| | -4.99878 | 0000 0000 0001 | | -4.99634 | 0000 0000 0010 | | -0.00122 | 1000 0000 0000 | | +0.00122 | 1000 0000 0001 | | | | | +4.99389 | 1111 1111 1110 | | +4.99634 | 1111 1111 1111 | #### Reference Circuit Figure 16 shows how to set up a Maxim MX584LH to generate a reference voltage of $\pm 5.00V$ . An adjustment range of $\pm 75$ mV is provided by R2. Over the commercial temperature range, the MX584LH will contribute no more than $\pm 1$ LSB of gain error. During a conversion, transient currents flow at the REFIN input. To prevent dynamic errors, place either a $10\mu F$ electrolytic or tantalum smoothing capacitor in parallel with a $0.01\mu F$ disc ceramic from the REFIN pin to AGND. #### Layout When designing a layout for a printed circuit board, keep digital and analog signal lines separated whenever possible. It is critical that no digital line run alongside an analog signal line or near the CAZ. Guard the analog inputs, the reference input and the auto-zero input with traces connected to AGND. Establish a single-point analog ground (AGND) as close to the MX7582 as possible, isolated from the logic system. Connect the single-point analog ground to the digital system ground, which is attached to DGND at one point and as close as possible to the MX7582. The following should be returned to the analog ground point: Figure 16. MX584LH as Reference Generator input-signal common, input guards, CAZ, and any bypass capacitors for the reference input and the analog supplies. Low-impedance analog and digital power-supply common returns with wide trace widths are essential for quiet operation of the MX7582. #### Noise To minimize the input noise coupling, input signal leads to AIN and signal return leads from AGND should be kept as short as possible. A shielded cable between source and ADC is suggested in applications where longer leads are required. Also, care should be taken to reduce the ground-circuit impedances as much as possible since any potential difference in grounds between the signal source and ADC creates an error voltage in series with the input signal. When interfacing to continuously busy and noisy microprocessor buses, it is possible to get errors at the LSB level. These errors exist because of feedthrough from the bus to the integrated circuit through the package. The problem can be minimized in ceramic side braze (Ceramic SB) packaged chips by grounding the metal lid. Another solution is to isolate the MX7582 from the microprocessor bus with three-state buffers. ## Pin Configurations (continued) ## Chip Topography ## Package Information ## Package Information (continued) Maxim cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Maxim product. No circuit patent licenses are implied. Maxim reserves the right to change the circuitry and specifications without notice at any time. Maxim Integrated Products, 120 San Gabriel Drive, Sunnyvale, CA 94086 (408) 737-7600