# **MP7616** 15 V CMOS 16-Bit Multiplying Digital-to-Analog Converter ### **FEATURES** - Monolithic CMOS Construction - Full Four-Quadrant Multiplication - Excellent Stability Over Temperature and Time - TTL/5 V CMOS Compatible - Guaranteed Monotonic - Low Sensitivity to Output Amplifier Vos - Low Glitch Energy - Buffered Version: MP7626 - 5 V Version: MP7616B #### **GENERAL DESCRIPTION** The MP7616 is a high density 16-bit CMOS multiplying Digital-to-Analog Converter. Silicon nitride passivation and untrimmed silicon chromium resistors have been combined to provide long term stability and reliability. Using the most significant bit (MSB) segmentation technique, the MP7616 features 13-bit (0.012%) differential and 12-bit (0.01%) integral linearity. To achieve 13-bit linearity without laser trim, the MP7616 digitally decodes the four MSB's into 15 equal current sources, rather than the standard binary-weighted sources. Each resistor contributes only 1/16 full scale output thus reducing the matching accuracy requirement of the resistor and CMOS switches from 0.0015% to 0.024%. The decoding technique achieves an eightfold improvement in differential linearity stability over temperature, an eightfold improvement in relative accuracy due to aging effects (long term stability), a fourfold improvement in glitch amplitude, and a tenfold reduction in sensitivity to output amplifier offset voltage. ### SIMPLIFIED BLOCK DIAGRAM ### ORDERING INFORMATION | Package<br>Type | Temperature<br>Range | Part No. | INL<br>(LSB) | DNL<br>(LSB) | Gain Error<br>(% FSR) | |-----------------|----------------------|-----------|--------------|--------------|-----------------------| | Plastic Dip | –40 to +85°C | MP7616JN | <u>+</u> 14 | <u>+</u> 16 | <u>+</u> 0.8 | | Plastic Dip | –40 to +85°C | MP7616KN | <u>+</u> 7 | <u>+</u> 8 | <u>+</u> 0.8 | | SOIC | –40 to +85°C | MP7616JS | <u>+</u> 14 | <u>+</u> 16 | <u>+</u> 0.8 | | SOIC | –40 to +85°C | MP7616KS | <u>+</u> 7 | <u>+</u> 8 | <u>+</u> 0.8 | | Ceramic Dip | –40 to +85°C | MP7616JD | <u>+</u> 14 | <u>+</u> 16 | <u>+</u> 0.8 | | Ceramic Dip | –40 to +85°C | MP7616KD | <u>+</u> 7 | <u>+</u> 8 | <u>+</u> 0.8 | | Ceramic Dip | −55 to +125°C | MP7616TD* | <u>+</u> 7 | <u>+</u> 8 | <u>+</u> 0.8 | <sup>\*</sup>Contact factory for non-compliant military processing ### **PIN CONFIGURATION** See Packaging Section for Package Dimensions 24 Pin SOIC (Jedec, 0.300") S24 ## **PIN OUT DEFINITIONS** | DIP | SOIC | NAME | DESCRIPTION | |-----|------|--------|-------------------| | | 1 | N/C | No Connection | | 1 | 2 | BIT 3 | Data Input Bit 3 | | 2 | 3 | BIT 4 | Data Input Bit 4 | | 3 | 4 | BIT 5 | Data Input Bit 5 | | 4 | 5 | BIT 6 | Data Input Bit 6 | | 5 | 6 | BIT 7 | Data Input Bit 7 | | 6 | 7 | BIT 8 | Data Input Bit 8 | | 7 | 8 | BIT 9 | Data Input Bit 9 | | 8 | 9 | BIT 10 | Data Input Bit 10 | | 9 | 10 | BIT 11 | Data Input Bit 11 | | 10 | 11 | BIT 12 | Data Input Bit 12 | | 11 | 12 | BIT 13 | Data Input Bit 13 | | DIP | SOIC | NAME | DESCRIPTION | |-----|------|-------------------|----------------------------| | | 13 | N/C | No Connection | | 12 | 14 | BIT 14 | Data Input Bit 14 | | 13 | 15 | BIT 15 | Data Input Bit 15 | | 14 | 16 | BIT 16 | Data Input Bit 16 (LSB) | | 15 | 17 | $V_{DD}$ | Positive Power Supply | | 16 | 18 | $V_{REF}$ | Reference Input Voltage | | 17 | 19 | $R_{FB}$ | Internal Feedback Resistor | | 18 | 20 | I <sub>OUT1</sub> | Current Output 1 | | 19 | 21 | I <sub>OUT2</sub> | Current Output 2 | | 20 | 22 | GND | Ground | | 21 | 23 | BIT 1 | Data Input Bit 1 (MSB) | | 22 | 24 | BIT 2 | Data Input Bit 2 | | | | 1 | | ### **ELECTRICAL CHARACTERISTICS** (V<sub>DD</sub> = + 15 V, V<sub>REF</sub> = +10 V unless otherwise noted) | Parameter | Symbol | Min | 25°C<br>Typ | Max | Tmin to | Tmax<br>Max | Units | Test Conditions/Comments | |---------------------------------------------------------|----------------------------------------|-----|--------------|---------------------------|---------|---------------------------|----------|---------------------------------------------------------| | STATIC PERFORMANCE <sup>1</sup> | | | -76 | | | | | FSR = Full Scale Range | | Resolution (All Grades) | N | 16 | | | 16 | | Bits | r or v = r un obaio r ungo | | Integral Non-Linearity <sup>5</sup> | INL | 10 | | | 10 | | LSB | Best Fit Straight Line Spec. | | (Relative Accuracy) | IIVL | | | | | | LOD | (Max INL – Min INL) / 2 | | J<br>K, T | | | | <u>+</u> 14<br><u>+</u> 7 | | <u>+</u> 14<br><u>+</u> 7 | | | | Differential Non-Linearity <sup>5</sup> | DNL | | | | | | LSB | | | J<br>K, T | | | | <u>+</u> 16<br><u>+</u> 8 | | <u>+</u> 16<br><u>+</u> 8 | | | | Gain Error | GE | | <u>+</u> 0.8 | | | | % FSR | Using Internal R <sub>FB</sub> | | Gain Temperature Coefficient <sup>2</sup> | TC <sub>GE</sub> | | | | | <u>+</u> 2.0 | ppm/°C | $\Delta$ Gain/ $\Delta$ Temperature | | Non-Linearity Tempco <sup>2</sup> | | | | | | <u>+</u> 0.5 | ppm/°C | | | Differential Linearity Tempco <sup>2</sup> | | | | | | <u>+</u> 0.5 | ppm/°C | | | Power Supply Rejection Ratio | PSRR | | <u>+</u> 5 | <u>+</u> 50 | | <u>+</u> 50 | ppm/% | $ \Delta Gain/\Delta V_{DD} \Delta V_{DD} = \pm 5\%$ | | Output Leakage Current <sup>6</sup> | I <sub>OUT</sub> | | <u>+</u> 1 | <u>+</u> 10 | | <u>+</u> 200 | nA | | | DYNAMIC PERFORMANCE <sup>2</sup> | | | | | | | | | | Current Settling Time | t <sub>S</sub> | | 2 | | | | μs | To 0.01% of FSR; all digital inputs | | Feedthrough at I <sub>OUT1</sub> | F <sub>T</sub> | | 1 | 2 | | | mV p-p | low to high and high to low $V_{REF} = 10kHz$ , 20 Vp-p | | REFERENCE INPUT | | | | | | | | | | Input Resistance | R <sub>IN</sub> | 1 | 3 | 10 | 1 | 10 | kΩ | | | DIGITAL INPUTS <sup>3</sup> | | | | | | | | | | Logical "1" Voltage | V <sub>IH</sub> | 3.0 | 2.4 | | 3.0 | | ٧ | | | Logical "0" Voltage Input Leakage Current | V <sub>IL</sub><br>I <sub>LKG</sub> | | | 0.8<br><u>+</u> 1.0 | | 0.8<br><u>+</u> 1.0 | V<br>μA | | | ANALOG OUTPUTS <sup>2</sup> | | | | | | | | | | Output Capacitance | | | | | | | | | | | C <sub>OUT1</sub><br>C <sub>OUT1</sub> | | 100<br>50 | | | | pF<br>pF | DAC Inputs all 1's<br>DAC Inputs all 0's | | | C <sub>OUT2</sub> | | 50 | | | | pF | DAC Inputs all 1's | | DOWED OUDDING | C <sub>OUT2</sub> | | 100 | | | | pF | DAC Inputs all 0's | | POWER SUPPLY <sup>4</sup> | | | | | | | | | | Functional Voltage Range <sup>2</sup><br>Supply Current | V <sub>DD</sub><br>I <sub>DD</sub> | 4.5 | 15<br>0.4 | 16<br>4 | 4.5 | 16<br>4 | V<br>mA | All digital inputs = 0 V or all = 5 V | ### **ELECTRICAL CHARACTERISTICS (CONT'D)** #### NOTES: - Full Scale Range (FSR) is 10V for unipolar mode. - 2 Guaranteed but not production tested. - Digital input levels should not go below ground or exceed the positive supply voltage, otherwise damage may occur. - Specified values guarantee functionality. Refer to other parameters for accuracy. - <sup>5</sup> Linearity error is degraded by 65μV for every mV of voltage offset at output amplifier. - Output leakage current refers to $I_{OUT1}$ . One LSB of current constantly flows into $I_{OUT2}$ (30nA at 5kΩ input impedance, $V_{REF} = +10 \text{ V}$ ) due to ladder termination into $I_{OUT2}$ . Specifications are subject to change without notice # ABSOLUTE MAXIMUM RATINGS (TA = +25°C unless otherwise noted)<sup>1, 2</sup> | V <sub>DD</sub> to GND | Storage Temperature65°C to +150°C | |-----------------------------------------------------------------|-------------------------------------------------| | Digital Input Voltage to GND GND -0.5 to V <sub>DD</sub> +0.5 V | Lead Temperature (Soldering, 10 seconds) +300°C | | $I_{OUT1}$ , $I_{OUT2}$ to GND GND -0.5 to $V_{DD}$ +0.5 V | Package Power Dissipation Rating to 75°C | | V <sub>REF</sub> to GND <u>+</u> 25 V | CDIP, PDIP, SOIC 1000mW | | V <sub>RFB</sub> to GND <u>+</u> 25 V | Derates above 75°C | #### NOTES: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation at or above this specification is not implied. Exposure to maximum rating conditions for extended periods may affect device reliability. Any input pin which can see a value outside the absolute maximum ratings should be protected by Schottky diode clamps (HP5082-2835) from input pin to the supplies. APPLICATION NOTES Refer to Section 8 for Applications Information # 22 LEAD CERAMIC DUAL-IN-LINE (400 MIL CDIP) D22 | | INCHES | | MILLIN | METERS | | |----------------|--------|--------|--------|--------|-------| | SYMBOL | MIN | MAX | MIN | MAX | NOTES | | Α | | .225 | | 5.72 | _ | | b | 0.014 | 0.023 | 0.356 | 0.584 | _ | | b <sub>1</sub> | 0.038 | 0.065 | 0.965 | 1.65 | 2 | | С | 0.008 | 0.015 | 0.203 | 0.381 | | | D | _ | 1.111 | _ | 28.22 | 4 | | E | 0.350 | 0.410 | 8.89 | 10.41 | 4 | | E <sub>1</sub> | 0.390 | 0.420 | 9.91 | 10.67 | 7 | | е | 0.10 | 00 BSC | 2.5 | 4 BSC | 5 | | L | 0.125 | 0.200 | 3.18 | 5.08 | _ | | L <sub>1</sub> | 0.150 | _ | 3.81 | _ | _ | | Q | 0.015 | 0.070 | 0.381 | 1.78 | 3 | | S | _ | 0.080 | _ | 2.03 | 6 | | S <sub>1</sub> | 0.005 | _ | 0.13 | | 6 | | α | 0° | 15° | 0° | 15° | _ | #### NOTES - Index area; a notch or a lead one identification mark is located adjacent to lead one and is within the shaded area shown. - $\begin{array}{ll} \hbox{2.} & \hbox{The minimum limit for dimension $b_1$ may be 0.023} \\ & \hbox{(0.58 mm) for all four corner leads only.} \end{array}$ - 3. Dimension Q shall be measured from the seating plane to the base plane. - 4. This dimension allows for off-center lid, meniscus and glass overrun. - The basic lead spacing is 0.100 inch (2.54 mm) between centerlines. - 6. Applies to all four corners. - 7. This is measured to outside of lead, not center. # 22 LEAD PLASTIC DUAL-IN-LINE (400 MIL PDIP) N22 | | INC | HES | MILLIN | METERS | |--------------------|-------|-----------|--------|--------| | SYMBOL | MIN | MAX | MIN | MAX | | Α | | 0.225 | | 5.72 | | A <sub>1</sub> | 0.015 | _ | 0.38 | _ | | В | 0.014 | 0.023 | 0.356 | 0.584 | | B <sub>1</sub> (1) | 0.038 | 0.065 | 0.965 | 1.65 | | С | 0.008 | 0.015 | 0.203 | 0.381 | | D | 1.050 | 1.110 | 26.67 | 28.19 | | Е | 0.385 | 0.425 | 9.78 | 10.80 | | E <sub>1</sub> | 0.330 | 0.380 | 8.38 | 9.65 | | е | 0.10 | 0.100 BSC | | 4 BSC | | L | 0.115 | 0.150 | 2.92 | 3.81 | | α | 0° | 15° | 0° | 15° | | Q <sub>1</sub> | 0.055 | 0.070 | 1.40 | 1.78 | | S | 0.040 | 0.080 | 1.02 | 2.03 | Note: (1) The minimum limit for dimensions B1 may be $0.023^{\circ}$ (0.58 mm) for all four corner leads only. # 24 LEAD SMALL OUTLINE (300 MIL JEDEC SOIC) S24 | | INC | CHES | MILLIN | METERS | |--------|--------|--------|--------|--------| | SYMBOL | MIN | MAX | MIN | MAX | | А | 0.097 | 0.104 | 2.464 | 2.642 | | A1 | 0.0050 | 0.0115 | 0.127 | 0.292 | | В | 0.014 | 0.019 | 0.356 | 0.483 | | С | 0.0091 | 0.0125 | 0.231 | 0.318 | | D | 0.602 | 0.612 | 15.29 | 15.54 | | E | 0.292 | 0.299 | 7.42 | 7.59 | | е | 0.0 | 50 BSC | 1.2 | 7 BSC | | Н | 0.400 | 0.410 | 10.16 | 10.41 | | h | 0.010 | 0.016 | 0.254 | 0.406 | | L | 0.016 | 0.035 | 0.406 | 0.889 | | α | 0° | 8° | 0° | 8° | ### NOTICE EXAR Corporation reserves the right to make changes to the products contained in this publication in order to improve design, performance or reliability. EXAR Corporation assumes no responsibility for the use of any circuits described herein, conveys no license under any patent or other right, and makes no representation that the circuits are free of patent infringement. Charts and schedules contains here in are only for illustration purposes and may vary depending upon a user's specific application. While the information in this publication has been carefully checked; no responsibility, however, is assumed for inaccuracies. EXAR Corporation does not recommend the use of any of its products in life support applications where the failure or malfunction of the product can reasonably be expected to cause failure of the life support system or to significantly affect its safety or effectiveness. Products are not authorized for use in such applications unless EXAR Corporation receives, in writing, assurances to its satisfaction that: (a) the risk of injury or damage has been minimized; (b) the user assumes all such risks; (c) potential liability of EXAR Corporation is adequately protected under the circumstances. Copyright EXAR Corporation Datasheet April 1995 Reproduction, in part or whole, without the prior written consent of EXAR Corporation is prohibited. **T**�M