## Designer's™ Data Sheet # **SWITCHMODE Series PNP Silicon Power Transistors** The MJE5850, MJE5851 and the MJE5852 transistors are designed for high–voltage, high–speed, power switching in inductive circuits where fall time is critical. They are particularly suited for line operated switchmode applications such as: - Switching Regulators - Inverters - · Solenoid and Relay Drivers - Motor Controls - · Deflection Circuits Fast Turn-Off Times 100 ns Inductive Fall Time @ 25°C (Typ) 125 ns Inductive Crossover Time @ 25°C (Typ) Operating Temperature Range –65 to +150°C 100°C Performance Specified for: Reversed Biased SOA with Inductive Loads Switching Times with Inductive Loads Saturation Voltages Leakage Currents ## MJE5850 MJE5851\* MJE5852\* \*Motorola Preferred Device 8 AMPERE PNP SILICON POWER TRANSISTORS 300, 350, 400 VOLTS 80 WATTS #### **MAXIMUM RATINGS** | Rating | Symbol | MJE5850 MJE5851 | | MJE5852 | Unit | |-----------------------------------------------------|-----------------------------------|-----------------|-----|---------|------| | Collector–Emitter Voltage | VCEO(sus) | 300 | 350 | 400 | Vdc | | Collector–Emitter Voltage | VCEV | 350 | 400 | 450 | Vdc | | Emitter Base Voltage | V <sub>EB</sub> | 6.0 | | | Vdc | | Collector Current — Continuous<br>Peak (1) | I <sub>CM</sub> | 8.0<br>1 6 | | Adc | | | Base Current — Continuous<br>Peak (1) | I <sub>B</sub> | 4.0<br>8.0 | | Adc | | | Total Power Dissipation @ T <sub>C</sub> = 25°C | P <sub>D</sub> | 80 | | Watts | | | Derate above 25°C | | 0.640 | | W/°C | | | Operating and Storage Junction<br>Temperature Range | T <sub>J</sub> , T <sub>stg</sub> | -65 to 150 | | °C | | #### THERMAL CHARACTERISTICS | Characteristic | Symbol | Max | Unit | |----------------------------------------------------------------------------------|----------------|------|------| | Thermal Resistance, Junction to Case | $R_{ heta JC}$ | 1.25 | °C/W | | Maximum Lead Temperature for Soldering<br>Purposes: 1/8" from Case for 5 Seconds | TL | 275 | °C | (1) Pulse Test: Pulse Width = 5 ms, Duty Cycle $\leq$ 10%. **Designer's Data for "Worst Case" Conditions** — The Designer's Data Sheet permits the design of most circuits entirely from the information presented. SOA Limit curves — representing boundaries on device characteristics — are given to facilitate "worst case" design. Preferred devices are Motorola recommended choices for future use and best overall value. Designer's and SWITCHMODE are trademarks of Motorola, Inc. ### MJE5850 MJE5851 MJE5852 ## **ELECTRICAL CHARACTERISTICS** ( $T_C = 25^{\circ}C$ unless otherwise noted) | Characteristic | | Symbol | Min | Тур | Max | Unit | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------|-------------------|-------------------|-------------|-------------------|------| | OFF CHARACTERISTICS | | | | | | | | Collector–Emitter Sustaining Voltage MJE5850 (I <sub>C</sub> = 10 mA, I <sub>B</sub> = 0) MJE5851 MJE5852 | | 851 | 300<br>350<br>400 | _ | | Vdc | | Collector Cutoff Current<br>(VCEV = Rated Value,<br>(VCEV = Rated Value, | V <sub>BE(off)</sub> = 1.5 Vdc)<br>V <sub>BE(off)</sub> = 1.5 Vdc, T <sub>C</sub> = 100°C) | ICEV | _ | _<br>_ | 0.5<br>2.5 | mAdc | | Collector Cutoff Current<br>(V <sub>CE</sub> = Rated V <sub>CEV</sub> , F | R <sub>BE</sub> = 50 Ω, T <sub>C</sub> = 100°C) | ICER | _ | _ | 3.0 | mAdc | | Emitter Cutoff Current<br>(V <sub>EB</sub> = 6.0 Vdc, I <sub>C</sub> = 0 | )) | <sup>I</sup> EBO | | _ | 1.0 | mAdc | | SECOND BREAKDOWN | | | | | | | | Second Breakdown Colle | ector Current with base forward biased | I <sub>S/b</sub> | See Figure 12 | | | | | Clamped Inductive SOA | with base reverse biased | RBSOA | | See Fig | gure 13 | | | *ON CHARACTERISTICS | | • | | | | | | DC Current Gain<br>(I <sub>C</sub> = 2.0 Adc, V <sub>CE</sub> = 5<br>(I <sub>C</sub> = 5.0 Adc, V <sub>CE</sub> = 5 | DC Current Gain (I <sub>C</sub> = 2.0 Adc, V <sub>CE</sub> = 5 Vdc) (I <sub>C</sub> = 5.0 Adc, V <sub>CE</sub> = 5 Vdc) | | 15<br>5 | | _ | _ | | Collector–Emitter Saturation Voltage ( $I_C = 4.0 \text{ Adc}$ , $I_B = 1.0 \text{ Adc}$ ) ( $I_C = 8.0 \text{ Adc}$ , $I_B = 3.0 \text{ Adc}$ ) ( $I_C = 4.0 \text{ Adc}$ , $I_B = 1.0 \text{ Adc}$ , $I_C = 100^{\circ}\text{C}$ ) | | VCE(sat) | _<br>_<br>_ | _<br>_<br>_ | 2.0<br>5.0<br>2.5 | Vdc | | Base–Emitter Saturation Voltage ( $I_C = 4.0 \text{ Adc}$ , $I_B = 1.0 \text{ Adc}$ ) ( $I_C = 4.0 \text{ Adc}$ , $I_B = 1.0 \text{ Adc}$ , $I_C = 100^{\circ}\text{C}$ ) | | VBE(sat) | _ | _ | 1.5<br>1.5 | Vdc | | DYNAMIC CHARACTERIS | STICS | • | • | | • | • | | Output Capacitance<br>(V <sub>CB</sub> = 10 Vdc, I <sub>E</sub> = 0, f <sub>test</sub> = 1.0 kHz) | | C <sub>ob</sub> | _ | 270 | _ | pF | | SWITCHING CHARACTE | RISTICS | • | • | | • | • | | Resistive Load (Table 1 | ) | | | | | | | Delay Time | (V <sub>CC</sub> = 250 Vdc, I <sub>C</sub> = 4.0 A, I <sub>B1</sub> = 1.0 A, | <sup>t</sup> d | _ | 0.025 | 0.1 | μs | | Rise Time | $t_p = 50 \mu s$ , Duty Cycle $\leq 2\%$ ) | t <sub>r</sub> | _ | 0.100 | 0.5 | μs | | Storage Time | (V <sub>CC</sub> = 250 Vdc, I <sub>C</sub> = 4.0 A, I <sub>B1</sub> = 1.0 A, | t <sub>S</sub> | _ | 0.60 | 2.0 | μs | | Fall Time | $V_{BE(off)} = 5 \text{ Vdc}, t_p = 50 \text{ μs}, Duty Cycle } \le 2$ | %) t <sub>f</sub> | _ | 0.11 | 0.5 | μs | | Inductive Load, Clampe | ed (Table 1) | | | • | | | | Storage Time | | t <sub>SV</sub> | _ | 0.8 | 3.0 | μs | | Crossover Time | (I <sub>CM</sub> = 4 A, V <sub>CEM</sub> = 250 V, I <sub>B1</sub> = 1.0 A, | t <sub>C</sub> | _ | 0.4 | 1.5 | μs | | Fall Time | $V_{BE(off)} = 5 \text{ Vdc}, T_{C} = 100^{\circ}\text{C}$ | t <sub>fi</sub> | _ | 0.1 | _ | μs | | Storage Time | | t <sub>SV</sub> | _ | 0.5 | _ | μs | | Crossover Time | (I <sub>CM</sub> = 4 A, V <sub>CEM</sub> = 250 V, I <sub>B1</sub> = 1.0 A, | t <sub>C</sub> | _ | 0.125 | _ | μs | | Fall Time | $V_{BE(off)} = 5 \text{ Vdc}, T_{C} = 25^{\circ}\text{C}$ | t <sub>fi</sub> | _ | 0.1 | _ | μs | <sup>\*</sup> Pulse Test: PW = 300 $\mu$ s. Duty Cycle $\leq$ 2% #### TYPICAL ELECTRICAL CHARACTERISTICS Figure 1. DC Current Gain Figure 2. Collector Saturation Region Figure 3. Collector-Emitter Saturation Voltage Figure 4. Base-Emitter Voltage Figure 5. Collector Cutoff Region Figure 6. Capacitance **Table 1. Test Conditions for Dynamic Performance** Figure 8. Inductive Switching Times #### **SWITCHING TIMES NOTE** In resistive switching circuits, rise, fall, and storage times have been defined and apply to both current and voltage waveforms since they are in phase. However, for inductive loads which are common to SWITCHMODE power supplies and hammer drivers, current and voltage waveforms are not in phase. Therefore, separate measurements must be made on each waveform to determine the total switching time. For this reason, the following new terms have been defined. t<sub>SV</sub> = Voltage Storage Time, 90% I<sub>B1</sub> to 10% V<sub>CEM</sub> t<sub>rv</sub> = Voltage Rise Time, 10-90% V<sub>CEM</sub> tfi = Current Fall Time, 90-10% ICM tti = Current Tail, 10-2% ICM t<sub>C</sub> = Crossover Time,10% V<sub>CEM</sub> to 10% I<sub>CM</sub> An enlarged portion of the inductive switching waveform is shown in Figure 7 to aid on the visual identity of these terms. For the designer, there is minimal switching loss during storage time and the predominant switching power losses occur during the crossover interval and can be obtained using the standard equation from AN–222A: $$PSWT = 1/2 VCCIC(t_C)f$$ In general, $t_{\Gamma V}$ + $t_{fi} \simeq t_C$ . However, at lower test currents this relationship may not be valid. As is common with most switching transistors, resistive switching is specified at 25°C and has become a benchmark for designers. However, for designers of high frequency converter circuits, the user oriented specifications which make this a "SWITCHMODE" transistor are the inductive switching speeds ( $t_C$ and $t_{SV}$ ) which are guaranteed at 100°C. Figure 9. Turn-On Switching Times Figure 10. Turn-Off Switching Time Figure 11. Typical Thermal Response $[Z_{\theta}JC(t)]$ #### MJE5850 MJE5851 MJE5852 The Safe Operating Area figures shown in Figures 12 and 13 are specified for these devices under the test conditions shown. Figure 12. Maximum Forward Bias Safe Operating Area Figure 13. RBSOA, Maximum Reverse Bias Safe Operating Area Figure 14. Peak Reverse Base Current #### SAFE OPERATING AREA INFORMATION #### **FORWARD BIAS** There are two limitations on the power handling ability of a transistor average junction temperature and second breakdown. Safe operating area curves indicate $I_C - V_{CE}$ limits of the transistor that must be observed for reliable operation, i.e., the transistor must not be subjected to greater dissipation than the curves indicate. The data of Figure 12 is based on $T_C = 25^{\circ}C$ ; $T_{J(pk)}$ is variable depending on power level. Second breakdown pulse limits are valid for duty cycles to 10% but must be derated when $T_C \ge 25^{\circ}C$ . Second breakdown limitations do not derate the same as thermal limitations. Allowable current at the voltages shown on Figure 12 may be found at any case temperature by using the appropriate curve on Figure 15. $T_{J(pk)}$ may be calculated from the data in Figure 11. At high case temperatures, thermal limitations will reduce the power that can be handled to values less than the limitations imposed by second breakdown. #### **REVERSE BIAS** For inductive loads, high voltage and high current must be sustained simultaneously during turn-off, in most cases, with the base to emitter junction reverse biased. Under these conditions the collector voltage must be held to a safe level at or below a specific value of collector current. This can be accomplished by several means such as active clamping, RC snubbing, load line shaping, etc. The safe level for these devices is specified as Reverse Bias Safe Operating Area and represents the voltage-current condition allowable during reverse biased turn-off. This rating is verified under clamped conditions so that the device is never subjected to an avalanche mode. Figure 13 gives the RBSOA characteristics. Figure 15. Forward Bias Power Derating ### **PACKAGE DIMENSIONS** - NOTES: 1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. 2. CONTROLLING DIMENSION: INCH. 3. DIMENSION Z DEFINES A ZONE WHERE ALL BODY AND LEAD IRREGULARITIES ARE ALLOWED. | | INC | CHES MILLIMETERS | | | | |-----|-------|------------------|-------|-------|--| | DIM | MIN | MAX | MIN | MAX | | | Α | 0.570 | 0.620 | 14.48 | 15.75 | | | В | 0.380 | 0.405 | 9.66 | 10.28 | | | С | 0.160 | 0.190 | 4.07 | 4.82 | | | D | 0.025 | 0.035 | 0.64 | 0.88 | | | F | 0.142 | 0.147 | 3.61 | 3.73 | | | G | 0.095 | 0.105 | 2.42 | 2.66 | | | Н | 0.110 | 0.155 | 2.80 | 3.93 | | | J | 0.018 | 0.025 | 0.46 | 0.64 | | | K | 0.500 | 0.562 | 12.70 | 14.27 | | | L | 0.045 | 0.060 | 1.15 | 1.52 | | | N | 0.190 | 0.210 | 4.83 | 5.33 | | | Q | 0.100 | 0.120 | 2.54 | 3.04 | | | R | 0.080 | 0.110 | 2.04 | 2.79 | | | S | 0.045 | 0.055 | 1.15 | 1.39 | | | Т | 0.235 | 0.255 | 5.97 | 6.47 | | | U | 0.000 | 0.050 | 0.00 | 1.27 | | | ٧ | 0.045 | | 1.15 | | | | Z | | 0.080 | | 2.04 | | - STYLE 1: PIN 1. BASE 2. COLLECTOR 3. EMITTER 4. COLLECTOR #### MJE5850 MJE5851 MJE5852 Motorola reserves the right to make changes without further notice to any products herein. Motorola makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Motorola assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters can and do vary in different applications. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. Motorola does not convey any license under its patent rights nor the rights of others. Motorola products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Motorola product could create a situation where personal injury or death may occur. Should Buyer purchase or use Motorola products for any such unintended or unauthorized application, Buyer shall indemnify and hold Motorola and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Motorola was negligent regarding the design or manufacture of the part. Motorola and Employer. How to reach us: **USA/EUROPE**: Motorola Literature Distribution; P.O. Box 20912; Phoenix, Arizona 85036. 1–800–441–2447 MFAX: RMFAX0@email.sps.mot.com – TOUCHTONE (602) 244–6609 INTERNET: http://Design\_NET.com JAPAN: Nippon Motorola Ltd.; Tatsumi-SPD-JLDC, Toshikatsu Otsuki, 6F Seibu-Butsuryu-Center, 3-14-2 Tatsumi Koto-Ku, Tokyo 135, Japan. 03-3521-8315 **HONG KONG:** Motorola Semiconductors H.K. Ltd.; 8B Tai Ping Industrial Park, 51 Ting Kok Road, Tai Po, N.T., Hong Kong. 852–26629298