### Advance Information # 4M x 40 Bit Dynamic Random Access Memory Module # for Error Correction Applications The MCM40400 is a dynamic random access memory (DRAM) module organized as 4,194,304 x 40 bits. The module is a single–sided 72–lead single–in–line memory module (SIMM) consisting of ten MCM517400B DRAMs housed in J–lead small outline packages (SOJ), mounted on a substrate along with a 0.22 $\mu F$ (min) decoupling capacitor mounted adjacent to each DRAM. The MCM517400B is a CMOS high–speed dynamic random access memory organized as 4,194,304 four–bit words and fabricated with CMOS silicon–gate process technology. - Three-State Data Output - Early-Write Common I/O Capability - · Fast Page Mode Capability - TTL-Compatible Inputs and Outputs - RAS-Only Refresh - · CAS Before RAS Refresh - · Hidden Refresh - 2048 Cycle Refresh: MCM40400 = 32 ms (Max) - Consists of Ten 4M x 4 DRAMs, and Ten 0.22 μF (Min) Decoupling Capacitors - Unlatched Data Out at Cycle End Allows Two Dimensional Chip Selection - Fast Access Time (t<sub>RAC</sub>): MCM40400-50 = 50 ns (Max) MCM40400-60 = 60 ns (Max) MCM40400-70 = 70 ns (Max) Low Active Power Dissipation: MCM40400-50 = 7.15 W (Max) MCM40400-60 = 6.05 W (Max) MCM40400-70 = 5.23 W (Max) Low Standby Power Dissipation: TTL Levels = 110 mW (Max) CMOS Levels = 55 mW (Max) #### **PIN ASSIGNMENTS** | Pin | Name | Pin | Name | Pin | Name | Pin | Name | Pin | Name | Pin | Name | |-----|------|-----|------|-----|------|-----|------|-----|------|-----|------| | 1 | VSS | 13 | A1 | 25 | DQ13 | 37 | DQ19 | 49 | DQ22 | 61 | DQ33 | | 2 | DQ0 | 14 | A2 | 26 | DQ14 | 38 | DQ20 | 50 | DQ23 | 62 | DQ34 | | 3 | DQ1 | 15 | A3 | 27 | DQ15 | 39 | VSS | 51 | DQ24 | 63 | DQ35 | | 4 | DQ2 | 16 | A4 | 28 | A7 | 40 | CAS0 | 52 | DQ25 | 64 | DQ36 | | 5 | DQ3 | 17 | A5 | 29 | DQ16 | 41 | A10 | 53 | DQ26 | 65 | DQ37 | | 6 | DQ4 | 18 | A6 | 30 | VCC | 42 | NC | 54 | DQ27 | 66 | DQ38 | | 7 | DQ5 | 19 | G | 31 | A8 | 43 | NC | 55 | DQ28 | 67 | PD1 | | 8 | DQ6 | 20 | DQ8 | 32 | A9 | 44 | RAS0 | 56 | DQ29 | 68 | PD2 | | 9 | DQ7 | 21 | DQ9 | 33 | NC | 45 | NC | 57 | DQ30 | 69 | PD3 | | 10 | Vcc | 22 | DQ10 | 34 | NC | 46 | DQ21 | 58 | DQ31 | 70 | PD4 | | 11 | PD5 | 23 | DQ11 | 35 | DQ17 | 47 | W | 59 | VCC | 71 | DQ39 | | 12 | A0 | 24 | DQ12 | 36 | DQ18 | 48 | ECC | 60 | DQ32 | 72 | VSS | This document contains information on a new product. Specifications and information herein are subject to change without notice. REV 2 10/95 # MCM40400 | PIN NAMES | | | | | | | | | |-------------------------------|--|--|--|--|--|--|--|--| | A0 – A10 Address Inputs | | | | | | | | | | DQ0 – DQ39 Data Input/Output | | | | | | | | | | CAS0 Column Address Strobe | | | | | | | | | | PD1 – PD5 Presence Detect | | | | | | | | | | RAS0 Row Address Strobe | | | | | | | | | | W Read/Write Input | | | | | | | | | | ECC Configuration Detection | | | | | | | | | | G Output Enable | | | | | | | | | | V <sub>CC</sub> Power (+ 5 V) | | | | | | | | | | V <sub>SS</sub> Ground | | | | | | | | | | NC No Connection | | | | | | | | | All power supply and ground pins must be connected for proper operation of the device. \*PD5 tied to VSS through a 2.6 k $\Omega$ resistor. #### ABSOLUTE MAXIMUM RATINGS (See Note) | , | | | | |------------------------------------------------|------------------------------------|---------------|------| | Rating | Symbol | Value | Unit | | Power Supply Voltage | Vcc | - 0.5 to + 7 | V | | Voltage Relative to VSS for Any Pin Except VCC | V <sub>in</sub> , V <sub>out</sub> | - 0.5 to + 7 | V | | Data Output Current | l <sub>out</sub> | 50 | mA | | Power Dissipation | PD | 9.0 | W | | Operating Temperature Range | TA | 0 to + 70 | °C | | Storage Temperature Range | T <sub>stg</sub> | - 55 to + 125 | °C | This device contains circuitry to protect the inputs against damage due to high static voltages or electric fields; however, it is advised that normal precautions be taken to avoid application of any voltage higher than maximum rated voltages to these high–impedance circuits. NOTE: Permanent device damage may occur if ABSOLUTE MAXIMUM RATINGS are exceeded. Functional operation should be restricted to RECOMMENDED OPER-ATING CONDITIONS. Exposure to higher than recommended voltages for extended periods of time could affect device reliability. #### DC OPERATING CONDITIONS AND CHARACTERISTICS $(V_{CC} = 5.0 \text{ V} \pm 10\%, T_A = 0 \text{ to } 70^{\circ}\text{C}, \text{Unless Otherwise Noted})$ #### RECOMMENDED OPERATING CONDITIONS (All voltages referenced to VSS) | Parameter | Symbol | Min | Тур | Max | Unit | |------------------------------------------|-----------------|--------|-----|-------------------------|------| | Supply Voltage (Operating Voltage Range) | Vcc | 4.5 | 5.0 | 5.5 | V | | | V <sub>SS</sub> | 0 | 0 | 0 | | | Logic High Voltage, All Inputs | ٧ıH | 2.4 | _ | V <sub>CC</sub> + 0.5 V | V | | Logic Low Voltage, All Inputs | V <sub>IL</sub> | - 0.5* | _ | 0.8 | V | <sup>\*</sup> -2.0 V at pulse width $\leq 20 \text{ ns}$ . #### DC CHARACTERISTICS AND SUPPLY CURRENTS (All voltages referenced to VSS) | Characte | Symbol | Min | Max | Unit | Notes | | |--------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|-------------|---------------------|-------|------| | V <sub>CC</sub> Power Supply Current | MCM40400–50, $t_{RC}$ = 90 ns<br>MCM40400–60, $t_{RC}$ = 110 ns<br>MCM40400–70, $t_{RC}$ = 130 ns | ICC1 | _<br>_ | 1300<br>1100<br>950 | mA | 1, 2 | | VCC Power Supply Current (Standby) (RAS | = CAS = V <sub>IH</sub> ) | ICC2 | _ | 20 | mA | | | V <sub>CC</sub> Power Supply Current During RAS-Onl | y Refresh Cycles (CAS = V <sub>IH</sub> )<br>MCM40400–50, t <sub>RC</sub> = 90 ns<br>MCM40400–60, t <sub>RC</sub> = 110 ns<br>MCM40400–70, t <sub>RC</sub> = 130 ns | lCC3 | _<br>_<br>_ | 1300<br>1100<br>950 | mA | 1, 2 | | V <sub>CC</sub> Power Supply Current During Fast Page | e Mode Cycle (RAS = V <sub>IL</sub> )<br>MCM40400–50, tp <sub>C</sub> = 35 ns<br>MCM40400–60, tp <sub>C</sub> = 40 ns<br>MCM40400–70, tp <sub>C</sub> = 45 ns | I <sub>CC4(P)</sub> | _<br>_<br>_ | 800<br>700<br>600 | mA | 1, 2 | | V <sub>CC</sub> Power Supply Current (Standby) (RAS | = CAS = V <sub>CC</sub> - 0.2 V) | I <sub>CC5</sub> | _ | 10 | mA | | | V <sub>CC</sub> Power Supply Current During CAS Befo | ore RAS Refresh Cycle<br>MCM40400–50, t <sub>RC</sub> = 90 ns<br>MCM40400–60, t <sub>RC</sub> = 110 ns<br>MCM40400–70, t <sub>RC</sub> = 130 ns | I <sub>CC6</sub> | | 1300<br>1100<br>950 | mA | 1 | | Input Leakage Current (0 $V \le V_{in} \le V_{CC}$ ) | | l <sub>lkg(l)</sub> | - 100 | 100 | μΑ | | | Output Leakage Current (0 $V \le V_{out} \le V_{CC}$ , | l <sub>lkg(O)</sub> | - 10 | 10 | μΑ | | | | Output High Voltage (I <sub>OH</sub> = -5 mA) | VOH | 2.4 | _ | V | | | | Output Low Voltage (I <sub>OL</sub> = 4.2 mA) | | VOL | | 0.4 | V | | #### NOTES: - 1. Current is a function of cycle rate and output loading; maximum currents are specified cycle time (minimum) with the output open. - 2. Address may be changed once or less while RAS = $V_{IL}$ . In the case of $I_{CC4}$ , it can be changed once or less during $t_{PC}$ . #### CAPACITANCE (f = 1.0 MHz, T<sub>A</sub> = 25°C, V<sub>CC</sub> = 5 V, Periodically Sampled Rather Than 100% Tested) | Characteristic | | Symbol | Max | Unit | |-------------------|------------|------------------|----------|------| | Input Capacitance | | C <sub>in</sub> | 60<br>80 | pF | | I/O Capacitance | DQ0 - DQ39 | C <sub>I/O</sub> | 17 | pF | NOTE: Capacitance measured with a Boonton Meter or effective capacitance calculated from the equation: C = I ∆t/∆V. #### AC OPERATING CONDITIONS AND CHARACTERISTICS $(V_{CC} = 5.0 \text{ V} \pm 10\%, T_A = 0 \text{ to } 70^{\circ}\text{C}, \text{ Unless Otherwise Noted})$ #### READ, WRITE, AND READ-WRITE CYCLES (See Notes 1, 2, 3, and 4) | | Syml | bol | MCM40400-50 | | MCM40400-60 | | MCM40400-70 | | | | |----------------------------------|---------------------|-------------------|-------------|------|-------------|------|-------------|------|------|-------| | Parameter | Std | Alt | Min | Max | Min | Max | Min | Max | Unit | Notes | | Random Read or Write Cycle Time | <sup>†</sup> RELREL | <sup>t</sup> RC | 90 | _ | 110 | _ | 130 | _ | ns | 5 | | Read-Write Cycle Time | <sup>†</sup> RELREL | tRWC | 135 | _ | 155 | _ | 180 | _ | ns | 5 | | Access Time from RAS | t <sub>RELQV</sub> | t <sub>RAC</sub> | _ | 50 | _ | 60 | _ | 70 | ns | 6, 7 | | Access Time from CAS | tCELQV | t <sub>CAC</sub> | _ | 13 | _ | 15 | _ | 20 | ns | 6, 8 | | Access Time from Column Address | t <sub>AVQV</sub> | t <sub>AA</sub> | _ | 25 | _ | 30 | _ | 35 | ns | 6, 9 | | Access Time from Precharge CAS | <sup>t</sup> CEHQV | <sup>t</sup> CPA | _ | 30 | _ | 35 | _ | 40 | ns | 6 | | CAS to Output in Low-Z | t <sub>CELQX</sub> | <sup>t</sup> CLZ | 0 | _ | 0 | _ | 0 | _ | ns | 6 | | Output Buffer and Turn-Off Delay | <sup>t</sup> CEHQZ | <sup>t</sup> OFF | 0 | 13 | 0 | 15 | 0 | 15 | ns | 10 | | Transition Time (Rise and Fall) | tŢ | tΤ | 3 | 50 | 3 | 50 | 3 | 50 | ns | | | RAS Precharge Time | <sup>t</sup> REHREL | tRP | 30 | _ | 40 | _ | 50 | _ | ns | | | RAS Pulse Width | <sup>t</sup> RELREH | t <sub>RAS</sub> | 50 | 10 k | 60 | 10 k | 70 | 10 k | ns | | | RAS Hold Time | <sup>t</sup> CELREH | <sup>t</sup> RSH | 13 | _ | 15 | _ | 20 | _ | ns | | | CAS Hold Time | <sup>t</sup> RELCEH | tCSH | 50 | _ | 60 | _ | 70 | _ | ns | | | CAS Precharge to RAS Hold Time | <sup>t</sup> CEHREH | <sup>t</sup> RHCP | 30 | _ | 35 | _ | 40 | _ | ns | | | CAS Pulse Width | <sup>t</sup> CELCEH | tCAS | 13 | 10 k | 15 | 10 k | 20 | 10 k | ns | | | RAS to CAS Delay Time | †RELCEL | tRCD | 17 | 37 | 20 | 45 | 20 | 50 | ns | 11 | | RAS to Column Address Delay Time | <sup>t</sup> RELAV | tRAD | 12 | 25 | 15 | 30 | 15 | 35 | ns | 12 | | CAS to RAS Precharge Time | <sup>t</sup> CEHREL | tCRP | 5 | _ | 5 | _ | 5 | _ | ns | | | CAS Precharge Time | <sup>t</sup> CEHCEL | t <sub>CP</sub> | 10 | _ | 10 | _ | 10 | _ | ns | | | Row Address Setup Time | <sup>t</sup> AVREL | t <sub>ASR</sub> | 0 | _ | 0 | _ | 0 | _ | ns | | | Row Address Hold Time | <sup>t</sup> RELAX | <sup>t</sup> RAH | 7 | _ | 10 | _ | 10 | _ | ns | | | Column Address Setup Time | <sup>t</sup> AVCEL | t <sub>ASC</sub> | 0 | _ | 0 | _ | 0 | _ | ns | | | Column Address Hold Time | <sup>t</sup> CELAX | <sup>t</sup> CAH | 10 | _ | 10 | _ | 15 | _ | ns | | | Column Address to RAS Lead Time | <sup>t</sup> AVREH | tRAL | 25 | _ | 30 | _ | 35 | _ | ns | | | Read Command Setup Time | tWHCEL | tRCS | 0 | _ | 0 | _ | 0 | _ | ns | | NOTES: (continued) - 1. VIH (min) and VIL (max) are reference levels for measuring timing of input signals. Transition times are measured between VIH and VIL. - 2. An initial pause of 200 µs is required after power-up followed by 8 RAS cycles before proper device operation is guaranteed. - 3. The transition time specification applies for all input signals. In addition to meeting the transition rate specification, all input signals must transition between V<sub>IH</sub> and V<sub>IL</sub> (or between V<sub>IH</sub> and V<sub>IH</sub>) in a monotonic manner. - 4. AC measurements $t_T = 5.0$ ns. - 5. The specification for t<sub>RC</sub> (min) is used only to indicate cycle time at which proper operation over the full temperature range (0°C ≤ T<sub>A</sub> ≤ 70°C) is ensured. - 6. Measured with a current load equivalent to 2 TTL ( $-200 \,\mu\text{A}$ , + 4 mA) loads and 100 pF with the data output trip points set at $V_{OH} = 2.0 \,\text{V}$ and $V_{OL} = 0.8 \,\text{V}$ . - 7. Assumes that $t_{RCD} \le t_{RCD}$ (max). - 8. Assumes that $t_{RCD} \ge t_{RCD}$ (max). - 9. Assumes that $t_{RAD} \ge t_{RAD}$ (max). - 10. toff (max) defines the time at which the output achieves the open circuit condition and is not referenced to output voltage levels. - 11. Operation within the t<sub>RCD</sub> (max) limit ensures that t<sub>RAC</sub> (max) can be met. t<sub>RCD</sub> (max) is specified as a reference point only; if t<sub>RCD</sub> is greater than the specified t<sub>RCD</sub> (max) limit, then access time is controlled exclusively by t<sub>CAC</sub>. - 12. Operation within the t<sub>RAD</sub> (max) limit ensures that t<sub>RAC</sub> (max) can be met. t<sub>RAD</sub> (max) is specified as a reference point only; if t<sub>RAD</sub> is greater than the specified t<sub>RAD</sub> (max), then access time is controlled exclusively by t<sub>AA</sub>. MCM40400 MOTOROLA DRAM #### READ, WRITE, AND READ-WRITE CYCLES (Continued) | | Syml | ool | MCM40 | 400–50 | MCM40 | 400–60 | MCM40 | 400–70 | | | |-------------------------------------------------------|---------------------|-------------------|----------|--------|-------|----------|----------|--------|------|-------| | Parameter | Std | Alt | Min | Max | Min | Max | Min | Max | Unit | Notes | | Read Comman <u>d H</u> old Time<br>Referenced to CAS | <sup>t</sup> CEHWX | <sup>t</sup> RCH | 0 | _ | 0 | _ | 0 | _ | ns | 13 | | Read Comman <u>d Ho</u> ld Time<br>Referenced to RAS | <sup>t</sup> REHWX | <sup>t</sup> RRH | 0 | _ | 0 | _ | 0 | _ | ns | 13 | | Write Comman <u>d Ho</u> ld Time<br>Referenced to CAS | tCELWH | tWCH | 10 | _ | 10 | _ | 15 | _ | ns | | | Write Command Pulse Width | tWLWH | t <sub>WP</sub> | 10 | _ | 10 | _ | 15 | _ | ns | | | Write Command to RAS Lead Time | <sup>t</sup> WLREH | tRWL | 15 | _ | 15 | _ | 20 | _ | ns | | | Write Command to CAS Lead Time | tWLCEH | tCWL | 15 | _ | 15 | _ | 20 | _ | ns | | | Data In Setup Time | <sup>t</sup> DVCEL | tDS | 0 | _ | 0 | _ | 0 | _ | ns | 14 | | Data In Hold Time | <sup>†</sup> CELDX | <sup>t</sup> DH | 10 | _ | 10 | _ | 15 | _ | ns | 14 | | Write Command Setup Time | tWLCEL | twcs | 0 | _ | 0 | _ | 0 | _ | ns | 15 | | CAS to Write Delay | <sup>t</sup> CELWL | tCWD | 35 | _ | 40 | _ | 45 | _ | ns | 15 | | RAS to Write Delay | <sup>t</sup> RELWL | tRWD | 73 | _ | 85 | _ | 95 | _ | ns | 15 | | Column Address to Write Delay | tAVWL | tAWD | 48 | _ | 55 | _ | 60 | _ | ns | 15 | | Refresh Period | <sup>t</sup> RVRV | <sup>t</sup> RFSH | _ | 32 | _ | 32 | _ | 32 | ms | | | CAS Setup Time for CAS Before RAS<br>Refresh | <sup>t</sup> RELCEL | <sup>t</sup> CSR | 5 | _ | 5 | _ | 5 | _ | ns | | | CAS Hold Time for CAS Before RAS<br>Refresh | <sup>†</sup> RELCEH | <sup>t</sup> CHR | 10 | _ | 10 | _ | 10 | _ | ns | | | RAS Precharge to CAS Active Time | <sup>t</sup> REHCEL | tRPC | 5 | _ | 5 | _ | 5 | _ | ns | | | CAS Precharge Time for CAS Before RAS Counter Time | <sup>†</sup> CEHCEL | <sup>†</sup> CPT | 20 | _ | 20 | _ | 20 | _ | ns | | | Write Command Setup Time (Test Mode) | tWLREL | twts | 10 | _ | 10 | _ | 10 | _ | ns | | | Write Command Hold Time (Test Mode) | <sup>t</sup> RELWH | tWTH | 10 | _ | 10 | _ | 10 | _ | ns | | | Write to RAS Precharge Time (CAS Before RAS Refresh) | tWHREL | tWRP | 10 | _ | 10 | _ | 10 | _ | ns | | | Write to RAS Hold Time (CAS Before RAS Refresh) | <sup>t</sup> RELWL | <sup>t</sup> WRH | 10 | _ | 10 | _ | 10 | _ | ns | | | RAS Hold Time Referenced to G | t <sub>GLREH</sub> | t <sub>ROH</sub> | 10 | _ | 10 | <u> </u> | 10 | _ | ns | | | G Access Time | tGLQV | tGA | <u> </u> | 13 | l – | 15 | <u> </u> | 15 | ns | 6 | | G to Data Delay | tGLHDX | t <sub>GD</sub> | 13 | _ | 15 | _ | 15 | _ | ns | | | Outp <u>ut</u> Buffer Turn–Off Delay Time from G | tGHQZ | tGZ | 0 | 13 | 0 | 15 | 0 | 15 | ns | 16 | | G Command Hold Time | tWLGL | <sup>t</sup> GH | 15 | _ | 15 | _ | 15 | _ | ns | | | Output Disable Setup Time | tGHCEL | tods | 0 | _ | 0 | _ | 0 | _ | ns | | #### NOTES: - 13. Either $t_{\mbox{RRH}}$ or $t_{\mbox{RCH}}$ must be satisfied for a read cycle. - 14. These parameters are referenced to CAS leading edge in early write cycles and to W leading edge in late write or read-write cycles. - 15. t<sub>WCS</sub>, t<sub>RWD</sub>, t<sub>CWD</sub>, t<sub>AWD</sub>, and t<sub>CPWD</sub> are not restrictive operating parameters. They are included in the data sheet as electrical characteristics only; if t<sub>WCS</sub> ≥ t<sub>WCS</sub> (min), the cycle is an early write cycle and the data out pin will remain open circuit (high impedance) throughout the entire cycle; if t<sub>CWD</sub> ≥ t<sub>CWD</sub> (min), t<sub>RWD</sub> ≥ t<sub>RWD</sub> (min), t<sub>AWD</sub> ≥ t<sub>AWD</sub> (min), and t<sub>CPWD</sub> ≥ t<sub>CPWD</sub> (min) (page mode), the cycle is a read–write cycle and the data out will contain data read from the selected cell. If neither of these sets of conditions is satisfied, the condition of the data out (at access time) is indeterminate. - 16. tOFF (max) and/or tGZ (max) define the time at which the output achieves the open circuit condition and is not referenced to output voltage levels. #### FAST PAGE MODE READ, WRITE, AND READ-WRITE CYCLES (See Notes 1, 2, 3, and 4) | | Symbol | | MCM40400-50 MCM404 | | 0400-60 MCM40400-70 | | | | | | |-------------------------------------------------|---------------------|-------------------|--------------------|-------|---------------------|-------|-----|-------|------|-------| | Parameter | Std | Alt | Min | Max | Min | Max | Min | Max | Unit | Notes | | Fast Page Mode Cycle Time | <sup>†</sup> CELCEL | tPC | 35 | _ | 40 | _ | 45 | _ | ns | | | CAS Precharge to RAS Hold Time (Fast Page Mode) | <sup>t</sup> CEHREH | tRHCP | 30 | _ | 35 | _ | 40 | _ | ns | | | Fast Page Mode Read–Write Cycle Time | <sup>†</sup> CELCEL | <sup>t</sup> PRWC | 80 | _ | 85 | _ | 95 | | ns | | | RAS Pulse Width (Fast Page Mode) | <sup>t</sup> RELREH | <sup>t</sup> RASP | 50 | 200 k | 60 | 200 k | 70 | 200 k | ns | | | CAS Precharge to Write Delay | <sup>t</sup> CEHWL | tCPWD | 53 | _ | 60 | _ | 65 | _ | ns | 5 | #### NOTES: - 1. VIH (min) and VIL (max) are reference levels for measuring timing of input signals. Transition times are measured between VIH and VIL. - 2. An initial pause of 200 $\mu$ s is required after power–up followed by 8 RAS cycles before proper device operation is guaranteed. - 3. The transition time specification applies for all input signals. In addition to meeting the transition rate specification, all input signals must transition between V<sub>IH</sub> and V<sub>IL</sub> (or between V<sub>IH</sub> and V<sub>IH</sub>) in a monotonic manner. - 4. AC measurements $t_T = 5.0$ ns. - 5. twcs, tawd, tawd, and table are not restrictive operating parameters. They are included in the data sheet as electrical characteristics only; if twcs ≥ twcs (min), the cycle is an early write cycle and the data out pin will remain open circuit (high impedance) through—out the entire cycle; if tcwd ≥ tcwd (min), tawd ≥ tawd (min), tawd ≥ tawd (min), and tawd ≥ tawd (min), and tawd ≥ tawd (min) (page mode), the cycle is a read—write cycle and the data out will contain data read from the selected cell. If neither of these sets of conditions is satisfied, the condition of the data out (at access time) is indeterminate. MCM40400 MOTOROLA DRAM #### **READ CYCLE (FAST PAGE MODE)** #### **EARLY WRITE CYCLE** #### G CONTROLLED LATE WRITE CYCLE #### **READ-WRITE CYCLE** #### **FAST PAGE MODE READ CYCLE** #### **FAST PAGE MODE EARLY WRITE CYCLE** #### **FAST PAGE MODE READ-WRITE CYCLE** #### RAS\_ONLY\_REFRESH CYCLE (W and G are Don't Care) #### CAS BEFORE RAS REFRESH CYCLE (G and A0 – A10 are Don't Care) #### HIDDEN REFRESH CYCLE (READ) (FAST PAGE MODE) #### **HIDDEN REFRESH CYCLE (EARLY WRITE)** MCM40400 MOTOROLA DRAM #### CAS BEFORE RAS REFRESH COUNTER TEST CYCLE #### **DEVICE INITIALIZATION** On power–up, an initial pause of 200 microseconds is required for the internal substrate generator to establish the correct bias voltage. This must be followed by a minimum of eight active cycles of the row address strobe (clock) to initialize all dynamic nodes within the RAM. During an extended inactive state (greater than 32 milliseconds), a wakeup sequence of eight active cycles is necessary to ensure proper operation. #### ADDRESSING THE RAM The eleven address pins on the device are time multiplexed at the beginning of a memory cycle by two clocks, row address strobe (RAS) and column address strobe (CAS), into two separate 11–bit address fields. A total of twenty two address bits, eleven rows and eleven columns, will decode one of the 4,194,304 forty bit word locations in the device. RAS active transition is followed by CAS active transition (active = $V_{IL}$ , trop minimum) for all read or write cycles. The delay between RAS and CAS active transitions, referred to as the **multiplex window**, gives a system designer flexibility in setting up the external addresses into the RAM. The external CAS signal is ignored until an internal <u>RAS</u> signal is available. This "gate" feature on the external CAS clock enables the internal CAS line as soon as the row address hold time (t<sub>RAH</sub>) specification is met (and defines t<sub>RCD</sub> minimum). The multiplex window can be used to absorb skew delays in switching the address bus from row to column addresses and in generating the CAS clock. There are three other <u>variations</u> in addressing the <u>16M module family</u> per device: RAS—only refresh cycle, CAS before RAS refresh cycle, and page mode. All are discussed in separate sections that follow. #### **READ CYCLE** The DRAM may be read with four different cycles: "normal" random read cycle, fast page mode read cycle, read—write cycle, and fast page mode read—write cycle. The normal read cycle is outlined here, while the other cycles are discussed in separate sections. The normal read c<u>ycle</u> begi<u>ns as</u> described in **ADDRESS-ING THE RAM**, with RAS and CAS active transitions latching the desired bit location. The write (<u>W</u>) input level must be high (V<sub>IH</sub>), t<sub>RCS</sub> (minimum) before the CAS or active transition, to enable read mode. Both the RAS and CAS clocks trigger a sequence of events that are controlled by several delayed internal clocks. The internal clocks are linked in such a manner that the read access time of the device is independent of the address multiplex window. Both CAS and output enable (G) control read access time: CAS must be active before or at t<sub>RCD</sub> maximum and G must be active t<sub>RAC</sub>-t<sub>GA</sub> (both minimum) after RAS active transition to guarantee valid data out (Q) at t<sub>RAC</sub>. If the t<sub>RCD</sub> maximum is exceeded and/or G active transition does not occur in time, read access time is determined by either the CAS or G clock active transition (t<sub>CAC</sub> or t<sub>GA</sub>). #### **WRITE CYCLE** The user can write to the DRAM with any of four cycles: early write, late write, fast page mode early write, and fast page mode read-write. Early and late write modes are dis- cussed here, while fast page mode write operation is covered in a separate section. A write cycle begins as described in **ADDRESSING THE RAM**. Write mode is enabled by the transition of W to active (V<sub>IL</sub>). Early and late write modes are <u>distinguished</u> by the active transition of W, with respect to CAS. Minimum active time t<sub>RAS</sub> and t<sub>CAS</sub>, and precharge time t<sub>RP</sub>, apply to write mode, as in the read mode. An early write cycle is characterized by W active transition at minimum time twcs before CAS active transition. Column address setup and hold times (tASC, tCAH) and data in (D) setup and hold times (tDS, tDH) are referenced to CAS in an early write cycle. RAS and CAS clocks must stay active for tRWL and tCWL, respectively, after the start of the early write operation to complete the cycle. Q remains in <u>three</u>—state condition throughout an early write <u>cycle</u> because W active transition precedes or coincides with CAS active transition, keeping data—out buffers disabled. A late—write cycle (referred to as G-controlled write) occurs when W active transition is made after CAS active transition. W active transition could be delayed for almost 10 microseconds after CAS active transition, (tRCD+tCWD+tRWL+2tT) ≤ tRAS, if other timing minimums (tRCD, tRWL, and tT) are maintained. D timing parameters are referenced to W active transition in a late write cycle. Output buffers are enabled by CAS active transition. Outputs are switched off by G inactive transition, which is required to write to the device. Q may be indeterminate (see note 15 of AC Operating Conditions table). RAS and CAS must remain active for tRWL and tCWL, respectively, after W active transition to complete the write cycle. #### **READ-WRITE CYCLE** A read—write cycle performs a read and then a write at the same address, during the same cycle. This cycle is basically a late write cycle, as discussed in the **WRITE CYCLE** section, except W must remain high for tCWD and/or tAWD minimum, to guarantee valid Q before writing the bit. #### **PAGE MODE CYCLES** Page mode allows fast successive data operations at all column locations (2048 columns) on a selected row of the module family. Read access time in page mode ( $t_{CAC}$ ) is typically half the regular RAS clock access time, $t_{RAC}$ . Page mode operation consists of keeping RAS active while toggling CAS between $V_{IH}$ and $V_{IL}$ . The row is latched by RAS active transition, while each CAS active transition allows selection of a new column location on the row. A page mode cycle is initiated by a normal read, write, or read—write cycle, as described in prior sections. Once the timing requirements for the first cycle are met, CAS transitions to inactive for minimum tcp, while RAS remains low (VIL). The second CAS active transition while RAS is low initiates the first page mode cycle (tpc or tpRWC). Either a read, write, or read—write operation can be performed in a page mode cycle, subject to the same conditions as in normal operation (previously described). These operations can be intermixed in consecutive page mode cycles and performed in any order. The maximum number of consecutive page mode cycles is limited by tRASP. Page mode operation is ended when RAS transitions to inactive, coincident with or following CAS inactive transition. #### **REFRESH CYCLES** The dynamic RAM design is based on capacitor charge storage for each bit in the array. This charge will tend to degrade with time and temperature. Each bit must be periodically **refreshed** (recharged) to maintain the correct bit state. Bits in the module require refresh every 32 milliseconds. This is accomplished by cycling through the 2048 row addresses in sequence within the specified refresh time. All the bits on a row are refreshed simultaneously when the row is addressed. Distributed refresh implies a row refresh every 15.6 microseconds for the module family. Burst refresh, a refresh of all rows consecutively, must be performed every 32 milliseconds. A normal read, write, or read—write operation to the RAM will refresh all the bits associated with the particular row decoded. Three other methods of refresh, RAS—only refresh, CAS before RAS refresh, and hidden refresh are available on this device for greater system flexibility. #### **RAS-Only Refresh** RAS–only refresh consists of RAS transit<u>ion to active</u>, latching the row address to be refreshed, while CAS remains high ( $V_{IH}$ ) throughout the cycle. An external counter should be employed to ensure that all rows are refreshed within the specified limit. #### **CAS Before RAS Refresh** CAS <u>before</u> RAS refresh is enabled by bringing CAS active before RAS. This clock order activates an internal refresh counter that generates the row address to be refreshed. External address lines are ignored during the automatic refresh cycle. The output buffer remains at the same state it was in during the previous cycle (hidden refresh). W must be inactive for time twrp before and time twrh after RAS active transition to prevent switching the device into a **test mode cycle**. #### Hidden Refresh Hidden refresh allows refresh cycles to <u>occur</u> while maintaining valid data at the output pin. <u>Hol</u>ding CAS active at the end of a read or write cycle while RAS cycles inactive for tRP and back to active <u>starts</u> the hidd<u>en refresh</u>. This is essentially the execution of a CAS <u>before</u> RAS refresh from a cycle in progress (see Figure 1). W is subject to the same conditions with respect to RAS active transition (to prevent test mode entry) as in CAS before RAS refresh. #### **CAS BEFORE RAS REFRESH COUNTER TEST** The internal refresh counter of this device can be tested with a CAS before RAS refresh counter test. This test is performed with a read–write operation. During the test, the internal refresh counter generates the row address, while the external address supplies the column address. The entire array is refreshed after 2048 cycles, as indicated by the check data written in each row. See CAS before RAS refresh counter test cycle timing diagram. The test can be performed after a minimum of eight **CAS** before **RAS** initialization cycles. Test procedure: - 1. Write 0s into all memory cells with normal write mode. - Select a column address, read 0 out and write 1 into the cell by performing the CAS before RAS refresh counter test, read-write cycle. Repeat this operation 2048 times. - Read the 1s that were written in step two in normal read mode. - 4. Using the same starting column address as in step two, read 1 out and write 0 into the cell by performing the CAS before RAS refresh counter test, read—write cycle. Repeat this operation 2048 times. - Read 0s which were written in step four in normal read mode. - 6. Repeat steps one through five using complement data. Figure 1. Hidden Refresh Cycle # ORDERING INFORMATION (Order by Full Part Number) Full Part Numbers — MCM40400SH50 MCM40400SHG50 MCM40400SH60 MCM40400SHG60 MCM40400SHG70 #### PACKAGE DIMENSIONS SH PACKAGE SIMM MODULE CASE 866-02 #### NOTES - DIMENSIONING AND TOLERANCING PER ANSI Y14.5M. 1982. - 2. CONTROLLING DIMENSION: INCH. - CARD THICKNESS APPLIES ACROSS TABS AND INCLUDES PLATING AND/OR METALIZATION. | | MILLIM | ETERS | INCHES | | | | | |-----|--------|--------|--------|-------|--|--|--| | DIM | MIN | MAX | MIN | MAX | | | | | Α | 107.82 | 108.08 | 4.245 | 4.255 | | | | | В | 25.27 | 25.53 | 0.995 | 1.005 | | | | | С | 1 | 9.14 | _ | 0.360 | | | | | D | 1.02 | 1.07 | 0.040 | 0.042 | | | | | F | 3.18 | BSC | 0.125 | BSC | | | | | G | 1.27 | BSC | 0.050 | BSC | | | | | Н | _ | 0.25 | _ | 0.010 | | | | | J | 1.19 | 1.37 | 0.047 | 0.054 | | | | | K | 0.25 | _ | 0.100 | ] | | | | | L | 44.45 | REF | 1.750 | REF | | | | | М | 1.90 | 2.16 | 0.075 | 0.085 | | | | | N | 10.16 | BSC | 0.400 | BSC | | | | | Р | 3.18 | _ | 0.125 | _ | | | | | Q | 3.12 | 3.22 | 0.123 | 0.127 | | | | | R | 6.22 | 6.48 | 0.245 | 0.255 | | | | | S | 5.72 — | | 0.225 | _ | | | | | U | 101.19 | BSC | 3.984 | BSC | | | | | ٧ | _ | 5.28 | _ | 0.208 | | | | | W | 1.12 | _ | 0.044 | _ | | | | | Х | 1.52 | 1.63 | 0.060 | 0.064 | | | | Motorola reserves the right to make changes without further notice to any products herein. Motorola makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Motorola assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters can and do vary in different applications. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. Motorola does not convey any license under its patent rights nor the rights of others. Motorola products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Motorola product could create a situation where personal injury or death may occur. Should Buyer purchase or use Motorola products for any such unintended or unauthorized application, Buyer shall indemnify and hold Motorola and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Motorola was negligent regarding the design or manufacture of the part. Motorola and "a are registered trademarks of Motorola, Inc. Motorola, Inc. is an Equal Opportunity/Affirmative Action Employer. How to reach us: **USA/EUROPE**: Motorola Literature Distribution; P.O. Box 20912; Phoenix, Arizona 85036. 1–800–441–2447 MFAX: RMFAX0@email.sps.mot.com – TOUCHTONE (602) 244–6609 INTERNET: http://Design-NET.com JAPAN: Nippon Motorola Ltd.; Tatsumi-SPD-JLDC, Toshikatsu Otsuki, 6F Seibu-Butsuryu-Center, 3-14-2 Tatsumi Koto-Ku, Tokyo 135, Japan. 03-3521-8315 **HONG KONG**: Motorola Semiconductors H.K. Ltd.; 8B Tai Ping Industrial Park, 51 Ting Kok Road, Tai Po, N.T., Hong Kong. 852–26629298