# MC68HC908JB8 **HCMOS Microcontroller Unit** **TECHNICAL DATA** # **List of Sections** | Section 1. General Description | |-----------------------------------------------------| | Section 2. Memory Map | | Section 3. Random-Access Memory (RAM)49 | | Section 4. FLASH Memory | | Section 5. Configuration Register (CONFIG) 63 | | Section 6. Central Processor Unit (CPU) 67 | | Section 7. Oscillator (OSC) | | Section 8. System Integration Module (SIM) 91 | | Section 9. Universal Serial Bus Module (USB) 115 | | <b>Section 10. Monitor ROM (MON)161</b> | | Section 11. Timer Interface Module (TIM)175 | | Section 12. Input/Output Ports (I/O) 197 | | Section 13. External Interrupt (IRQ) 217 | | Section 14. Keyboard Interrupt Module (KBI) 225 | | Section 15. Computer Operating Properly (COP) . 235 | | Section 16. Low Voltage Inhibit (LVI) 241 | | Section 17. Break Module (BREAK) 243 | | Section 18. Electrical Specifications 251 | | Section 19. Mechanical Specifications 261 | | Section 20. Ordering Information 265 | MC68HC908JB8 — Rev. 1.0 # List of Sections # **Table of Contents** ### **Section 1. General Description** | 1.1 | Contents | | | | | |------------------------------------------------------------------------------------------------|-------------------------|--|--|--|--| | 1.2 | Introduction | | | | | | 1.3 | Features | | | | | | 1.4 | MCU Block Diagram | | | | | | 1.5<br>1.5.1<br>1.5.2<br>1.5.3<br>1.5.4<br>1.5.5<br>1.5.6<br>1.5.7<br>1.5.8<br>1.5.9<br>1.5.10 | | | | | | | | PTE1/TCH0, PTE0/TCLK)34 | | | | | | Section 2. Memory Map | | | | | | | 2.1 | Contents | | | | | | 2.2 | Introduction | | | | | | 2.3 | I/O Section | | | | | | 2.4 | Monitor ROM | | | | | MC68HC908JB8 — Rev. 1.0 | | Section 3. Random-Access Memory (RAM) | |-----------------------------------------|----------------------------------------------------------------------------------| | 3.1 | Contents | | 3.2 | Introduction | | 3.3 | Functional Description | | | Section 4. FLASH Memory | | 4.1 | Contents | | 4.2 | Introduction51 | | 4.3 | Functional Description | | 4.4 | FLASH Control Register | | 4.5 | FLASH Block Erase Operation | | 4.6 | FLASH Mass Erase Operation | | 4.7 | FLASH Program Operation | | 4.8<br>4.8.1 | FLASH Protection | | 4.9<br>4.9.1<br>4.9.2<br>4.9.3<br>4.9.4 | FLASH Routines59Variables60Erase Routine60Programming Routine61Verify Routines61 | | | Section 5. Configuration Register (CONFIG) | | 5.1 | Contents | | 5.2 | Introduction | | 5.3 | Functional Description | ## **Section 6. Central Processor Unit (CPU)** | 6.1 | Contents | .67 | |------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------| | 6.2 | Introduction | | | 6.3 | Features | | | | | | | 6.4<br>6.4.1 | CPU Registers | | | 6.4.2 | Index Register | | | 6.4.3 | Stack Pointer | | | 6.4.4 | Program Counter | .71 | | 6.4.5 | Condition Code Register | .71 | | 6.5 | Arithmetic/Logic Unit (ALU) | .74 | | 6.6 | Low-Power Modes | .74 | | 6.6.1 | Wait Mode | | | 6.6.2 | Stop Mode | .75 | | 6.7 | CPU During Break Interrupts | .75 | | 6.8 | Instruction Set Summary | .76 | | | | | | 6.9 | Opcode Map | .84 | | 6.9 | Section 7. Oscillator (OSC) | . 84 | | <ul><li>6.9</li><li>7.1</li></ul> | | | | | Section 7. Oscillator (OSC) | . 87 | | 7.1 | Section 7. Oscillator (OSC) Contents | .87<br>.87 | | 7.1<br>7.2 | Section 7. Oscillator (OSC) Contents Introduction Oscillator External Connections | . 87<br>. 87<br>. 88 | | 7.1<br>7.2<br>7.3 | Section 7. Oscillator (OSC) Contents Introduction | . 87<br>. 87<br>. 88 | | 7.1<br>7.2<br>7.3<br>7.4 | Section 7. Oscillator (OSC) Contents Introduction Oscillator External Connections I/O Signals | .87<br>.87<br>.88<br>.89 | | 7.1<br>7.2<br>7.3<br>7.4<br>7.4.1<br>7.4.2<br>7.4.3 | Section 7. Oscillator (OSC) Contents Introduction Oscillator External Connections I/O Signals Crystal Amplifier Input Pin (OSC1) Crystal Amplifier Output Pin (OSC2) Oscillator Enable Signal (SIMOSCEN) | .87<br>.88<br>.89<br>.89 | | 7.1<br>7.2<br>7.3<br>7.4<br>7.4.1<br>7.4.2<br>7.4.3<br>7.4.4 | Section 7. Oscillator (OSC) Contents Introduction Oscillator External Connections I/O Signals Crystal Amplifier Input Pin (OSC1) Crystal Amplifier Output Pin (OSC2) Oscillator Enable Signal (SIMOSCEN) External Clock Source (OSCXCLK) | .87<br>.88<br>.89<br>.89<br>.89 | | 7.1<br>7.2<br>7.3<br>7.4<br>7.4.1<br>7.4.2<br>7.4.3 | Section 7. Oscillator (OSC) Contents Introduction Oscillator External Connections I/O Signals Crystal Amplifier Input Pin (OSC1) Crystal Amplifier Output Pin (OSC2) Oscillator Enable Signal (SIMOSCEN) External Clock Source (OSCXCLK) Oscillator Out (OSCOUT) | .87<br>.88<br>.89<br>.89<br>.89 | | 7.1<br>7.2<br>7.3<br>7.4<br>7.4.1<br>7.4.2<br>7.4.3<br>7.4.4<br>7.4.5 | Section 7. Oscillator (OSC) Contents Introduction. Oscillator External Connections I/O Signals Crystal Amplifier Input Pin (OSC1) Crystal Amplifier Output Pin (OSC2) Oscillator Enable Signal (SIMOSCEN) External Clock Source (OSCXCLK) Oscillator Out (OSCOUT) Low-Power Modes | .87<br>.88<br>.89<br>.89<br>.89<br>.89 | | 7.1<br>7.2<br>7.3<br>7.4<br>7.4.1<br>7.4.2<br>7.4.3<br>7.4.4<br>7.4.5<br>7.5 | Section 7. Oscillator (OSC) Contents Introduction. Oscillator External Connections I/O Signals Crystal Amplifier Input Pin (OSC1). Crystal Amplifier Output Pin (OSC2) Oscillator Enable Signal (SIMOSCEN). External Clock Source (OSCXCLK) Oscillator Out (OSCOUT). Low-Power Modes Wait Mode | .87<br>.88<br>.89<br>.89<br>.89<br>.90 | | 7.1<br>7.2<br>7.3<br>7.4<br>7.4.1<br>7.4.2<br>7.4.3<br>7.4.4<br>7.4.5 | Section 7. Oscillator (OSC) Contents Introduction. Oscillator External Connections I/O Signals Crystal Amplifier Input Pin (OSC1) Crystal Amplifier Output Pin (OSC2) Oscillator Enable Signal (SIMOSCEN) External Clock Source (OSCXCLK) Oscillator Out (OSCOUT) Low-Power Modes | .87<br>.88<br>.89<br>.89<br>.89<br>.90 | MC68HC908JB8 — Rev. 1.0 ### Section 8. System Integration Module (SIM) | 8.1 | Contents | .91 | |---------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------| | 8.2 | Introduction | . 92 | | 8.3<br>8.3.1<br>8.3.2<br>8.3.3 | SIM Bus Clock Control and Generation | . 95<br>. 95 | | 8.4<br>8.4.1<br>8.4.2<br>8.4.2<br>8.4.2<br>8.4.2<br>8.4.2<br>8.4.2 | Computer Operating Properly (COP) Reset Illegal Opcode Reset Illegal Address Reset Low-Voltage Inhibit (LVI) Reset Universal Serial Bus Reset | .96<br>.97<br>.98<br>.99<br>.99 | | 8.5<br>8.5.1<br>8.5.2<br>8.5.3 | SIM Counter | 101<br>102 | | 8.6<br>8.6.1<br>8.6.1.<br>8.6.2<br>8.6.2<br>8.6.3<br>8.6.4<br>8.6.5 | .2 SWI Instruction | 102<br>105<br>106<br>106<br>107<br>107 | | 8.7<br>8.7.1<br>8.7.2<br>8.8 | Low-Power Modes Wait Mode Stop Mode SIM Registers | 108<br>110 | | 8.8.1 | Break Status Register111 | |--------|---------------------------------------------------| | 8.8.2 | Reset Status Register112 | | 8.8.3 | Break Flag Control Register114 | | | Section 0. Universal Serial Pus Madule (USP) | | | Section 9. Universal Serial Bus Module (USB) | | 9.1 | Contents | | 9.2 | Introduction116 | | 9.3 | Features | | 9.4 | Pin Name Conventions118 | | 9.5 | Functional Description | | 9.5.1 | USB Protocol | | 9.5.1. | 1 Sync Pattern | | 9.5.1. | 2 Packet Identifier Field121 | | 9.5.1. | 3 Address Field (ADDR) | | 9.5.1. | 4 Endpoint Field (ENDP)122 | | 9.5.1. | | | 9.5.1. | | | 9.5.2 | Reset Signaling123 | | 9.5.3 | Suspend | | 9.5.4 | Resume After Suspend | | 9.5.4. | • | | 9.5.4. | | | 9.5.4. | | | 9.5.5 | Low-Speed Device | | 9.6 | Clock Requirements | | 9.7 | Hardware Description | | 9.7.1 | Voltage Regulator127 | | 9.7.2 | USB Transceiver | | 9.7.2. | 1 Output Driver Characteristics127 | | 9.7.2. | 2 Low Speed (1.5 Mbps) Driver Characteristics 128 | | 9.7.2. | | | 9.7.2. | 4 Data Source Jitter | | 9.7.2. | 5 Data Signal Rise and Fall Time | | 9.7.3 | USB Control Logic | MC68HC908JB8 — Rev. 1.0 ## **Table of Contents** | 9.8 I/O Register Description | 131 | |----------------------------------------|-----| | 9.8.1 USB Address Register | 135 | | 9.8.2 USB Interrupt Register 0 | 136 | | 9.8.3 USB Interrupt Register 1 | 138 | | 9.8.4 USB Interrupt Register 2 | 140 | | 9.8.5 USB Control Register 0 | | | 9.8.6 USB Control Register 1 | 143 | | 9.8.7 USB Control Register 2 | 144 | | 9.8.8 USB Control Register 3 | | | 9.8.9 USB Control Register 4 | | | 9.8.10 USB Status Register 0 | | | 9.8.11 USB Status Register 1 | | | 9.8.12 USB Endpoint 0 Data Registers | | | 9.8.13 USB Endpoint 1 Data Registers | | | 9.8.14 USB Endpoint 2 Data Registers | 153 | | 9.9 USB Interrupts | 154 | | 9.9.1 USB End-of-Transaction Interrupt | | | 9.9.1.1 Receive Control Endpoint 0 | | | 9.9.1.2 Transmit Control Endpoint 0 | | | 9.9.1.3 Transmit Endpoint 1 | | | 9.9.1.4 Transmit Endpoint 2 | | | 9.9.1.5 Receive Endpoint 2 | | | 9.9.2 Resume Interrupt | 159 | | 9.9.3 End-of-Packet Interrupt | 159 | | | | | Section 10. Monitor ROM (MON) | | | 10.1 Contents | 161 | | 10.2 Introduction | 164 | | 10.2 Introduction | 161 | | 10.3 Features | 162 | | 10.4 Functional Description | 162 | | 10.4.1 Entering Monitor Mode | | | 10.4.2 Baud Rate | 167 | | 10.4.3 Data Format | 168 | | 10.4.4 Echoing | 168 | | 10.4.5 Break Signal | 169 | | | | | | | | 10.4.6 Commands | 169 | |---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------| | 10.5 Security | 173 | | Section 11. Timer Interface Module (TIM) | | | 11.1 Contents | 175 | | 11.2 Introduction | 176 | | 11.3 Features | 176 | | 11.4 Pin Name Conventions | 176 | | 11.5 Functional Description 11.5.1 TIM Counter Prescaler 11.5.2 Input Capture 11.5.3 Output Compare 11.5.3.1 Unbuffered Output Compare 11.5.3.2 Buffered Output Compare 11.5.4 Pulse Width Modulation (PWM) 11.5.4.1 Unbuffered PWM Signal Generation 11.5.4.2 Buffered PWM Signal Generation 11.5.4.3 PWM Initialization | 179<br>179<br>180<br>180<br>181<br>182<br>183 | | 11.6 Interrupts1 | 185 | | 11.7 Wait Mode | | | 11.9 I/O Signals | 186<br>187 | | 11.10 I/O Registers111.10.1 TIM Status and Control Register111.10.2 TIM Counter Registers111.10.3 TIM Counter Modulo Registers111.10.4 TIM Channel Status and Control Registers111.10.5 TIM Channel Registers1 | 188<br>190<br>191<br>192 | MC68HC908JB8 — Rev. 1.0 # Section 12. Input/Output Ports (I/O) | 12.1 Contents | 97 | |-----------------------------------------------------------------------------------------------------------------------------------|-----| | 12.2 Introduction19 | 97 | | 12.3 Port A1912.3.1 Port A Data Register1912.3.2 Data Direction Register A20 | 99 | | 12.4 Port B 12.4.1 Port B Data Register 12.4.2 Data Direction Register B | 02 | | 12.5Port C | 05 | | 12.6 Port D < | 80 | | 12.7 Port E | 11 | | 12.8 Port Options | | | Section 13. External Interrupt (IRQ) | | | 13.1 Contents | 17 | | 13.2 Introduction | 17 | | 13.3 Features | 17 | | 13.4 Functional Description | 18 | | 13.5 IRQ Pin | 20 | | 13.6 PTE4/D- Pin | 21 | | 13.7 IRQ Module During Break Interrupts | 21 | | 13.8 IRQ Status and Control Register | 22 | | 13.9 IRQ Option Control Register22 | 23 | | MC68HC908JB8 — Rev. 7 | 1.C | | Section 14. Keyboard Interrupt Module (KBI) | |----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 14.1 Contents | | 14.2 Introduction | | 14.3 Features | | 14.4 Pin Name Conventions226 | | 14.5 Functional Description | | 14.6 Keyboard Initialization229 | | 14.7 Low-Power Modes .230 14.7.1 Wait Mode .230 14.7.2 Stop Mode .230 | | 14.8 Keyboard Module During Break Interrupts | | 14.9 I/O Registers | | 14.9.1 Keyboard Status and Control Register | | | | 14.9.2 Keyboard Interrupt Enable Register233 | | 14.9.2 Keyboard Interrupt Enable Register | | 14.9.2 Keyboard Interrupt Enable Register | | 14.9.2 Keyboard Interrupt Enable Register 233 Section 15. Computer Operating Properly (COP) 15.1 Contents 235 15.2 Introduction 235 15.3 Functional Description 236 15.4 I/O Signals 237 15.4.1 OSCXCLK 237 15.4.2 STOP Instruction 237 15.4.3 COPCTL Write 237 15.4.4 Power-On Reset 236 15.4.5 Internal Reset 236 15.4.6 Reset Vector Fetch 236 15.4.7 COPD (COP Disable) 236 15.4.8 COPRS (COP Rate Select) 236 | | 14.9.2 Keyboard Interrupt Enable Register .233 Section 15. Computer Operating Properly (COP) 15.1 Contents .235 15.2 Introduction .235 15.3 Functional Description .236 15.4 I/O Signals .237 15.4.1 OSCXCLK .237 15.4.2 STOP Instruction .237 15.4.3 COPCTL Write .237 15.4.4 Power-On Reset .236 15.4.5 Internal Reset .236 15.4.6 Reset Vector Fetch .236 15.4.7 COPD (COP Disable) .236 | MC68HC908JB8 — Rev. 1.0 ## **Table of Contents** | | 15.7 Monitor Mode | 239 | |----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------| | | 15.8 Low-Power Modes | 240 | | | 15.9 COP Module During Break Mode | | | | Section 16. Low Voltage Inhibit (LVI) | | | | 16.1 Contents | 241 | | | 16.2 Introduction | 241 | | | 16.3 Functional Description | 241 | | | 16.4 LVI Control Register (CONFIG) | 242 | | | 16.5 Low-Power Modes | 242 | | | Section 17. Break Module (BREAK) | | | | 17.1 Contents | 243 | | | 17.2 Introduction | 243 | | | 17.3 Features | 244 | | | 17.4 Functional Description 17.4.1 Flag Protection During Break Interrupts 17.4.2 CPU During Break Interrupts 17.4.3 TIM During Break Interrupts 17.4.4 COP During Break Interrupts | 246<br>246<br>246 | | | 17.5 Low-Power Modes | 246 | | | 17.6 Break Module Registers | 247<br>248<br>248 | | Technical Data | MC68HC908JB8 | — Rev. 1.0 | ## **Section 18. Electrical Specifications** | 18.1 | Contents | |-------|-------------------------------------------------| | 18.2 | Introduction | | 18.3 | Absolute Maximum Ratings | | 18.4 | Functional Operating Range253 | | 18.5 | Thermal Characteristics | | 18.6 | DC Electrical Characteristics | | 18.7 | Control Timing | | 18.8 | Oscillator Characteristics | | 18.9 | USB DC Electrical Characteristics | | 18.10 | USB Low-Speed Source Electrical Characteristics | | 18.11 | USB Signaling Levels | | 18.12 | Timer Interface Module Characteristics | | 18.13 | Memory Characteristics | | | Section 19. Mechanical Specifications | | 19.1 | Contents | | 19.2 | Introduction | | 19.3 | 20-Pin Dual In-Line Package (PDIP) | | 19.4 | 28-Pin Small Outline Integrated Circuit (SOIC) | | | 44-Pin Plastic Quad Flat Pack (QFP) | | 10.0 | 777 1177 140110 Quad Flat Fuol (Q.F.) | | | Section 20. Ordering Information | | 20.1 | Contents | | 20.2 | Introduction | | 20.3 | MC Order Numbers | MC68HC908JB8 — Rev. 1.0 ## **Table of Contents** # **List of Figures** | Figur | e Title | Page | |-------|------------------------------------------|----------------| | 1-1 | MCU Block Diagram | 29 | | 1-2 | 44-Pin QFP Pin Assignments | | | 1-3 | 28-pin SOIC Pin Assignments | 31 | | 1-4 | 20-pin PDIP Pin Assignments | 31 | | 1-5 | Power Supply Bypassing | 32 | | 1-6 | Regulator Supply Capacitor Configuration | | | 2-1 | Memory Map | 38 | | 2-2 | Control, Status, and Data Registers | 40 | | 4-1 | FLASH Memory Register Summary | 52 | | 4-2 | FLASH Control Register (FLCR) | 53 | | 4-3 | FLASH Block Protect Register (FLBPR) | 58 | | 5-1 | Configuration Register (CONFIG) | 64 | | 6-1 | CPU Registers | 69 | | 6-2 | Accumulator (A) | 69 | | 6-3 | Index Register (H:X) | 70 | | 6-4 | Stack Pointer (SP) | 71 | | 6-5 | Program Counter (PC) | | | 6-6 | Condition Code Register (CCR) | | | 7-1 | Oscillator External Connections | | | 8-1 | SIM Block Diagram | 93 | | 8-2 | SIM I/O Register Summary | 94 | | 8-3 | SIM Clock Signals | 94 | | 8-4 | External Reset Timing | 96 | | 8-5 | Internal Reset Timing | 97 | | • | т- | ala di ad Data | | Figur | re Title | Page | |--------------------|--------------------------------------------|------| | 8-6 | Sources of Internal Reset | 97 | | 8-7 | POR Recovery | 98 | | 8-8 | Interrupt Processing | 103 | | 8-9 | Interrupt Entry | 104 | | 8-10 | Interrupt Recovery | | | 8-11 | Interrupt Recognition Example | 105 | | 8-12 | Interrupt Status Register 1 (INT1) | 107 | | 8-13 | Wait Mode Entry Timing | | | 8-14 | Wait Recovery from Interrupt or Break | 109 | | 8-15 | Wait Recovery from Internal Reset | 109 | | 8-16 | Stop Mode Entry Timing | 110 | | 8-17 | Stop Mode Recovery from Interrupt or Break | | | 8-18 | Break Status Register (BSR) | 111 | | 8-19 | Reset Status Register (RSR) | 113 | | 8-20 | Break Flag Control Register (BFCR) | 114 | | 0.4 | LICE Plack Diagrams | 440 | | 9-1 | USB Block Diagram | | | 9-2 | Supported USB Regist Types | | | 9-3<br>9-4 | Supported USB Packet Types | | | 9-4<br>9-5 | SOR Syna Signaling and Voltage Levels | | | 9-5<br>9-6 | SOP, Sync Signaling, and Voltage Levels | | | 9-0<br>9-7 | EOP Transaction Voltage Levels | | | 9- <i>1</i><br>9-8 | <u> </u> | | | 9-0<br>9-9 | External Low-Speed Device Configuration | | | 9-9 | Receiver Characteristics | | | 9-10 | Differential Input Sensitivity Range | | | 9-12 | Data Jitter | | | 9-12 | Data Signal Rise and Fall Time | | | 9-14 | USB I/O Register Summary | | | 9-14 | USB Address Register (UADDR) | | | 9-16 | USB Interrupt Register 0 (UIR0) | | | 9-17 | USB Interrupt Register 1(UIR1) | | | 9-17 | USB Interrupt Register 2 (UIR2) | | | 9-10 | USB Control Register 0 (UCR0) | | | 9-19 | USB Control Register 1 (UCR1) | | | 3-20 | OOD CONTION REGISTER 1 (OCK I) | 143 | Technical Data $\mathsf{MC68HC908JB8} - \mathsf{Rev.}\ 1.0$ | Figur | e Title | Page | |-------|------------------------------------------------------|------| | 9-21 | USB Control Register 2 (UCR2) | | | 9-22 | USB Control Register 3 (UCR3) | | | 9-23 | USB Control Register 4 (UCR4) | | | 9-24 | USB Status Register 0 (USR0) | | | 9-25 | USB Status Register 2 (USR1) | | | 9-26 | USB Endpoint 0 Data Register (UE0D0–UE0D7) | | | 9-27 | USB Endpoint 1 Data Register (UE1D0–UE1D7) | | | 9-28 | USB Endpoint 2 Data Register (UE2D0–UE2D7) | | | 9-29 | OUT Token Data Flow for Receive Endpoint 0 | | | 9-30 | SETUP Token Data Flow for Receive Endpoint 0 | | | 9-31 | IN Token Data Flow for Transmit Endpoint 0 | 157 | | 9-32 | IN Token Data Flow for Transmit Endpoint 1 | 158 | | 10-1 | Monitor Mode Circuit | 162 | | 10-1 | | | | 10-2 | Low-Voltage Monitor Mode Entry Flowchart | | | 10-3 | | | | 10-4 | Sample Monitor Waveforms | | | 10-5 | Break Transaction | | | 10-6 | Monitor Mode Entry Timing | | | 10-7 | Worldon Wode Entry Timing | 173 | | 11-1 | TIM Block Diagram | 177 | | 11-2 | TIM I/O Register Summary | 178 | | 11-3 | PWM Period and Pulse Width | 182 | | 11-4 | TIM Status and Control Register (TSC) | 188 | | 11-5 | TIM Counter Registers (TCNTH:TCNTL) | 190 | | 11-6 | TIM Counter Modulo Registers (TMODH:TMODL) | 191 | | 11-7 | TIM Channel Status and Control Registers (TSC0:TSC1) | 192 | | 11-8 | CHxMAX Latency | 195 | | 11-9 | TIM Channel Registers (TCH0H/L:TCH1H/L) | 196 | | 12-1 | I/O Port Register Summary | 100 | | 12-1 | Port A Data Register (PTA) | | | 12-2 | Data Direction Register A (DDRA) | | | 12-3 | Port A I/O Circuit | | | | | | | 12-5 | Port B Data Register (PTB) | 202 | MC68HC908JB8 — Rev. 1.0 | Figur | e Title | Page | |--------------|----------------------------------------------|-------| | 12-6 | Data Direction Register B (DDRB) | | | 12-7 | Port B I/O Circuit. | | | 12-8 | 3 | | | 12-9 | <b>5</b> | | | | Port D Data Register (PTD) | | | | Port D Data Register (PTD) | | | | Port D I/O Circuit | | | | Port E Data Register (PTE) | | | | Data Direction Register E (DDRE) | | | | Port E I/O Circuit | | | | Port Option Control Register (POCR) | | | 40.4 | 100 14 14 10 4 10 | 0.4.0 | | 13-1<br>13-2 | IRQ Module Block Diagram | | | 13-2 | IRQ I/O Register Summary | | | 13-3 | IRQ Status and Control Register (ISCR) | | | 13-4 | The Option Control Register (IOCR) | 223 | | 14-1 | Keyboard Module Block Diagram | 227 | | 14-2 | Keyboard Status and Control Register (KBSCR) | 232 | | 14-3 | Keyboard Interrupt Enable Register (KBIER) | 233 | | 15-1 | COP Block Diagram | 236 | | 15-2 | Configuration Register (CONFIG) | | | 15-3 | COP Control Register (COPCTL) | | | | <b>5</b> | | | 16-1 | LVI Module Block Diagram | 242 | | 16-2 | Configuration Register (CONFIG) | 242 | | 17-1 | Break Module Block Diagram | 245 | | 17-2 | Break I/O Register Summary | | | 17-3 | Break Status and Control Register (BRKSCR) | | | 17-4 | Break Address Register High (BRKH) | | | 17-5 | Break Address Register Low (BRKL) | | | 17-6 | Break Status Register (BSR) | | | 17-7 | Break Flag Control Register High (BFCR) | 250 | | | | | Technical Data MC68HC908JB8 — Rev. 1.0 | Figur | e Title | Page | |-------|--------------------------|------| | 19-1 | 20-Pin PDIP (Case #738) | 262 | | 19-2 | 28-Pin SOIC (Case #751F) | 262 | | 19-3 | 44-Pin QFP (Case #824E) | 263 | # List of Figures # **List of Tables** | Table | Title | Page | |-------|----------------------------------------|------| | 1-1 | Summary of Pin Functions | 35 | | 2-1 | Vector Addresses | 48 | | 4-1 | Summary of FLASH Routines | 59 | | 4-2 | Summary of Variables | 60 | | 4-3 | FLASH Erase Routine | 60 | | 4-4 | FLASH Programming Routine | 61 | | 4-5 | FLASH Verify Routine | 61 | | 6-1 | Instruction Set Summary | 76 | | 6-2 | Opcode Map | 85 | | 8-1 | SIM Module Signal Name Conventions | | | 8-2 | PIN Bit Set Timing | 96 | | 8-3 | Registers not Affected by Normal Reset | 101 | | 8-4 | Interrupt Sources | 106 | | 9-1 | USB Module Pin Name Conventions | 118 | | 9-2 | Supported Packet Identifiers | | | 10-1 | Mode Entry Requirements and Options | 164 | | 10-2 | Monitor Mode Vector Differences | 167 | | 10-3 | Monitor Baud Rate Selection | 167 | | 10-4 | READ (Read Memory) Command | | | 10-5 | WRITE (Write Memory) Command | | | 10-6 | IREAD (Indexed Read) Command | | | 10-7 | IWRITE (Indexed Write) Command | | | 10-8 | READSP (Read Stack Pointer) Command | | | 10-9 | RUN (Run User Program) Command | 172 | MC68HC908JB8 — Rev. 1.0 # List of Tables | Table | Title | Page | |-------|---------------------------------|------| | 11-1 | TIM Pin Name Conventions | 176 | | 11-2 | Prescaler Selection | 189 | | 11-3 | Mode, Edge, and Level Selection | 194 | | 12-1 | Port A Pin Functions | 201 | | 12-2 | Port B Pin Functions | 204 | | 12-3 | Port C Pin Functions | 207 | | 12-4 | Port D Pin Functions | 210 | | 12-5 | Port E Pin Functions | 214 | | 14-1 | KBI Pin Name Conventions | 226 | | 14-2 | I/O Register Summary | 227 | | 20-1 | MC Order Numbers | 265 | ### Section 1. General Description #### 1.1 Contents | 1.2 | Introduction | |--------|----------------------------------------------------------| | 1.3 | Features | | 1.4 | MCU Block Diagram | | 1.5 | Pin Assignments30 | | 1.5.1 | Power Supply Pins (V <sub>DD</sub> , V <sub>SS</sub> )32 | | 1.5.2 | Voltage Regulator Out (V <sub>REG</sub> ) | | 1.5.3 | Oscillator Pins (OSC1 and OSC2) | | 1.5.4 | External Reset Pin (RST)33 | | 1.5.5 | External Interrupt Pins (IRQ, PTE4/D-) | | 1.5.6 | Port A Input/Output (I/O) Pins (PTA7/KBA7-PTA0/KBA0)34 | | 1.5.7 | Port B (I/O) Pins (PTB7–PTB0) | | 1.5.8 | Port C I/O Pins (PTC7–PTC0) | | 1.5.9 | Port D I/O Pins (PTD7–PTD0) | | 1.5.10 | Port E I/O Pins (PTE4/D-,PTE3/D+, PTE2/TCH1, | | | PTE1/TCH0, PTE0/TCLK)34 | ### 1.2 Introduction The MC68HC908JB8 is a member of the low-cost, high-performance M68HC08 Family of 8-bit microcontroller units (MCUs). The M68HC08 Family is based on the customer-specified integrated circuit (CSIC) design strategy. All MCUs in the family use the enhanced M68HC08 central processor unit (CPU08) and are available with a variety of modules, memory sizes and types, and package types. MC68HC908JB8 — Rev. 1.0 Technical Data #### 1.3 Features #### Features of the MC68HC908JB8 include: - High-performance M68HC08 architecture - Fully upward-compatible object code with M6805, M146805, and M68HC05 Families - 3-MHz internal bus frequency - 8,192 bytes of on-chip FLASH memory - 256 bytes of on-chip random-access memory (RAM) - FLASH program memory security<sup>1</sup> - On-chip programming firmware for use with host PC computer - Up to 37 general-purpose 3.3V input/output (I/O) pins, including: - 13 or 10 shared-function I/O pins, depending on package - 24, 8, or 2 dedicated I/O pins, depending on package - 8 keyboard interrupts on port A, on all packages - 10mA direct drive for normal LED on 6 pins - 25mA direct drive for infrared LED on 2 pins - 10mA high current drive for PS/2 connection on 2 pins (with USB module disabled) - 16-bit, 2-channel timer interface module (TIM) with selectable input capture, output compare, PWM capability on each channel, and external clock input option (TCLK) - Full Universal Serial Bus Specification 1.1 low-speed functions: - 1.5 Mbps data rate - On-chip 3.3V regulator - Endpoint 0 with 8-byte transmit buffer and 8-byte receive buffer - Endpoint 1 with 8-byte transmit buffer - Endpoint 2 with 8-byte transmit buffer and 8-byte receive buffer Technical Data MC68HC908JB8 — Rev. 1.0 <sup>1.</sup> No security feature is absolutely secure. However, Motorola's strategy is to make reading or copying the FLASH difficult for unauthorized users. - System protection features: - Optional computer operating properly (COP) reset - Optional low-voltage detection with reset - Illegal opcode detection with reset - Illegal address detection with reset - Low-power design (fully static with stop and wait modes) - Master reset pin with internal pull-up and power-on reset - External asynchronous interrupt pin with internal pull-up (IRQ) - 44-pin quad flat pack (QFP), 28-pin small outline integrated circuit package (SOIC), and 20-pin plastic dual-in-line package (DIP) - Specific features of MC68HC908JB8 in 44-pin are: - Port B is 8 bits: PTB0–PTB7 - Port C is 8 bits: PTC0–PTC7 - Port D is 8 bits: PTD0–PTD7 - Port E is 5 bits: PTE0–PTE4; 2-channel TIM module with TCLK input option - Specific features of MC68HC908JB8 in 28-pin are: - Port B not available - Port C is only one bit: PTC0 - Port D is only 7 bits: PTD0–PTD6 - Port E is 5 bits: PTE0–PTE4; 2-channel TIM module with TCLK input option - Specific features of MC68HC908JB8 in 20-pin are: - Port B not available - Port C is only one bit: PTC0 - Port D is only one bit: PTD0/1; pad PTD0 and PTD1 are bonded together to a single pin PTD0/1 - Port E is only 3 bits: PTE1, PTE3, an PTE4; single-channel TIM module without TCLK input option ### **General Description** ### Features of the CPU08 include the following: - Enhanced HC05 programming model - Extensive loop control functions - 16 addressing modes (eight more than the HC05) - 16-bit index register and stack pointer - Memory-to-memory data transfers - Fast 8 × 8 multiply instruction - Fast 16/8 divide instruction - Binary-coded decimal (BCD) instructions - Optimization for controller applications - Efficient C language support ### 1.4 MCU Block Diagram Figure 1-1 shows the structure of the MC68HC908JB8. Figure 1-1. MCU Block Diagram ### 1.5 Pin Assignments Figure 1-2. 44-Pin QFP Pin Assignments Technical Data MC68HC908JB8 — Rev. 1.0 Figure 1-3. 28-pin SOIC Pin Assignments Figure 1-4. 20-pin PDIP Pin Assignments **NOTE:** In 20-pin package, the PTD0 and PTD1 internal pads are bonded together to PTD0/1 pin. MC68HC908JB8 — Rev. 1.0 Technical Data ### 1.5.1 Power Supply Pins (V<sub>DD</sub>, V<sub>SS</sub>) V<sub>DD</sub> and V<sub>SS</sub> are the power supply and ground pins. The MCU operates from a single power supply. Fast signal transitions on MCU pins place high, short-duration current demands on the power supply. To prevent noise problems, take special care to provide power supply bypassing at the MCU as **Figure 1-5** shows. Place the bypass capacitors as close to the MCU power pins as possible. Use high-frequency-response ceramic capacitors for $C_{\text{BYPASS}}$ . $C_{\text{BULK}}$ are optional bulk current bypass capacitors for use in applications that require the port pins to source high current levels. NOTE: Values shown are typical values. Figure 1-5. Power Supply Bypassing ### 1.5.2 Voltage Regulator Out (V<sub>REG</sub>) $V_{REG}$ is the 3.3 V output of the on-chip voltage regulator. $V_{REG}$ is used internally for the MCU operation and the USB data driver. It is also used to supply the voltage for the external pullup resistor required on the USB's D– line. The $V_{REG}$ pin requires an external bulk capacitor 4.7 $\mu$ F or larger and a 0.1 $\mu$ F ceramic bypass capacitor as **Figure 1-6** shows. Place the bypass capacitors as close to the $V_{REG}$ pin as possible. Technical Data MC68HC908JB8 — Rev. 1.0 Figure 1-6. Regulator Supply Capacitor Configuration ### 1.5.3 Oscillator Pins (OSC1 and OSC2) The OSC1 and OSC2 pins are the connections for the on-chip oscillator circuit. ### 1.5.4 External Reset Pin (RST) A logic zero on the $\overline{RST}$ pin forces the MCU to a known start-up state. $\overline{RST}$ is bidirectional, allowing a reset of the entire system. It is driven low when any internal reset source is asserted. The $\overline{RST}$ pin contains an internal pullup device to $V_{DD}$ . (See Section 8. System Integration Module (SIM).) ### 1.5.5 External Interrupt Pins (IRQ, PTE4/D-) $\overline{IRQ}$ is an asynchronous external interrupt pin. $\overline{IRQ}$ is also the pin to enter Monitor mode. The $\overline{IRQ}$ pin contains a software configurable pullup device to $V_{DD}$ . PTE4/D- can be programmed to trigger the IRQ1 interrupt. (See Section 13. External Interrupt (IRQ).) MC68HC908JB8 — Rev. 1.0 #### 1.5.6 Port A Input/Output (I/O) Pins (PTA7/KBA7-PTA0/KBA0) PTA7/KBA7–PTA0/KBA0 are general-purpose bidirectional I/O port pins. (See Section 12. Input/Output Ports (I/O).) Each pin contains a software configurable pullup device to V<sub>REG</sub> when the pin is configured as an input. (See 12.8 Port Options.) Any or all of the port A pins can be programmed to serve as external interrupt pins. (See Section 14. Keyboard Interrupt Module (KBI).) #### 1.5.7 Port B (I/O) Pins (PTB7-PTB0) PTB7–PTB0 are general-purpose bidirectional I/O port pins. Each pin contains a software configurable pullup device to V<sub>REG</sub> when the pin is configured as an input. (See **12.8 Port Options**.) #### 1.5.8 Port C I/O Pins (PTC7-PTC0) PTC7–PTC0 are general-purpose bidirectional I/O port pins. (See **Section 12. Input/Output Ports (I/O)**.) Each pin contains a software configurable pullup device to V<sub>REG</sub> when the pin is configured as an input. (See **12.8 Port Options**.) #### 1.5.9 Port D I/O Pins (PTD7-PTD0) PTD7–PTD0 are general-purpose bidirectional open drain I/O port pins. (See Section 12. Input/Output Ports (I/O).) PTD[7:2] pins are software configurable to be 10 mA LED direct drive port pins. PTD[1:0] pins are software configurable to be 25mA infrared LED drive port pins. (See 12.8 Port Options.) #### 1.5.10 Port E I/O Pins (PTE4/D-, PTE3/D+, PTE2/TCH1, PTE1/TCH0, PTE0/TCLK) Port E is a 5-bit special function port that shares two of its pins with the USB data bus D+ and D-, and three of its pins with the timer interface module. PTE2-PTE0 pins contain software configurable pullup devices to V<sub>RFG</sub>. Technical Data MC68HC908JB8 — Rev. 1.0 When the USB module is disabled, the PTE4/D– and PTE3/D+ pins becomes 10mA high current open drain drive pins and contain $5k\Omega$ software configurable pullup devices to $V_{DD}$ . The PTE4 pin can be enabled to trigger the IRQ1 interrupt. When the USB module is enabled, the PTE4/D– and PTE3/D+ pins become the USB D– and D+ pins. The USB D– pin contains a $1.5k\Omega$ software configurable pullup device to $V_{REG}$ . (See Section 11. Timer Interface Module (TIM), Section 9. Universal Serial Bus Module (USB) and Section 12. Input/Output Ports (I/O).) Summary of the pin functions are provided in Table 1-1. **Table 1-1. Summary of Pin Functions** | PIN NAME | PIN DESCRIPTION | IN/OUT | VOLTAGE LEVEL | |------------------|------------------------------------------------------------------------------------------|--------|------------------------------------------------------| | V <sub>DD</sub> | Power supply. | In | 4.0 to 5.5V | | V <sub>SS</sub> | Power supply ground | Out | 0V | | V <sub>REG</sub> | 3.3V regulated output from MCU | Out | V <sub>REG</sub> (3.3V) | | RST | RESET input, active low. With Internal pull-up and schmitt trigger input. | In/Out | V <sub>DD</sub> | | ĪRQ | External IRQ pin; with software programmable internal pull-up and schmitt trigger input. | In | V <sub>DD</sub> | | | Used for mode entry selection. | In | V <sub>REG</sub> to V <sub>DD</sub> +V <sub>HI</sub> | | OSC1 | Crystal oscillator input. | In | V <sub>REG</sub> | | OSC2 | Crystal oscillator output; inverting of OSC1 signal. | Out | V <sub>REG</sub> | | | 8-bit general purpose I/O port. | In/Out | V <sub>REG</sub> | | PTA[0:7] | PTA[0:7] as keyboard interrupts KBA[0:7]. | In | V <sub>REG</sub> | | | Each pin has programmable internal pull-up device. | In | V <sub>REG</sub> | | DTD[0.7] | 8-bit general purpose I/O port. | In/Out | V <sub>REG</sub> | | PTB[0:7] | Each pin has programmable internal pull-up device. | In | V <sub>REG</sub> | | PTC[0:7] | 8-bit general purpose I/O port. | In/Out | V <sub>REG</sub> | | F 10[0.7] | Each pin has programmable internal pull-up device. | In | V <sub>REG</sub> | MC68HC908JB8 — Rev. 1.0 ## **General Description** **Table 1-1. Summary of Pin Functions** | PIN NAME | PIN DESCRIPTION | IN/OUT | VOLTAGE LEVEL | |------------|------------------------------------------------------|--------|-------------------------------------| | | 8-bit general purpose I/O port. | In/Out | Open-drain | | PTD[0:7] | PTD[0:1] has configurable 25mA sink for infrared LED | Out | V <sub>REG</sub> or V <sub>DD</sub> | | | PTD[2:7] has configurable 10mA sink for LED | Out | V <sub>REG</sub> or V <sub>DD</sub> | | | PTE[0:2] general purpose I/O lines. | In/Out | V <sub>REG</sub> | | | PTE[0:2] has programmable internal pull-up device. | In | V <sub>REG</sub> | | | PTE0 as TCLK of timer interface module. | In | V <sub>REG</sub> | | | PTE1 as TCH0 of timer interface module. | In/Out | V <sub>REG</sub> | | PTE[0:4] | PTE2 as TCH1 of timer interface module. | In/Out | V <sub>REG</sub> | | F 1 L[0.4] | PTE[3:4] general purpose I/O lines. | In/Out | Open-drain | | | PTE[3:4] has programmable internal pull-up device. | In | $V_{DD}$ | | | PTE3 as D+ of USB module. | In/Out | V <sub>REG</sub> | | | PTE4 as D- of USB module. | In/Out | V <sub>REG</sub> | | | PTE4 as IRQ1 interrupt. | In | V <sub>DD</sub> | Technical Data MC68HC908JB8 — Rev. 1.0 # Section 2. Memory Map ## 2.1 Contents | 2.2 | Introduction | 37 | |-----|--------------|----| | 2.3 | I/O Section | 39 | | 24 | Monitor ROM | 30 | # 2.2 Introduction The CPU08 can address 64 Kbytes of memory space. The memory map, shown in **Figure 2-1**, includes: - 8,192 bytes of user FLASH - 256 bytes of RAM - 32 bytes of user-defined vectors - 976 bytes of monitor ROM | \$0000 | I/O Parietara | |----------------------|--------------------------------------------| | ↓<br>\$003F | I/O Registers<br>64 Bytes | | \$0040 | | | ψου <b>-ι</b> ο<br>↓ | RAM<br>256 Putas | | \$013F | 256 Bytes | | \$0140 | Unimplemented | | \$DBFF | 56,000 Bytes | | \$DC00 | FLASH | | ↓<br>\$FBFF | 8,192 Bytes | | | | | \$FC00<br>↓ | Monitor ROM 1 | | \$FDFF | 512 Bytes | | \$FE00 | Break Status Register (BSR) | | \$FE01 | Reset Status Register (RSR) | | \$FE02 | Reserved | | \$FE03 | Break Flag Control Register (BFCR) | | \$FE04 | Interrupt Status Register 1 (INT1) | | \$FE05 | Reserved | | \$FE06 | Reserved | | \$FE07 | Reserved | | \$FE08 | FLASH Control Register (FLCR) | | \$FE09 | FLASH Block Protect Register (FLBPR) | | \$FE0A | Reserved | | \$FE0B | Reserved | | \$FE0C | Break Address High Register (BRKH) | | \$FE0D | Break Address Low Register (BRKL) | | \$FE0E | Break Status and Control Register (BRKSCR) | | \$FE0F | Reserved | | \$FE10 | Monitor ROM 2 | | ↓<br>\$FFDF | 464 Bytes | | \$FFE0 | FLACUVe stere | | ↓<br>¢==== | FLASH Vectors<br>32 Bytes | | \$FFFF | , | Figure 2-1. Memory Map #### 2.3 I/O Section Addresses \$0000–\$003F, shown in **Figure 2-2**, contain most of the control, status, and data registers. Additional I/O registers have these addresses: - \$FE00 (break status register, BSR) - \$FE01 (reset status register, RSR) - \$FE02 (reserved) - \$FE03 (break flag control register, BFCR) - \$FE04 (interrupt status register 1, INT1) - \$FE05 (reserved) - \$FE06 (reserved) - \$FE07 (reserved) - \$FE08 (FLASH control register, FLCR) - \$FE09 (FLASH block protect register, FLBPR) - \$FE0A (reserved) - \$FE0B (reserved) - \$FE0C (Break Address Register High, BRKH) - \$FE0D (Break Address Register Low, BRKL) - \$FE0E (break status and control register, BRKSCR) - \$FFFF (COP control register, COPCTL) #### 2.4 Monitor ROM The 512 bytes at addresses \$FC00–\$FDFF and 464 bytes at addresses \$FE10–\$FFDF are reserved ROM addresses that contain the instructions for the monitor functions. (See **Section 10. Monitor ROM (MON)**.) Figure 2-2. Control, Status, and Data Registers (Sheet 1 of 8) Figure 2-2. Control, Status, and Data Registers (Sheet 2 of 8) MC68HC908JB8 — Rev. 1.0 Figure 2-2. Control, Status, and Data Registers (Sheet 3 of 8) | Addr. | Register Name | | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | |-----------|----------------------------------------------|---------|------------|---------------------|--------------|-------------|---------------|--------|--------------|-------------| | | IRQ Status and Control | Read: | 0 | 0 | 0 | 0 | IRQF1 | 0 | IMACKA | MODE4 | | \$001E | E Register | Write: | | | | | | ACK1 | IMASK1 | MODE1 | | (ISCR) | | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 0 % % 5 1 | Read: | 0 | 0 | URSTD | LVID | SSREC | COPRS | STOP | COPD | | \$001F | Configuration Register (CONFIG) <sup>†</sup> | Write: | | | UKSID | LVID | SSREC | COPRS | 3106 | COPD | | | (000) | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | † One-tim | e writable register after ea | ch rese | t. URSTD a | nd LVID bits | are reset by | y POR or LV | I reset only. | | | | | | USB Endpoint 0 Data | Read: | UE0R07 | UE0R06 | UE0R05 | UE0R04 | UE0R03 | UE0R02 | UE0R01 | UE0R00 | | \$0020 | Register 0 | | UE0T07 | UE0T06 | UE0T05 | UE0T04 | UE0T03 | UE0T02 | UE0T01 | UE0T00 | | | (UE0D0) | Reset: | | | | Unaffecte | d by reset | | | | | | USB Endpoint 0 Data | Read: | UE0R17 | UE0R16 | UE0R15 | UE0R14 | UE0R13 | UE0R12 | UE0R11 | UE0R10 | | \$0021 | Register 1 | Write: | UE0T17 | UE0T16 | UE0T15 | UE0T14 | UE0T13 | UE0T12 | UE0T11 | UE0T10 | | | (UE0D1) | Reset: | | | | Unaffecte | d by reset | | | | | | USB Endpoint 0 Data | Read: | UE0R27 | UE0R26 | UE0R25 | UE0R24 | UE0R23 | UE0R22 | UE0R21 | UE0R20 | | \$0022 | Register 2 | Write: | UE0T27 | UE0T26 | UE0T25 | UE0T24 | UE0T23 | UE0T22 | UE0T21 | UE0T20 | | | (UE0D2) | Reset: | | Unaffected by reset | | | | | | | | | | Read: | UE0R37 | UE0R36 | UE0R35 | UE0R34 | UE0R33 | UE0R32 | UE0R31 | UE0R30 | | \$0023 | | | UE0T37 | UE0T36 | UE0T35 | UE0T34 | UE0T33 | UE0T32 | UE0T31 | UE0T30 | | | (UE0D3) | Reset: | | | | Unaffecte | d by reset | | | | | | USB Endpoint 0 Data | Read: | UE0R47 | UE0R46 | UE0R45 | UE0R44 | UE0R43 | UE0R42 | UE0R41 | UE0R40 | | \$0024 | Register 4 | Write: | UE0T47 | UE0T46 | UE0T45 | UE0T44 | UE0T43 | UE0T42 | UE0T41 | UE0T40 | | | (UE0D4) | Reset: | | | | Unaffecte | d by reset | | | | | | USB Endpoint 0 Data | Read: | UE0R57 | UE0R56 | UE0R55 | UE0R54 | UE0R53 | UE0R52 | UE0R51 | UE0R50 | | \$0025 | Register 5 | Write: | UE0T57 | UE0T56 | UE0T55 | UE0T54 | UE0T53 | UE0T52 | UE0T51 | UE0T50 | | | (UE0D5) | Reset: | | | | Unaffecte | d by reset | | | | | | USB Endpoint 0 Data | Read: | UE0R67 | UE0R66 | UE0R65 | UE0R64 | UE0R63 | UE0R62 | UE0R61 | UE0R60 | | \$0026 | Register 6 | Write: | UE0T67 | UE0T66 | UE0T65 | UE0T64 | UE0T63 | UE0T62 | UE0T61 | UE0T60 | | | (UE0D6) | Reset: | | | | Unaffecte | d by reset | | | | | | USB Endpoint 0 Data | Read: | UE0R77 | UE0R76 | UE0R75 | UE0R74 | UE0R73 | UE0R72 | UE0R71 | UE0R70 | | \$0027 | 0027 Register 7 | Write: | UE0T77 | UE0T76 | UE0T75 | UE0T74 | UE0T73 | UE0T72 | UE0T71 | UE0T70 | | | (UE0D7) | | | | | Unaffecte | d by reset | | | | | | | | | = Unimpler | mented | R | = Reserve | d | U = Unaffect | ed by reset | Figure 2-2. Control, Status, and Data Registers (Sheet 4 of 8) Figure 2-2. Control, Status, and Data Registers (Sheet 5 of 8) | Addr. | Register Name | | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | |-------------------|------------------------------|----------|--------|-----------|--------|-----------|------------|----------|--------------|-------------| | | USB Endpoint 2 Data | Read: | UE2R27 | UE2R26 | UE2R25 | UE2R24 | UE2R23 | UE2R22 | UE2R21 | UE2R20 | | \$0032 Register 2 | | UE2T27 | UE2T26 | UE2T25 | UE2T24 | UE2T23 | UE2T22 | UE2T21 | UE2T20 | | | (UE2D2) | | Reset: | | | • | Unaffecte | d by reset | | | | | | USB Endpoint 2 Data | Read: | UE2R37 | UE2R36 | UE2R35 | UE2R34 | UE2R33 | UE2R32 | UE2R31 | UE2R30 | | \$0033 | Register 3 | Write: | UE2T37 | UE2T36 | UE2T35 | UE2T34 | UE2T33 | UE2T32 | UE2T31 | UE2T30 | | | (UE2D3) | Reset: | | | | Unaffecte | d by reset | | | | | | USB Endpoint 2 Data | Read: | UE2R47 | UE2R46 | UE2R45 | UE2R44 | UE2R43 | UE2R42 | UE2R41 | UE2R40 | | \$0034 | Register 4 | Write: | UE2T47 | UE2T46 | UE2T45 | UE2T44 | UE2T43 | UE2T42 | UE2T41 | UE2T40 | | | (UE2D4) | Reset: | | | | Unaffecte | d by reset | | | | | | USB Endpoint 2 Data | Read: | UE2R57 | UE2R56 | UE2R55 | UE2R54 | UE2R53 | UE2R52 | UE2R51 | UE2R50 | | \$0035 | Register 5 | Write: | UE2T57 | UE2T56 | UE2T55 | UE2T54 | UE2T53 | UE2T52 | UE2T51 | UE2T50 | | | (UE2D5) | Reset: | | | | Unaffecte | d by reset | | | | | | USB Endpoint 2 Data | Read: | UE2R67 | UE2R66 | UE2R65 | UE2R64 | UE2R63 | UE2R62 | UE2R61 | UE2R60 | | \$0036 | Register 6 | Write: | UE2T67 | UE2T66 | UE2T65 | UE2T64 | UE2T63 | UE2T62 | UE2T61 | UE2T60 | | | (UE2D6) | Reset: | | | | Unaffecte | d by reset | | | | | | USB Endpoint 2 Data | Read: | UE2R77 | UE2R76 | UE2R75 | UE2R74 | UE2R73 | UE2R72 | UE2R71 | UE2R70 | | \$0037 Register 7 | Write: | UE2T77 | UE2T76 | UE2T75 | UE2T74 | UE2T73 | UE2T72 | UE2T71 | UE2T70 | | | (UE2D7) | | Reset: | | | | Unaffecte | d by reset | | | | | | LICD Address Degister | Read: | USBEN | UADD6 | UADD5 | UADD4 | UADD3 | UADD2 | UADD1 | UADD0 | | \$0038 | USB Address Register (UADDR) | Write: | | 0/1220 | 0/1220 | 0/1881 | O/IBBO | O/IBB2 | O/IDD1 | 0/1000 | | | | Reset: | 0* | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | * USBEN | bit is reset by POR or LVI | reset or | nly. | | | | | <u> </u> | | | | | USB Interrupt Register 0 | Read: | EOPIE | SUSPND | TXD2IE | RXD2IE | TXD1IE | 0 | TXD0IE | RXD0IE | | \$0039 | (UIR0) | Write: | | | | | | | | | | | | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | USB Interrupt Register 1 | Read: | EOPF | RSTF | TXD2F | RXD2F | TXD1F | RESUMF | TXD0F | RXD0F | | \$003A | (UIR1) | Write: | | | | | | | | | | , | | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | USB Control Register 0 | Read: | T0SEQ | 0 | TX0E | RX0E | TP0SIZ3 | TP0SIZ2 | TP0SIZ1 | TP0SIZ0 | | \$003B | (UCR0) | Write: | | | | | | | | | | | | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | = Unimple | mented | R | = Reserve | d | U = Unaffect | ed by reset | | | | | | | | | | | | | Figure 2-2. Control, Status, and Data Registers (Sheet 6 of 8) MC68HC908JB8 — Rev. 1.0 Figure 2-2. Control, Status, and Data Registers (Sheet 7 of 8) | Technical Data | MC68HC908JB8 — Rev. 1.0 | |----------------|-------------------------| |----------------|-------------------------| Figure 2-2. Control, Status, and Data Registers (Sheet 8 of 8) Table 2-1 is a list of vector locations. **Table 2-1. Vector Addresses** | Vector Priority | Vector | Address | Vector | |-----------------|--------|---------|-----------------------------| | Lowest | IFC | \$FFF0 | Keyboard Vector (High) | | <b>A</b> | IF6 | \$FFF1 | Keyboard Vector (Low) | | | IF5 | \$FFF2 | TIM Overflow Vector (High) | | | IF3 | \$FFF3 | TIM Overflow Vector (Low) | | | IF4 | \$FFF4 | TIM Channel 1 Vector (High) | | | 1174 | \$FFF5 | TIM Channel 1 Vector (Low) | | | IF3 | \$FFF6 | TIM Channel 0 Vector (High) | | | | \$FFF7 | TIM Channel 0 Vector (Low) | | | IF1 | \$FFF8 | IRQ1 Vector (High) | | | | \$FFF9 | IRQ1 Vector (Low) | | | IF2 | \$FFFA | USB Vector (High) | | | IF2 | \$FFFB | USB Vector (Low) | | | _ | \$FFFC | SWI Vector (High) | | | | \$FFFD | SWI Vector (Low) | | <b>\</b> | | \$FFFE | Reset Vector (High) | | Highest | _ | \$FFFF | Reset Vector (Low) | # Section 3. Random-Access Memory (RAM) #### 3.1 Contents | 3.2 | Introduction4 | 9 | |-----|------------------------|----| | 3.3 | Functional Description | .9 | #### 3.2 Introduction This section describes the 256 bytes of RAM. # 3.3 Functional Description Addresses \$0040–\$013F are RAM locations. The location of the stack RAM is programmable. The 16-bit stack pointer allows the stack to be anywhere in the 64-Kbyte memory space. **NOTE:** For correct operation, the stack pointer must point only to RAM locations. Within page zero are 192 bytes of RAM. Because the location of the stack RAM is programmable, all page zero RAM locations can be used for I/O control and user data or code. When the stack pointer is moved from its reset location at \$00FF, direct addressing mode instructions can access efficiently all page zero RAM locations. Page zero RAM, therefore, provides ideal locations for frequently accessed global variables. Before processing an interrupt, the CPU uses five bytes of the stack to save the contents of the CPU registers. **NOTE:** For M6805 Family compatibility, the H register is not stacked. # **Random-Access Memory (RAM)** During a subroutine call, the CPU uses two bytes of the stack to store the return address. The stack pointer decrements during pushes and increments during pulls. NOTE: Be careful when using nested subroutines. The CPU may overwrite data in the RAM during a subroutine or during the interrupt stacking operation. # Section 4. FLASH Memory ## 4.1 Contents | 4.2 | Introduction | |--------------|-----------------------------| | 4.3 | Functional Description | | 4.4 | FLASH Control Register53 | | 4.5 | FLASH Block Erase Operation | | 4.6 | FLASH Mass Erase Operation | | 4.7 | FLASH Program Operation55 | | 4.8<br>4.8.1 | FLASH Protection | | 4.9<br>4.9.1 | FLASH Routines | | 4.9.2 | Erase Routine60 | | 4.9.3 | Programming Routine61 | | 4.9.4 | Verify Routines61 | # 4.2 Introduction This section describes the operation of the embedded FLASH memory. This memory can be read, programmed, and erased from a single external supply. The program and erase operations are enabled through the use of an internal charge pump. **Technical Data** MC68HC908JB8 — Rev. 1.0 Figure 4-1. FLASH Memory Register Summary # 4.3 Functional Description The FLASH memory consists of an array of 8K bytes for user memory plus a small block of 32 bytes for user interrupt vectors. *An erased bit reads as logic 1 and a programmed bit reads as a logic 0.* The FLASH memory is block erasable. The minimum erase block size is 512 bytes. Program and erase operation operations are facilitated through control bits in FLASH Control Register (FLCR). The address ranges for the FLASH memory are shown as follows: - \$DC00-\$FBFF (user memory, 8192 bytes) - \$FFE0-\$FFFF (user interrupt vectors, 32 bytes) Programming tools are available from Motorola. Contact your local Motorola representative for more information. **NOTE:** A security feature prevents viewing of the FLASH contents.<sup>1</sup> <sup>1.</sup> No security feature is absolutely secure. However, Motorola's strategy is to make reading or copying the FLASH difficult for unauthorized users. # 4.4 FLASH Control Register The FLASH control register (FLCR) controls FLASH program and erase operation. Figure 4-2. FLASH Control Register (FLCR) #### HVEN — High Voltage Enable Bit This read/write bit enables high voltage from the charge pump to the memory for either program or erase operation. It can only be set if either PGM or ERASE is high and the sequence for erase or program/verify is followed. - 1 = High voltage enabled to array and charge pump on - 0 = High voltage disabled to array and charge pump off #### MASS — Mass Erase Control Bit This read/write bit configures the memory for mass erase operation or block erase operation when the ERASE bit is set. - 1 = Mass Erase operation selected - 0 = Block Erase operation selected #### ERASE — Erase Control Bit This read/write bit configures the memory for erase operation. This bit and the PGM bit should not be set to 1 at the same time. - 1 = Erase operation selected - 0 = Erase operation not selected #### PGM — Program Control Bit This read/write bit configures the memory for program operation. This bit and the ERASE bit should not be set to 1 at the same time. - 1 = Program operation selected - 0 = Program operation not selected # 4.5 FLASH Block Erase Operation Use the following procedure to erase a block of FLASH memory. A block consists of 512 consecutive bytes starting from addresses \$X000, \$X200, \$X400, \$X600, \$X800, \$XA00, \$XC00 or \$XE00. The 32-byte User Interrupt Vectors area also forms a block. Any block within the 8K bytes User Memory area (\$DC00 – \$FBFF) can be erased alone. The 32-byte User Interrupt Vectors block can not be erased alone due to security concern. Mass erase is required to erase this block. - 1. Set the ERASE bit and clear the MASS bit in the FLASH Control Register. - 2. Write any data to any FLASH address within the address range of the block to be erased. - 3. Wait for a time, $t_{nvs}$ (5 $\mu$ s). - 4. Set the HVEN bit. - 5. Wait for a time t<sub>erase</sub> (2 ms). - 6. Clear the ERASE bit. - 7. Wait for a time, $t_{nvh}$ (5 $\mu$ s). - 8. Clear the HVEN bit. - 9. After time, $t_{rcv}$ (1 $\mu s$ ), the memory can be accessed in read mode again. # **NOTE:** Programming and erasing of FLASH locations cannot be performed by code being executed from the FLASH memory. While these operations must be performed in the order as shown, but other unrelated operations may occur between the steps. # 4.6 FLASH Mass Erase Operation Use the following procedure to erase the entire FLASH memory: - Set both the ERASE bit and the MASS bit in the FLASH Control Register. - 2. Write any data to any FLASH address within the address range \$FFE0–\$FFFF. - 3. Wait for a time, $t_{nvs}$ (5 $\mu$ s). - 4. Set the HVEN bit. - 5. Wait for a time $t_{me}$ (2 ms). - 6. Clear the ERASE bit. - 7. Wait for a time, $t_{nvh1}$ (100 $\mu$ s). - 8. Clear the HVEN bit. - 9. After time, $t_{rcv}$ (1 $\mu$ s), the memory can be accessed in read mode again. **NOTE:** Programming and erasing of FLASH locations cannot be performed by code being executed from the FLASH memory. While these operations must be performed in the order as shown, but other unrelated operations may occur between the steps. # 4.7 FLASH Program Operation Programming of the FLASH memory is done on a row basis. A row consists of 64 consecutive bytes starting from addresses \$XX00, \$XX40, \$XX80 or \$XXC0. The procedure for programming a row of the FLASH memory is outlined below: - Set the PGM bit. This configures the memory for program operation and enables the latching of address and data for programming. - 2. Write any data to any FLASH address within the address range of the row to be programmed. - 3. Wait for a time, $t_{nvs}$ (5 $\mu$ s). - 4. Set the HVEN bit. - 5. Wait for a time, $t_{pgs}$ (10 $\mu$ s). - 6. Write data to the byte being programmed. - 7. Wait for time, $t_{prog}$ (20 $\mu$ s). - 8. Repeat step 6 and 7 until all the bytes within the row are programmed. - 9. Clear the PGM bit. - 10. Wait for time, t<sub>nvh</sub> (5 μs). - 11. Clear the HVEN bit. - 12. After time, $t_{rcv}$ (1 $\mu s$ ), the memory can be accessed in read mode again. This program sequence is repeated throughout the memory until all data is programmed. For minimum overall programming time and least program disturb effect, the sequence should be part of an intelligent operation which iterates per row. **NOTE:** Programming and erasing of FLASH locations cannot be performed by code being executed from the FLASH memory. While these operations must be performed in the order shown, other unrelated operations may occur between the steps. #### 4.8 FLASH Protection Due to the ability of the on-board charge pump to erase and program the FLASH memory in the target application, provision is made to protect blocks of memory from unintentional erase or program operations due to system malfunction. This protection is done by use of a FLASH Block Protect Register (FLBPR). The FLBPR determines the range of the FLASH memory which is to be protected. The range of the protected area starts from a location defined by FLBPR and ends to the bottom of the FLASH memory (\$FFFF). When the memory is protected, the HVEN bit cannot be set in either ERASE or PROGRAM operations. **NOTE:** When the FLBPR is cleared (all 0's), the entire FLASH memory is protected from being programmed and erased. When all the bits are set, the entire FLASH memory is accessible for program and erase. ## 4.8.1 FLASH Block Protect Register The FLASH Block Protect Register is implemented as an 8-bit I/O register. The 7 bits of the 8-bit content of this register determine the starting location of the protected range within the FLASH memory. Figure 4-3. FLASH Block Protect Register (FLBPR) BPR[7:1] — FLASH Block Protect Register Bits [7:1]] BPR[7:1] represent bits [15:9] of a 16-bit memory address; bits [8:0] are logic 0s. The resultant 16-bit address is used for specifying the start address of the FLASH memory for block protection. The FLASH is protected from this start address to the end of FLASH memory, at \$FFFF. With this mechanism, the protect start address can be X000, X200, X400, X600, X800, XA00, XC00, or XE00 within the FLASH memory. Examples of protect start address: | BPR[7:0] | Start of Address of Protect Range | | | | |---------------------------|-------------------------------------------|--|--|--| | \$00 to \$DC | The entire FLASH memory is protected. | | | | | \$DE (1101 1110) | \$DE00 ( <b>1101 1110</b> 0000 0000) | | | | | \$E0 ( <b>1110 0000</b> ) | \$E000 ( <b>1110 0000</b> 0000 0000) | | | | | \$E2 ( <b>1110 0010</b> ) | \$E200 ( <b>1110 0010</b> 0000 0000) | | | | | \$E4 (1110 0100) | \$E400 ( <b>1110 0100</b> 0000 0000) | | | | | and so on | | | | | | \$FE | \$FFE0-\$FFFF (User vectors) | | | | | \$FF | The entire FLASH memory is not protected. | | | | Note: The end address of the protected range is always \$FFFF. #### 4.9 FLASH Routines FLASH software routines are stored in the on-chip ROM, which can be called by a program running in User Mode or in Monitor Mode for FLASH programming, erasing, and verifying. The range of the FLASH memory must be unprotected (See **4.8 FLASH Protection**.) before calling the erase or programming routine. | Routine | Calling<br>Address | Description | |---------|--------------------|-----------------------------------| | VERIFY | \$FC03 | FLASH Verify routine | | ERASE | \$FC06 | FLASH mass or block erase routine | | PROGRAM | \$FC09 | FLASH program routine | **Table 4-1. Summary of FLASH Routines** #### 4.9.1 Variables The FLASH routines use three variables: CTRLBYT, CPUSPD and LADDR; and one data buffer. The minimum size of the data buffer is one byte and the maximum size is 64 bytes. CPUSPD must be set before calling the Erase or Programming routines, and should be set to 4 times the value of the CPU internal bus speed in MHz. Example: for CPU speed of 3MHz, CPUSPD should be set to 12. | Variable | Address | Description | |----------|---------------|-----------------------------------------------| | CTRLBYT | \$0048 | Control byte for setting mass or block erase. | | CPUSPD | \$0049 | Timing adjustment for different CPU speeds. | | LADDR | \$004A-\$004B | Last FLASH address to be programmed. | | DATABUF | \$004C-\$008B | Data buffer for programming and verifying. | **Table 4-2. Summary of Variables** #### 4.9.2 Erase Routine The Erase routine erases the whole or a block of FLASH memory. The routine does not check for a blank range before or after erase. **NOTE:** A block erase cannot be performed on the last block of FLASH memory. | Routine | ERASE | |-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------| | Calling Address | \$FC06 | | Stack Use | 5 Bytes | | Input | CPUSPD — CPU speed HX — Contains any address in the range to be erased CTRLBYT — Mass or block erase Mass erase if bit 6 = 1 Block erase if bit 6 = 0 | **Table 4-3. FLASH Erase Routine** ## 4.9.3 Programming Routine The programming routine programs a range of addresses in FLASH memory, which does not have to be on page boundaries, either at the begin or end address. | Routine | PROGRAM | |-----------------|------------------------------------------------------------------------------------------------------------------------------------------------------| | Calling Address | \$FC09 | | Stack Use | 7 Bytes | | Input | CPUSPD — CPU speed HX — FLASH start address to be programmed LADDR — FLASH end address to be programmed DATABUF — Contains the data to be programmed | **Table 4-4. FLASH Programming Routine** # 4.9.4 Verify Routines The verify routine reads and verifies a range of FLASH memory. | Routine | VERIFY | |-----------------|-----------------------------------------------------------------------------------------------------------------------------| | Calling Address | \$FC03 | | Stack Use | 6 Bytes | | Input | HX — FLASH start address to be verified LADDR — FLASH end address to be verified DATABUF — Contains the data to be verified | | Output | C Bit — C bit is set if verify passes DATABUF — Contains the data in the range of the FLASH memory | **Table 4-5. FLASH Verify Routine** # FLASH Memory # Section 5. Configuration Register (CONFIG) ## 5.1 Contents | 5.2 | Introduction | 33 | |-----|------------------------|----| | 5.3 | Functional Description | 34 | # 5.2 Introduction This section describes the configuration register (CONFIG). This writeonce-after-reset register controls the following options: - USB reset - Low voltage inhibit - Stop mode recovery time (2048 or 4096 OSCXCLK cycles) - COP timeout period (2<sup>18</sup> 2<sup>4</sup> or 2<sup>13</sup> 2<sup>4</sup> OSCXCLK cycles) - STOP instruction - Computer operating properly module (COP) MC68HC908JB8 — Rev. 1.0 **Technical Data** 63 # 5.3 Functional Description The configuration register is used in the initialization of various options. The configuration register can be written once after each reset. Bit-5 and bit-4 are cleared by a POR or LVI reset only. Bit-3 to bit-0 are cleared during any reset. Since the various options affect the operation of the MCU, it is recommended that this register be written immediately after reset. The configuration register is located at \$001F. The configuration register may be read at any time. Note: URSTD and LVID bits are reset by POR or LVI reset only. Figure 5-1. Configuration Register (CONFIG) URSTD — USB Reset Disable Bit URSTD disables the USB reset signal generating an internal reset to the CPU and internal registers. Instead, it will generate an interrupt request to the CPU. 1 = USB reset generates a USB interrupt request to CPU 0 = USB reset generates a chip reset LVID — Low Voltage Inhibit Disable Bit LVID disables the LVI circuit 1 = Disable LVI circuit 0 = Enable LVI circuit SSREC — Short Stop Recovery Bit SSREC enables the CPU to exit stop mode with a delay of 2048×OSCXCLK cycles instead of a 4096×OSCXCLK cycle delay. 1 = Stop mode recovery after 2048×OSCXCLK cycles 0 = Stop mode recovery after 4096×OSCXCLK cycles **NOTE:** Exiting stop mode by pulling reset will result in the long stop recovery. If using an external crystal, do not set the SSREC bit. COPRS — COP Rate Select Bit COPD selects the COP timeout period. Reset clears COPRS. (See Section 15. Computer Operating Properly (COP).) 1 = COP timeout period = $(2^{13} - 2^4) \times OSCXCLK$ cycles $0 = COP \text{ timeout period} = (2^{18} - 2^4) \times OSCXCLK \text{ cycles}$ STOP — STOP Instruction Enable Bit STOP enables the STOP instruction. 1 = STOP instruction enabled 0 = STOP instruction treated as illegal opcode COPD — COP Disable Bit COPD disables the COP module. (See **Section 15. Computer Operating Properly (COP)**.) 1 = COP module disabled 0 = COP module enabled # Configuration Register (CONFIG) # Section 6. Central Processor Unit (CPU) ## 6.1 Contents | 6.2 | Introduction | |--------------------------------------------------|-------------------------------------------------------------------------------------------------------------| | 6.3 | Features | | 6.4<br>6.4.1<br>6.4.2<br>6.4.3<br>6.4.4<br>6.4.5 | CPU Registers.68Accumulator.69Index Register.70Stack Pointer.70Program Counter.71Condition Code Register.71 | | 6.5 | Arithmetic/Logic Unit (ALU) | | 0.5 | 7 titalinotto, Logio Otite (7 LO) | | 6.6<br>6.6.1<br>6.6.2 | Low-Power Modes | | 6.6<br>6.6.1 | Low-Power Modes | | 6.6<br>6.6.1<br>6.6.2 | Low-Power Modes | # 6.2 Introduction The M68HC08 CPU (central processor unit) is an enhanced and fully object-code-compatible version of the M68HC05 CPU. The *CPU08 Reference Manual* (Motorola document order number CPU08RM/AD) contains a description of the CPU instruction set, addressing modes, and architecture. MC68HC908JB8 — Rev. 1.0 # **Central Processor Unit (CPU)** #### 6.3 Features - Object code fully upward-compatible with M68HC05 Family - 16-bit stack pointer with stack manipulation instructions - 16-bit index register with x-register manipulation instructions - 8-MHz CPU internal bus frequency - 64-Kbyte program/data memory space - 16 addressing modes - Memory-to-memory data moves without using accumulator - Fast 8-bit by 8-bit multiply and 16-bit by 8-bit divide instructions - Enhanced binary-coded decimal (BCD) data handling - Modular architecture with expandable internal bus definition for extension of addressing range beyond 64 Kbytes - Low-power stop and wait modes # 6.4 CPU Registers **Figure 6-1** shows the five CPU registers. CPU registers are not part of the memory map. Figure 6-1. CPU Registers #### 6.4.1 Accumulator The accumulator is a general-purpose 8-bit register. The CPU uses the accumulator to hold operands and the results of arithmetic/logic operations. Figure 6-2. Accumulator (A) # **Central Processor Unit (CPU)** ## 6.4.2 Index Register The 16-bit index register allows indexed addressing of a 64-Kbyte memory space. H is the upper byte of the index register, and X is the lower byte. H:X is the concatenated 16-bit index register. In the indexed addressing modes, the CPU uses the contents of the index register to determine the conditional address of the operand. The index register can serve also as a temporary data storage location. Figure 6-3. Index Register (H:X) #### 6.4.3 Stack Pointer The stack pointer is a 16-bit register that contains the address of the next location on the stack. During a reset, the stack pointer is preset to \$00FF. The reset stack pointer (RSP) instruction sets the least significant byte to \$FF and does not affect the most significant byte. The stack pointer decrements as data is pushed onto the stack and increments as data is pulled from the stack. In the stack pointer 8-bit offset and 16-bit offset addressing modes, the stack pointer can function as an index register to access data on the stack. The CPU uses the contents of the stack pointer to determine the conditional address of the operand. Figure 6-4. Stack Pointer (SP) NOTE: The location of the stack is arbitrary and may be relocated anywhere in RAM. Moving the SP out of page 0 (\$0000 to \$00FF) frees direct address (page 0) space. For correct operation, the stack pointer must point only to RAM locations. ## 6.4.4 Program Counter The program counter is a 16-bit register that contains the address of the next instruction or operand to be fetched. Normally, the program counter automatically increments to the next sequential memory location every time an instruction or operand is fetched. Jump, branch, and interrupt operations load the program counter with an address other than that of the next sequential location. During reset, the program counter is loaded with the reset vector address located at \$FFFE and \$FFFF. The vector address is the address of the first instruction to be executed after exiting the reset state. Figure 6-5. Program Counter (PC) # 6.4.5 Condition Code Register The 8-bit condition code register contains the interrupt mask and five flags that indicate the results of the instruction just executed. Bits 6 and MC68HC908JB8 — Rev. 1.0 # **Central Processor Unit (CPU)** 5 are set permanently to logic 1. The following paragraphs describe the functions of the condition code register. Figure 6-6. Condition Code Register (CCR) #### V — Overflow Flag The CPU sets the overflow flag when a two's complement overflow occurs. The signed branch instructions BGT, BGE, BLE, and BLT use the overflow flag. 1 = Overflow 0 = No overflow #### H — Half-Carry Flag The CPU sets the half-carry flag when a carry occurs between accumulator bits 3 and 4 during an add-without-carry (ADD) or add-with-carry (ADC) operation. The half-carry flag is required for binary-coded decimal (BCD) arithmetic operations. The DAA instruction uses the states of the H and C flags to determine the appropriate correction factor. 1 = Carry between bits 3 and 4 0 = No carry between bits 3 and 4 #### I — Interrupt Mask When the interrupt mask is set, all maskable CPU interrupts are disabled. CPU interrupts are enabled when the interrupt mask is cleared. When a CPU interrupt occurs, the interrupt mask is set automatically after the CPU registers are saved on the stack, but before the interrupt vector is fetched. 1 = Interrupts disabled 0 = Interrupts enabled #### **NOTE:** To maintain M6805 Family compatibility, the upper byte of the index register (H) is not stacked automatically. If the interrupt service routine modifies H, then the user must stack and unstack H using the PSHH and PULH instructions. After the I bit is cleared, the highest-priority interrupt request is serviced first. A return-from-interrupt (RTI) instruction pulls the CPU registers from the stack and restores the interrupt mask from the stack. After any reset, the interrupt mask is set and can be cleared only by the clear interrupt mask software instruction (CLI). #### N — Negative flag The CPU sets the negative flag when an arithmetic operation, logic operation, or data manipulation produces a negative result, setting bit 7 of the result. - 1 = Negative result - 0 = Non-negative result #### Z — Zero flag The CPU sets the zero flag when an arithmetic operation, logic operation, or data manipulation produces a result of \$00. - 1 = Zero result - 0 = Non-zero result ## **Central Processor Unit (CPU)** ## C — Carry/Borrow Flag The CPU sets the carry/borrow flag when an addition operation produces a carry out of bit 7 of the accumulator or when a subtraction operation requires a borrow. Some instructions — such as bit test and branch, shift, and rotate — also clear or set the carry/borrow flag. 1 = Carry out of bit 7 0 = No carry out of bit 7 # 6.5 Arithmetic/Logic Unit (ALU) The ALU performs the arithmetic and logic operations defined by the instruction set. Refer to the *CPU08 Reference Manual* (Motorola document order number CPU08RM/AD) for a description of the instructions and addressing modes and more detail about the architecture of the CPU. #### 6.6 Low-Power Modes The WAIT and STOP instructions put the MCU in low power-consumption standby modes. #### 6.6.1 Wait Mode #### The WAIT instruction: - Clears the interrupt mask (I bit) in the condition code register, enabling interrupts. After exit from wait mode by interrupt, the I bit remains clear. After exit by reset, the I bit is set. - Disables the CPU clock ### 6.6.2 Stop Mode #### The STOP instruction: - Clears the interrupt mask (I bit) in the condition code register, enabling external interrupts. After exit from stop mode by external interrupt, the I bit remains clear. After exit by reset, the I bit is set. - Disables the CPU clock After exiting stop mode, the CPU clock begins running after the oscillator stabilization delay. # 6.7 CPU During Break Interrupts If a break module is present on the MCU, the CPU starts a break interrupt by: - Loading the instruction register with the SWI instruction - Loading the program counter with \$FFFC:\$FFFD or with \$FEFC:\$FEFD in monitor mode The break interrupt begins after completion of the CPU instruction in progress. If the break address register match occurs on the last cycle of a CPU instruction, the break interrupt begins immediately. A return-from-interrupt instruction (RTI) in the break routine ends the break interrupt and returns the MCU to normal operation if the break interrupt has been deasserted. # 6.8 Instruction Set Summary **Table 6-1. Instruction Set Summary** | Source<br>Form | Operation | Description | Eff | | | | on | | Address<br>Mode | ode | Operand | es | |------------------------------------------------------------------------------------------------|----------------------------------------|------------------------------------------|----------|----------|---|----------|----------|----------|-----------------------------------------------------|--------------------------------------------------|-------------------------------------------------|--------------------------------------| | FOIII | | · | ٧ | Н | I | N | z | С | Add | Opcode | Ope | Cycles | | ADC #opr<br>ADC opr<br>ADC opr<br>ADC opr,X<br>ADC opr,X<br>ADC ,X<br>ADC opr,SP<br>ADC opr,SP | Add with Carry | $A \leftarrow (A) + (M) + (C)$ | <b>‡</b> | <b>‡</b> | _ | <b>1</b> | <b>‡</b> | <b>‡</b> | IMM DIR EXT IX2 IX1 IX SP1 SP2 | A9<br>B9<br>C9<br>D9<br>E9<br>F9<br>9EE9<br>9ED9 | ii<br>dd<br>hh II<br>ee ff<br>ff<br>ff<br>ee ff | 2<br>3<br>4<br>4<br>3<br>2<br>4<br>5 | | ADD #opr<br>ADD opr<br>ADD opr<br>ADD opr,X<br>ADD opr,X<br>ADD ,X<br>ADD opr,SP<br>ADD opr,SP | Add without Carry | $A \leftarrow (A) + (M)$ | <b>‡</b> | \$ | _ | \$ | <b>‡</b> | <b>‡</b> | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX<br>SP1<br>SP2 | AB BB CB DB EB FB 9EEB 9EDB | ii<br>dd<br>hh II<br>ee ff<br>ff<br>ff<br>ee ff | 2<br>3<br>4<br>4<br>3<br>2<br>4<br>5 | | AIS #opr | Add Immediate Value (Signed) to SP | SP ← (SP) + (16 « M) | - | - | - | - | - | - | IMM | A7 | ii | 2 | | AIX #opr | Add Immediate Value (Signed) to H:X | $H:X \leftarrow (H:X) + (16 \text{ M})$ | - | - | - | - | - | - | IMM | AF | ii | 2 | | AND #opr<br>AND opr<br>AND opr<br>AND opr,X<br>AND opr,X<br>AND ,X<br>AND opr,SP<br>AND opr,SP | Logical AND | $A \leftarrow (A) \ \& \ (M)$ | 0 | _ | _ | <b>1</b> | <b>‡</b> | _ | IMM DIR EXT IX2 IX1 IX SP1 SP2 | A4<br>B4<br>C4<br>D4<br>E4<br>F4<br>9EE4 | ii<br>dd<br>hh II<br>ee ff<br>ff<br>ff<br>ee ff | 2<br>3<br>4<br>4<br>3<br>2<br>4<br>5 | | ASL opr<br>ASLA<br>ASLX<br>ASL opr,X<br>ASL ,X<br>ASL opr,SP | Arithmetic Shift Left<br>(Same as LSL) | C 0 0 b7 b0 | <b>‡</b> | _ | _ | <b>‡</b> | <b>‡</b> | <b>‡</b> | DIR<br>INH<br>INH<br>IX1<br>IX<br>SP1 | 38<br>48<br>58<br>68<br>78<br>9E68 | dd<br>ff<br>ff | 4<br>1<br>1<br>4<br>3<br>5 | | ASR opr<br>ASRA<br>ASRX<br>ASR opr,X<br>ASR opr,X<br>ASR opr,SP | Arithmetic Shift Right | b7 b0 | <b>‡</b> | _ | _ | <b>‡</b> | <b>‡</b> | <b>‡</b> | DIR<br>INH<br>INH<br>IX1<br>IX<br>SP1 | 37<br>47<br>57<br>67<br>77<br>9E67 | dd<br>ff<br>ff | 4<br>1<br>1<br>4<br>3<br>5 | | BCC rel | Branch if Carry Bit Clear | $PC \leftarrow (PC) + 2 + rel ? (C) = 0$ | _ | - | _ | _ | _ | - | REL | 24 | rr | 3 | **Table 6-1. Instruction Set Summary** | Source<br>Form | Operation | Description | | E | | ct c | n | | Address<br>Mode | ode | Operand | les | |--------------------------------------------------------------------------------------------------|------------------------------------------------------|-----------------------------------------------------------|---|---|---|----------|----------|---|-------------------------------------------------------------------------|--------------------------------------------------|-------------------------------------------------|--------------------------------------| | Form | • | | ٧ | Н | ı | N | z | С | Add | Opcode | Ope | Cycles | | BCLR n, opr | Clear Bit n in M | Mn ← 0 | _ | _ | _ | _ | _ | _ | DIR (b0) DIR (b1) DIR (b2) DIR (b3) DIR (b4) DIR (b5) DIR (b6) DIR (b7) | 11<br>13<br>15<br>17<br>19<br>1B<br>1D | dd<br>dd<br>dd<br>dd<br>dd<br>dd<br>dd<br>dd | 4<br>4<br>4<br>4<br>4<br>4<br>4 | | BCS rel | Branch if Carry Bit Set (Same as BLO) | PC ← (PC) + 2 + rel? (C) = 1 | - | - | _ | - | _ | - | REL | 25 | rr | 3 | | BEQ rel | Branch if Equal | $PC \leftarrow (PC) + 2 + rel?(Z) = 1$ | - | - | _ | - | _ | - | REL | 27 | rr | 3 | | BGE opr | Branch if Greater Than or Equal To (Signed Operands) | $PC \leftarrow (PC) + 2 + rel? (N \oplus V) = 0$ | _ | _ | _ | _ | _ | _ | REL | 90 | rr | 3 | | BGT opr | Branch if Greater Than (Signed Operands) | $PC \leftarrow (PC) + 2 + rel? (Z) \mid (N \oplus V) = 0$ | - | _ | - | _ | - | - | REL | 92 | rr | 3 | | BHCC rel | Branch if Half Carry Bit Clear | $PC \leftarrow (PC) + 2 + rel? (H) = 0$ | _ | _ | _ | - | _ | - | REL | 28 | rr | 3 | | BHCS rel | Branch if Half Carry Bit Set | $PC \leftarrow (PC) + 2 + rel? (H) = 1$ | _ | _ | _ | - | _ | - | REL | 29 | rr | 3 | | BHI rel | Branch if Higher | $PC \leftarrow (PC) + 2 + rel? (C) (Z) = 0$ | _ | _ | _ | - | _ | - | REL | 22 | rr | 3 | | BHS rel | Branch if Higher or Same (Same as BCC) | $PC \leftarrow (PC) + 2 + rel? (C) = 0$ | - | - | _ | - | _ | - | REL | 24 | rr | 3 | | BIH rel | Branch if IRQ Pin High | PC ← (PC) + 2 + <i>rel</i> ? ĪRQ = 1 | - | - | - | - | - | - | REL | 2F | rr | 3 | | BIL rel | Branch if IRQ Pin Low | $PC \leftarrow (PC) + 2 + rel ? \overline{IRQ} = 0$ | _ | - | _ | - | _ | - | REL | 2E | rr | 3 | | BIT #opr<br>BIT opr<br>BIT opr,X<br>BIT opr,X<br>BIT opr,X<br>BIT ,X<br>BIT opr,SP<br>BIT opr,SP | Bit Test | (A) & (M) | 0 | _ | _ | <b>‡</b> | <b>‡</b> | _ | IMM DIR EXT IX2 IX1 IX SP1 SP2 | A5<br>B5<br>C5<br>D5<br>E5<br>F5<br>9EE5<br>9ED5 | ii<br>dd<br>hh II<br>ee ff<br>ff<br>ff<br>ee ff | 2<br>3<br>4<br>4<br>3<br>2<br>4<br>5 | | BLE opr | Branch if Less Than or Equal To (Signed Operands) | $PC \leftarrow (PC) + 2 + rel? (Z) \mid (N \oplus V) = 1$ | - | - | - | - | - | - | REL | 93 | rr | 3 | | BLO rel | Branch if Lower (Same as BCS) | PC ← (PC) + 2 + rel? (C) = 1 | _ | _ | _ | _ | _ | _ | REL | 25 | rr | 3 | | BLS rel | Branch if Lower or Same | PC ← (PC) + 2 + rel? (C) (Z) = 1 | _ | - | _ | - | _ | _ | REL | 23 | rr | 3 | | BLT opr | Branch if Less Than (Signed Operands) | PC ← (PC) + 2 + <i>rel</i> ? (N ⊕ V) =1 | _ | _ | _ | - | _ | - | REL | 91 | rr | 3 | | BMC rel | Branch if Interrupt Mask Clear | $PC \leftarrow (PC) + 2 + rel? (I) = 0$ | _ | _ | _ | _ | _ | - | REL | 2C | rr | 3 | | BMI rel | Branch if Minus | $PC \leftarrow (PC) + 2 + rel? (N) = 1$ | _ | _ | _ | - | _ | _ | REL | 2B | rr | 3 | | BMS rel | Branch if Interrupt Mask Set | PC ← (PC) + 2 + <i>rel</i> ? (I) = 1 | _ | _ | _ | - | _ | _ | REL | 2D | rr | 3 | | BNE rel | Branch if Not Equal | $PC \leftarrow (PC) + 2 + rel?(Z) = 0$ | _ | _ | _ | _ | - | _ | REL | 26 | rr | 3 | MC68HC908JB8 — Rev. 1.0 **Table 6-1. Instruction Set Summary** | Source<br>Form | Operation | Description | | E | | ct c | n | | Address<br>Mode | əpo | Operand | es | |-------------------------------------------------------------------------------------------------------|-----------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|---|---|------|---|----------|-------------------------------------------------------------------------|----------------------------------------------|----------------------------------------------------------------------|--------------------------------------| | Form | · | · | ٧ | Н | ı | N | z | С | Add | Opcode | Ope | Cycles | | BPL rel | Branch if Plus | $PC \leftarrow (PC) + 2 + rel? (N) = 0$ | - | - | - | - | - | - | REL | 2A | rr | 3 | | BRA rel | Branch Always | PC ← (PC) + 2 + <i>rel</i> | - | - | - | - | - | - | REL | 20 | rr | 3 | | BRCLR n,opr,rel | Branch if Bit <i>n</i> in M Clear | PC ← (PC) + 3 + rel ? (Mn) = 0 | _ | _ | _ | _ | _ | <b>‡</b> | DIR (b0) DIR (b1) DIR (b2) DIR (b3) DIR (b4) DIR (b5) DIR (b6) DIR (b7) | 01<br>03<br>05<br>07<br>09<br>0B<br>0D | dd rr<br>dd rr<br>dd rr<br>dd rr<br>dd rr<br>dd rr<br>dd rr<br>dd rr | 5<br>5<br>5<br>5<br>5<br>5<br>5<br>5 | | BRN rel | Branch Never | PC ← (PC) + 2 | - | - | - | - | - | - | REL | 21 | rr | 3 | | BRSET n,opr,rel | Branch if Bit <i>n</i> in M Set | PC ← (PC) + 3 + <i>rel</i> ? (Mn) = 1 | _ | _ | _ | _ | _ | <b>‡</b> | DIR (b0) DIR (b1) DIR (b2) DIR (b3) DIR (b4) DIR (b5) DIR (b6) DIR (b7) | 00<br>02<br>04<br>06<br>08<br>0A<br>0C<br>0E | dd rr<br>dd rr<br>dd rr<br>dd rr<br>dd rr<br>dd rr<br>dd rr<br>dd rr | 5<br>5<br>5<br>5<br>5<br>5<br>5<br>5 | | BSET n,opr | Set Bit <i>n</i> in M | Mn ← 1 | _ | _ | _ | _ | _ | _ | DIR (b0) DIR (b1) DIR (b2) DIR (b3) DIR (b4) DIR (b5) DIR (b6) DIR (b7) | 10<br>12<br>14<br>16<br>18<br>1A<br>1C<br>1E | dd<br>dd<br>dd<br>dd<br>dd<br>dd<br>dd<br>dd | 4<br>4<br>4<br>4<br>4<br>4<br>4 | | BSR rel | Branch to Subroutine | $PC \leftarrow (PC) + 2; push (PCL)$ $SP \leftarrow (SP) - 1; push (PCH)$ $SP \leftarrow (SP) - 1$ $PC \leftarrow (PC) + rel$ | _ | _ | _ | _ | _ | _ | REL | AD | rr | 4 | | CBEQ opr,rel<br>CBEQA #opr,rel<br>CBEQX #opr,rel<br>CBEQ opr,X+,rel<br>CBEQ X+,rel<br>CBEQ opr,SP,rel | Compare and Branch if Equal | $\begin{array}{l} PC \leftarrow (PC) + 3 + rel ? (A) - (M) = \$00 \\ PC \leftarrow (PC) + 3 + rel ? (A) - (M) = \$00 \\ PC \leftarrow (PC) + 3 + rel ? (X) - (M) = \$00 \\ PC \leftarrow (PC) + 3 + rel ? (A) - (M) = \$00 \\ PC \leftarrow (PC) + 2 + rel ? (A) - (M) = \$00 \\ PC \leftarrow (PC) + 4 + rel ? (A) - (M) = \$00 \end{array}$ | | _ | _ | _ | _ | _ | DIR<br>IMM<br>IMM<br>IX1+<br>IX+<br>SP1 | 31<br>41<br>51<br>61<br>71<br>9E61 | dd rr<br>ii rr<br>ii rr<br>ff rr<br>rr<br>ff rr | 5<br>4<br>4<br>5<br>4<br>6 | | CLC | Clear Carry Bit | C ← 0 | - | - | - | - | - | 0 | INH | 98 | | 1 | | CLI | Clear Interrupt Mask | I ← 0 | - | - | 0 | - | - | - | INH | 9A | | 2 | **Table 6-1. Instruction Set Summary** | Source<br>Form | Operation | Description | | E | | ct c | n | | Address<br>Mode | opcode | Operand | es | |-------------------------------------------------------------------------------------------------|----------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|---|---|----------|-----------|----------|-----------------------------------------------------|--------------------------------------------------|-------------------------------------------------|--------------------------------------| | 1 Omi | | | ٧ | н | ı | N | z | С | Add | obc | Ope | Cycles | | CLR opr<br>CLRA<br>CLRX<br>CLRH<br>CLR opr,X<br>CLR ,X<br>CLR opr,SP | Clear | $\begin{array}{c} M \leftarrow \$00 \\ A \leftarrow \$00 \\ X \leftarrow \$00 \\ H \leftarrow \$00 \\ M \leftarrow \$00 \\ M \leftarrow \$00 \\ M \leftarrow \$00 \\ M \leftarrow \$00 \end{array}$ | 0 | _ | _ | 0 | 1 | _ | DIR<br>INH<br>INH<br>INH<br>IX1<br>IX<br>SP1 | 3F<br>4F<br>5F<br>8C<br>6F<br>7F<br>9E6F | dd<br>ff<br>ff | 3<br>1<br>1<br>1<br>3<br>2<br>4 | | CMP #opr<br>CMP opr<br>CMP opr,<br>CMP opr,X<br>CMP opr,X<br>CMP ,X<br>CMP opr,SP<br>CMP opr,SP | Compare A with M | (A) – (M) | <b>‡</b> | _ | _ | <b>‡</b> | <b>\$</b> | <b>‡</b> | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX<br>SP1<br>SP2 | A1<br>B1<br>C1<br>D1<br>E1<br>F1<br>9EE1 | ii<br>dd<br>hh II<br>ee ff<br>ff<br>ff<br>ee ff | 2<br>3<br>4<br>4<br>3<br>2<br>4<br>5 | | COM opr<br>COMA<br>COMX<br>COM opr,X<br>COM ,X<br>COM opr,SP | Complement (One's Complement) | $\begin{array}{l} M \leftarrow (\overline{M}) = \$FF - (M) \\ A \leftarrow (\overline{A}) = \$FF - (M) \\ X \leftarrow (\overline{X}) = \$FF - (M) \\ M \leftarrow (\overline{M}) = \$FF - (M) \\ M \leftarrow (\overline{M}) = \$FF - (M) \\ M \leftarrow (\overline{M}) = \$FF - (M) \\ M \leftarrow (\overline{M}) = \$FF - (M) \end{array}$ | 0 | _ | _ | <b>‡</b> | <b>‡</b> | 1 | DIR<br>INH<br>INH<br>IX1<br>IX<br>SP1 | 33<br>43<br>53<br>63<br>73<br>9E63 | dd<br>ff<br>ff | 4<br>1<br>1<br>4<br>3<br>5 | | CPHX #opr<br>CPHX opr | Compare H:X with M | (H:X) – (M:M + 1) | <b>‡</b> | - | _ | <b>‡</b> | <b>‡</b> | <b>‡</b> | IMM<br>DIR | 65<br>75 | ii ii+1<br>dd | 3 4 | | CPX #opr<br>CPX opr<br>CPX opr<br>CPX,X<br>CPX opr,X<br>CPX opr,X<br>CPX opr,SP<br>CPX opr,SP | Compare X with M | (X) – (M) | <b>‡</b> | _ | _ | <b>‡</b> | <b>‡</b> | <b>‡</b> | IMM DIR EXT IX2 IX1 IX SP1 SP2 | A3<br>B3<br>C3<br>D3<br>E3<br>F3<br>9EE3<br>9ED3 | ii<br>dd<br>hh II<br>ee ff<br>ff<br>ff<br>ee ff | 2<br>3<br>4<br>4<br>3<br>2<br>4<br>5 | | DAA | Decimal Adjust A | (A) <sub>10</sub> | U | - | _ | <b>‡</b> | <b>‡</b> | <b>‡</b> | INH | 72 | | 2 | | DBNZ opr,rel DBNZA rel DBNZX rel DBNZ opr,X,rel DBNZ X,rel DBNZ opr,SP,rel | Decrement and Branch if Not Zero | $ A \leftarrow (A) - 1 \text{ or } M \leftarrow (M) - 1 \text{ or } X \leftarrow (X) - 1 \\ 1 \\ PC \leftarrow (PC) + 3 + rel? \text{ (result)} \neq 0 \\ PC \leftarrow (PC) + 2 + rel? \text{ (result)} \neq 0 \\ PC \leftarrow (PC) + 2 + rel? \text{ (result)} \neq 0 \\ PC \leftarrow (PC) + 3 + rel? \text{ (result)} \neq 0 \\ PC \leftarrow (PC) + 2 + rel? \text{ (result)} \neq 0 \\ PC \leftarrow (PC) + 2 + rel? \text{ (result)} \neq 0 \\ PC \leftarrow (PC) + 4 + rel? \text{ (result)} \neq 0 $ | _ | _ | _ | _ | _ | _ | DIR<br>INH<br>INH<br>IX1<br>IX<br>SP1 | 3B<br>4B<br>5B<br>6B<br>7B<br>9E6B | dd rr<br>rr<br>rr<br>ff rr<br>rr<br>ff rr | 5<br>3<br>5<br>4<br>6 | | DEC opr<br>DECA<br>DECX<br>DEC opr,X<br>DEC ,X<br>DEC opr,SP | Decrement | $\begin{aligned} \mathbf{M} &\leftarrow (\mathbf{M}) - 1 \\ \mathbf{A} &\leftarrow (\mathbf{A}) - 1 \\ \mathbf{X} &\leftarrow (\mathbf{X}) - 1 \\ \mathbf{M} &\leftarrow (\mathbf{M}) - 1 \\ \mathbf{M} &\leftarrow (\mathbf{M}) - 1 \\ \mathbf{M} &\leftarrow (\mathbf{M}) - 1 \end{aligned}$ | <b>‡</b> | _ | _ | <b>‡</b> | <b>‡</b> | _ | DIR<br>INH<br>INH<br>IX1<br>IX<br>SP1 | 3A<br>4A<br>5A<br>6A<br>7A<br>9E6A | dd<br>ff<br>ff | 4<br>1<br>1<br>4<br>3<br>5 | MC68HC908JB8 — Rev. 1.0 **Table 6-1. Instruction Set Summary** | Source | Operation | Description | Effect on CCR | | | | | | Address<br>Mode | ode | Operand | es | |-------------------------------------------------------------------------------------------------|-----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|---|---|--------|----------|----------|-----------------------------------------------------|--------------------------------------------------|-------------------------------------------------|--------------------------------------| | Form | • | · | ٧ | Н | ı | N | z | С | Addr | Opcode | Oper | Cycles | | DIV | Divide | $\begin{array}{c} A \leftarrow (H:A)/(X) \\ H \leftarrow Remainder \end{array}$ | - | - | - | - - | <b>‡</b> | <b>‡</b> | INH | 52 | | 7 | | EOR #opr<br>EOR opr<br>EOR opr,X<br>EOR opr,X<br>EOR,X<br>EOR opr,SP<br>EOR opr,SP | Exclusive OR M with A | $A \leftarrow (A \oplus M)$ | 0 | _ | _ | - 1 | \$ | _ | IMM DIR EXT IX2 IX1 IX SP1 SP2 | A8<br>B8<br>C8<br>D8<br>E8<br>F8<br>9EE8 | ii<br>dd<br>hh II<br>ee ff<br>ff<br>ff<br>ee ff | 2<br>3<br>4<br>4<br>3<br>2<br>4<br>5 | | INC opr<br>INCA<br>INCX<br>INC opr,X<br>INC ,X<br>INC opr,SP | Increment | $M \leftarrow (M) + 1$<br>$A \leftarrow (A) + 1$<br>$X \leftarrow (X) + 1$<br>$M \leftarrow (M) + 1$<br>$M \leftarrow (M) + 1$<br>$M \leftarrow (M) + 1$ | <b>‡</b> | _ | _ | - 1 | <b>‡</b> | _ | DIR<br>INH<br>INH<br>IX1<br>IX<br>SP1 | 3C<br>4C<br>5C<br>6C<br>7C<br>9E6C | dd<br>ff<br>ff | 4<br>1<br>1<br>4<br>3<br>5 | | JMP opr<br>JMP opr<br>JMP opr,X<br>JMP opr,X<br>JMP ,X | Jump | PC ← Jump Address | - | _ | _ | - - | - | _ | DIR<br>EXT<br>IX2<br>IX1 | BC<br>CC<br>DC<br>EC<br>FC | dd<br>hh II<br>ee ff<br>ff | 2<br>3<br>4<br>3<br>2 | | JSR opr<br>JSR opr<br>JSR opr,X<br>JSR opr,X<br>JSR ,X | Jump to Subroutine | PC $\leftarrow$ (PC) + $n$ ( $n$ = 1, 2, or 3)<br>Push (PCL); SP $\leftarrow$ (SP) – 1<br>Push (PCH); SP $\leftarrow$ (SP) – 1<br>PC $\leftarrow$ Unconditional Address | _ | _ | _ | - - | _ | _ | DIR<br>EXT<br>IX2<br>IX1<br>IX | BD<br>CD<br>DD<br>ED<br>FD | dd<br>hh II<br>ee ff<br>ff | 4<br>5<br>6<br>5<br>4 | | LDA #opr<br>LDA opr<br>LDA opr,X<br>LDA opr,X<br>LDA ,X<br>LDA opr,SP<br>LDA opr,SP | Load A from M | A ← (M) | 0 | _ | _ | - 1 | <b>‡</b> | _ | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX<br>SP1<br>SP2 | A6<br>B6<br>C6<br>D6<br>E6<br>F6<br>9EE6 | ii<br>dd<br>hh II<br>ee ff<br>ff<br>ee ff | 2<br>3<br>4<br>4<br>3<br>2<br>4<br>5 | | LDHX #opr<br>LDHX opr | Load H:X from M | H:X ← (M:M + 1) | 0 | - | - | - \$ | <b>‡</b> | - | IMM<br>DIR | 45<br>55 | ii jj<br>dd | 3 4 | | LDX #opr<br>LDX opr<br>LDX opr,<br>LDX opr,X<br>LDX opr,X<br>LDX ,X<br>LDX opr,SP<br>LDX opr,SP | Load X from M | X ← (M) | 0 | _ | _ | - \$ | \$ | _ | IMM DIR EXT IX2 IX1 IX SP1 SP2 | AE<br>BE<br>CE<br>DE<br>EE<br>FE<br>9EEE<br>9EDE | ii<br>dd<br>hh II<br>ee ff<br>ff<br>ff | 2<br>3<br>4<br>4<br>3<br>2<br>4<br>5 | **Table 6-1. Instruction Set Summary** | Source<br>Form | Operation | Description | | E | | ct c | n | | Address<br>Mode | opcode | Operand | es | |------------------------------------------------------------------------------------------------|-------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|---|---|----------|----------|----------|-----------------------------------------------------|--------------------------------------------------|-------------------------------------------|--------------------------------------| | 101111 | | | ٧ | н | I | N | z | С | Add | obc | Ope | Cycles | | LSL opr<br>LSLA<br>LSLX<br>LSL opr,X<br>LSL ,X<br>LSL opr,SP | Logical Shift Left<br>(Same as ASL) | © 0 b7 b0 | <b>‡</b> | _ | _ | <b>‡</b> | <b>‡</b> | <b>‡</b> | DIR<br>INH<br>INH<br>IX1<br>IX<br>SP1 | 38<br>48<br>58<br>68<br>78<br>9E68 | dd<br>ff | 4<br>1<br>1<br>4<br>3<br>5 | | LSR opr<br>LSRA<br>LSRX<br>LSR opr,X<br>LSR ,X<br>LSR opr,SP | Logical Shift Right | 0 - C<br>b7 b0 | <b>‡</b> | _ | _ | 0 | <b>‡</b> | <b>‡</b> | DIR<br>INH<br>INH<br>IX1<br>IX<br>SP1 | 34<br>44<br>54<br>64<br>74<br>9E64 | dd<br>ff<br>ff | 4<br>1<br>1<br>4<br>3<br>5 | | MOV opr,opr<br>MOV opr,X+<br>MOV #opr,opr<br>MOV X+,opr | Move | $(M)_{Destination} \leftarrow (M)_{Source}$ $H:X \leftarrow (H:X) + 1 (IX+D, DIX+)$ | 0 | ı | _ | <b>‡</b> | <b>‡</b> | _ | DD<br>DIX+<br>IMD<br>IX+D | 4E<br>5E<br>6E<br>7E | dd dd<br>dd<br>ii dd<br>dd | 5<br>4<br>4<br>4 | | MUL | Unsigned multiply | $X:A \leftarrow (X) \times (A)$ | | | | | | | INH | 42 | | 5 | | NEG opr<br>NEGA<br>NEGX<br>NEG opr,X<br>NEG ,X<br>NEG opr,SP | Negate (Two's Complement) | $\begin{aligned} M &\leftarrow -(M) = \$00 - (M) \\ A &\leftarrow -(A) = \$00 - (A) \\ X &\leftarrow -(X) = \$00 - (X) \\ M &\leftarrow -(M) = \$00 - (M) \\ M &\leftarrow -(M) = \$00 - (M) \end{aligned}$ | <b>‡</b> | _ | _ | <b>‡</b> | <b>‡</b> | <b>‡</b> | DIR<br>INH<br>INH<br>IX1<br>IX<br>SP1 | 30<br>40<br>50<br>60<br>70<br>9E60 | dd<br>ff<br>ff | 4<br>1<br>1<br>4<br>3<br>5 | | NOP | No Operation | None | - | _ | _ | - | - | - | INH | 9D | | 1 | | NSA | Nibble Swap A | A ← (A[3:0]:A[7:4]) | - | _ | - | - | - | - | INH | 62 | | 3 | | ORA #opr<br>ORA opr<br>ORA opr<br>ORA opr,X<br>ORA opr,X<br>ORA ,X<br>ORA opr,SP<br>ORA opr,SP | Inclusive OR A and M | A ← (A) (M) | 0 | _ | _ | \$ | <b>‡</b> | _ | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX<br>SP1<br>SP2 | AA<br>BA<br>CA<br>DA<br>EA<br>FA<br>9EEA<br>9EDA | ii<br>dd<br>hh II<br>ee ff<br>ff<br>ee ff | 2<br>3<br>4<br>4<br>3<br>2<br>4<br>5 | | PSHA | Push A onto Stack | Push (A); $SP \leftarrow (SP) - 1$ | - | - | - | - | - | - | INH | 87 | | 2 | | PSHH | Push H onto Stack | Push (H); SP ← (SP) – 1 | - | - | - | - | - | - | INH | 8B | | 2 | | PSHX | Push X onto Stack | Push (X); SP $\leftarrow$ (SP) – 1 | - | _ | _ | _ | _ | - | INH | 89 | | 2 | | PULA | Pull A from Stack | $SP \leftarrow (SP + 1); Pull (A)$ | _ | - | _ | _ | Ē | - | INH | 86 | | 2 | | PULH | Pull H from Stack | SP ← (SP + 1); Pull (H) | _ | - | _ | _ | - | - | INH | 8A | | 2 | | PULX | Pull X from Stack | $SP \leftarrow (SP + 1); Pull(X)$ | - | _ | _ | - | - | - | INH | 88 | | 2 | MC68HC908JB8 — Rev. 1.0 **Table 6-1. Instruction Set Summary** | Source<br>Form | Operation | Description | | E | | ct c | | | Address<br>Mode | ope | Operand | es | |--------------------------------------------------------------------------------------------------|---------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|----------|----------|----------|----------|----------|-----------------------------------------------------|--------------------------------------------------|-------------------------------------------------|--------------------------------------| | Form | | · | ٧ | Н | I | N | z | С | Add | Opcode | Ope | Cycles | | ROL opr<br>ROLA<br>ROLX<br>ROL opr,X<br>ROL ,X<br>ROL opr,SP | Rotate Left through Carry | b7 b0 | <b>‡</b> | _ | _ | <b>‡</b> | <b>‡</b> | <b>‡</b> | DIR<br>INH<br>INH<br>IX1<br>IX<br>SP1 | 39<br>49<br>59<br>69<br>79<br>9E69 | dd<br>ff<br>ff | 4<br>1<br>1<br>4<br>3<br>5 | | ROR opr<br>RORA<br>RORX<br>ROR opr,X<br>ROR ,X<br>ROR opr,SP | Rotate Right through Carry | b7 b0 | <b>‡</b> | _ | _ | <b>‡</b> | <b>‡</b> | <b>‡</b> | DIR<br>INH<br>INH<br>IX1<br>IX<br>SP1 | 36<br>46<br>56<br>66<br>76<br>9E66 | dd<br>ff<br>ff | 4<br>1<br>1<br>4<br>3<br>5 | | RSP | Reset Stack Pointer | SP ← \$FF | - | - | - | - | - | - | INH | 9C | | 1 | | RTI | Return from Interrupt | $\begin{split} \text{SP} \leftarrow & (\text{SP}) + 1; \text{Pull (CCR)} \\ \text{SP} \leftarrow & (\text{SP}) + 1; \text{Pull (A)} \\ \text{SP} \leftarrow & (\text{SP}) + 1; \text{Pull (X)} \\ \text{SP} \leftarrow & (\text{SP}) + 1; \text{Pull (PCH)} \\ \text{SP} \leftarrow & (\text{SP}) + 1; \text{Pull (PCL)} \end{split}$ | <b>‡</b> | <b>‡</b> | <b>‡</b> | <b>‡</b> | <b>‡</b> | <b>‡</b> | INH | 80 | | 7 | | RTS | Return from Subroutine | $ \begin{array}{c} SP \leftarrow SP + 1; Pull (PCH) \\ SP \leftarrow SP + 1; Pull (PCL) \end{array} $ | - | _ | - | - | _ | - | INH | 81 | | 4 | | SBC #opr<br>SBC opr<br>SBC opr,X<br>SBC opr,X<br>SBC opr,X<br>SBC ,X<br>SBC opr,SP<br>SBC opr,SP | Subtract with Carry | $A \leftarrow (A) - (M) - (C)$ | <b>‡</b> | _ | _ | <b>‡</b> | <b>‡</b> | <b>‡</b> | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX<br>SP1<br>SP2 | A2<br>B2<br>C2<br>D2<br>E2<br>F2<br>9EE2<br>9ED2 | ii<br>dd<br>hh II<br>ee ff<br>ff<br>ff<br>ee ff | 2<br>3<br>4<br>4<br>3<br>2<br>4<br>5 | | SEC | Set Carry Bit | C ← 1 | - | - | _ | - | - | 1 | INH | 99 | | 1 | | SEI | Set Interrupt Mask | I ← 1 | - | - | 1 | - | - | - | INH | 9B | | 2 | | STA opr<br>STA opr<br>STA opr,X<br>STA opr,X<br>STA ,X<br>STA opr,SP<br>STA opr,SP | Store A in M | M ← (A) | 0 | _ | _ | <b>‡</b> | \$ | _ | DIR<br>EXT<br>IX2<br>IX1<br>IX<br>SP1<br>SP2 | B7<br>C7<br>D7<br>E7<br>F7<br>9EE7<br>9ED7 | dd<br>hh II<br>ee ff<br>ff<br>ff<br>ee ff | 3<br>4<br>4<br>3<br>2<br>4<br>5 | | STHX opr | Store H:X in M | (M:M + 1) ← (H:X) | 0 | - | - | <b>‡</b> | <b>‡</b> | - | DIR | 35 | dd | 4 | | STOP | Enable IRQ Pin; Stop Oscillator | I ← 0; Stop Oscillator | - | - | 0 | - | <u> </u> | - | INH | 8E | | 1 | | | | 1 | 1 | | | | _ | | | 1 | 1 | | **Table 6-1. Instruction Set Summary** | Source<br>Form | Operation | Description | | E | | ct c | n | | Address<br>Mode | əpo | Operand | es | |-----------------------------------------------------------------------------------------------|---------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|----|----|----------|----------|----------|----------------------------------------------|--------------------------------------------------|-------------------------------------------------|--------------------------------------| | Form | | | ٧ | Н | ı | N | z | С | Addı<br>Mod | Opcode | Ope | Cycles | | STX opr<br>STX opr<br>STX opr,X<br>STX opr,X<br>STX,X<br>STX opr,SP<br>STX opr,SP | Store X in M | $M \leftarrow (X)$ | 0 | _ | _ | <b>‡</b> | <b>‡</b> | _ | DIR<br>EXT<br>IX2<br>IX1<br>IX<br>SP1<br>SP2 | BF<br>CF<br>DF<br>EF<br>FF<br>9EEF<br>9EDF | dd<br>hh II<br>ee ff<br>ff<br>ff<br>ee ff | 3<br>4<br>4<br>3<br>2<br>4<br>5 | | SUB #opr<br>SUB opr<br>SUB opr<br>SUB opr,X<br>SUB opr,X<br>SUB,X<br>SUB opr,SP<br>SUB opr,SP | Subtract | A ← (A) − (M) | <b>‡</b> | _ | _ | <b>‡</b> | <b>‡</b> | <b>‡</b> | IMM DIR EXT IX2 IX1 IX SP1 SP2 | A0<br>B0<br>C0<br>D0<br>E0<br>F0<br>9EE0<br>9ED0 | ii<br>dd<br>hh II<br>ee ff<br>ff<br>ff<br>ee ff | 2<br>3<br>4<br>4<br>3<br>2<br>4<br>5 | | SWI | Software Interrupt | $\begin{array}{c} PC \leftarrow (PC) + 1; Push (PCL) \\ SP \leftarrow (SP) - 1; Push (PCH) \\ SP \leftarrow (SP) - 1; Push (X) \\ SP \leftarrow (SP) - 1; Push (A) \\ SP \leftarrow (SP) - 1; Push (CCR) \\ SP \leftarrow (SP) - 1; I \leftarrow 1 \\ PCH \leftarrow Interrupt Vector High Byte \\ PCL \leftarrow Interrupt Vector Low Byte \\ \end{array}$ | _ | _ | 1 | _ | _ | _ | INH | 83 | | 9 | | TAP | Transfer A to CCR | CCR ← (A) | <b>‡</b> | \$ | \$ | <b>‡</b> | <b>‡</b> | <b>‡</b> | INH | 84 | | 2 | | TAX | Transfer A to X | X ← (A) | - | - | _ | - | - | - | INH | 97 | | 1 | | TPA | Transfer CCR to A | $A \leftarrow (CCR)$ | - | - | - | - | - | - | INH | 85 | | 1 | | TST opr<br>TSTA<br>TSTX<br>TST opr,X<br>TST ,X<br>TST opr,SP | Test for Negative or Zero | (A) – \$00 or (X) – \$00 or (M) – \$00 | 0 | _ | _ | <b>‡</b> | <b>‡</b> | _ | DIR<br>INH<br>INH<br>IX1<br>IX<br>SP1 | 3D<br>4D<br>5D<br>6D<br>7D<br>9E6D | dd<br>ff<br>ff | 3<br>1<br>1<br>3<br>2<br>4 | | TSX | Transfer SP to H:X | H:X ← (SP) + 1 | - | - | _ | - | - | - | INH | 95 | | 2 | | TXA | Transfer X to A | A ← (X) | - | - | - | - | - | - | INH | 9F | | 1 | | TXS | Transfer H:X to SP | (SP) ← (H:X) – 1 | - | - | - | - | - | - | INH | 94 | | 2 | MC68HC908JB8 — Rev. 1.0 # **Central Processor Unit (CPU)** **Table 6-1. Instruction Set Summary** | | ırce | Operation | Description | | | E | Effec<br>CC | | 1 | ssa | 15 | ode | and | se | |--------|-----------|-----------------------------------------|-----------------------|-------------|-------|---------|-------------|-------|-------|-----------|-------|-----------|---------|--------| | FO | orm | | , | | | V H | ı | N Z | z c | Address | | Opcode | Operand | Cycles | | Α | Accumu | lator | | n | Any | bit | | | | | | | | | | С | Carry/bo | orrow bit | | opr | Ope | rand ( | (one | or t | wo b | bytes) | | | | | | CCR | Conditio | n code register | | PC | Prog | gram o | coun | ter | | | | | | | | dd | Direct a | ddress of operand | | PCH | Prog | gram o | coun | ter h | nigh | byte | | | | | | dd rr | Direct a | ddress of operand and relative offset | of branch instruction | PCL | Prog | gram o | count | ter l | ow b | byte | | | | | | DD | | direct addressing mode | | REL | Rela | itive a | ıddre | ssir | ıg m | node | | | | | | DIR | Direct a | ddressing mode | | rel | Rela | itive p | rogra | am ( | oui | nter offs | set b | yte | | | | DIX+ | | indexed with post increment address | S | rr | | | _ | | | nter offs | | • | | | | ee ff | • | d low bytes of offset in indexed, 16-bi | t offset addressing | SP1 | | • | | | | | | sing mode | | | | EXT | | d addressing mode | | SP2 | | | | 16-b | it of | fset add | dres | sing mode | ) | | | ff | | yte in indexed, 8-bit offset addressing | Į. | SP | | k poir | | | | | | | | | | Н | Half-car | | | U | | efined | | | | | | | | | | Н | | gister high byte | | V | | rflow l | | | | | | | | | | hh ll | • | d low bytes of operand address in ext | ended addressing | X | | x regi | ster | low | byte | 9 | | | | | | I | Interrupt | | | Z | Zero | | | | | | | | | | | ii<br> | | ate operand byte | | & | _ | cal Al | | | | | | | | | | IMD | | ate source to direct destination addre | ssing mode | | _ | cal O | | | | | | | | | | IMM | | ate addressing mode | | $\oplus$ | _ | cal E | | JSI | /E ( | OR . | | | | | | INH | | addressing mode | | () | | tents | | | | | | | | | | IX | | , no offset addressing mode | | <b>-( )</b> | _ | | ` | | mpl | lement) | | | | | | IX+ | | , no offset, post increment addressing | • | # | | ediate | | ue | | | | | | | | IX+D | | with post increment to direct address | sing mode | <b>«</b> | _ | exte | | | | | | | | | | IX1 | | , 8-bit offset addressing mode | | <b>←</b> | | ded w | ith | | | | | | | | | IX1+ | | , 8-bit offset, post increment address | ng mode | ? | lf | | | | | | | | | | | IX2 | | , 16-bit offset addressing mode | | | | caten | | with | 1 | | | | | | | M | • | location | | <b>‡</b> | | or cle | | | | | | | | | | N | Negative | e bit | | _ | Not a | affect | ed | | | | | | | | # 6.9 Opcode Map See Table 6-2. MC68HC908JB8 - Rev. 1.0 ### Table 6-2. Opcode Map | | Bit Mani | pulation | Branch | | | Read-Mo | dify-Write | | | Cor | itrol | | | | Register | /Memory | | | | |------------|----------------------|---------------------|--------------------|--------------------|---------------------|---------------------|---------------------|--------------------|--------------------|--------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------| | | DIR | DIR | REL | DIR | INH | INH | IX1 | SP1 | IX | INH | INH | IMM | DIR | EXT | IX2 | SP2 | IX1 | SP1 | IX | | MSB<br>LSB | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 9E6 | 7 | 8 | 9 | A | В | С | D | 9ED | E | 9EE | F | | 0 | 5<br>BRSET0<br>3 DIR | 4<br>BSET0<br>2 DIR | 3<br>BRA<br>2 REL | 4<br>NEG<br>2 DIR | 1<br>NEGA<br>1 INH | 1<br>NEGX<br>1 INH | 4<br>NEG<br>2 IX1 | 5<br>NEG<br>3 SP1 | 3<br>NEG<br>1 IX | 7<br>RTI<br>1 INH | 3<br>BGE<br>2 REL | 2<br>SUB<br>2 IMM | 3<br>SUB<br>2 DIR | 4<br>SUB<br>3 EXT | 4<br>SUB<br>3 IX2 | 5<br>SUB<br>4 SP2 | 3<br>SUB<br>2 IX1 | 4<br>SUB<br>3 SP1 | SUB<br>1 IX | | 1 | 5<br>BRCLR0<br>3 DIR | 4<br>BCLR0<br>2 DIR | 3<br>BRN<br>2 REL | 5<br>CBEQ<br>3 DIR | CBEQA<br>3 IMM | CBEQX<br>3 IMM | 5<br>CBEQ<br>3 IX1+ | 6<br>CBEQ<br>4 SP1 | CBEQ<br>2 IX+ | 4<br>RTS<br>1 INH | 3<br>BLT<br>2 REL | 2<br>CMP<br>2 IMM | 3<br>CMP<br>2 DIR | 4<br>CMP<br>3 EXT | 4<br>CMP<br>3 IX2 | 5<br>CMP<br>4 SP2 | 3<br>CMP<br>2 IX1 | 4<br>CMP<br>3 SP1 | CMP<br>1 IX | | 2 | 5<br>BRSET1<br>3 DIR | 4<br>BSET1<br>2 DIR | 3<br>BHI<br>2 REL | | 5<br>MUL<br>1 INH | 7<br>DIV<br>1 INH | 3<br>NSA<br>1 INH | | 2<br>DAA<br>1 INH | | 3<br>BGT<br>2 REL | SBC<br>2 IMM | 3<br>SBC<br>2 DIR | SBC<br>3 EXT | SBC<br>3 IX2 | 5<br>SBC<br>4 SP2 | 3<br>SBC<br>2 IX1 | SBC<br>3 SP1 | SBC<br>1 IX | | 3 | 5<br>BRCLR1<br>3 DIR | 4<br>BCLR1<br>2 DIR | 3<br>BLS<br>2 REL | 4<br>COM<br>2 DIR | 1<br>COMA<br>1 INH | 1<br>COMX<br>1 INH | COM<br>2 IX1 | 5<br>COM<br>3 SP1 | COM<br>1 IX | 9<br>SWI<br>1 INH | 3<br>BLE<br>2 REL | CPX<br>2 IMM | 3<br>CPX<br>2 DIR | 4<br>CPX<br>3 EXT | 4<br>CPX<br>3 IX2 | 5<br>CPX<br>4 SP2 | 3<br>CPX<br>2 IX1 | 4<br>CPX<br>3 SP1 | CPX<br>1 IX | | 4 | 5<br>BRSET2<br>3 DIR | BSET2<br>2 DIR | 3<br>BCC<br>2 REL | 4<br>LSR<br>2 DIR | 1<br>LSRA<br>1 INH | 1<br>LSRX<br>1 INH | 4<br>LSR<br>2 IX1 | 5<br>LSR<br>3 SP1 | 3<br>LSR<br>1 IX | 2<br>TAP<br>1 INH | 2<br>TXS<br>1 INH | 2<br>AND<br>2 IMM | 3<br>AND<br>2 DIR | 4<br>AND<br>3 EXT | 4<br>AND<br>3 IX2 | 5<br>AND<br>4 SP2 | 3<br>AND<br>2 IX1 | 4<br>AND<br>3 SP1 | 2<br>AND<br>1 IX | | 5 | 5<br>BRCLR2<br>3 DIR | 4<br>BCLR2<br>2 DIR | 3<br>BCS<br>2 REL | 4<br>STHX<br>2 DIR | 3<br>LDHX<br>3 IMM | 4<br>LDHX<br>2 DIR | 3<br>CPHX<br>3 IMM | | 4<br>CPHX<br>2 DIR | 1<br>TPA<br>1 INH | 2<br>TSX<br>1 INH | BIT<br>2 IMM | 3<br>BIT<br>2 DIR | 4<br>BIT<br>3 EXT | 4<br>BIT<br>3 IX2 | 5<br>BIT<br>4 SP2 | 3<br>BIT<br>2 IX1 | 4<br>BIT<br>3 SP1 | BIT<br>1 IX | | 6 | 5<br>BRSET3<br>3 DIR | 4<br>BSET3<br>2 DIR | 3<br>BNE<br>2 REL | 4<br>ROR<br>2 DIR | 1<br>RORA<br>1 INH | 1<br>RORX<br>1 INH | 4<br>ROR<br>2 IX1 | 5<br>ROR<br>3 SP1 | 3<br>ROR<br>1 IX | 2<br>PULA<br>1 INH | | 2<br>LDA<br>2 IMM | 3<br>LDA<br>2 DIR | 4<br>LDA<br>3 EXT | 4<br>LDA<br>3 IX2 | 5<br>LDA<br>4 SP2 | 3<br>LDA<br>2 IX1 | 4<br>LDA<br>3 SP1 | 2<br>LDA<br>1 IX | | 7 | 5<br>BRCLR3<br>3 DIR | 4<br>BCLR3<br>2 DIR | 3<br>BEQ<br>2 REL | 4<br>ASR<br>2 DIR | 1<br>ASRA<br>1 INH | 1<br>ASRX<br>1 INH | 4<br>ASR<br>2 IX1 | 5<br>ASR<br>3 SP1 | 3<br>ASR<br>1 IX | 2<br>PSHA<br>1 INH | 1<br>TAX<br>1 INH | AIS<br>2 IMM | 3<br>STA<br>2 DIR | 4<br>STA<br>3 EXT | STA<br>3 IX2 | 5<br>STA<br>4 SP2 | 3<br>STA<br>2 IX1 | 4<br>STA<br>3 SP1 | STA<br>1 IX | | 8 | 5<br>BRSET4<br>3 DIR | 4<br>BSET4<br>2 DIR | 3<br>BHCC<br>2 REL | 4<br>LSL<br>2 DIR | 1<br>LSLA<br>1 INH | 1<br>LSLX<br>1 INH | 4<br>LSL<br>2 IX1 | 5<br>LSL<br>3 SP1 | 3<br>LSL<br>1 IX | 2<br>PULX<br>1 INH | 1<br>CLC<br>1 INH | EOR<br>2 IMM | 3<br>EOR<br>2 DIR | 4<br>EOR<br>3 EXT | 4<br>EOR<br>3 IX2 | 5<br>EOR<br>4 SP2 | 3<br>EOR<br>2 IX1 | EOR<br>3 SP1 | EOR<br>1 IX | | 9 | 5<br>BRCLR4<br>3 DIR | 4<br>BCLR4<br>2 DIR | 3<br>BHCS<br>2 REL | 4<br>ROL<br>2 DIR | 1<br>ROLA<br>1 INH | 1<br>ROLX<br>1 INH | 4<br>ROL<br>2 IX1 | 5<br>ROL<br>3 SP1 | 3<br>ROL<br>1 IX | 2<br>PSHX<br>1 INH | 1<br>SEC<br>1 INH | ADC<br>2 IMM | 3<br>ADC<br>2 DIR | 4<br>ADC<br>3 EXT | 4<br>ADC<br>3 IX2 | 5<br>ADC<br>4 SP2 | 3<br>ADC<br>2 IX1 | 4<br>ADC<br>3 SP1 | 2<br>ADC<br>1 IX | | Α | 5<br>BRSET5<br>3 DIR | 4<br>BSET5<br>2 DIR | 3<br>BPL<br>2 REL | 4<br>DEC<br>2 DIR | 1<br>DECA<br>1 INH | 1<br>DECX<br>1 INH | DEC<br>2 IX1 | 5<br>DEC<br>3 SP1 | DEC<br>1 IX | 2<br>PULH<br>1 INH | 2<br>CLI<br>1 INH | ORA<br>2 IMM | 3<br>ORA<br>2 DIR | 4<br>ORA<br>3 EXT | 4<br>ORA<br>3 IX2 | 5<br>ORA<br>4 SP2 | 3<br>ORA<br>2 IX1 | 4<br>ORA<br>3 SP1 | ORA<br>1 IX | | В | 5<br>BRCLR5<br>3 DIR | 4<br>BCLR5<br>2 DIR | 3<br>BMI<br>2 REL | 5<br>DBNZ<br>3 DIR | 3<br>DBNZA<br>2 INH | 3<br>DBNZX<br>2 INH | 5<br>DBNZ<br>3 IX1 | | 4<br>DBNZ<br>2 IX | 2<br>PSHH<br>1 INH | 2<br>SEI<br>1 INH | 2<br>ADD<br>2 IMM | | 4<br>ADD<br>3 EXT | 4<br>ADD<br>3 IX2 | 5<br>ADD<br>4 SP2 | | 4<br>ADD<br>3 SP1 | 2<br>ADD<br>1 IX | | С | 5<br>BRSET6<br>3 DIR | 4<br>BSET6<br>2 DIR | 3<br>BMC<br>2 REL | 4<br>INC<br>2 DIR | 1<br>INCA<br>1 INH | 1<br>INCX<br>1 INH | 4<br>INC<br>2 IX1 | 5<br>INC<br>3 SP1 | 3<br>INC<br>1 IX | 1<br>CLRH<br>1 INH | 1<br>RSP<br>1 INH | | 2<br>JMP<br>2 DIR | 3<br>JMP<br>3 EXT | 4<br>JMP | | 3<br>JMP<br>2 IX1 | | JMP<br>1 IX | | D | | 4<br>BCLR6<br>2 DIR | | 3<br>TST<br>2 DIR | 1<br>TSTA<br>1 INH | 1<br>TSTX<br>1 INH | | 4<br>TST<br>3 SP1 | | | 1<br>NOP<br>1 INH | | | 5<br>JSR<br>3 EXT | | | 5<br>JSR<br>2 IX1 | | JSR<br>1 IX | | E | | 4<br>BSET7<br>2 DIR | | | 5<br>MOV<br>3 DD | 4<br>MOV<br>2 DIX+ | 4<br>MOV<br>3 IMD | | 4<br>MOV<br>2 IX+D | 1<br>STOP<br>1 INH | * | 2<br>LDX<br>2 IMM | | | | 5<br>LDX<br>4 SP2 | | 4<br>LDX<br>3 SP1 | 2<br>LDX<br>1 IX | | F | 5<br>BRCLR7<br>3 DIR | 4<br>BCLR7<br>2 DIR | 3<br>BIH<br>2 REL | 3<br>CLR<br>2 DIR | 1<br>CLRA<br>1 INH | 1<br>CLRX<br>1 INH | 3<br>CLR<br>2 IX1 | 4<br>CLR<br>3 SP1 | 2<br>CLR<br>1 IX | 1<br>WAIT<br>1 INH | 1<br>TXA<br>1 INH | 2<br>AIX<br>2 IMM | 3<br>STX<br>2 DIR | 4<br>STX<br>3 EXT | STX<br>3 IX2 | 5<br>STX<br>4 SP2 | 3<br>STX<br>2 IX1 | 4<br>STX<br>3 SP1 | STX<br>1 IX | Technical Data INH Inherent REL Relative IMM Immediate IX Indexed, No Offset DIR Direct IX1 Indexed, 8-Bit Offset EXT Extended IX2 Indexed, 16-Bit Offset IX+D Indexed-Direct IMD Immediate-Direct IX+D Indexed-Direct DIX+ Direct-Indexed \*Pre-byte for stack pointer indexed instructions SP1 Stack Pointer, 8-Bit Offset SP2 Stack Pointer, 16-Bit Offset IX+ Indexed, No Offset with IX+ Indexed, No Offset with Post Increment IX1+ Indexed, 1-Byte Offset with Post Increment Low Byte of Opcode in Hexadecimal MSB 0 High Byte of Opcode in Hexadecimal Cycles Opcode Mnemonic Number of Bytes / Addressing Mode # Central Processor Unit (CPU) Technical Data MC68HC908JB8 — Rev. 1.0 # Section 7. Oscillator (OSC) #### 7.1 Contents | 7.2 | Introduction | |--------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7.3 | Oscillator External Connections | | 7.4<br>7.4.1<br>7.4.2<br>7.4.3<br>7.4.4<br>7.4.5 | I/O Signals.89Crystal Amplifier Input Pin (OSC1).89Crystal Amplifier Output Pin (OSC2).89Oscillator Enable Signal (SIMOSCEN).89External Clock Source (OSCXCLK).89Oscillator Out (OSCOUT).90 | | 7.5<br>7.5.1<br>7.5.2 | Low-Power Modes.90Wait Mode.90Stop Mode.90 | | 7.6 | Oscillator During Break Mode | #### 7.2 Introduction The oscillator circuit is designed for use with crystals or ceramic resonators. The oscillator circuit generates the crystal clock signal. The crystal oscillator output signal passes through the clock doubler. OSCXCLK is the output signal of the clock doubler. OSCXCLK is divided by two before being passed on to the system integration module (SIM) for bus clock generation. **Figure 7-1** shows the structure of the oscillator. The oscillator requires various external components. MC68HC908JB8 — Rev. 1.0 Technical Data #### 7.3 Oscillator External Connections In its typical configuration, the oscillator requires five external components. The crystal oscillator is normally connected in a Pierce oscillator configuration, as shown in **Figure 7-1**. This figure shows only the logical representation of the internal components and may not represent actual circuitry. The oscillator configuration uses five components: - Crystal, X<sub>1</sub> - Fixed capacitor, C<sub>1</sub> - Tuning capacitor, C<sub>2</sub> (can also be a fixed capacitor) - Feedback resistor, R<sub>R</sub> - Series resistor, R<sub>S</sub> (optional) <sup>\*</sup> R<sub>S</sub> can be 0 (shorted) when used with higher-frequency crystals. Refer to manufacturer's data. Figure 7-1. Oscillator External Connections The series resistor $(R_S)$ is included in the diagram to follow strict Pierce oscillator guidelines and may not be required for all ranges of operation, especially with high-frequency crystals. Refer to the crystal manufacturer's data for more information. # 7.4 I/O Signals The following paragraphs describe the oscillator input/output (I/O) signals. ### 7.4.1 Crystal Amplifier Input Pin (OSC1) The OSC1 pin is an input to the crystal oscillator amplifier. #### 7.4.2 Crystal Amplifier Output Pin (OSC2) The OSC2 pin is the output of the crystal oscillator inverting amplifier. #### 7.4.3 Oscillator Enable Signal (SIMOSCEN) The SIMOSCEN signal comes from the system integration module (SIM) and enables the oscillator. ### 7.4.4 External Clock Source (OSCXCLK) The crystal oscillator output signal passes through the clock doubler and OSCXCLK is the output signal of the clock doubler. OSCXCLK runs at twice the speed of the crystal (f<sub>XCLK</sub>). Figure 7-1 shows only the logical relation of OSCXCLK to OSC1 and OSC2 and may not represent the actual circuitry. The duty cycle of OSCXCLK is unknown and may depend on the crystal and other external factors. Also, the frequency and amplitude of OSCXCLK can be unstable at startup. MC68HC908JB8 — Rev. 1.0 # Oscillator (OSC) #### 7.4.5 Oscillator Out (OSCOUT) The clock driven to the SIM is OSCXCLK. This signal is driven to the SIM for generation of the bus clocks used by the CPU and other modules on the MCU. OSCOUT will be divided again in the SIM and results in the internal bus frequency being one forth of the OSCXCLK frequency or one half of the crystal frequency. #### 7.5 Low-Power Modes The WAIT and STOP instructions put the MCU in low-power-consumption standby modes. #### 7.5.1 Wait Mode The WAIT instruction has no effect on the oscillator logic. OSCXCLK continues to drive to the SIM module. ### 7.5.2 Stop Mode The STOP instruction disables the OSCXCLK output. # 7.6 Oscillator During Break Mode The oscillator continues to drive OSCXCLK when the chip enters the break state. # Section 8. System Integration Module (SIM) ## 8.1 Contents | 8.2 Int | troduction | . 92 | |-------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------| | 8.3 SII<br>8.3.1<br>8.3.2<br>8.3.3 | M Bus Clock Control and Generation Bus Timing | . 95<br>. 95 | | 8.4 Re<br>8.4.1<br>8.4.2<br>8.4.2.1<br>8.4.2.2<br>8.4.2.3<br>8.4.2.4<br>8.4.2.5<br>8.4.2.6<br>8.4.2.7 | External Pin Reset Active Resets from Internal Sources Power-On Reset Computer Operating Properly (COP) Reset Illegal Opcode Reset Illegal Address Reset Low-Voltage Inhibit (LVI) Reset Universal Serial Bus Reset Registers Values After Different Resets | .96<br>.97<br>.98<br>.99<br>.99 | | 8.5 SII<br>8.5.1<br>8.5.2<br>8.5.3 | M Counter | 101<br>102 | | 8.6 Ex<br>8.6.1<br>8.6.1.1<br>8.6.1.2<br>8.6.2<br>8.6.2.1<br>8.6.3<br>8.6.4<br>8.6.5 | Interrupts Hardware Interrupts SWI Instruction Interrupt Status Registers Interrupt Status Register 1 Reset Break Interrupts Status Flag Protection in Break Mode | 102<br>105<br>106<br>106<br>107<br>107 | MC68HC908JB8 — Rev. 1.0 | 8.7 | Low-Power Modes | . 108 | |-------|-----------------------------|-------| | 8.7.1 | Wait Mode | . 108 | | 8.7.2 | Stop Mode | . 110 | | 8.8 | SIM Registers | .111 | | 8.8.1 | Break Status Register | .111 | | 8.8.2 | Reset Status Register | .112 | | 8.8.3 | Break Flag Control Register | .114 | #### 8.2 Introduction This section describes the system integration module (SIM), which supports up to 8 external and/or internal interrupts. Together with the CPU, the SIM controls all MCU activities. The SIM is a system state controller that coordinates CPU and exception timing. A block diagram of the SIM is shown in **Figure 8-1**. **Figure 8-2** is a summary of the SIM I/O registers. The SIM is responsible for: - Bus clock generation and control for CPU and peripherals - Stop/wait/reset/break entry and recovery - Internal clock control - Master reset control, including power-on reset (POR) and COP timeout - Interrupt control: - Acknowledge timing - Arbitration control timing - Vector address generation - CPU enable/disable timing - Modular architecture expandable to 128 interrupt sources Figure 8-1. SIM Block Diagram **Table 8-1. SIM Module Signal Name Conventions** | Signal Name | Description | |-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | OSCXCLK | Clock doubler output which has twice the frequency of OSC1 from the oscillator | | OSCOUT | The OSCXCLK frequency divided by two. This signal is again divided by two in the SIM to generate the internal bus clocks. (Bus clock = OSCXCLK $\div$ 4 = $f_{OSC}$ $\div$ 2) | | IAB | Internal address bus | | IDB | Internal data bus | | PORRST | Signal from the power-on reset module to the SIM | | IRST | Internal reset signal | | R/W | Read/write signal | MC68HC908JB8 — Rev. 1.0 | Addr. | Register Name | | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | |-----------|------------------------------------------|-----------------|-------|-----|-----|------|------|-----|------------------|-------| | \$FE00 | Break Status Register<br>(BSR) | Read:<br>Write: | R | R | R | R | R | R | SBSW<br>See note | R | | | , | Reset: | | | | | | | 0 | | | Note: Wri | ting a logic 0 clears SBSW | <i>I</i> . | | | | | | | | | | | | Read: | POR | PIN | COP | ILOP | ILAD | USB | LVI | 0 | | \$FE01 | Reset Status Register (RSR) | Write: | | | | | | | | | | | (NON) | POR: | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | Read: | R | R | R | R | R | R | R | R | | \$FE02 | Reserved | Write: | 1. | 10 | 10 | 10 | 1 | 11 | 10 | | | | | _ | | | | | | | | | | \$FE03 | Break Flag Control<br>Register<br>(BFCR) | Read: | BCFE | R | R | R | R | R | R | R | | | | Reset: | 0 | | | | | | | | | \$FE04 | | Read: | IF6 | IF5 | IF4 | IF3 | IF2 | IF1 | 0 | 0 | | | nterrupt Status Register 1 | Write: | R | R | R | R | R | R | R | R | | • | (INT1) | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Figure 8-2. SIM I/O Register Summary ## 8.3 SIM Bus Clock Control and Generation The bus clock generator provides system clock signals for the CPU and peripherals on the MCU. The system clocks are generated from an incoming clock, OSCOUT, as shown in **Figure 8-3**. Figure 8-3. SIM Clock Signals ### 8.3.1 Bus Timing In user mode, the internal bus frequency is the oscillator frequency divided by two. #### 8.3.2 Clock Startup from POR or LVI Reset When the power-on reset (POR) module or the low-voltage inhibit module generates a reset, the clocks to the CPU and peripherals are inactive and held in an inactive phase until after the 4096 OSCXCLK cycle POR timeout has completed. The RST pin is driven low by the SIM during this entire period. The IBUS clocks start upon completion of the timeout. #### 8.3.3 Clocks in Stop Mode and Wait Mode Upon exit from stop mode by an interrupt, break, or reset, the SIM allows OSCXCLK to clock the SIM counter. The CPU and peripheral clocks do not become active until after the stop delay timeout. This timeout is selectable as 4096 or 2048 OSCXCLK cycles. (See 8.7.2 Stop Mode.) In wait mode, the CPU clocks are inactive. The SIM also produces two sets of clocks for other modules. Refer to the wait mode subsection of each module to see if the module is active or inactive in wait mode. Some modules can be programmed to be active in wait mode. # 8.4 Reset and System Initialization The MCU has these reset sources: - Power-on reset module (POR) - External reset pin (RST) - Computer operating properly module (COP) - Illegal opcode - Illegal address - Universal serial bus module (USB) - Low-voltage inhibit module (LVI) MC68HC908JB8 — Rev. 1.0 All of these resets produce the vector \$FFFE–FFFF (\$FEFE–FEFF in monitor mode) and assert the internal reset signal (IRST). IRST causes all registers to be returned to their default values and all modules to be returned to their reset states. An internal reset clears the SIM counter (see **8.5 SIM Counter**), but an external reset does not. Each of the resets sets a corresponding bit in the reset status register (RSR). (See **8.8 SIM Registers**.) #### 8.4.1 External Pin Reset The RST pin circuit includes an internal pullup device. Pulling the asynchronous RST pin low halts all processing. The PIN bit of the reset status register (RSR) is set as long as RST is held low for a minimum of 67 OSCXCLK cycles, assuming that neither the POR nor the LVI was the source of the reset. See Table 8-2 for details. Figure 8-4 shows the relative timing. **Table 8-2. PIN Bit Set Timing** | Reset Type | Number of Cycles Required to Set PIN | | | | | |------------|--------------------------------------|--|--|--|--| | POR/LVI | 4163 (4096 + 64 + 3) | | | | | | All others | 67 (64 + 3) | | | | | Figure 8-4. External Reset Timing #### 8.4.2 Active Resets from Internal Sources All internal reset sources actively pull the RST pin low for 32 OSCXCLK cycles to allow resetting of external peripherals. The internal reset signal IRST continues to be asserted for an additional 32 cycles. (See Figure 8-5.) An internal reset can be caused by an illegal address, illegal opcode, COP timeout, LVI, the USB module or POR. (See Figure 8-6. Sources of Internal Reset.) **NOTE:** For LVI or POR resets, the SIM cycles through 4096 OSCXCLK cycles during which the SIM forces the $\overline{RST}$ pin low. The internal reset signal then follows the sequence from the falling edge of $\overline{RST}$ shown in Figure 8-5. Figure 8-5. Internal Reset Timing The COP reset is asynchronous to the bus clock. Figure 8-6. Sources of Internal Reset The active reset feature allows the part to issue a reset to peripherals and other chips within a system built around the MCU. MC68HC908JB8 — Rev. 1.0 #### 8.4.2.1 Power-On Reset When power is first applied to the MCU, the power-on reset module (POR) generates a pulse to indicate that power-on has occurred. The external reset pin (RST) is held low while the SIM counter counts out 4096 OSCXCLK cycles. Sixty-four OSCXCLK cycles later, the CPU and memories are released from reset to allow the reset vector sequence to occur. At power-on, the following events occur: - A POR pulse is generated. - The internal reset signal is asserted. - The SIM enables the oscillator to drive OSCXCLK. - Internal clocks to the CPU and modules are held inactive for 4096 OSCXCLK cycles to allow stabilization of the oscillator. - The RST pin is driven low during the oscillator stabilization time. - The POR bit of the reset status register (RSR) is set and all other bits in the register are cleared. Figure 8-7. POR Recovery ### 8.4.2.2 Computer Operating Properly (COP) Reset An input to the SIM is reserved for the COP reset signal. The overflow of the COP counter causes an internal reset and sets the COP bit in the reset status register (RSR). The SIM actively pulls down the RST pin for all internal reset sources. To prevent a COP module timeout, write any value to location \$FFFF. Writing to location \$FFFF clears the COP counter and stages 12 through 5 of the SIM counter. The SIM counter output, which occurs at least every $2^{12} - 2^4$ OSCXCLK cycles, drives the COP counter. The COP should be serviced as soon as possible out of reset to guarantee the maximum amount of time before the first timeout. The COP module is disabled if the $\overline{RST}$ pin or the $\overline{IRQ}$ pin is held at $V_{DD} + V_{HI}$ while the MCU is in monitor mode. The COP module can be disabled only through combinational logic conditioned with the high voltage signal on the $\overline{RST}$ or the $\overline{IRQ}$ pin. This prevents the COP from becoming disabled as a result of external noise. During a break state, $V_{DD} + V_{HI}$ on the $\overline{RST}$ pin disables the COP module. ### 8.4.2.3 Illegal Opcode Reset The SIM decodes signals from the CPU to detect illegal instructions. An illegal instruction sets the ILOP bit in the reset status register (RSR) and causes a reset. If the stop enable bit, STOP, in the mask option register is logic 0, the SIM treats the STOP instruction as an illegal opcode and causes an illegal opcode reset. The SIM actively pulls down the $\overline{RST}$ pin for all internal reset sources. ### 8.4.2.4 Illegal Address Reset An opcode fetch from an unmapped address generates an illegal address reset. The SIM verifies that the CPU is fetching an opcode prior to asserting the ILAD bit in the reset status register (RSR) and resetting the MCU. A data fetch from an unmapped address does not generate a reset. The SIM actively pulls down the RST pin for all internal reset sources. MC68HC908JB8 — Rev. 1.0 ### 8.4.2.5 Low-Voltage Inhibit (LVI) Reset The low-voltage inhibit module (LVI) asserts its output to the SIM when the $V_{DD}$ voltage falls to the LVI reset voltage, $V_{TRIP}$ . The LVI bit in the reset status register (RSR) is set, and the external reset pin ( $\overline{RST}$ ) is held low while the SIM counter counts out 4096 OSCXCLK cycles. Sixty-four OSCXCLK cycles later, the CPU is released from reset to allow the reset vector sequence to occur. The SIM actively pulls down the $\overline{RST}$ pin for all internal reset sources. #### 8.4.2.6 Universal Serial Bus Reset The USB module will detect a reset signaled on the bus by the presence of an extended SE0 at the USB data pins of a device. The MCU seeing a single-ended 0 on its USB data inputs for more than 2.5 µs treats that signal as a reset. After the reset is removed, the device will be in the attached, but not yet addressed or configured, state (refer to Section 9.1 USB Devices of the *Universal Serial Bus Specification* Rev. 1.1). The device must be able to accept the device address via a SET\_ADDRESS command (refer to Section 9.4 of the *Universal Serial Bus Specification* Rev. 1.1) no later than 10 ms after the reset is removed. USB reset can be disabled to generate an internal reset. It can be configured to generate IRQ1 interrupt. (See Section 5. Configuration Register (CONFIG).) **NOTE:** USB reset is disabled when the USB module is disabled by clearing the USBEN bit of the USB Address Register (UADDR). #### 8.4.2.7 Registers Values After Different Resets Some registers are reset by POR or LVI reset only. **Table 8-3** shows the registers or register bits which are unaffected by normal resets. Table 8-3. Registers not Affected by Normal Reset | Bits | Registers | After Reset<br>(except POR or<br>LVI) | After POR or LVI | |---------------|--------------------------------|---------------------------------------|------------------| | URSTD, LVIDIS | CONFIG | Unaffected | 0 | | USBEN | UADDR | Unaffected | 0 | | PULLEN | UCR3 | Unaffected | 0 | | All | USR0, USR1 | Unaffected | Indeterminate | | All | UE0D0-UE0D7 | Unaffected | Indeterminate | | All | UE1D0-UE1D7 | Unaffected | Indeterminate | | All | UE2D0-UE2D7 | Unaffected | Indeterminate | | All | PTA, PTB, PTC,<br>PTD, and PTE | Unaffected | Indeterminate | | DDRA7 | DDRA | Unaffected | 0 | #### 8.5 SIM Counter The SIM counter is used by the power-on reset module (POR) and in stop mode recovery to allow the oscillator time to stabilize before enabling the internal bus (IBUS) clocks. The SIM counter also serves as a prescalar for the computer operating properly module (COP). The SIM counter uses 12 stages for counting, followed by a 13th stage that triggers a reset of SIM counters and supplies the clock for the COP module. The SIM counter is clocked by the falling edge of OSCXCLK. ### 8.5.1 SIM Counter During Power-On Reset The power-on reset module (POR) detects power applied to the MCU. At power-on, the POR circuit asserts the signal PORRST. Once the SIM is initialized, it enables the oscillator to drive the bus clock state machine. MC68HC908JB8 — Rev. 1.0 ### 8.5.2 SIM Counter During Stop Mode Recovery The SIM counter also is used for stop mode recovery. The STOP instruction clears the SIM counter. After an interrupt, break, or reset, the SIM senses the state of the short stop recovery bit, SSREC, in the configuration register (CONFIG). If the SSREC bit is a logic 1, then the stop recovery is reduced from the normal delay of 4096 OSCXCLK cycles down to 2048 OSCXCLK cycles. This is ideal for applications using canned oscillators that do not require long startup times from stop mode. External crystal applications should use the full stop recovery time, that is, with SSREC cleared in the configuration register (CONFIG). #### 8.5.3 SIM Counter and Reset States External reset has no effect on the SIM counter. (See 8.7.2 Stop Mode for details.) The SIM counter is free-running after all reset states. (See 8.4.2 Active Resets from Internal Sources for counter control and internal reset recovery sequences.) ## 8.6 Exception Control Normal, sequential program execution can be changed in three different ways: - Interrupts - Maskable hardware CPU interrupts - Non-maskable software interrupt instruction (SWI) - Reset - Break interrupts #### 8.6.1 Interrupts An interrupt temporarily changes the sequence of program execution to respond to a particular event. **Figure 8-8** flow charts the handling of system interrupts. Technical Data MC68HC908JB8 — Rev. 1.0 Figure 8-8. Interrupt Processing Interrupts are latched and arbitration is performed in the SIM at the start of interrupt processing. The arbitration result is a constant that the CPU uses to determine which vector to fetch. Once an interrupt is latched by the SIM, no other interrupt can take precedence, regardless of priority, until the latched interrupt is serviced or the I bit is cleared. At the beginning of an interrupt, the CPU saves the CPU register contents on the stack and sets the interrupt mask (I bit) to prevent additional interrupts. At the end of an interrupt, the RTI instruction recovers the CPU register contents from the stack so that normal processing can resume. **Figure 8-9** shows interrupt entry timing. **Figure 8-10** shows interrupt recovery timing. Figure 8-9. Interrupt Entry Figure 8-10. Interrupt Recovery Technical Data MC68HC908JB8 — Rev. 1.0 #### 8.6.1.1 Hardware Interrupts A hardware interrupt does not stop the current instruction. Processing of a hardware interrupt begins after completion of the current instruction. When the current instruction is complete, the SIM checks all pending hardware interrupts. If interrupts are not masked (I bit clear in the condition code register) and if the corresponding interrupt enable bit is set, the SIM proceeds with interrupt processing; otherwise, the next instruction is fetched and executed. If more than one interrupt is pending at the end of an instruction execution, the highest priority interrupt is serviced first. **Figure 8-11** demonstrates what happens when two interrupts are pending. If an interrupt is pending upon exit from the original interrupt service routine, the pending interrupt is serviced before the LDA instruction is executed. Figure 8-11. Interrupt Recognition Example The LDA opcode is prefetched by both the INT1 and INT2 RTI instructions. However, in the case of the INT1 RTI prefetch, this is a redundant operation. #### **NOTE:** To maintain compatibility with the M6805 Family, the H register is not pushed on the stack during interrupt entry. If the interrupt service routine modifies the H register or uses the indexed addressing mode, software should save the H register and then restore it prior to exiting the routine. MC68HC908JB8 — Rev. 1.0 #### 8.6.1.2 SWI Instruction The SWI instruction is a non-maskable instruction that causes an interrupt regardless of the state of the interrupt mask (I bit) in the condition code register. **NOTE:** A software interrupt pushes PC onto the stack. A software interrupt does **not** push PC–1, as a hardware interrupt does. ## 8.6.2 Interrupt Status Registers The flags in the interrupt status registers identify maskable interrupt sources. **Table 8-4** summarizes the interrupt sources and the interrupt status register flags that they set. The interrupt status registers can be useful for debugging. **Table 8-4. Interrupt Sources** | Source | Flags | Mask <sup>(1)</sup> | INT Register Flag | Priority <sup>(2)</sup> | Vector Address | | |----------------------------|-----------------|---------------------|-------------------|-------------------------|------------------------|--| | SWI Instruction | | | _ | 0 | \$FFFC-\$FFFD | | | USB Reset Interrupt | RSTF | URSTD | | | | | | USB Endpoint 0 Transmit | TXD0F | TXD0IE | | | \$FFFA-\$FFFB | | | USB Endpoint 0 Receive | RXD0F | RXD0IE | | | | | | USB Endpoint 1Transmit | TXD1F | TXD1IE | IF2 | 1 | | | | USB Endpoint 2 Transmit | TXD2F | TXD2IE | IFZ | | | | | USB Endpoint 2 Receive | RXD2F | RXD2IE | | | | | | USB End of Packet | EOPF | EOPIE | | | | | | USB Resume Interrupt | RESUMF | _ | | | | | | IRQ1 Interrupt (IRQ, PTE4) | IRQF1<br>PTE4IF | IMASK1 | IF1 | 2 | \$FFF8 <b>-</b> \$FFF9 | | | TIM Channel 0 | CH0F | CH0IE | IF3 | 3 | \$FFF6-\$FFF7 | | | TIM Channel 1 | CH1F | CH1IE | IF4 | 4 | \$FFF4-\$FFF5 | | | TIM Overflow | TOF | TOIE | IF5 | 5 | \$FFF2-\$FFF3 | | | Keyboard Pins | KEYF | IMASKK | IF6 | 6 | \$FFF0-\$FFF1 | | <sup>1.</sup> The I bit in the condition code register is a global mask for all interrupt sources except the SWI instruction. Technical Data MC68HC908JB8 — Rev. 1.0 <sup>2. 0 =</sup> highest priority ### 8.6.2.1 Interrupt Status Register 1 | Address: | \$FE04 | | | | | | | | | |----------|--------|-----------|------------|-----|-----|-----|---|-------|--| | | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | | Read: | IF6 | IF5 | IF4 | IF3 | IF2 | IF1 | 0 | 0 | | | Write: | R | R | R | R | R | R | R | R | | | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | R | = Reserve | = Reserved | | | | | | | Figure 8-12. Interrupt Status Register 1 (INT1) IF6-IF1 — Interrupt Flags 1-6 These flags indicate the presence of interrupt requests from the sources shown in **Table 8-4**. 1 = Interrupt request present 0 = No interrupt request present Bit 0 and Bit 1 — Always read 0 #### 8.6.3 Reset All reset sources always have equal and highest priority and cannot be arbitrated. #### 8.6.4 Break Interrupts The break module can stop normal program flow at a software-programmable break point by asserting its break interrupt output. (See **Section 17. Break Module (BREAK)**.) The SIM puts the CPU into the break state by forcing it to the SWI vector location. Refer to the break interrupt subsection of each module to see how each module is affected by the break state. MC68HC908JB8 — Rev. 1.0 ### 8.6.5 Status Flag Protection in Break Mode The SIM controls whether status flags contained in other modules can be cleared during break mode. The user can select whether flags are protected from being cleared by properly initializing the break clear flag enable bit (BCFE) in the break flag control register (BFCR). Protecting flags in break mode ensures that set flags will not be cleared while in break mode. This protection allows registers to be freely read and written during break mode without losing status flag information. Setting the BCFE bit enables the clearing mechanisms. Once cleared in break mode, a flag remains cleared even when break mode is exited. Status flags with a 2-step clearing mechanism — for example, a read of one register followed by the read or write of another — are protected, even when the first step is accomplished prior to entering break mode. Upon leaving break mode, execution of the second step will clear the flag as normal. #### 8.7 Low-Power Modes Executing the WAIT or STOP instruction puts the MCU in a low-power-consumption mode for standby situations. The SIM holds the CPU in a non-clocked state. The operation of each of these modes is described here. Both STOP and WAIT clear the interrupt mask (I) in the condition code register, allowing interrupts to occur. #### 8.7.1 Wait Mode In wait mode, the CPU clocks are inactive while the peripheral clocks continue to run. **Figure 8-13** shows the timing for wait mode entry. A module that is active during wait mode can wake up the CPU with an interrupt if the interrupt is enabled. Stacking for the interrupt begins one cycle after the WAIT instruction during which the interrupt occurred. In wait mode, the CPU clocks are inactive. Refer to the wait mode subsection of each module to see if the module is active or inactive in wait mode. Some modules can be programmed to be active in wait mode. Technical Data MC68HC908JB8 — Rev. 1.0 Wait mode can also be exited by a reset or break. A break interrupt during wait mode sets the SIM break stop/wait bit, SBSW, in the break status register (BSR). If the COP disable bit, COPD, in the mask option register is logic 0, then the computer operating properly module (COP) is enabled and remains active in wait mode. NOTE: Previous data can be operand data or the WAIT opcode, depending on the last instruction. Figure 8-13. Wait Mode Entry Timing Figure 8-14 and Figure 8-15 show the timing for WAIT recovery. NOTE: EXITSTOPWAIT = $\overline{RST}$ pin or CPU interrupt or break interrupt Figure 8-14. Wait Recovery from Interrupt or Break Figure 8-15. Wait Recovery from Internal Reset MC68HC908JB8 — Rev. 1.0 Technical Data # **System Integration Module (SIM)** # 8.7.2 Stop Mode In stop mode, the SIM counter is reset and the system clocks are disabled. An interrupt request from a module can cause an exit from stop mode. Stacking for interrupts begins after the selected stop recovery time has elapsed. Reset or break also causes an exit from stop mode. The SIM disables the oscillator signals (OSCOUT and OSCXCLK) in stop mode, stopping the CPU and peripherals. Stop recovery time is selectable using the SSREC bit in the configuration register (CONFIG). If SSREC is set, stop recovery is reduced from the normal delay of 4096 OSCXCLK cycles down to 2048. This is ideal for applications using canned oscillators that do not require long startup times from stop mode. **NOTE:** External crystal applications should use the full stop recovery time by clearing the SSREC bit. A break interrupt during stop mode sets the SIM break stop/wait bit (SBSW) in the break status register (BSR). The SIM counter is held in reset from the execution of the STOP instruction until the beginning of stop recovery. It is then used to time the recovery period. **Figure 8-16** shows stop mode entry timing. **NOTE:** To minimize stop current, all pins configured as inputs should be driven to a logic 1 or logic 0. NOTE: Previous data can be operand data or the STOP opcode, depending on the last instruction. Figure 8-16. Stop Mode Entry Timing Figure 8-17. Stop Mode Recovery from Interrupt or Break # 8.8 SIM Registers The SIM has two break registers and one reset register. # 8.8.1 Break Status Register The break status register contains a flag to indicate that a break caused an exit from stop or wait mode. Figure 8-18. Break Status Register (BSR) # SBSW — SIM Break Stop/Wait This status bit is useful in applications requiring a return to wait or stop mode after exiting from a break interrupt. Clear SBSW by writing a logic 0 to it. Reset clears SBSW. - 1 = Stop mode or wait mode was exited by break interrupt - 0 = Stop mode or wait mode was not exited by break interrupt MC68HC908JB8 — Rev. 1.0 # **System Integration Module (SIM)** SBSW can be read within the break state SWI routine. The user can modify the return address on the stack by subtracting one from it. The following code is an example of this. Writing 0 to the SBSW bit clears it. This code works if the H register has been pushed onto the stack in the break service routine software. This code should be executed at the end of the break service routine software. ``` HIBYTE EQU 5 LOBYTE EOU 6 If not SBSW, do RTI BRCL SBSW,BSR, RETURN ; See if wait mode or stop mode was exited R ; by break. LOBYTE, SP ; If RETURNLO is not zero, TST ; then just decrement low byte. BNE DOLO DEC HIBYTE, SP ; Else deal with high byte, too. ; Point to WAIT/STOP opcode. DOLO DEC LOBYTE, SP RETURN PULH ; Restore H register. RTI ``` # 8.8.2 Reset Status Register This register contains seven flags that show the source of the last reset. All flag bits are cleared automatically following a read of the register. The register is initialized on power-up as shown with the POR bit set and all other bits cleared. However, during a POR or any other internal reset, the $\overline{\text{RST}}$ pin is pulled low. After the pin is released, it will be sampled 32 XCLK cycles later. If the pin is not above a $V_{\text{IH}}$ at that time, then the PIN bit in the RSR may be set in addition to whatever other bits are set. Figure 8-19. Reset Status Register (RSR) POR — Power-On Reset Bit 1 = A POR has occurred 0 = Read of RSR PIN — External Reset Bit 1 = An external reset has occurred since the last read of the RSR 0 = Read of RSR COP — Computer Operating Properly Reset Bit 1 = A COP reset has occurred since the last read of the RSR 0 = POR or read of RSR ILOP — Illegal Opcode Reset Bit An illegal opcode reset has occurred since the last read of the RSR 0 = POR or read of RSR ILAD — Illegal Address Reset Bit (opcode fetches only) 1 = An illegal address reset has occurred since the last read of the RSR 0 = POR or read of RSR USB — Universal Serial Bus Reset Bit 1 = Last reset caused by the USB module 0 = POR or read of RSR LVI — Low voltage inhibit Reset Bit 1 = A LVI reset has occurred since the last read of PSR 0 = POR or read of RSR # 8.8.3 Break Flag Control Register The break control register contains a bit that enables software to clear status bits while the MCU is in a break state. Figure 8-20. Break Flag Control Register (BFCR) # BCFE — Break Clear Flag Enable Bit This read/write bit enables software to clear status bits by accessing status registers while the MCU is in a break state. To clear status bits during the break state, the BCFE bit must be set. - 1 = Status bits clearable during break - 0 = Status bits not clearable during break # Section 9. Universal Serial Bus Module (USB) # 9.1 Contents MC68HC908JB8 — Rev. 1.0 | 9.7.3 | USB Control Logic | |---------|----------------------------------| | 9.8 1/0 | O Register Description | | 9.8.1 | USB Address Register | | 9.8.2 | USB Interrupt Register 0136 | | 9.8.3 | USB Interrupt Register 1138 | | 9.8.4 | USB Interrupt Register 2140 | | 9.8.5 | USB Control Register 0 | | 9.8.6 | USB Control Register 1 | | 9.8.7 | USB Control Register 2 | | 9.8.8 | USB Control Register 3 | | 9.8.9 | USB Control Register 4 | | 9.8.10 | USB Status Register 0 | | 9.8.11 | USB Status Register 1 | | 9.8.12 | USB Endpoint 0 Data Registers151 | | 9.8.13 | USB Endpoint 1 Data Registers152 | | 9.8.14 | USB Endpoint 2 Data Registers153 | | 9.9 U | SB Interrupts | | 9.9.1 | USB End-of-Transaction Interrupt | | 9.9.1.1 | Receive Control Endpoint 0 | | 9.9.1.2 | Transmit Control Endpoint 0 | | 9.9.1.3 | Transmit Endpoint 1158 | | 9.9.1.4 | Transmit Endpoint 2159 | | 9.9.1.5 | Receive Endpoint 2 | | 9.9.2 | Resume Interrupt | | 9.9.3 | End-of-Packet Interrupt | # 9.2 Introduction This section describes the universal serial bus (USB) module. The USB module is designed to serve as a low-speed (LS) USB device per the *Universal Serial Bus Specification Rev 1.1.* Control and interrupt data transfers are supported. Endpoint 0 functions as a transmit/receive control endpoint; endpoint 1 functions as interrupt transmit endpoint; endpoint 2 functions as interrupt transmit or receive endpoint. # 9.3 Features #### Features of the USB module include: - Full Universal Serial Bus Specification 1.1 low-speed functions - 1.5 Mbps data rate - On-chip 3.3V regulator - Endpoint 0 with 8-byte transmit buffer and 8-byte receive buffer - Endpoint 1 with 8-byte transmit buffer - Endpoint 2 with 8-byte transmit buffer and 8-byte receive buffer - USB data control logic: - Control endpoint 0 and interrupt endpoints 1 and 2 - Packet decoding/generation - CRC generation and checking - NRZI (Non-Return-to Zero Inserted) encoding/decoding - Bit-stuffing - USB reset options: - Internal MCU reset generation - CPU interrupt request generation - Suspend and resume operations, with remote wakeup support - USB-generated interrupts: - Transaction interrupt driven - Resume interrupt - End-of-packet interrupt - USB reset - STALL, NAK, and ACK handshake generation # 9.4 Pin Name Conventions The USB share two I/O pins with two port E I/O pins. The full name of the USB I/O pin is listed in **Table 9-1**. The generic pin name appear in the text that follows. **Table 9-1. USB Module Pin Name Conventions** | USB Generic Pin Names: | D- | D+ | | | |------------------------|---------|---------|--|--| | Full USB Pin Names: | PTE3/D- | PTE4/D+ | | | # 9.5 Functional Description **Figure 9-1** shows the block diagram of the USB module. The USB module manages communications between the host and the USB function. The module is partitioned into three functional blocks. These blocks consist of a dual-function transceiver, the USB control logic, and the endpoint registers. The blocks are further detailed later in this section (see **9.7 Hardware Description**). Figure 9-1. USB Block Diagram ### 9.5.1 USB Protocol **Figure 9-2** shows the various transaction types supported by the USB module. The transactions are portrayed as error free. The effect of errors in the data flow are discussed later. #### **ENDPOINT 0 TRANSACTIONS:** Figure 9-2. Supported Transaction Types Per Endpoint Each USB transaction is comprised of a series of packets. The USB module supports the packet types shown in **Figure 9-3**. Token packets are generated by the USB host and decoded by the USB device. Data and handshake packets are both decoded and generated by the USB device, depending on the type of transaction. Figure 9-3. Supported USB Packet Types The following sections detail each segment used to form a complete USB transaction. # 9.5.1.1 Sync Pattern The NRZI bit pattern shown in **Figure 9-4** is used as a synchronization pattern and is prefixed to each packet. This pattern is equivalent to a data pattern of seven 0s followed by a 1 (\$80). Figure 9-4. Sync Pattern The start of a packet (SOP) is signaled by the originating port by driving the D+ and D- lines from the idle state (also referred to as the J state) to the opposite logic level (also referred to as the K state). This switch in levels represents the first bit of the sync field. **Figure 9-5** shows the data signaling and voltage levels for the start of packet and the sync pattern. Figure 9-5. SOP, Sync Signaling, and Voltage Levels #### 9.5.1.2 Packet Identifier Field The packet identifier field is an 8-bit number comprised of the 4-bit packet identification and its complement. The field follows the sync pattern and determines the direction and type of transaction on the bus. **Table 9-2** shows the packet identifier values for the supported packet types. **Table 9-2. Supported Packet Identifiers** | Packet Identifier Value | Packet Identifier Type | | | | | |-------------------------|------------------------|--|--|--|--| | %1001 | IN Token | | | | | | %0001 | OUT Token | | | | | | %1101 | SETUP Token | | | | | | %0011 | DATA0 Packet | | | | | | %1011 | DATA1 Packet | | | | | | %0010 | ACK Handshake | | | | | | %1010 | NAK Handshake | | | | | | %1110 | STALL Handshake | | | | | MC68HC908JB8 — Rev. 1.0 # 9.5.1.3 Address Field (ADDR) The address field is a 7-bit number that is used to select a particular USB device. This field is compared to the lower seven bits of the UADDR register to determine if a given transaction is targeting the MCU USB device. # 9.5.1.4 Endpoint Field (ENDP) The endpoint field is a 4-bit number that is used to select a particular endpoint within a USB device. For the MCU, this will be a binary number between 0 and 2 inclusive. Any other value will cause the transaction to be ignored. # 9.5.1.5 Cyclic Redundancy Check (CRC) Cyclic redundancy checks are used to verify the address and data stream of a USB transaction. This field is five bits wide for token packets and 16 bits wide for data packets. CRCs are generated in the transmitter and sent on the USB data lines after both the endpoint field and the data field. #### 9.5.1.6 End-of-Packet (EOP) The single-ended 0 (SE0) state is used to signal an end-of-packet (EOP). The single-ended 0 state is indicated by both D+ and D- being below 0.8 V. EOP will be signaled by driving D+ and D- to the single-ended 0 state for two bit times followed by driving the lines to the idle state for one bit time. The transition from the single-ended 0 to the idle state defines the end of the packet. The idle state is asserted for one bit time and then both the D+ and D- output drivers are placed in their high-impedance state. The bus termination resistors hold the bus in the idle state. Figure 9-6 shows the data signaling and voltage levels for an end-of-packet transaction. Figure 9-6. EOP Transaction Voltage Levels The width of the SE0 in the EOP is about two bit times. The EOP width is measured with the same capacitive load used for maximum rise and fall times and is measured at the same level as the differential signal crossover points of the data lines. Figure 9-7. EOP Width Timing # 9.5.2 Reset Signaling The USB module will detect a reset signaled on the bus by the presence of an extended SE0 at the USB data pins of a device. The MCU seeing a single-ended 0 on its USB data inputs for more than $8\mu s$ treats that signal as a reset. A USB sourced reset will hold the MCU in reset for the duration of the reset on the USB bus. The USB bit in the reset status register (RSR) will be set after the internal reset is removed. Refer to 8.8.2 Reset Status Register for more detail. The MCU's reset recovery sequence is detailed in Section 8. System Integration Module (SIM). MC68HC908JB8 — Rev. 1.0 Technical Data The reset flag bit (RSTF) in the USB interrupt register 1 (UIR1) also will be set after the internal reset is removed. Refer to **9.8.3 USB Interrupt Register 1** for more detail. After a reset is removed, the device will be in the default, but not yet addressed or configured state (refer to Section 9.1 USB Device States of the *Universal Serial Bus Specification Rev. 1.1*). The device must be able to accept a device address via a SET\_ADDRESS command (refer to Section 9.4 Standard Device Request in the *Universal Serial Bus Specification* Rev. 1.1) no later than 10 ms after the reset is removed. Reset can wake a device from the suspended mode. NOTE: USB Reset can be configured not to generate a reset signal to the CPU by setting the URSTD bit of the configuration register (see Section 5. Configuration Register (CONFIG)). When a USB reset is detected, the CPU generates an USB interrupt. # 9.5.3 Suspend The MCU supports suspend mode for low power. Suspend mode should be entered when the USB data lines are in the idle state for more than 3.0 ms. Entry into suspend mode is controlled by the SUSPND bit in the USB interrupt register. Any low-speed bus activity should keep the device out of the suspend state. Low-speed devices are kept awake by periodic low-speed EOP signals from the host. This is referred to as low speed keep alive (refer to Section 11.8.4.1 Low-Speed Keep-alive in the *Universal Serial Bus Specification Rev. 1.1*). Firmware should monitor the EOPF flag and enter suspend mode by setting the SUSPND bit if an EOP is not detected for 3 ms. Per the USB specification, the bus powered USB system is required to draw less than 500 $\mu\text{A}$ from the $V_{DD}$ supply when in the suspend state. This includes the current supplied by the voltage regulator to the $1.5k\Omega$ to ground termination resistors placed at the host end of the USB bus. This low-current requirement means that firmware is responsible for entering stop mode once the USB module has been placed in the suspend state. # 9.5.4 Resume After Suspend The MCU can be activated from the suspend state by normal bus activity, a USB reset signal, or by a forced resume driven from the MCU. #### 9.5.4.1 Host Initiated Resume The host signals resume by initiating resume signalling (K state) for at least 20 ms followed by a standard low-speed EOP signal. This 20 ms ensures that all devices in the USB network are awakened. After resuming the bus, the host must begin sending bus traffic within 3 ms to prevent the device from re-entering suspend mode. # 9.5.4.2 USB Reset Signalling Reset can wake a device from the suspended mode. # 9.5.4.3 Remote Wakeup The MCU also supports the remote wakeup feature. The firmware has the ability to exit suspend mode by signaling a resume state to the upstream host or hub. A non-idle state (K state) on the USB data lines is accomplished by asserting the FRESUM bit in the UCR1 register. When using the remote wakeup capability, the firmware must wait for at least 5 ms after the bus is in the idle state before sending the remote wakeup resume signaling. This allows the upstream devices to get into their suspend state and prepare for propagating resume signaling. The FRESUM bit should be asserted to cause the resume state on the USB data lines for at least 10 ms, but not more than 15 ms. Note that the resume signalling is controlled by the FRESUM bit and meeting the timing specifications is dependent on the firmware. When FRESUM is cleared by firmware, the data lines will return to their high-impedance state. Refer to the register definitions (see 9.8.6 USB Control Register 1) for more information about how the force resume (FRESUM) bit can be used to initiate the remote wakeup feature. MC68HC908JB8 — Rev. 1.0 # 9.5.5 Low-Speed Device Low-speed devices are configured by the position of a pull-up resistor on the USB D– pin of the MCU. Low-speed devices are terminated as shown in **Figure 9-8** with the pull-up on the D– line. Figure 9-8. External Low-Speed Device Configuration For low-speed transmissions, the transmitter's EOP width must be between 1.25 $\mu$ s and 1.50 $\mu$ s. These ranges include timing variations due to differential buffer delay and rise/fall time mismatches and to noise and other random effects. A low-speed receiver must accept a 670 ns SE0 followed by a J transition as a valid EOP. An SE0 shorter than 330 ns or an SE0 not followed by a J transition are rejected as an EOP. Any SE0 that is $8\mu$ s or longer is automatically a reset. # 9.6 Clock Requirements The low-speed data rate is nominally 1.5 Mbps. The OSCXCLK signal driven by the oscillator circuits is the clock source for the USB module and requires that a 6-MHz oscillator circuit be connected to the OSC1 and OSC2 pins. The permitted frequency tolerance for low-speed functions is approximately $\pm 1.5\%$ (15,000 ppm). This tolerance includes inaccuracies from all sources: initial frequency accuracy, crystal capacitive loading, supply voltage on the oscillator, temperature, and aging. The jitter in the low-speed data rate must be less than 10 ns. # 9.7 Hardware Description The USB module as previously shown in **Figure 9-1** contains three functional blocks: a low-speed USB transceiver, the USB control logic, and the USB registers. The following details the function of the regulator, transceiver, and control logic. See **9.8 I/O Register Description** for the register discussion. # 9.7.1 Voltage Regulator The USB data lines are required by the USB specification to have an output voltage between 2.8 V and 3.6 V. The data lines also are required to have an external 1.5-k $\Omega$ pull-up resistor connected between a data line and a voltage source between 3.0 V and 3.6 V. **Figure 9-9** shows the worst case electrical connection for the voltage regulator. Figure 9-9. Regulator Electrical Connections ### 9.7.2 USB Transceiver The USB transceiver provides the physical interface to the USB D+ and D- data lines. The transceiver is composed of two parts: an output drive circuit and a receiver. # 9.7.2.1 Output Driver Characteristics The USB transceiver uses a differential output driver to drive the USB data signal onto the USB cable. The static output swing of the driver in MC68HC908JB8 — Rev. 1.0 Technical Data its low state is below the $V_{OL}$ of 0.3 V with a 1.5-k $\Omega$ load to 3.6 V and in its high state is above the $V_{OH}$ of 2.8 V with a 15-k $\Omega$ load to ground. The output swings between the differential high and low state are well balanced to minimize signal skew. Slew rate control on the driver is used to minimize the radiated noise and cross talk. The driver's outputs support 3-state operation to achieve bidirectional half duplex operation. The driver can tolerate a voltage on the signal pins of –1.0 V to 5.5 V with respect to local ground reference without damage. # 9.7.2.2 Low Speed (1.5 Mbps) Driver Characteristics The rise and fall time of the signals on this cable are greater than 75 ns and less than 300 ns. The edges are matched to within $\pm 20\%$ to minimize RFI emissions and signal skew. USB data transmission is done with differential signals. A differential input receiver is used to accept the USB data signal. A differential 1 on the bus is represented by D+ being at least 200 mV more positive than D- as seen at the receiver, and a differential 0 is represented by D- being at least 200 mV more positive than D+ as seen at the receiver. The signal cross over point must be between 1.3 V and 2.0 V. Figure 9-10. Receiver Characteristics The receiver features an input sensitivity of 200 mV when both differential data inputs are in the differential common mode range of 0.8 V to 2.5 V as shown in **Figure 9-11**. In addition to the differential receiver, there is a single-ended receiver (Schmitt trigger) for each of the two data lines. Figure 9-11. Differential Input Sensitivity Range #### 9.7.2.3 Receiver Data Jitter The data receivers for all types of devices must be able to properly decode the differential data in the presence of jitter. The more of the bit time that any data edge can occupy and still be decoded, the more reliable the data transfer will be. Data receivers are required to decode differential data transitions that occur in a window plus and minus a nominal quarter bit time from the nominal (centered) data edge position. Jitter will be caused by the delay mismatches and by mismatches in the source and destination data rates (frequencies). The receive data jitter budget for low speed is given in **Section 18. Electrical Specifications**. The specification includes the consecutive (next) and paired transition values for each source of jitter. #### 9.7.2.4 Data Source Jitter The source of data can have some variation (jitter) in the timing of edges of the data transmitted. The time between any set of data transitions is $N \times T_{Period} \pm$ jitter time, where N is the number of bits between the transitions and $T_{Period}$ is defined as the actual period of the data rate. The data jitter is measured with the same capacitive load used for maximum rise and fall times and is measured at the crossover points of the data lines as shown in **Figure 9-12**. MC68HC908JB8 — Rev. 1.0 Figure 9-12. Data Jitter For low-speed transmissions, the jitter time for any consecutive differential data transitions must be within $\pm 25$ ns and within $\pm 10$ ns for any set of paired differential data transitions. These jitter numbers include timing variations due to differential buffer delay, rise/fall time mismatches, internal clock source jitter, noise and other random effects. # 9.7.2.5 Data Signal Rise and Fall Time The output rise time and fall time are measured between 10% and 90% of the signal. Edge transition time for the rising and falling edges of low-speed signals is 75 ns (minimum) into a capacitive load ( $C_L$ ) of 200 pF and 300 ns (maximum) into a capacitive load of 600 pF. The rising and falling edges should be transitioning (monotonic) smoothly when driving the cable to avoid excessive EMI. Figure 9-13. Data Signal Rise and Fall Time # 9.7.3 USB Control Logic The USB control logic manages data movement between the CPU and the transceiver. The control logic handles both transmit and receive operations on the USB. It contains the logic used to manipulate the transceiver and the endpoint registers. The byte count buffer is loaded with the active transmit endpoints byte count value during transmit operations. This same buffer is used for receive transactions to count the number of bytes received and, upon the end of the transaction, transfer that number to the receive endpoints byte count register. When transmitting, the control logic handles parallel-to-serial conversion, CRC generation, NRZI encoding, and bit stuffing. When receiving, the control logic handles sync detection, packet identification, end-of-packet detection, bit (un)stuffing, NRZI decoding, CRC validation, and serial-to-parallel conversion. Errors detected by the control logic include bad CRC, timeout while waiting for EOP, and bit stuffing violations. # 9.8 I/O Register Description The USB endpoint registers are comprised of a set of control/status registers and 24 data registers that provide storage for the buffering of data between USB and the CPU. See **Figure 9-14**. Figure 9-14. USB I/O Register Summary (Sheet 1 of 5) MC68HC908JB8 — Rev. 1.0 | Addr. | Register Name | | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | | | |-----------|-----------------------------------|-----------|------------|---------------------|---------|-----------|-------------|--------------|-----------------------------------------|-----------|--|--|--| | \$001A | | Read: | TX1ST | 0 | OSTALL0 | ICTALLO | 0 | חווו באו | ENIADI E4 | ENIADI ES | | | | | | USB Control Register 3 (UCR3) | Write: | | TX1STR | OSTALLU | ISTALL0 | | PULLEN | ENABLE1 | ENABLE2 | | | | | | | Reset: | 0 | 0 | 0 | 0 | 0 | 0* | 0 | 0 | | | | | *Note: PU | LLEN bit is reset by POR | or LVI re | eset only. | | | | | | | | | | | | \$001B | 1100 0 10 | Read: | 0 | 0 | 0 | 0 | 0 | FUSBO | FDP | FDM | | | | | | USB Control Register 4<br>(UCR4) | Write: | | | | | | 1 0300 | I Dr | I DIVI | | | | | | ( / | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | USB Endpoint 0 Data | Read: | UE0R07 | UE0R06 | UE0R05 | UE0R04 | UE0R03 | UE0R02 | UE0R01 | UE0R00 | | | | | \$0020 | Register 0 | Write: | UE0T07 | UE0T06 | UE0T05 | UE0T04 | UE0T03 | UE0T02 | UE0T01 | UE0T00 | | | | | | (UE0D0) | Reset: | | | | Unaffecte | d by reset | | | | | | | | | USB Endpoint 0 Data | Read: | UE0R17 | UE0R16 | UE0R15 | UE0R14 | UE0R13 | UE0R12 | UE0R11 | UE0R10 | | | | | \$0021 | Register 1 | Write: | UE0T17 | UE0T16 | UE0T15 | UE0T14 | UE0T13 | UE0T12 | UE0T11 | UE0T10 | | | | | | (UE0D1) | Reset: | | | | Unaffecte | d by reset | | | | | | | | | USB Endpoint 0 Data | Read: | UE0R27 | UE0R26 | UE0R25 | UE0R24 | UE0R23 | UE0R22 | UE0R21 | UE0R20 | | | | | \$0022 | Register 2 | Write: | UE0T27 | UE0T26 | UE0T25 | UE0T24 | UE0T23 | UE0T22 | UE0T21 | UE0T20 | | | | | | (UE0D2) | Reset: | | Unaffected by reset | | | | | | | | | | | | USB Endpoint 0 Data | Read: | UE0R37 | UE0R36 | UE0R35 | UE0R34 | UE0R33 | UE0R32 | UE0R31 | UE0R30 | | | | | \$0023 | Register 3 | Write: | UE0T37 | UE0T36 | UE0T35 | UE0T34 | UE0T33 | UE0T32 | UE0T31 | UE0T30 | | | | | | (UE0D3) | Reset: | | | | Unaffecte | d by reset | | | | | | | | | USB Endpoint 0 Data<br>Register 4 | Read: | UE0R47 | UE0R46 | UE0R45 | UE0R44 | UE0R43 | UE0R42 | UE0R41 | UE0R40 | | | | | \$0024 | | Write: | UE0T47 | UE0T46 | UE0T45 | UE0T44 | UE0T43 | UE0T42 | UE0T41 | UE0T40 | | | | | | (UE0D4) | Reset: | | | | Unaffecte | d by reset | | | | | | | | | USB Endpoint 0 Data | Read: | UE0R57 | UE0R56 | UE0R55 | UE0R54 | UE0R53 | UE0R52 | UE0R51 | UE0R50 | | | | | \$0025 | Register 5<br>(UE0D5) | Write: | UE0T57 | UE0T56 | UE0T55 | UE0T54 | UE0T53 | UE0T52 | UE0T51 | UE0T50 | | | | | | | Reset: | | | | Unaffecte | d by reset | | | | | | | | | USB Endpoint 0 Data | Read: | UE0R67 | UE0R66 | UE0R65 | UE0R64 | UE0R63 | UE0R62 | UE0R61 | UE0R60 | | | | | \$0026 | Register 6 | Write: | UE0T67 | UE0T66 | UE0T65 | UE0T64 | UE0T63 | UE0T62 | UE0T61 | UE0T60 | | | | | | (UE0D6) | Reset: | | | | Unaffecte | d by reset | | | | | | | | \$0027 | USB Endpoint 0 Data | Read: | UE0R77 | UE0R76 | UE0R75 | UE0R74 | UE0R73 | UE0R72 | UE0R71 | UE0R70 | | | | | | Register 7 | Write: | UE0T77 | UE0T76 | UE0T75 | UE0T74 | UE0T73 | UE0T72 | UE0T71 | UE0T70 | | | | | | (UE0D7) | Reset: | | Unaffected by reset | | | | | | | | | | | | | | | = Unimple | mented | | U = Unaffec | cted by rese | = Unimplemented U = Unaffected by reset | | | | | Figure 9-14. USB I/O Register Summary (Sheet 2 of 5) Figure 9-14. USB I/O Register Summary (Sheet 3 of 5) MC68HC908JB8 — Rev. 1.0 | Note | Addr. | Register Name | | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|----------------------------|---------|-----------------------------------------|---------------------|---------|-----------|------------|---------|---------|---------|--| | Note: USB Endpoint 2 Data Register 5 (UE2D2) Reset: | \$0032 | USB Endpoint 2 Data | Read: | UE2R27 | UE2R26 | UE2R25 | UE2R24 | UE2R23 | UE2R22 | UE2R21 | UE2R20 | | | Note: USB Endpoint 2 Data Read: (UE2R37 UE2R36 UE2R35 UE2R34 UE2R33 UE2R32 UE2R31 UE2R30 UE | | Register 2 | Write: | UE2T27 | UE2T26 | UE2T25 | UE2T24 | UE2T23 | UE2T22 | UE2T21 | UE2T20 | | | Note: USB Endpoint 2 Data Register 3 | | (UE2D2) | Reset: | | Unaffected by reset | | | | | | | | | Note: USB Endpoint 2 Data Register 6 (UE2D6) Reset: | | USB Endpoint 2 Data | Read: | UE2R37 | UE2R36 | UE2R35 | UE2R34 | UE2R33 | UE2R32 | UE2R31 | UE2R30 | | | Sect USB Endpoint 2 Data Read: UE2R47 UE2R46 UE2R45 UE2R44 UE2R43 UE2R42 UE2R41 UE2R40 UE2R41 UE2R40 UE2R41 UE2R40 UE2R41 UE2R40 UE2R41 UE2R40 UE2R41 UE2R40 UE2R41 UE2R41 UE2R41 UE2R40 UE2R41 UE2R40 UE2R41 UE2R41 UE2R40 UE2R41 UE2R44 UE2R41 UE2R44 UE2R41 UE2R41 UE2R41 UE2R41 UE2R41 UE2R41 UE2R41 UE2R41 UE2R44 UE2R43 UE2R41 UE2R41 UE2R41 UE2R41 UE2R43 UE2R41 UE2R41 UE2R41 UE2R41 UE2R41 UE2R43 UE2R41 UE2R51 UE2R51 UE2R51 UE2R51 UE2R51 UE2R51 UE2R51 UE2R61 UE2R61 UE2R61 UE2R61 UE2R61 UE2R61 UE2R61 | \$0033 | Register 3 | Write: | UE2T37 | UE2T36 | UE2T35 | UE2T34 | UE2T33 | UE2T32 | UE2T31 | UE2T30 | | | Substitution Subs | | (UE2D3) | Reset: | | | | | | | | | | | Note: USB Note | | USB Endpoint 2 Data | Read: | UE2R47 | UE2R46 | UE2R45 | UE2R44 | UE2R43 | UE2R42 | UE2R41 | UE2R40 | | | Note: USBEN bit is reset by POR or LVI reset (UADDR) | \$0034 | (UE0D4) | | UE2T47 | UE2T46 | UE2T45 | UE2T44 | UE2T43 | UE2T42 | UE2T41 | UE2T40 | | | South Companies Companie | | (UE2D4) | Reset: | | | | Unaffecte | d by reset | | | | | | Note: USB Endpoint 2 Data Read: UE2R67 UE2R66 UE2R65 UE2R64 UE2R63 UE2R62 UE2R61 UE2R60 U | | USB Endpoint 2 Data | Read: | UE2R57 | UE2R56 | UE2R55 | UE2R54 | UE2R53 | UE2R52 | UE2R51 | UE2R50 | | | USB Endpoint 2 Data Register 6 (UE2D6) Reset: UE2R66 UE2R65 UE2R65 UE2R64 UE2R63 UE2R62 UE2R61 UE2R60 UE2R6 | \$0035 | (UEODE) | Į | UE2T57 | UE2T56 | UE2T55 | UE2T54 | UE2T53 | UE2T52 | UE2T51 | UE2T50 | | | South Section Sectio | | (UEZD5) | Reset: | | | | Unaffecte | d by reset | | | | | | Note: USBEN bit is reset by POR or LVI reset only. Source USB Interrupt Register 0 (UIRO) | | USB Endpoint 2 Data | Read: | UE2R67 | UE2R66 | UE2R65 | UE2R64 | UE2R63 | UE2R62 | UE2R61 | UE2R60 | | | Note: USBEN bit is reset by POR or LVI reset only. | \$0036 | | Write: | UE2T67 | UE2T66 | UE2T65 | UE2T64 | UE2T63 | UE2T62 | UE2T61 | UE2T60 | | | South Sout | | (UE2D6) | Reset: | | | | Unaffecte | d by reset | | | | | | SO038 USB Address Register (UADDR) Reset: UADD6 | | USB Endpoint 2 Data | Read: | UE2R77 | UE2R76 | UE2R75 | UE2R74 | UE2R73 | UE2R72 | UE2R71 | UE2R70 | | | SO038 USB Address Register (UADDR) Read: USBEN UADD6 UADD5 UADD4 UADD3 UADD2 UADD1 UADD0 UADD1 UADD0 UADD0 UADD0 UADD1 UADD0 UADD0 UADD1 UADD0 UADD0 UADD1 UADD1 UADD0 UADD1 UADD1 UADD0 UADD1 UADD1 UADD0 UADD1 | \$0037 | | Į | UE2T77 | UE2T76 | UE2T75 | UE2T74 | UE2T73 | UE2T72 | UE2T71 | UE2T70 | | | \$0038 USB Address Register (UADDR) Write: Reset: 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 | | (UEZD7) | Reset: | Unaffected by reset | | | | | | | | | | South Write: | | | Read: | USBEN | UADD6 | UADD5 | UADD4 | UADD3 | UADD2 | UADD1 | UADD0 | | | Note: USBEN bit is reset by POR or LVI reset only. Source Suspend S | \$0038 | | Write: | | 0/1220 | 07.1220 | 07.551 | 0,1550 | 0,1002 | G/1351 | 071330 | | | SO039 USB Interrupt Register 0 (UIR0) Read: EOPIE SUSPND TXD2IE RXD2IE TXD1IE O TXD0IE RXD0IE RX | | | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | SO039 USB Interrupt Register 0 (UIR0) Write: EOPIE SUSPND TXD2IE RXD2IE TXD1IE TXD0IE RXD0IE RXD0I | Note: US | BEN bit is reset by POR or | LVI res | et only. | | | | | | | | | | \$0039 | | | Read: | EOPIE | SUSPND | TXD2IE | RXD2IE | TXD1IE | 0 | TXD0IE | RXD0IE | | | \$003A USB Interrupt Register 1 (UIR1) Read: [EOPF RSTF TXD2F RXD2F TXD1F RESUMF TXD0F RXD0F RXD0F RXD0F RXD0F Reset: 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 | \$0039 | | Write: | | | | | | | | | | | \$003A USB Interrupt Register 1 (UIR1) Write: Reset: 0 0 0 0 0 0 0 0 0 0 Sead: TOSEQ Write: TOSEQ TX0E RX0E TP0SIZ3 TP0SIZ2 TP0SIZ1 TP0SIZ0 | | | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | \$003A | \$003A U | LICD Interrupt Degister 1 | Read: | EOPF | RSTF | TXD2F | RXD2F | TXD1F | RESUMF | TXD0F | RXD0F | | | \$003B USB Control Register 0 (UCR0) Write: T0SEQ 0 TX0E RX0E TP0SIZ3 TP0SIZ2 TP0SIZ1 TP0SIZ0 | | | Write: | | | | | | | | | | | \$003B USB Control Register 0 (UCR0) Write: TOSEQ TX0E RX0E TP0SIZ3 TP0SIZ2 TP0SIZ1 TP0SIZ0 | | | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | \$003B (UCR0) Write: | \$003B | _ | Read: | T0SEQ | 0 | TX0F | RX0F | TP0SIZ3 | TP0SIZ2 | TP0SIZ1 | TP0SIZ0 | | | | | | Write: | | | | | | | | | | | | | , | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | = Unimplemented U = Unaffected by reset | | | | = Unimplemented U = Unaffected by reset | | | | | | | | | Figure 9-14. USB I/O Register Summary (Sheet 4 of 5) Figure 9-14. USB I/O Register Summary (Sheet 5 of 5) # 9.8.1 USB Address Register Note: USBEN bit is reset by POR or LVI reset only. Figure 9-15. USB Address Register (UADDR) #### USBEN — USB Module Enable This read/write bit enables and disables the USB module and the USB pins. When USBEN is set, the USB module is enabled and the PTE4 interrupt is disabled. When USBEN is clear, the USB module will not respond to any tokens, USB reset and USB related interrupts are disabled, and pins PTE4/D— and PTE3/D+ function as high current open-drain I/O port pins PTE4 and PTE3. - 1 = USB function enabled and PTE4 interrupt is disabled - 0 = USB function disabled including USB interrupt, reset and reset interrupt MC68HC908JB8 — Rev. 1.0 #### UADD6-UADD0 — USB Function Address These bits specify the USB address of the device. Reset clears these bits. # 9.8.2 USB Interrupt Register 0 Figure 9-16. USB Interrupt Register 0 (UIR0) # EOPIE — End-of-Packet Detect Interrupt Enable This read/write bit enables the USB to generate CPU interrupt requests when the EOPF bit becomes set. Reset clears the EOPIE bit. - 1 = End-of-packet sequence detection can generate a CPU interrupt request - 0 = End-of-packet sequence detection cannot generate a CPU interrupt request #### SUSPND — USB Suspend Bit To save power, this read/write bit should be set by the software if a 3-ms constant idle state is detected on the USB bus. Setting this bit puts the transceiver into a power-saving mode. The RESUMF flag must be cleared before setting SUSPND. Software must clear this bit after the resume flag (RESUMF) is set while this resume interrupt flag is serviced. #### TXD2IE — Endpoint 2 Transmit Interrupt Enable This read/write bit enables the transmit endpoint 2 to generate CPU interrupt requests when the TXD2F bit becomes set. Reset clears the TXD2IE bit. - 1 = Transmit endpoint 2 can generate a CPU interrupt request - 0 = Transmit endpoint 2 cannot generate a CPU interrupt request # RXD2IE — Endpoint 2 Receive Interrupt Enable This read/write bit enables the receive endpoint 2 to generate CPU interrupt requests when the RXD2F bit becomes set. Reset clears the RXD2IE bit. - 1 = Receive endpoint 2 can generate a CPU interrupt request - 0 = Receive endpoint 2 cannot generate a CPU interrupt request # TXD1IE — Endpoint 1 Transmit Interrupt Enable This read/write bit enables the transmit endpoint 1 to generate CPU interrupt requests when the TXD1F bit becomes set. Reset clears the TXD1IE bit. - 1 = Transmit endpoints 1 can generate a CPU interrupt request - 0 = Transmit endpoints 1 cannot generate a CPU interrupt request # TXD0IE — Endpoint 0 Transmit Interrupt Enable This read/write bit enables the transmit endpoint 0 to generate CPU interrupt requests when the TXD0F bit becomes set. Reset clears the TXD0IE bit. - 1 = Transmit endpoint 0 can generate a CPU interrupt request - 0 = Transmit endpoint 0 cannot generate a CPU interrupt request ### RXD0IE — Endpoint 0 Receive Interrupt Enable This read/write bit enables the receive endpoint 0 to generate CPU interrupt requests when the RXD0F bit becomes set. Reset clears the RXD0IE bit. - 1 = Receive endpoint 0 can generate a CPU interrupt request - 0 = Receive endpoint 0 cannot generate a CPU interrupt request # 9.8.3 USB Interrupt Register 1 Figure 9-17. USB Interrupt Register 1(UIR1) # EOPF — End-of-Packet Detect Flag This read-only bit is set when a valid end-of-packet sequence is detected on the D+ and D- lines. Software must clear this flag by writing a logic 1 to the EOPFR bit. Reset clears this bit. Writing to EOPF has no effect. - 1 = End-of-packet sequence has been detected - 0 = End-of-packet sequence has not been detected # RSTF — USB Reset Flag This read-only bit is set when a valid reset signal state is detected on the D+ and D- lines. If the URSTD bit of the configuration register (CONFIG) is clear, this reset detection will generate an internal reset signal to reset the CPU and other peripherals including the USB module. If the URSTD bit is set, this reset detection will generate an USB interrupt. This bit is cleared by writing a logic 1 to the RSTFR bit. This bit also is cleared by a POR reset. # **NOTE:** The USB bit in the RSR register (see 8.8.2 Reset Status Register) is also a USB reset indicator. # TXD2F — Endpoint 2 Data Transmit Flag This read-only bit is set after the data stored in endpoint 2 transmit buffers has been sent and an ACK handshake packet from the host is received. Once the next set of data is ready in the transmit buffers, software must clear this flag by writing a logic 1 to the TXD2FR bit. To enable the next data packet transmission, TX2E also must be set. If the TXD2F bit is not cleared, a NAK handshake will be returned in the next IN transaction. Reset clears this bit. Writing to TXD2F has no effect. - 1 = Transmit on endpoint 2 has occurred - 0 = Transmit on endpoint 2 has not occurred # RXD2F — Endpoint 2 Data Receive Flag This read-only bit is set after the USB module has received a data packet and responded with an ACK handshake packet. Software must clear this flag by writing a logic 1 to the RXD2FR bit after all of the received data has been read. Software also must set the RX2E bit to 1 to enable the next data packet reception. If the RXD2F bit is not cleared, a NAK handshake will be returned in the next OUT transaction. Reset clears this bit. Writing to RXD2F has no effect. - 1 = Receive on endpoint 2 has occurred - 0 = Receive on endpoint 2 has not occurred # TXD1F — Endpoint 1 Data Transmit Flag This read-only bit is set after the data stored in the endpoint 1 transmit buffer has been sent and an ACK handshake packet from the host is received. Once the next set of data is ready in the transmit buffers, software must clear this flag by writing a logic 1 to the TXD1FR bit. To enable the next data packet transmission, TX1E also must be set. If the TXD1F bit is not cleared, a NAK handshake will be returned in the next IN transaction. Reset clears this bit. Writing to TXD1F has no effect. - 1 = Transmit on endpoint 1has occurred - 0 = Transmit on endpoint 1has not occurred #### RESUMF — Resume Flag This read-only bit is set when USB bus activity is detected while the SUSPND bit is set. Software must clear this flag by writing a logic 1 to the RESUMFR bit. Reset clears this bit. Writing a logic 0 to RESUMF has no effect. - 1 = USB bus activity has been detected - 0 = No USB bus activity has been detected MC68HC908JB8 — Rev. 1.0 # TXD0F — Endpoint 0 Data Transmit Flag This read-only bit is set after the data stored in endpoint 0 transmit buffers has been sent and an ACK handshake packet from the host is received. Once the next set of data is ready in the transmit buffers, software must clear this flag by writing a logic 1 to the TXD0FR bit. To enable the next data packet transmission, TX0E also must be set. If the TXD0F bit is not cleared, a NAK handshake will be returned in the next IN transaction. Reset clears this bit. Writing to TXD0F has no effect. - 1 = Transmit on endpoint 0 has occurred - 0 = Transmit on endpoint 0 has not occurred # RXD0F — Endpoint 0 Data Receive Flag This read-only bit is set after the USB module has received a data packet and responded with an ACK handshake packet. Software must clear this flag by writing a logic 1 to the RXD0FR bit after all of the received data has been read. Software also must set the RX0E bit to 1 to enable the next data packet reception. If the RXD0F bit is not cleared, the USB will respond with a NAK handshake to any endpoint 0 OUT tokens; but does not respond to a SETUP token. Reset clears this bit. Writing to RXD0F has no effect. - 1 = Receive on endpoint 0 has occurred - 0 = Receive on endpoint 0 has not occurred # 9.8.4 USB Interrupt Register 2 Figure 9-18. USB Interrupt Register 2 (UIR2) # EOPFR — End-of-Packet Flag Reset Writing a logic 1 to this write-only bit will clear the EOPF bit if it is set. Writing a logic 0 to the EOPFR has no effect. Reset clears this bit. ### RSTFR — Clear Reset Indicator Bit Writing a logic 1 to this write-only bit will clear the RSTF bit if it is set. Writing a logic 0 to the RSTFR has no effect. Reset clears this bit. # TXD2FR — Endpoint 2 Transmit Flag Reset Writing a logic 1 to this write-only bit will clear the TXD2F bit if it is set. Writing a logic 0 to TXD2FR has no effect. Reset clears this bit. # RXD2FR — Endpoint 2 Receive Flag Reset Writing a logic 1 to this write-only bit will clear the RXD2F bit if it is set. Writing a logic 0 to RXD2FR has no effect. Reset clears this bit. #### TXD1FR — Endpoint 1 Transmit Flag Reset Writing a logic 1 to this write-only bit will clear the TXD1F bit if it is set. Writing a logic 0 to TXD1FR has no effect. Reset clears this bit. # RESUMFR — Resume Flag Reset Writing a logic 1 to this write-only bit will clear the RESUMF bit if it is set. Writing to RESUMFR has no effect. Reset clears this bit. ### TXD0FR — Endpoint 0 Transmit Flag Reset Writing a logic 1 to this write-only bit will clear the TXD0F bit if it is set. Writing a logic 0 to TXD0FR has no effect. Reset clears this bit. #### RXD0FR — Endpoint 0 Receive Flag Reset Writing a logic 1 to this write-only bit will clear the RXD0F bit if it is set. Writing a logic 0 to RXD0FR has no effect. Reset clears this bit. # 9.8.5 USB Control Register 0 Figure 9-19. USB Control Register 0 (UCR0) ### TOSEQ — Endpoint 0 Transmit Sequence Bit This read/write bit determines which type of data packet (DATA0 or DATA1) will be sent during the next IN transaction directed at endpoint 0. Toggling of this bit must be controlled by software. Reset clears this bit. - 1 = DATA1 token active for next endpoint 0 transmit - 0 = DATA0 token active for next endpoint 0 transmit # TX0E — Endpoint 0 Transmit Enable This read/write bit enables a transmit to occur when the USB host controller sends an IN token to endpoint 0. Software should set this bit when data is ready to be transmitted. It must be cleared by software when no more endpoint 0 data needs to be transmitted. If this bit is 0 or the TXD0F is set, the USB will respond with a NAK handshake to any endpoint 0 IN tokens. Reset clears this bit. - 1 = Data is ready to be sent - 0 = Data is not ready. Respond with NAK #### RX0E — Endpoint 0 Receive Enable This read/write bit enables a receive to occur when the USB host controller sends an OUT token to endpoint 0. Software should set this bit when data is ready to be received. It must be cleared by software when data cannot be received. If this bit is 0 or the RXD0F is set, the USB will respond with a NAK handshake to any endpoint 0 OUT tokens; but does not respond to a SETUP token. Reset clears this bit. - 1 = Data is ready to be received - 0 = Not ready for data. Respond with NAK # TP0SIZ3-TP0SIZ0 — Endpoint 0 Transmit Data Packet Size These read/write bits store the number of transmit data bytes for the next IN token request for endpoint 0. These bits are cleared by reset. # 9.8.6 USB Control Register 1 Figure 9-20. USB Control Register 1 (UCR1) # T1SEQ — Endpoint 1 Transmit Sequence Bit This read/write bit determines which type of data packet (DATA0 or DATA1) will be sent during the next IN transaction directed to endpoint 1. Toggling of this bit must be controlled by software. Reset clears this bit. - 1 = DATA1 token active for next endpoint 1 transmit - 0 = DATA0 token active for next endpoint 1 transmit ### STALL1 — Endpoint 1 Force Stall Bit This read/write bit causes endpoint 1 to return a STALL handshake when polled by either an IN or OUT token by the USB host controller. Reset clears this bit. - 1 = Send STALL handshake - 0 = Default #### TX1E — Endpoint 1 Transmit Enable This read/write bit enables a transmit to occur when the USB host controller sends an IN token to endpoint 1. The appropriate endpoint enable bit, ENABLE1 bit in the UCR3 register, also should be set. Software should set the TX1E bit when data is ready to be transmitted. It must be cleared by software when no more data needs to be transmitted. MC68HC908JB8 — Rev. 1.0 If this bit is 0 or the TXD1F is set, the USB will respond with a NAK handshake to any endpoint 1 directed IN tokens. Reset clears this bit. - 1 = Data is ready to be sent - 0 = Data is not ready. Respond with NAK #### FRESUM — Force Resume This read/write bit forces a resume state (K or non-idle state) onto the USB data lines to initiate a remote wakeup. Software should control the timing of the forced resume to be between 10 and 15 ms. Setting this bit will not cause the RESUMF bit to be set. - 1 = Force data lines to K state - 0 = Default # RX1E — Endpoint 1 Receive Enable This read/write bit enables a receive to occur when the USB host controller sends an OUT token to endpoint 1. Software should set this bit when data is ready to be received. It must be cleared by software when data cannot be received. If this bit is 0 or the RXD1F is set, the USB will respond with a NAK handshake to any endpoint 0 OUT tokens. Reset clears this bit. - 1 = Data is ready to be received - 0 = Not ready for data. Respond with NAK # TP1SIZ3-TP1SIZ0 — Endpoint 1 Transmit Data Packet Size These read/write bits store the number of transmit data bytes for the next IN token request for endpoint 1. These bits are cleared by reset. # 9.8.7 USB Control Register 2 Figure 9-21. USB Control Register 2 (UCR2) **Technical Data** MC68HC908JB8 — Rev. 1.0 #### T2SEQ — Endpoint 2 Transmit Sequence Bit This read/write bit determines which type of data packet (DATA0 or DATA1) will be sent during the next IN transaction directed to endpoint 2. Toggling of this bit must be controlled by software. Reset clears this bit. - 1 = DATA1 token active for next endpoint 2 transmit - 0 = DATA0 token active for next endpoint 2 transmit #### STALL2 — Endpoint 2 Force Stall Bit This read/write bit causes endpoint 2 to return a STALL handshake when polled by either an IN or OUT token by the USB host controller. Reset clears this bit. - 1 = Send STALL handshake - 0 = Default #### TX2E — Endpoint 2 Transmit Enable This read/write bit enables a transmit to occur when the USB host controller sends an IN token to endpoint 2. The appropriate endpoint enable bit, ENABLE2 bit in the UCR3 register, also should be set. Software should set the TX2E bit when data is ready to be transmitted. It must be cleared by software when no more data needs to be transmitted. If this bit is 0 or the TXD2F is set, the USB will respond with a NAK handshake to any endpoint 2 directed IN tokens. Reset clears this bit. - 1 = Data is ready to be sent - 0 = Data is not ready. Respond with NAK #### RX2E — Endpoint 2 Receive Enable This read/write bit enables a receive to occur when the USB host controller sends an OUT token to endpoint 2. Software should set this bit when data is ready to be received. It must be cleared by software when data cannot be received. If this bit is 0 or the RXD2F is set, the USB will respond with a NAK handshake to any endpoint 2 OUT tokens. Reset clears this bit. - 1 = Data is ready to be received - 0 = Not ready for data. Respond with NAK #### TP2SIZ3-TP2SIZ0 — Endpoint 2 Transmit Data Packet Size These read/write bits store the number of transmit data bytes for the next IN token request for endpoint 2. These bits are cleared by reset. #### 9.8.8 USB Control Register 3 Note: PULLEN bit is reset by POR or LVI reset only. Figure 9-22. USB Control Register 3 (UCR3) #### TX1ST — Endpoint 0 Transmit First Flag This read-only bit is set if the endpoint 0 data transmit flag (TXD0F) is set when the USB control logic is setting the endpoint 0 data receive flag (RXD0F). In other words, if an unserviced endpoint 0 transmit flag is still set at the end of an endpoint 0 reception, then this bit will be set. This bit lets the firmware know that the endpoint 0 transmission happened before the endpoint 0 reception. Reset clears this bit. - 1 = IN transaction occurred before SETUP/OUT - 0 = IN transaction occurred after SETUP/OUT #### TX1STR — Clear Endpoint 0 Transmit First Flag Writing a logic 1 to this write-only bit will clear the TX1ST bit if it is set. Writing a logic 0 to the TX1STR has no effect. Reset clears this bit. #### OSTALL0 — Endpoint 0 Force STALL Bit for OUT token This read/write bit causes endpoint 0 to return a STALL handshake when polled by an OUT token by the USB host controller. The USB hardware clears this bit when a SETUP token is received. Reset clears this bit. - 1 = Send STALL handshake - 0 = Default #### ISTALL0 — Endpoint 0 Force STALL Bit for IN token This read/write bit causes endpoint 0 to return a STALL handshake when polled by an IN token by the USB host controller. The USB hardware clears this bit when a SETUP token is received. Reset clears this bit. - 1 = Send STALL handshake - 0 = Default #### PULLEN — Pull-up Enable This read/write bit controls the pull-up option for the USB D– pin if the USB module is enabled. - 1 = Configure D– pin to have internal pull-up - 0 = Disconnect D- pin internal pull-up #### ENABLE2 — Endpoint 2 Enable This read/write bit enables endpoint 2 and allows the USB to respond to IN or OUT packets addressed to endpoint 2. Reset clears this bit. - 1 = Endpoint 2 is enabled and can respond to an IN or OUT token - 0 = Endpoint 2 is disabled #### ENABLE1 — Endpoint 1 Enable This read/write bit enables endpoint 1 and allows the USB to respond to IN or OUT packets addressed to endpoint 1. Reset clears this bit. - 1 = Endpoint 1 is enabled and can respond to an IN token - 0 = Endpoint 1 is disabled #### 9.8.9 USB Control Register 4 USB control register 4 directly controls the USB data pins D+ and D-. If the FUSBO bit, and the USBEN bit of the USB address register (UADDR) are set, the output buffers of the USB modules are enabled and the corresponding levels of the USB data pins D+ and D- are equal to the values set by the FDP and the FDM bits. Figure 9-23. USB Control Register 4 (UCR4) FUSBO — Force USB Output This read/write bit enables the USB output buffers. 1 = Enables USB output buffers 0 = USB module in normal operation FDP — Force D+ This read/write bit determinates the output level of D+. 1 = D+ at output high level 0 = D+ at output low level FDM — Force D- This read/write bit determinates the output level of D-. 1 = D- at output high level 0 = D- at output low level NOTE: Customers must be very careful when setting the UCR4 register. When the FUSBO and the USBEN bits are set, the USB module is in output mode and it will not recognize any USB signals including the USB reset signal. The UCR4 register is used for some special applications. Customers are not normally expected to use this register. **Technical Data** MC68HC908JB8 — Rev. 1.0 #### 9.8.10 USB Status Register 0 Figure 9-24. USB Status Register 0 (USR0) #### R0SEQ — Endpoint 0 Receive Sequence Bit This read-only bit indicates the type of data packet last received for endpoint 0 (DATA0 or DATA1). - 1 = DATA1 token received in last endpoint 0 receive - 0 = DATA0 token received in last endpoint 0 receive #### SETUP — SETUP Token Detect Bit This read-only bit indicates that a valid SETUP token has been received. - 1 = Last token received for endpoint 0 was a SETUP token - 0 = Last token received for endpoint 0 was not a SETUP token #### RP0SIZ3-RP0SIZ0 — Endpoint 0 Receive Data Packet Size These read-only bits store the number of data bytes received for the last OUT or SETUP transaction for endpoint 0. ### **Universal Serial Bus Module (USB)** #### 9.8.11 USB Status Register 1 Figure 9-25. USB Status Register 2 (USR1) #### R2SEQ — Endpoint 2 Receive Sequence Bit This read-only bit indicates the type of data packet last received for endpoint 2 (DATA0 or DATA1). - 1 = DATA1 token received in last endpoint 2 receive - 0 = DATA0 token received in last endpoint 2 receive #### TXACK — ACK Token Transmit Bit This read-only bit indicates that an ACK token has been transmitted. This bit is updated at the end of the data transmission. - 1 = Last token transmitted for endpoint 0 was an ACK token - 0 = Last token transmitted for endpoint 0 was not an ACK token #### TXNAK — NAK Token Transmit Bit This read-only bit indicates that a TXNAK token has been transmitted. This bit is updated at the end of the data transmission. - 1 = Last token transmitted for endpoint 0 was a NAK token - 0 = Last token transmitted for endpoint 0 was not a NAK token #### TXSTL — STALL Token Transmit Bit This read-only bit indicates that a STALL token has been transmitted. This bit is updated at the end of the data transmission. - 1 = Last token transmitted for endpoint 0 was a STALL token - 0 = Last token transmitted for endpoint 0 was not a STALL token ### RP2SIZ3-RP2SIZ0 — Endpoint 2 Receive Data Packet Size These read-only bits store the number of data bytes received for the last OUT transaction for endpoint 2. #### 9.8.12 USB Endpoint 0 Data Registers Figure 9-26. USB Endpoint 0 Data Register (UE0D0-UE0D7) UE0Rx7-UE0Rx0 — Endpoint 0 Receive Data Buffer These read-only bits are serially loaded with OUT token or SETUP token data directed at endpoint 0. The data is received over the USB's D+ and D- pins. UE0Tx7-UE0Tx0 — Endpoint 0 Transmit Data Buffer These write-only buffers are loaded by software with data to be sent on the USB bus on the next IN token directed at endpoint 0. ## **Universal Serial Bus Module (USB)** ### 9.8.13 USB Endpoint 1 Data Registers Figure 9-27. USB Endpoint 1 Data Register (UE1D0-UE1D7) UE1Tx7–UE1Tx0 — Endpoint 1 Transmit or Receive Data Buffer These write-only buffers are loaded by software with data to be sent on the USB bus on the next IN token directed at endpoint 1. #### 9.8.14 USB Endpoint 2 Data Registers Figure 9-28. USB Endpoint 2 Data Register (UE2D0-UE2D7) UE2Rx7-UE2Rx0 — Endpoint 2 Receive Data Buffer These read-only bits are serially loaded with OUT token data directed at endpoint 2. The data is received over the USB's D+ and D- pins. UE2Tx7-UE2Tx0 — Endpoint 2 Transmit Data Buffer These write-only buffers are loaded by software with data to be sent on the USB bus on the next IN token directed at endpoint 2. ### **Universal Serial Bus Module (USB)** ### 9.9 USB Interrupts The USB module is capable of generating interrupts and causing the CPU to execute the USB interrupt service routine. There are three types of USB interrupts: - End-of-transaction interrupts signify either a completed transaction receive or transmit transaction. - Resume interrupts signify that the USB bus is reactivated after having been suspended. - End-of-packet interrupts signify that a low-speed end-of-packet signal was detected. All USB interrupts share the same interrupt vector. Firmware is responsible for determining which interrupt is active. #### 9.9.1 USB End-of-Transaction Interrupt There are five possible end-of-transaction interrupts: - Endpoint 0 or 2 receive - Endpoint 0, 1 or 2 transmit End-of-transaction interrupts occur as detailed in the following sections. #### 9.9.1.1 Receive Control Endpoint 0 For a control OUT transaction directed at endpoint 0, the USB module will generate an interrupt by setting the RXD0F flag in the UIR0 register. The conditions necessary for the interrupt to occur are shown in the flowchart in **Figure 9-29**. Figure 9-29. OUT Token Data Flow for Receive Endpoint 0 MC68HC908JB8 — Rev. 1.0 SETUP transactions cannot be stalled by the USB function. A SETUP received by a control endpoint will clear the ISTALL0 and OSTALL0 bits. The conditions for receiving a SETUP interrupt are shown in Figure 9-30. Figure 9-30. SETUP Token Data Flow for Receive Endpoint 0 Technical Data MC68HC908JB8 — Rev. 1.0 ### 9.9.1.2 Transmit Control Endpoint 0 For a control IN transaction directed at endpoint 0, the USB module will generate an interrupt by setting the TXD0F flag in the UIR1 register. The conditions necessary for the interrupt to occur are shown in the flowchart in **Figure 9-31**. Figure 9-31. IN Token Data Flow for Transmit Endpoint 0 #### 9.9.1.3 Transmit Endpoint 1 For an IN transaction directed at endpoint 1, the USB module will generate an interrupt by setting the TXD1F in the UIR1 register. The conditions necessary for the interrupt to occur are shown in Figure 9-32. Figure 9-32. IN Token Data Flow for Transmit Endpoint 1 Technical Data MC68HC908JB8 — Rev. 1.0 #### 9.9.1.4 Transmit Endpoint 2 For an IN transaction directed at endpoint 2, the USB module will generate an interrupt by setting the TXD2F in the UIR1 register. #### 9.9.1.5 Receive Endpoint 2 For an OUT transaction directed at endpoint 2, the USB module will generate an interrupt by setting the RXD2F in the UIR1 register. #### 9.9.2 Resume Interrupt The USB module will generate a CPU interrupt if low-speed bus activity is detected after entering the suspend state. A transition of the USB data lines to the non-idle state (K state) while in the suspend mode will set the RESUMF flag in the UIR1 register. There is no interrupt enable bit for this interrupt source and an interrupt will be executed if the I bit in the CCR is cleared. A resume interrupt can only occur while the MCU is in the suspend mode. #### 9.9.3 End-of-Packet Interrupt The USB module can generate a USB interrupt upon detection of an end-of-packet signal for low-speed devices. Upon detection of an end-of-packet signal, the USB module sets the EOPF bit and will generate a CPU interrupt if the EOPIE bit in the UIR0 register is set. MC68HC908JB8 — Rev. 1.0 # Universal Serial Bus Module (USB) Technical Data MC68HC908JB8 — Rev. 1.0 # Section 10. Monitor ROM (MON) #### 10.1 Contents | 10.2 | Introduction161 | |--------|------------------------| | 10.3 | Features | | 10.4 | Functional Description | | 10.4.1 | Entering Monitor Mode | | 10.4.2 | Baud Rate167 | | 10.4.3 | Data Format | | 10.4.4 | Echoing168 | | 10.4.5 | Break Signal169 | | 10.4.6 | Commands169 | | 10.5 | Security | #### 10.2 Introduction This section describes the monitor ROM (MON) and the monitor mode entry methods. The monitor ROM allows complete testing of the MCU through a single-wire interface with host computer. This mode is also used for programming and erasing of FLASH memory in the MCU. Monitor mode entry can be achieved without use of the higher voltage, $V_{DD} + V_{HI}$ , as long as vector addresses \$FFFE and \$FFFF are blank, thus reducing the hardware requirements for in-circuit programming. MC68HC908JB8 — Rev. 1.0 Technical Data #### 10.3 Features Features of the monitor ROM include the following: - Normal user-mode pin functionality - One pin dedicated to serial communication between monitor ROM and host computer - Standard mark/space non-return-to-zero (NRZ) communication with host computer - Execution of code in RAM or FLASH - FLASH memory security feature<sup>1</sup> - FLASH memory programming interface - 976 bytes monitor ROM code size - Monitor mode entry without high voltage, V<sub>DD</sub> + V<sub>HI</sub>, if reset vector is blank (\$FFFE and \$FFFF contain \$FF) - Standard monitor mode entry if high voltage, V<sub>DD</sub> + V<sub>HI</sub>, is applied to IRQ ### 10.4 Functional Description The monitor ROM receives and executes commands from a host computer. Figure 10-1 shows a example circuit used to enter monitor mode and communicate with a host computer via a standard RS-232 interface. Simple monitor commands can access any memory address. In monitor mode, the MCU can execute host-computer code in RAM while most MCU pins retain normal operating mode functions. All communication between the host computer and the MCU is through the PTA0 pin. A level-shifting and multiplexing interface is required between PTA0 and the host computer. PTA0 is used in a wired-OR configuration and requires a pull-up resistor. Technical Data MC68HC908JB8 — Rev. 1.0 162 <sup>1.</sup> No security feature is absolutely secure. However, Motorola's strategy is to make reading or copying the FLASH difficult for unauthorized users. Figure 10-1. Monitor Mode Circuit MC68HC908JB8 — Rev. 1.0 Technical Data ### 10.4.1 Entering Monitor Mode Table 10-1 shows the pin conditions for entering monitor mode. As specified in the table, monitor mode may be entered after a POR and will allow communication at 9600 baud provided one of the following sets of conditions is met: 1. If $$\overline{IRQ} = V_{DD} + V_{HI}$$ : - External clock on OSC1 is 3MHz - PTA3 = low - 2. If $\overline{IRQ} = V_{DD} + V_{HI}$ : - External clock on OSC1 is 6MHz - PTA3 = high - 3. If \$FFFE & \$FFFF is blank (contains \$FF): - External clock on OSC1 is 6MHz - $-\overline{IRQ} = V_{DD}$ **Table 10-1. Mode Entry Requirements and Options** | IRQ | \$FFFE<br>and<br>\$FFFF | PTA3 | PTA2 | PTA1 | PTA0 | External Clock, f <sub>XCLK</sub> | Bus<br>Frequency,<br>f <sub>BUS</sub> | Comments | | | |-----------------------------------|----------------------------|------|------|------|------|-----------------------------------|---------------------------------------|-----------------------------------------------------------------------------------------------|--|--| | V <sub>DD</sub> + V <sub>HI</sub> | Х | 0 | 0 | 1 | 1 | 3MHz | 3MHz<br>(f <sub>XCLK</sub> ) | High-voltage entry to monitor mode. | | | | V <sub>DD</sub> + V <sub>HI</sub> | Х | 1 | 0 | 1 | 1 | 6MHz | 3MHz<br>(f <sub>XCLK</sub> ÷ 2) | 9600 baud communication on PTA0. COP disabled. | | | | V <sub>DD</sub> | BLANK<br>(contain<br>\$FF) | х | х | х | 1 | 6MHz | 3MHz<br>(f <sub>XCLK</sub> ÷ 2) | Low-voltage entry to monitor mode. 9600 baud communication on PTA0. COP disabled. | | | | V <sub>DD</sub> | NOT<br>BLANK | х | х | х | х | 6MHz | 3MHz<br>(f <sub>XCLK</sub> ÷ 2) | Enters user mode. If \$FFFE and \$FFFF is blank, MCU will encounter an illegal address reset. | | | PTA3 = 0: Bypasses the divide-by-two prescaler to SIM when using V<sub>DD</sub> + V<sub>HI</sub> for monitor mode entry. See Section 18. Electrical Specifications for V<sub>DD</sub> + V<sub>HI</sub> voltage level requirements. If $V_{DD}$ + $V_{HI}$ is applied to $\overline{IRQ}$ and PTA3 is low upon monitor mode entry (**Table 10-1** condition set 1), the bus frequency is a equal to the external clock, $f_{XCLK}$ . If PTA3 is high with $V_{DD}$ + $V_{HI}$ applied to $\overline{IRQ}$ upon monitor mode entry (**Table 10-1** condition set 2), the bus frequency is a divide-by-two of the external clock. Holding the PTA3 pin low when entering monitor mode causes a bypass of a divide-by-two stage at the oscillator only if $V_{DD}$ + $V_{HI}$ is applied to $\overline{IRQ}$ . In this event, the OSCOUT frequency is equal to the OSCXCLK frequency. Entering monitor mode with $V_{DD} + V_{HI}$ on $\overline{IRQ}$ , the COP is disabled as long as $V_{DD} + V_{HI}$ is applied to either the $\overline{IRQ}$ or the $\overline{RST}$ . (See **Section 8. System Integration Module (SIM)** for more information on modes of operation.) If entering monitor mode without high voltage on $\overline{IRQ}$ and reset vector being blank (\$FFFE and \$FFFF) (**Table 10-1** condition set 3, where $\overline{IRQ}$ applied voltage is $V_{DD}$ ), then all port A pin requirements and conditions, including the PTA3 frequency divisor selection, are not in effect. This is to reduce circuit requirements when performing in-circuit programming. Entering monitor mode with the reset vector being blank, the COP is always disabled regardless of the state of $\overline{IRQ}$ or the $\overline{RST}$ . **Figure 10-2**. shows a simplified diagram of the monitor mode entry when the reset vector is blank and $\overline{IRQ} = V_{DD}$ . An external clock of 6MHz is required for a baud rate of 9600. Figure 10-2. Low-Voltage Monitor Mode Entry Flowchart Enter monitor mode with the pin configuration shown above by pulling RST low and then high. The rising edge of RST latches monitor mode. Once monitor mode is latched, the values on the specified pins can change. Once out of reset, the MCU waits for the host to send eight security bytes. (See **10.5 Security**.) After the security bytes, the MCU sends a break signal (10 consecutive logic zeros) to the host, indicating that it is ready to receive a command. The break signal also provides a timing reference to allow the host to determine the necessary baud rate. In monitor mode, the MCU uses different vectors for reset, SWI, and break interrupt. The alternate vectors are in the \$FE page instead of the \$FF page and allow code execution from the internal monitor firmware instead of user code. Technical Data MC68HC908JB8 — Rev. 1.0 **Table 10-2** is a summary of the vector differences between user mode and monitor mode. **Table 10-2. Monitor Mode Vector Differences** | | Functions | | | | | | | | | | |---------|-------------------------|-------------------------|------------------------|-------------------------|------------------------|-----------------------|----------------------|--|--|--| | Modes | СОР | Reset<br>Vector<br>High | Reset<br>Vector<br>Low | Break<br>Vector<br>High | Break<br>Vector<br>Low | SWI<br>Vector<br>High | SWI<br>Vector<br>Low | | | | | User | Enabled | \$FFFE | \$FFFF | \$FFFC | \$FFFD | \$FFFC | \$FFFD | | | | | Monitor | Disabled <sup>(1)</sup> | \$FEFE | \$FEFF | \$FEFC | \$FEFD | \$FEFC | \$FEFD | | | | #### Notes: When the host computer has completed downloading code into the MCU RAM, the host then sends a RUN command, which executes an RTI, which sends control to the address on the stack pointer. #### 10.4.2 Baud Rate The communication baud rate is dependant on oscillator frequency, $f_{XCLK}$ . The state of PTA3 also affects baud rate if entry to monitor mode is by $\overline{IRQ} = V_{DD} + V_{HI}$ . When PTA3 is high, the divide by ratio is 625. If the PTA3 pin is at logic zero upon entry into monitor mode, the divide by ratio is 312. Table 10-3. Monitor Baud Rate Selection | Monitor Mode<br>Entry By: | Oscillator Clock<br>Frequency,<br><sup>f</sup> <sub>CLK</sub> | РТА3 | Baud Rate | |------------------------------------|---------------------------------------------------------------|------|-----------| | | 3 MHz | 0 | 9600 bps | | $\overline{IRQ} = V_{DD} + V_{HI}$ | 6 MHz | 1 | 9600 bps | | | 3 MHz | 1 | 4800 bps | | Blank reset vector, | 6 MHz | Х | 9600 bps | | $\overline{IRQ} = V_{DD}$ | 3 MHz | Х | 4800 bps | MC68HC908JB8 — Rev. 1.0 <sup>1.</sup> If the high voltage $(V_{DD} + V_{HI})$ is removed from the $\overline{IRQ}$ pin or the $\overline{RST}$ pin, the SIM asserts its COP enable output. The COP is a mask option enabled or disabled by the COPD bit in the configuration register. #### 10.4.3 Data Format Communication with the monitor ROM is in standard non-return-to-zero (NRZ) mark/space data format. (See Figure 10-3 and Figure 10-4.) Figure 10-3. Monitor Data Format Figure 10-4. Sample Monitor Waveforms The data transmit and receive rate can be anywhere from 4800 baud to 28.8k-baud. Transmit and receive baud rates must be identical. #### 10.4.4 Echoing As shown in **Figure 10-5**, the monitor ROM immediately echoes each received byte back to the PTA0 pin for error checking. Figure 10-5. Read Transaction Any result of a command appears after the echo of the last byte of the command. Technical Data MC68HC908JB8 — Rev. 1.0 #### 10.4.5 Break Signal A start bit followed by nine low bits is a break signal. (See Figure 10-6.) When the monitor receives a break signal, it drives the PTA0 pin high for the duration of two bits before echoing the break signal. Figure 10-6. Break Transaction #### 10.4.6 Commands The monitor ROM uses the following commands: - READ (read memory) - WRITE (write memory) - IREAD (indexed read) - IWRITE (indexed write) - READSP (read stack pointer) - RUN (run user program) Table 10-4. READ (Read Memory) Command Table 10-5. WRITE (Write Memory) Command | Description | Write byte to memory | |------------------------------------------------|--------------------------------------------------------------------------------------| | Operand | Specifies 2-byte address in high byte:low byte order; low byte followed by data byte | | Data Returned | None | | Opcode | \$49 | | Command Sequence SENT TO MONITOR WRITE ECHO | WRITE X ADDR. HIGH X ADDR. LOW X ADDR. LOW X DATA X DATA X | **Technical Data** MC68HC908JB8 — Rev. 1.0 Table 10-6. IREAD (Indexed Read) Command | Description | Read next 2 bytes in memory from last address accessed | | | | | |-----------------------|--------------------------------------------------------|--|--|--|--| | Operand | Specifies 2-byte address in high byte:low byte order | | | | | | Data Returned | Returns contents of next two addresses | | | | | | Opcode | \$1A | | | | | | Command Sequence | ce | | | | | | SENT TO MONITOR IREAD | IREAD DATA DATA RESULT | | | | | Table 10-7. IWRITE (Indexed Write) Command | Description | Write to last address accessed + 1 | | | | | | |------------------------------------------------|------------------------------------|--|--|--|--|--| | Operand | Specifies single data byte | | | | | | | Data Returned | None | | | | | | | Opcode | \$19 | | | | | | | Command Sequence | Command Sequence | | | | | | | SENT TO MONITOR VIWRITE VIWRITE V DATA V DATA | | | | | | | | ЕСНО — | | | | | | | **NOTE:** A sequence of IREAD or IWRITE commands can sequentially access a block of memory over the full 64-Kbyte memory map. MC68HC908JB8 — Rev. 1.0 Technical Data Table 10-8. READSP (Read Stack Pointer) Command Table 10-9. RUN (Run User Program) Command | Description | Executes RTI instruction | |---------------------|--------------------------| | Operand | None | | Data Returned | None | | Opcode | \$28 | | Command Sequence | ce | | SENT TO MONITOR RUN | RUN | ### 10.5 Security A security feature discourages unauthorized reading of FLASH locations while in monitor mode. The host can bypass the security feature at monitor mode entry by sending eight security bytes that match the bytes at locations \$FFF6-\$FFFD. Locations \$FFF6-\$FFFD contain user-defined data. **NOTE:** Do not leave locations \$FFF6—\$FFFD blank. For security reasons, program locations \$FFF6—\$FFFD even if they are not used for vectors. During monitor mode entry, the MCU waits after the power-on reset for the host to send the eight security bytes on pin PTA0. If the received bytes match those at locations \$FFF6—\$FFFD, the host bypasses the security feature and can read all FLASH locations and execute code from FLASH. Security remains bypassed until a power-on reset occurs. If the reset was not a power-on reset, security remains bypassed and security code entry is not required. (See Figure 10-7.) Figure 10-7. Monitor Mode Entry Timing MC68HC908JB8 — Rev. 1.0 Technical Data ### Monitor ROM (MON) Upon power-on reset, if the received bytes of the security code do not match the data at locations \$FFF6—\$FFFD, the host fails to bypass the security feature. The MCU remains in monitor mode, but reading a FLASH location returns an invalid value and trying to execute code from FLASH causes an illegal address reset. After receiving the eight security bytes from the host, the MCU transmits a break character, signifying that it is ready to receive a command. **NOTE:** The MCU does not transmit a break character until after the host sends the eight security bytes. To determine whether the security code entered is correct, check to see if bit 6 of RAM address \$40 is set. If it is, then the correct security code has been entered and FLASH can be accessed. If the security sequence fails, the device should be reset by a power-on reset and brought up in monitor mode to attempt another entry. After failing the security sequence, the FLASH module can also be mass erased by executing an erase routine that was downloaded into internal RAM. The mass erase operation clears the security code locations so that all eight security bytes become \$FF (blank). # Section 11. Timer Interface Module (TIM) ### 11.1 Contents | 11.2 Introduction | |-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 11.3 Features | | 11.4 Pin Name Conventions | | 11.5 Functional Description 177 11.5.1 TIM Counter Prescaler 179 11.5.2 Input Capture 179 11.5.3 Output Compare 179 11.5.3.1 Unbuffered Output Compare 180 11.5.3.2 Buffered Output Compare 180 | | 11.5.4Pulse Width Modulation (PWM) | | 11.6 Interrupts185 | | 11.7 Wait Mode. 185 11.8 TIM During Break Interrupts 186 | | 11.9 I/O Signals | | 11.10 I/O Registers. 187 11.10.1 TIM Status and Control Register 188 11.10.2 TIM Counter Registers 190 11.10.3 TIM Counter Modulo Registers 191 | | 11.10.4 TIM Channel Status and Control Registers | MC68HC908JB8 — Rev. 1.0 #### 11.2 Introduction This section describes the timer interface module (TIM2, Version B). The TIM is a 2-channel timer that provides a timing reference with input capture, output compare, and pulse-width-modulation functions. Figure 11-1 is a block diagram of the TIM. #### 11.3 Features #### Features of the TIM include: - Two input capture/output compare channels - Rising-edge, falling-edge, or any-edge input capture trigger - Set, clear, or toggle output compare action - Buffered and unbuffered pulse width modulation (PWM) signal generation - Programmable TIM clock input - 7-frequency internal bus clock prescaler selection - External TIM clock input (bus frequency ÷2 maximum) - Free-running or modulo up-count operation - Toggle any channel pin on overflow - TIM counter stop and reset bits - Modular architecture expandable to eight channels #### 11.4 Pin Name Conventions The TIM share three I/O pins with three port E I/O pins. The full name of the TIM I/O pin is listed in **Table 11-1**. The generic pin name appear in the text that follows. **Table 11-1. TIM Pin Name Conventions** | TIM Generic Pin Names: | TCLK | TCH0 | TCH1 | |------------------------|-----------|-----------|-----------| | Full TIM Pin Names: | PTE0/TCLK | PTE1/TCH0 | PTE2/TCH1 | ### 11.5 Functional Description Figure 11-1 shows the structure of the TIM. The central component of the TIM is the 16-bit TIM counter that can operate as a free-running counter or a modulo up-counter. The TIM counter provides the timing reference for the input capture and output compare functions. The TIM counter modulo registers, TMODH:TMODL, control the modulo value of the TIM counter. Software can read the TIM counter value at any time without affecting the counting sequence. The two TIM channels are programmable independently as input capture or output compare channels. Figure 11-1. TIM Block Diagram MC68HC908JB8 — Rev. 1.0 # Timer Interface Module (TIM) | Addr. | Register Name | | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | |--------|-----------------------------------|--------|-----------------|---------------------------|-------|------------|--------------|--------|--------------|-------------| | | TIM Status and Control | Read: | TOF | TOIL | TSTOP | 0 | 0 | DOO | D04 | DCO | | \$000A | Register | Write: | 0 | TOIE | | TRST | | PS2 | PS1 | PS0 | | | (TSC) | Reset: | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | | | | Read: | Bit15 | Bit14 | Bit13 | Bit12 | Bit11 | Bit10 | Bit9 | Bit8 | | \$000C | TIM Counter Register High (TCNTH) | Write: | | | | | | | | | | | (1.21111) | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | Read: | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 | | \$000D | TIM Counter Register Low (TCNTL) | Write: | | | | | | | | | | | , | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | TIM Counter Modulo | Read: | Bit15 | Bit14 | Di+12 | Di+10 | Bit11 | Bit10 | Bit9 | Bit8 | | \$000E | Register High | Write: | פווום | DIL14 | Bit13 | Bit12 | DILII | BILLO | Dila | Dito | | | (TMODH) | Reset: | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | | TIM Counter Modulo | Read: | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 | | \$000F | Register Low | Write: | Diti | Dito | Dito | DIL4 | Dito | DILE | | Dito | | | (TMODL) | Reset: | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | | TIM Channel 0 Status and | Read: | CH0F | CH0IE | MS0B | MS0A | ELS0B | FI SOA | TOVO | CH0MAX | | \$0010 | Control Register | Write: | 0 | CHOIL | MOOD | IVIOUA | ELSUB | ELS0A | TOV0 | CHUIVIAX | | | (TSC0) | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | TIM Channel 0 | Read: | Bit15 | Bit14 | Bit13 | Bit12 | Bit11 | Bit10 | Bit9 | Bit8 | | \$0011 | Register High<br>(TCH0H) | Write: | Ditto | Ditt | Bit10 | DICTZ | Ditt | Dicto | Dito | Dito | | | (1011011) | Reset: | | Indeterminate after reset | | | | | <del>.</del> | | | | TIM Channel 0 | Read: | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 | | \$0012 | Register Low<br>(TCH0L) | Write: | | | Dito | Dit | | | | Dito | | | (TOHIOL) | Reset: | | | Ir | ndetermina | te after res | et | | | | | TIM Channel 1 Status and | Read: | CH1F | CH1IE | 0 | MS1A | ELS1B | ELS1A | TOV1 | CH1MAX | | \$0013 | Control Register<br>(TSC1) | Write: | 0 | | | | | | | JIIIIIII VX | | | (1301) | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | = Unimplemented | | | | | | | | Figure 11-2. TIM I/O Register Summary Technical Data MC68HC908JB8 — Rev. 1.0 Figure 11-2. TIM I/O Register Summary #### 11.5.1 TIM Counter Prescaler The TIM clock source can be one of the seven prescaler outputs or the TIM clock pin, PTE0/TCLK. The prescaler generates seven clock rates from the internal bus clock. The prescaler select bits, PS[2:0], in the TIM status and control register (TSC) select the TIM clock source. ### 11.5.2 Input Capture With the input capture function, the TIM can capture the time at which an external event occurs. When an active edge occurs on the pin of an input capture channel, the TIM latches the contents of the TIM counter into the TIM channel registers, TCHxH:TCHxL. The polarity of the active edge is programmable. Input captures can generate TIM CPU interrupt requests. ### 11.5.3 Output Compare With the output compare function, the TIM can generate a periodic pulse with a programmable polarity, duration, and frequency. When the counter reaches the value in the registers of an output compare channel, the TIM can set, clear, or toggle the channel pin. Output compares can generate TIM CPU interrupt requests. MC68HC908JB8 — Rev. 1.0 ## Timer Interface Module (TIM) #### 11.5.3.1 Unbuffered Output Compare Any output compare channel can generate unbuffered output compare pulses as described in **11.5.3 Output Compare**. The pulses are unbuffered because changing the output compare value requires writing the new value over the old value currently in the TIM channel registers. An unsynchronized write to the TIM channel registers to change an output compare value could cause incorrect operation for up to two counter overflow periods. For example, writing a new value before the counter reaches the old value but after the counter reaches the new value prevents any compare during that counter overflow period. Also, using a TIM overflow interrupt routine to write a new, smaller output compare value may cause the compare to be missed. The TIM may pass the new value before it is written. Use the following methods to synchronize unbuffered changes in the output compare value on channel x: - When changing to a smaller value, enable channel x output compare interrupts and write the new value in the output compare interrupt routine. The output compare interrupt occurs at the end of the current output compare pulse. The interrupt routine has until the end of the counter overflow period to write the new value. - When changing to a larger output compare value, enable channel x TIM overflow interrupts and write the new value in the TIM overflow interrupt routine. The TIM overflow interrupt occurs at the end of the current counter overflow period. Writing a larger value in an output compare interrupt routine (at the end of the current pulse) could cause two output compares to occur in the same counter overflow period. ### 11.5.3.2 Buffered Output Compare Channels 0 and 1 can be linked to form a buffered output compare channel whose output appears on the PTE1/TCH0 pin. The TIM channel registers of the linked pair alternately control the output. Setting the MS0B bit in TIM channel 0 status and control register (TSC0) links channel 0 and channel 1. The output compare value in the TIM Technical Data MC68HC908JB8 — Rev. 1.0 channel 0 registers initially controls the output on the PTE1/TCH0 pin. Writing to the TIM channel 1 registers enables the TIM channel 1 registers to synchronously control the output after the TIM overflows. At each subsequent overflow, the TIM channel registers (0 or 1) that control the output are the ones written to last. TSC0 controls and monitors the buffered output compare function, and TIM channel 1 status and control register (TSC1) is unused. While the MS0B bit is set, the channel 1 pin, PTE2/TCH1, is available as a general-purpose I/O pin. #### **NOTE:** In buffered output compare operation, do not write new output compare values to the currently active channel registers. Writing to the active channel registers is the same as generating unbuffered output compares. #### 11.5.4 Pulse Width Modulation (PWM) By using the toggle-on-overflow feature with an output compare channel, the TIM can generate a PWM signal. The value in the TIM counter modulo registers determines the period of the PWM signal. The channel pin toggles when the counter reaches the value in the TIM counter modulo registers. The time between overflows is the period of the PWM signal. As **Figure 11-3** shows, the output compare value in the TIM channel registers determines the pulse width of the PWM signal. The time between overflow and output compare is the pulse width. Program the TIM to clear the channel pin on output compare if the state of the PWM pulse is logic 1. Program the TIM to set the pin if the state of the PWM pulse is logic 0. Figure 11-3. PWM Period and Pulse Width The value in the TIM counter modulo registers and the selected prescaler output determines the frequency of the PWM output. The frequency of an 8-bit PWM signal is variable in 256 increments. Writing \$00FF (255) to the TIM counter modulo registers produces a PWM period of 256 times the internal bus clock period if the prescaler select value is 000 (see 11.10.1 TIM Status and Control Register). The value in the TIM channel registers determines the pulse width of the PWM output. The pulse width of an 8-bit PWM signal is variable in 256 increments. Writing \$0080 (128) to the TIM channel registers produces a duty cycle of 128/256 or 50%. #### 11.5.4.1 Unbuffered PWM Signal Generation Any output compare channel can generate unbuffered PWM pulses as described in 11.5.4 Pulse Width Modulation (PWM). The pulses are unbuffered because changing the pulse width requires writing the new pulse width value over the old value currently in the TIM channel registers. An unsynchronized write to the TIM channel registers to change a pulse width value could cause incorrect operation for up to two PWM periods. For example, writing a new value before the counter reaches the old value but after the counter reaches the new value prevents any compare during that PWM period. Also, using a TIM overflow interrupt routine to write a new, smaller pulse width value may cause the compare to be missed. The TIM may pass the new value before it is written. Use the following methods to synchronize unbuffered changes in the PWM pulse width on channel x: - When changing to a shorter pulse width, enable channel x output compare interrupts and write the new value in the output compare interrupt routine. The output compare interrupt occurs at the end of the current pulse. The interrupt routine has until the end of the PWM period to write the new value. - When changing to a longer pulse width, enable channel x TIM overflow interrupts and write the new value in the TIM overflow interrupt routine. The TIM overflow interrupt occurs at the end of the current PWM period. Writing a larger value in an output compare interrupt routine (at the end of the current pulse) could cause two output compares to occur in the same PWM period. NOTE: In PWM signal generation, do not program the PWM channel to toggle on output compare. Toggling on output compare prevents reliable 0% duty cycle generation and removes the ability of the channel to self-correct in the event of software error or noise. Toggling on output compare also can cause incorrect PWM signal generation when changing the PWM pulse width to a new, much larger value. #### 11.5.4.2 Buffered PWM Signal Generation Channels 0 and 1 can be linked to form a buffered PWM channel whose output appears on the PTE1/TCH0 pin. The TIM channel registers of the linked pair alternately control the pulse width of the output. Setting the MS0B bit in TIM channel 0 status and control register (TSC0) links channel 0 and channel 1. The TIM channel 0 registers initially control the pulse width on the PTE1/TCH0 pin. Writing to the TIM channel 1 registers enables the TIM channel 1 registers to synchronously control the pulse width at the beginning of the next PWM period. At each subsequent overflow, the TIM channel registers (0 or 1) that control the pulse width are the ones written to last. TSC0 controls and monitors the buffered PWM function, and TIM channel 1 status and MC68HC908JB8 — Rev. 1.0 ## Timer Interface Module (TIM) control register (TSC1) is unused. While the MS0B bit is set, the channel 1 pin, PTE2/TCH1, is available as a general-purpose I/O pin. NOTE: In buffered PWM signal generation, do not write new pulse width values to the currently active channel registers. Writing to the active channel registers is the same as generating unbuffered PWM signals. #### 11.5.4.3 PWM Initialization To ensure correct operation when generating unbuffered or buffered PWM signals, use this initialization procedure: - 1. In the TIM status and control register (TSC): - a. Stop the TIM counter by setting the TIM stop bit, TSTOP. - b. Reset the TIM counter by setting the TIM reset bit, TRST. - 2. In the TIM counter modulo registers (TMODH:TMODL), write the value for the required PWM period. - 3. In the TIM channel x registers (TCHxH:TCHxL), write the value for the required pulse width. - 4. In TIM channel x status and control register (TSCx): - a. Write 0:1 (for unbuffered output compare or PWM signals) or1:0 (for buffered output compare or PWM signals) to themode select bits, MSxB:MSxA. (See Table 11-3.) - b. Write 1 to the toggle-on-overflow bit, TOVx. - c. Write 1:0 (to clear output on compare) or 1:1 (to set output on compare) to the edge/level select bits, ELSxB:ELSxA. The output action on compare must force the output to the complement of the pulse width level. (See Table 11-3.) **NOTE:** In PWM signal generation, do not program the PWM channel to toggle on output compare. Toggling on output compare prevents reliable 0% duty cycle generation and removes the ability of the channel to self-correct in the event of software error or noise. Toggling on output compare can also cause incorrect PWM signal generation when changing the PWM pulse width to a new, much larger value. 5. In the TIM status control register (TSC), clear the TIM stop bit, TSTOP. Setting MS0B links channels 0 and 1 and configures them for buffered PWM operation. The TIM channel 0 registers (TCH0H:TCH0L) initially control the buffered PWM output. TIM status control register 0 (TSCR0) controls and monitors the PWM signal from the linked channels. MS0B takes priority over MS0A. Clearing the toggle-on-overflow bit, TOVx, inhibits output toggles on TIM overflows. Subsequent output compares try to force the output to a state it is already in and have no effect. The result is a 0% duty cycle output. Setting the channel x maximum duty cycle bit (CHxMAX) and clearing the TOVx bit generates a 100% duty cycle output. (See 11.10.4 TIM Channel Status and Control Registers.) ## 11.6 Interrupts The following TIM sources can generate interrupt requests: - TIM overflow flag (TOF) The TOF bit is set when the TIM counter value rolls over to \$0000 after matching the value in the TIM counter modulo registers. The TIM overflow interrupt enable bit, TOIE, enables TIM overflow CPU interrupt requests. TOF and TOIE are in the TIM status and control register. - TIM channel flags (CH1F:CH0F) The CHxF bit is set when an input capture or output compare occurs on channel x. Channel x TIM CPU interrupt requests are controlled by the channel x interrupt enable bit, CHxIE. Channel x TIM CPU interrupt requests are enabled when CHxIE = 1. CHxF and CHxIE are in the TIM channel x status and control register. #### 11.7 Wait Mode The WAIT instruction puts the MCU in low-power-consumption standby mode. MC68HC908JB8 — Rev. 1.0 ## Timer Interface Module (TIM) The TIM remains active after the execution of a WAIT instruction. In wait mode the TIM registers are not accessible by the CPU. Any enabled CPU interrupt request from the TIM can bring the MCU out of wait mode. If TIM functions are not required during wait mode, reduce power consumption by stopping the TIM before executing the WAIT instruction. ## 11.8 TIM During Break Interrupts A break interrupt stops the TIM counter. The system integration module (SIM) controls whether status bits in other modules can be cleared during the break state. The BCFE bit in the break flag control register (BFCR) enables software to clear status bits during the break state. (See 8.8.3 Break Flag Control Register.) To allow software to clear status bits during a break interrupt, write a logic 1 to the BCFE bit. If a status bit is cleared during the break state, it remains cleared when the MCU exits the break state. To protect status bits during the break state, write a logic 0 to the BCFE bit. With BCFE at logic 0 (its default state), software can read and write I/O registers during the break state without affecting status bits. Some status bits have a 2-step read/write clearing procedure. If software does the first step on such a bit before the break, the bit cannot change during the break state as long as BCFE is at logic 0. After the break, doing the second step clears the status bit. ## 11.9 I/O Signals Port E shares three of its pins with the TIM. PTE0/TCLK is an external clock input to the TIM prescaler. The two TIM channel I/O pins are PTE1/TCH0 and PTE2/TCH1. #### 11.9.1 TIM Clock Pin (PTE0/TCLK) PTE0/TCLK is an external clock input that can be the clock source for the TIM counter instead of the prescaled internal bus clock. Select the PTE0/TCLK input by writing logic 1s to the three prescaler select bits, PS[2:0]. (See 11.10.1 TIM Status and Control Register.) The minimum TCLK pulse width, TCLK<sub>LMIN</sub> or TCLK<sub>HMIN</sub>, is: $$\frac{1}{\text{bus frequency}} + t_{SU}$$ The maximum TCLK frequency is: PTE0/TCLK is available as a general-purpose I/O pin when not used as the TIM clock input. When the PTE0/TCLK pin is the TIM clock input, it is an input regardless of the state of the DDRE0 bit in data direction register E. #### 11.9.2 TIM Channel I/O Pins (PTE1/TCH0:PTE2/TCH1) Each channel I/O pin is programmable independently as an input capture pin or an output compare pin. PTE1/TCH0 can be configured as buffered output compare or buffered PWM pins. ## 11.10 I/O Registers The following I/O registers control and monitor operation of the TIM: - TIM status and control register (TSC) - TIM control registers (TCNTH:TCNTL) - TIM counter modulo registers (TMODH:TMODL) - TIM channel status and control registers (TSC0 and TSC1) - TIM channel registers (TCH0H:TCH0L and TCH1H:TCH1L) MC68HC908JB8 — Rev. 1.0 #### 11.10.1 TIM Status and Control Register The TIM status and control register: - Enables TIM overflow interrupts - Flags TIM overflows - Stops the TIM counter - Resets the TIM counter - Prescales the TIM counter clock Figure 11-4. TIM Status and Control Register (TSC) #### TOF — TIM Overflow Flag Bit This read/write flag is set when the TIM counter resets to \$0000 after reaching the modulo value programmed in the TIM counter modulo registers. Clear TOF by reading the TIM status and control register when TOF is set and then writing a logic 0 to TOF. If another TIM overflow occurs before the clearing sequence is complete, then writing logic 0 to TOF has no effect. Therefore, a TOF interrupt request cannot be lost due to inadvertent clearing of TOF. Reset clears the TOF bit. Writing a logic 1 to TOF has no effect. - 1 = TIM counter has reached modulo value. - 0 = TIM counter has not reached modulo value. #### TOIE — TIM Overflow Interrupt Enable Bit This read/write bit enables TIM overflow interrupts when the TOF bit becomes set. Reset clears the TOIE bit. - 1 = TIM overflow interrupts enabled. - 0 = TIM overflow interrupts disabled. #### TSTOP — TIM Stop Bit This read/write bit stops the TIM counter. Counting resumes when TSTOP is cleared. Reset sets the TSTOP bit, stopping the TIM counter until software clears the TSTOP bit. 1 = TIM counter stopped 0 = TIM counter active **NOTE:** Do not set the TSTOP bit before entering wait mode if the TIM is required to exit wait mode. TRST — TIM Reset Bit Setting this write-only bit resets the TIM counter and the TIM prescaler. Setting TRST has no effect on any other registers. Counting resumes from \$0000. TRST is cleared automatically after the TIM counter is reset and always reads as logic 0. Reset clears the TRST bit. 1 = Prescaler and TIM counter cleared 0 = No effect **NOTE:** Setting the TSTOP and TRST bits simultaneously stops the TIM counter at a value of \$0000. PS[2:0] — Prescaler Select Bits These read/write bits select either the PTE0/TCLK pin or one of the seven prescaler outputs as the input to the TIM counter as **Table 11-2** shows. Reset clears the PS[2:0] bits. **Table 11-2. Prescaler Selection** | PS2 | PS1 | PS0 | TIM Clock Source | |-----|-----|-----|-------------------------| | 0 | 0 | 0 | Internal Bus Clock ÷1 | | 0 | 0 | 1 | Internal Bus Clock ÷ 2 | | 0 | 1 | 0 | Internal Bus Clock ÷ 4 | | 0 | 1 | 1 | Internal Bus Clock ÷ 8 | | 1 | 0 | 0 | Internal Bus Clock ÷ 16 | | 1 | 0 | 1 | Internal Bus Clock ÷ 32 | | 1 | 1 | 0 | Internal Bus Clock ÷ 64 | | 1 | 1 | 1 | PTE0/TCLK | MC68HC908JB8 — Rev. 1.0 ## **Timer Interface Module (TIM)** ## 11.10.2 TIM Counter Registers The two read-only TIM counter registers contain the high and low bytes of the value in the TIM counter. Reading the high byte (TCNTH) latches the contents of the low byte (TCNTL) into a buffer. Subsequent reads of TCNTH do not affect the latched TCNTL value until TCNTL is read. Reset clears the TIM counter registers. Setting the TIM reset bit (TRST) also clears the TIM counter registers. #### **NOTE:** If you read TCNTH during a break interrupt, be sure to unlatch TCNTL by reading TCNTL before exiting the break interrupt. Otherwise, TCNTL retains the value latched during the break. Figure 11-5. TIM Counter Registers (TCNTH:TCNTL) #### 11.10.3 TIM Counter Modulo Registers The read/write TIM modulo registers contain the modulo value for the TIM counter. When the TIM counter reaches the modulo value, the overflow flag (TOF) becomes set, and the TIM counter resumes counting from \$0000 at the next clock. Writing to the high byte (TMODH) inhibits the TOF bit and overflow interrupts until the low byte (TMODL) is written. Reset sets the TIM counter modulo registers. Figure 11-6. TIM Counter Modulo Registers (TMODH:TMODL) **NOTE:** Reset the TIM counter before writing to the TIM counter modulo registers. MC68HC908JB8 — Rev. 1.0 #### 11.10.4 TIM Channel Status and Control Registers Each of the TIM channel status and control registers does the following: - Flags input captures and output compares - Enables input capture and output compare interrupts - Selects input capture, output compare, or PWM operation - Selects high, low, or toggling output on output compare - Selects rising edge, falling edge, or any edge as the active input capture trigger - Selects output toggling on TIM overflow - Selects 100% PWM duty cycle - Selects buffered or unbuffered output compare/PWM operation Figure 11-7. TIM Channel Status and Control Registers (TSC0:TSC1) #### CHxF — Channel x Flag Bit When channel x is an input capture channel, this read/write bit is set when an active edge occurs on the channel x pin. When channel x is an output compare channel, CHxF is set when the value in the TIM counter registers matches the value in the TIM channel x registers. When TIM CPU interrupt requests are enabled (CHxIE = 1), clear CHxF by reading the TIM channel x status and control register with CHxF set and then writing a logic 0 to CHxF. If another interrupt request occurs before the clearing sequence is complete, then writing logic 0 to CHxF has no effect. Therefore, an interrupt request cannot be lost due to inadvertent clearing of CHxF. Reset clears the CHxF bit. Writing a logic 1 to CHxF has no effect. - 1 = Input capture or output compare on channel x - 0 = No input capture or output compare on channel x #### CHxIE — Channel x Interrupt Enable Bit This read/write bit enables TIM CPU interrupt service requests on channel x. Reset clears the CHxIE bit. - 1 = Channel x CPU interrupt requests enabled - 0 = Channel x CPU interrupt requests disabled #### MSxB — Mode Select Bit B This read/write bit selects buffered output compare/PWM operation. MSxB exists only in the TIM channel 0 status and control register. Setting MS0B disables the channel 1 status and control register and reverts TCH1 to general-purpose I/O. Reset clears the MSxB bit. - 1 = Buffered output compare/PWM operation enabled - 0 = Buffered output compare/PWM operation disabled #### MSxA — Mode Select Bit A When ELSxB:A $\neq$ 00, this read/write bit selects either input capture operation or unbuffered output compare/PWM operation. See Table 11-3. - 1 = Unbuffered output compare/PWM operation - 0 = Input capture operation MC68HC908JB8 — Rev. 1.0 ## Timer Interface Module (TIM) When ELSxB:A = 00, this read/write bit selects the initial output level of the TCHx pin. (See Table 11-3.). Reset clears the MSxA bit. 1 = Initial output level low 0 = Initial output level high **NOTE:** Before changing a channel function by writing to the MSxB or MSxA bit, set the TSTOP and TRST bits in the TIM status and control register (TSC). ELSxB and ELSxA — Edge/Level Select Bits When channel x is an input capture channel, these read/write bits control the active edge-sensing logic on channel x. When channel x is an output compare channel, ELSxB and ELSxA control the channel x output behavior when an output compare occurs. When ELSxB and ELSxA are both clear, channel x is not connected to port E, and pin PTEx/TCHx is available as a general-purpose I/O pin. **Table 11-3** shows how ELSxB and ELSxA work. Reset clears the ELSxB and ELSxA bits. **MSxB MSxA ELSxB ELSxA** Mode Configuration Pin under port control; Χ 0 0 0 initial output level high Output Preset Pin under port control; 0 0 Χ 1 initial output level low 0 0 0 1 Capture on rising edge only Input 0 0 1 0 Capture on falling edge only Capture 0 0 1 1 Capture on rising or falling edge 0 1 0 1 Toggle output on compare Output 1 1 0 Compare 0 Clear output on compare or PWM 0 1 1 1 Set output on compare Χ 0 1 1 **Buffered** Toggle output on compare Output Χ 1 1 0 Clear output on compare Compare or Buffered 1 Χ 1 1 Set output on compare **PWM** Table 11-3. Mode, Edge, and Level Selection **NOTE:** Before enabling a TIM channel register for input capture operation, make sure that the PTEx/TCHx pin is stable for at least two bus clocks. TOVx — Toggle-On-Overflow Bit When channel x is an output compare channel, this read/write bit controls the behavior of the channel x output when the TIM counter overflows. When channel x is an input capture channel, TOVx has no effect. Reset clears the TOVx bit. - 1 = Channel x pin toggles on TIM counter overflow. - 0 = Channel x pin does not toggle on TIM counter overflow. **NOTE:** When TOVx is set, a TIM counter overflow takes precedence over a channel x output compare if both occur at the same time. CHxMAX — Channel x Maximum Duty Cycle Bit When the TOVx bit is at logic 0, setting the CHxMAX bit forces the duty cycle of buffered and unbuffered PWM signals to 100%. As **Figure 11-8** shows, the CHxMAX bit takes effect in the cycle after it is set or cleared. The output stays at the 100% duty cycle level until the cycle after CHxMAX is cleared. Figure 11-8. CHxMAX Latency #### 11.10.5 TIM Channel Registers These read/write registers contain the captured TIM counter value of the input capture function or the output compare value of the output compare function. The state of the TIM channel registers after reset is unknown. In input capture mode (MSxB:MSxA = 0:0), reading the high byte of the TIM channel x registers (TCHxH) inhibits input captures until the low byte (TCHxL) is read. In output compare mode (MSxB:MSxA $\neq$ 0:0), writing to the high byte of the TIM channel x registers (TCHxH) inhibits output compares until the low byte (TCHxL) is written. Figure 11-9. TIM Channel Registers (TCH0H/L:TCH1H/L) ## Section 12. Input/Output Ports (I/O) #### 12.1 Contents | 12.2 lr | ntroduction197 | |----------------------------|----------------| | 12.3 P<br>12.3.1<br>12.3.2 | Port A | | 12.4 P<br>12.4.1<br>12.4.2 | Port B | | 12.5 P<br>12.5.1<br>12.5.2 | Port C | | 12.6 P<br>12.6.1<br>12.6.2 | Port D | | 12.7 P<br>12.7.1<br>12.7.2 | Ort E | | 12.8 P<br>12.8.1 | ort Options | ## 12.2 Introduction Thirty-seven bidirectional input-output (I/O) pins form five parallel ports. All I/O pins are programmable as inputs or outputs. MC68HC908JB8 — Rev. 1.0 **NOTE:** Connect any unused I/O pins to an appropriate logic level, either $V_{REG}$ or $V_{SS}$ . Although the I/O ports do not require termination for proper operation, termination reduces excess current consumption and the possibility of electrostatic damage. | Addr. | Register Name | | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | |-----------------|-----------------------------------------|-----------------|------------------------|-----------|--------|-----------|------------|-------|-------|-------|--| | \$0000 | \$0000 Port A Data Register (PTA) | Read:<br>Write: | PTA7 | PTA6 | PTA5 | PTA4 | PTA3 | PTA2 | PTA1 | PTA0 | | | | ( ,) | Reset: | : Unaffected by reset | | | | | | | | | | \$0001 | Port B Data Register<br>(PTB) | Read:<br>Write: | PTB7 | PTB6 | PTB5 | PTB4 | PTB3 | PTB2 | PTB1 | PTB0 | | | | ( / | Reset: | t: Unaffected by reset | | | | | | | | | | \$0002 | Port C Data Register<br>(PTC) | Read:<br>Write: | PTC7 | PTC6 | PTC5 | PTC4 | PTC3 | PTC2 | PTC1 | PTC0 | | | | (1.0) | Reset: | | | | Unaffecte | d by reset | | | | | | \$0003 | Port D Data Register<br>(PTD) | Read:<br>Write: | PTD7 | PTD6 | PTD5 | PTD4 | PTD3 | PTD2 | PTD1 | PTD0 | | | | ( / | Reset: | | | | Unaffecte | d by reset | | | | | | \$0004 | Data Direction Register A (DDRA) | Read:<br>Write: | DDRA7 | DDRA6 | DDRA5 | DDRA4 | DDRA3 | DDRA2 | DDRA1 | DDRA0 | | | | (DDIVI) | Reset: | 0* | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | * DDRA7 | bit is reset by POR or LVI | reset on | ly. | | | | | | | | | | \$0005 | \$0005 Data Direction Register B (DDRB) | Read:<br>Write: | DDRB7 | DDRB6 | DDRB5 | DDRB4 | DDRB3 | DDRB2 | DDRB1 | DDRB0 | | | | | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | \$0006 | Data Direction Register C (DDRC) | Read:<br>Write: | DDRC7 | DDRC6 | DDRC5 | DDRC4 | DDRC3 | DDRC2 | DDRC1 | DDRC0 | | | | , | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | \$0007 Data Dir | Data Direction Register D (DDRD) | Read:<br>Write: | DDRD7 | DDRD6 | DDRD5 | DDRD4 | DDRD3 | DDRD2 | DDRD1 | DDRD0 | | | | (==::=) | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | Dort C Data Dagists | Read: | 0 | 0 | 0 | PTE4 | PTE3 | PTE2 | PTE1 | PTE0 | | | \$0008 | Port E Data Register<br>(PTE) | Write: | | | | 1 164 | 1 120 | 1164 | | 1120 | | | | . , | Reset: | | = Unimple | mented | Unaffecte | d by reset | | | | | Figure 12-1. I/O Port Register Summary Figure 12-1. I/O Port Register Summary #### 12.3 Port A Port A is an 8-bit general-purpose bidirectional I/O port with software configurable pullups, and it shares its pins with the keyboard interrupt module (KBI). #### 12.3.1 Port A Data Register The port A data register contains a data latch for each of the eight port A pins. Figure 12-2. Port A Data Register (PTA) MC68HC908JB8 — Rev. 1.0 #### PTA[7:0] — Port A Data Bits These read/write bits are software programmable. Data direction of each port A pin is under the control of the corresponding bit in data direction register A. Reset has no effect on port A data. The port A pullup control bit, PAP, enables pullups on port A pins if the respective pin is configured as an input. (See 12.8 Port Options.) #### KBA7–KBA0 — Keyboard Interrupts The keyboard interrupt enable bits, KBA7–KBA0, in the keyboard interrupt enable register (KBIER), enable the port A pins as external interrupt pins. (See Section 14. Keyboard Interrupt Module (KBI).) #### 12.3.2 Data Direction Register A Data direction register A determines whether each port A pin is an input or an output. Writing a logic 1 to a DDRA bit enables the output buffer for the corresponding port A pin; a logic 0 disables the output buffer. <sup>\*</sup> DDRA7 bit is reset by POR or LVI reset only. Figure 12-3. Data Direction Register A (DDRA) DDRA[7:0] — Data Direction Register A Bits These read/write bits control port A data direction. Reset clears DDRA[7:0], configuring all port A pins as inputs. - 1 = Corresponding port A pin configured as output - 0 = Corresponding port A pin configured as input **NOTE:** Avoid glitches on port A pins by writing to the port A data register before changing data direction register A bits from 0 to 1. Figure 12-4 shows the port A I/O logic. Figure 12-4. Port A I/O Circuit When bit DDRAx is a logic 1, reading address \$0000 reads the PTAx data latch. When bit DDRAx is a logic 0, reading address \$0000 reads the voltage level on the pin. The data latch can always be written, regardless of the state of its data direction bit. **Table 12-1** summarizes the operation of the port A pins. | DDRA<br>Bit | PTA Bit | I/O Pin Mode | Accesses<br>to DDRA | Accesses to PTA | | |-------------|------------------|----------------------------|---------------------|-----------------|-------------------------| | | | | Read/Write | Read | Write | | 0 | X <sup>(1)</sup> | Input, Hi-Z <sup>(2)</sup> | DDRA[7:0] | Pin | PTA[7:0] <sup>(3)</sup> | | 1 | Х | Output | DDRA[7:0] | PTA[7:0] | PTA[7:0] | **Table 12-1. Port A Pin Functions** <sup>1.</sup> X = don't care <sup>2.</sup> Hi-Z = high impedance <sup>3.</sup> Writing affects data register, but does not affect input. #### 12.4 Port B Port B is an 8-bit general-purpose bidirectional I/O port with software configurable pullups. #### 12.4.1 Port B Data Register The port B data register contains a data latch for each of the eight port B pins. Figure 12-5. Port B Data Register (PTB) #### PTB[7:0] — Port B Data Bits These read/write bits are software-programmable. Data direction of each port B pin is under the control of the corresponding bit in data direction register B. Reset has no effect on port B data. The port B pullup enable bit, PBP, in the port option control register (POCR) enables pullups on port B pins if the respective pin is configured as an input. (See 12.8 Port Options.) #### 12.4.2 Data Direction Register B Data direction register B determines whether each port B pin is an input or an output. Writing a logic 1 to a DDRB bit enables the output buffer for the corresponding port B pin; a logic 0 disables the output buffer. Figure 12-6. Data Direction Register B (DDRB) DDRB[7:0] — Data Direction Register B Bits These read/write bits control port B data direction. Reset clears DDRB[7:0], configuring all port B pins as inputs. - 1 = Corresponding port B pin configured as output - 0 = Corresponding port B pin configured as input **NOTE:** Avoid glitches on port B pins by writing to the port B data register before changing data direction register B bits from 0 to 1. Figure 12-7 shows the port B I/O logic. Figure 12-7. Port B I/O Circuit ## Input/Output Ports (I/O) When bit DDRBx is a logic 1, reading address \$0001 reads the PTBx data latch. When bit DDRBx is a logic 0, reading address \$0001 reads the voltage level on the pin. The data latch can always be written, regardless of the state of its data direction bit. **Table 12-2** summarizes the operation of the port B pins.NOTES **Table 12-2. Port B Pin Functions** | DDRB<br>Bit | PTB Bit | I/O Pin Mode | Accesses<br>to DDRB | Accesses to PTB | | |-------------|------------------|----------------------------|---------------------|-----------------|-------------------------| | Dit . | | | Read/Write | Read | Write | | 0 | X <sup>(1)</sup> | Input, Hi-Z <sup>(2)</sup> | DDRB[7:0] | Pin | PTB[7:0] <sup>(3)</sup> | | 1 | Х | Output | DDRB[7:0] | PTB[7:0] | PTB[7:0] | <sup>1.</sup> X = don't care <sup>2.</sup> Hi-Z = high impedance <sup>3.</sup> Writing affects data register, but does not affect input. #### 12.5 Port C Port C is an 8-bit general-purpose bidirectional I/O port with software configurable pullups and current drive options. #### 12.5.1 Port C Data Register The port C data register contains a data latch for each of the eight port C pins. Figure 12-8. Port C Data Register (PTC) #### PTC[7:0] — Port C Data Bits These read/write bits are software-programmable. Data direction of each port C pin is under the control of the corresponding bit in data direction register C. Reset has no effect on port C data. The port C pullup enable bit, PCP, in the port option control register (POCR) enables pullups on PTC[7:0] if the respective pin is configured as an input. (See 12.8 Port Options.) ## 12.5.2 Data Direction Register C Data direction register C determines whether each port C pin is an input or an output. Writing a logic 1 to a DDRC bit enables the output buffer for the corresponding port C pin; a logic 0 disables the output buffer. Figure 12-9. Data Direction Register C (DDRC) DDRC[7:0] — Data Direction Register C Bits These read/write bits control port C data direction. Reset clears DDRC[7:0], configuring all port C pins as inputs. - 1 = Corresponding port C pin configured as output - 0 = Corresponding port C pin configured as input **NOTE:** Avoid glitches on port C pins by writing to the port C data register before changing data direction register C bits from 0 to 1. Figure 12-10 shows the port C I/O logic. Figure 12-10. Port C I/O Circuit **Technical Data** MC68HC908JB8 — Rev. 1.0 When bit DDRCx is a logic 1, reading address \$0002 reads the PTCx data latch. When bit DDRCx is a logic 0, reading address \$0002 reads the voltage level on the pin. The data latch can always be written, regardless of the state of its data direction bit. **Table 12-3** summarizes the operation of the port C pins. **Table 12-3. Port C Pin Functions** | DDRC<br>Bit | PTC Bit | I/O Pin Mode | Accesses<br>to DDRC | Accesses to PTC | | |-------------|------------------|----------------------------|---------------------|-----------------|-------------------------| | | | | Read/Write | Read | Write | | 0 | X <sup>(1)</sup> | Input, Hi-Z <sup>(2)</sup> | DDRC[7:0] | Pin | PTC[7:0] <sup>(3)</sup> | | 1 | Х | Output | DDRC[7:0] | PTC[7:0] | PTC[7:0] | <sup>1.</sup> X = don't care <sup>2.</sup> Hi-Z = high impedance <sup>3.</sup> Writing affects data register, but does not affect input. #### 12.6 Port D Port D is an 8-bit general-purpose bidirectional I/O port. In 20-pin package, PTD1 and PTD0 internal pads are bonded together to PTD0/1 pin. Port D pins are open-drain when configured as output, and can interface with 5V logic. #### 12.6.1 Port D Data Register The port D data register contains a data latch for each of the eight port D pins. Figure 12-11. Port D Data Register (PTD) #### PTD[7:0] — Port D Data Bits These read/write bits are software programmable. Data direction of each port D pin is under control of the corresponding bit in data direction register D. Reset has no effect on port D data. The LED direct drive bit, PTDLDD, in the port option control register (POCR) controls the drive options for PTD[7:2]. The infrared LED drive bit, PTDILDD, in the port option control register (POCR) controls the drive options for PTD[1:0]. (See 12.8 Port Options.) **NOTE:** In 20-pin package, PTD1 and PTD0 are bonded together to PTD0/1 pin forming a 50mA high current drain pin. When both PTD1 and PTD0 are configured as output, the values of PTD0 and PTD1 should be written the same. #### 12.6.2 Data Direction Register D Data direction register D determines whether each port D pin is an input or an output. Writing a logic 1 to a DDRD bit enables the output buffer for the corresponding port D pin; a logic 0 disables the output buffer. Figure 12-12. Data Direction Register D (DDRD) DDRD[7:0] — Data Direction Register D Bits These read/write bits control port D data direction. Reset clears DDRD[7:0], configuring all port D pins as inputs. - 1 = Corresponding port D pin configured as output - 0 = Corresponding port D pin configured as input **NOTE:** Avoid glitches on port D pins by writing to the port D data register before changing data direction register D bits from 0 to 1. Figure 12-13 shows the port D I/O circuit logic. Figure 12-13. Port D I/O Circuit ## Input/Output Ports (I/O) When bit DDRDx is a logic 1, reading address \$0003 reads the PTDx data latch. When bit DDRDx is a logic 0, reading address \$0003 reads the voltage level on the pin. The data latch can always be written, regardless of the state of its data direction bit. **Table 12-4** summarizes the operation of the port D pins. **Table 12-4. Port D Pin Functions** | DDRD<br>Bit | PTD Bit | I/O Pin Mode | Accesses<br>to DDRD | Accesses to PTD | | |-------------|------------------|----------------------------|---------------------|-----------------|-------------------------| | | | | Read/Write | Read | Write | | 0 | X <sup>(1)</sup> | Input, Hi-Z <sup>(2)</sup> | DDRD[7:0] | Pin | PTD[7:0] <sup>(3)</sup> | | 1 | Х | Output | DDRD[7:0] | PTD[7:0] | PTD[7:0] | <sup>1.</sup> X = don't care <sup>2.</sup> Hi-Z = high impedance <sup>3.</sup> Writing affects data register, but does not affect input. #### 12.7 Port E Port E is a 5-bit special function port that shares three of its pins with the timer interface module (TIM) and two of its pins with the USB data pins D+ and D-. #### 12.7.1 Port E Data Register The port E data register contains a data latch for each of the five port E pins. Figure 12-14. Port E Data Register (PTE) #### PTE[4:0] — Port E Data Bits PTE[4:0] are read/write, software-programmable bits. Data direction of each port E pin is under the control of the corresponding bit in data direction register E. The PTE4 and PTE3 pullup enable bits, PTE4P and PTE3P, in the port option control register (POCR) enable $5\,\mathrm{k}\Omega$ pullups on PTE4 and PTE3 if the respective pin is configured as an input and the USB module is disabled. (See 12.8 Port Options.) The PTE[2:0] pullup enable bit, PTE20P, in the port option control register (POCR) enables pullups on PTE[2:0], regardless of the pin is configured as an input or an output. (See 12.8 Port Options.) MC68HC908JB8 — Rev. 1.0 Technical Data PTE4 pin functions as an external interrupt when PTE4IE=1 in the IRQ option control register (IOCR) and USBEN=0 in the USB address register (USB disabled). (See 13.9 IRQ Option Control Register.) D- and D+ — USB Data Pins D- and D+ are the differential data lines used by the USB module. (See **Section 9. Universal Serial Bus Module (USB)**.) The USB module enable bit, USBEN, in the USB address register (UADDR) controls the pin options for PTE4/D— and PTE3/D+. When the USB module is enabled, PTE4/D— and PTE3/D+ function as USB data pins D— and D+. When the USB module is disabled, PTE4/D— and PTE3/D+ function as 10mA open drain high current pins for PS/2 clock and data use. The Pullup enable bit, PULLEN, in the USB control register 3 (UCR3) enables a $1.5 \,\mathrm{k}\Omega$ pullup on D– pin when the USB module is enabled. (See **9.8.8 USB Control Register 3**.) **NOTE:** PTE4/D- pin has two programmable pullup resistors. One is used for PTE4 when the USB module is disabled and another is used for D-when the USB module is enabled. TCH1-TCH0 — Timer Channel I/O Bits The PTE2/TCH1-PTE1/TCH0 pins are the TIM input capture/output compare pins. The edge/level select bits, ELSxB and ELSxA, determine whether the PTE2/TCH1-PTE1/TCH0 pins are timer channel I/O pins or general-purpose I/O pins. (See Section 11. Timer Interface Module (TIM).) TCLK — Timer Clock Input The PTE0/TCLK pin is the external clock input for the TIM. The prescaler select bits, PS[2:0], select PTE0/TCLK as the TIM clock input. When not selected as the TIM clock, PTE0/TCLK is available for general purpose I/O. (See **Section 11. Timer Interface Module (TIM)**.) **NOTE:** Data direction register E (DDRE) does not affect the data direction of port E pins that are being used by the TIM. However, the DDRE bits always determine whether reading port E returns the states of the latches or the states of the pins. #### 12.7.2 Data Direction Register E Data direction register E determines whether each port E pin is an input or an output. Writing a logic 1 to a DDRE bit enables the output buffer for the corresponding port E pin; a logic 0 disables the output buffer. Figure 12-15. Data Direction Register E (DDRE) DDRE[4:0] — Data Direction Register E Bits These read/write bits control port E data direction. Reset clears DDRE[4:0], configuring all port E pins as inputs. - 1 = Corresponding port E pin configured as output - 0 = Corresponding port E pin configured as input **NOTE:** Avoid glitches on port E pins by writing to the port E data register before changing data direction register E bits from 0 to 1. Figure 12-16 shows the port E I/O circuit logic. Figure 12-16. Port E I/O Circuit When bit DDREx is a logic 1, reading address \$0008 reads the PTEx data latch. When bit DDREx is a logic 0, reading address \$0008 reads the voltage level on the pin. The data latch can always be written, regardless of the state of its data direction bit. **Table 12-3** summarizes the operation of the port E pins. **Table 12-5. Port E Pin Functions** | DDRE<br>Bit | PTE<br>Bit | I/O Pin Mode | Accesses<br>to DDRE | Accesses to PTE | | |-------------|------------------|----------------------------|---------------------|-----------------|-------------------------| | Dit . | | | Read/Write | Read | Write | | 0 | X <sup>(1)</sup> | Input, Hi-Z <sup>(2)</sup> | DDRE[4:0] | Pin | PTE[4:0] <sup>(3)</sup> | | 1 | Х | Output | DDRE[4:0] | PTE[4:0] | PTE[4:0] | <sup>1.</sup> X = don't care ## 12.8 Port Options All pins of port A, port B, port C, and port E have programmable pullup resistors. Port D has LED drive capability. Port pins PTE4 and PTE3 have 10mA high current drive capability. <sup>2.</sup> Hi-Z = high impedance <sup>3.</sup> Writing affects data register, but does not affect input. #### 12.8.1 Port Option Control Register The port option control register controls the pullup options for port A, port B, port C, and port E pins. It also controls the drive configuration on port D. Figure 12-17. Port Option Control Register (POCR) #### PTE20P — Pins PTE[2:0] Pullup Enable This read/write bit controls the pullup option for the PTE[2:0] pins. - 1 = Configure PTE[2:0] to have internal pullups. - 0 = Disconnect PTE[2:0] internal pullups. #### PTDLDD — LED Direct Drive Control This read/write bit controls the output current capability of PTD[7:2]. When set, PTD[7:2] have current limiting ability so that an LED can be connected directly between the port pin and $V_{DD}$ without the need of a series resistor. - 1 = When respective port is configured as an output, make PTD[7:2] become current limiting 10 mA open drain sink port pins. - 0 = Configure PTD[7:2] to become standard open drain I/O port pins. #### PTDILDD — Infrared LED Drive Control This read/write bit controls the output current capability of PTD[1:0]. When set, the PTD[1:0] have high current ability so that an infrared LED can be connected directly between the port pin and $V_{DD}$ . - 1 = When respective port is configured as an output, make PTD[1:0] become 25 mA open drain sink port pins. - 0 = Configure PTD[1:0] to become standard open drain I/O port pins. MC68HC908JB8 — Rev. 1.0 #### PTE4P — Pin PTE4 Pullup Enable This read/write bit controls the pullup option for the PTE4 pin when the USB module is disabled. - 1 = Configure PTE4 to have internal pullup. - 0 = Disconnect PTE4 internal pullup. # **NOTE:** When the USB module is enabled, the pullup controlled by PTE4P is disconnected; PTE4/D- pin functions as D- which has a $1.5k\Omega$ programmable pull-up resistor. (See 9.8.8 USB Control Register 3.) #### PTE3P — Pin PTE3 Pullup Enable This read/write bit controls the pullup option for the PTE3 pin when the USB module is disabled. - 1 = Configure PTE3 to have internal pullup. - 0 = Disconnect PTE3 internal pullup. #### PCP — Port C Pullup Enable This read/write bit controls the pullup option for the eight bits of port C if its respective port pin is configured as an input. - 1 = Configure port C to have internal pullups. - 0 = Disconnect port C internal pullups. #### PBP — Port B Pullup Enable This read/write bit controls the pullup option for the eight bits of port B if its respective port pin is configured as an input. - 1 = Configure port B to have internal pullups. - 0 = Disconnect port B internal pullups. #### PAP — Port A Pullup Enable This read/write bit controls the pullup option for the eight bits of port A if its respective port pin is configured as an input. - 1 = Configure port A to have internal pullups. - 0 = Disconnect port A internal pullups. # Section 13. External Interrupt (IRQ) ### 13.1 Contents | 13.2 | Introduction | .217 | |------|------------------------------------|-------| | 13.3 | Features | .217 | | 13.4 | Functional Description | .218 | | 13.5 | IRQ Pin | .220 | | 13.6 | PTE4/D- Pin | .221 | | 13.7 | IRQ Module During Break Interrupts | .221 | | 13.8 | IRQ Status and Control Register | .222 | | 13.9 | IRQ Option Control Register | . 223 | ### 13.2 Introduction The IRQ module provides two external interrupt inputs: one dedicated IRQ pin and one shared port pin, PTE4/D-. ### 13.3 Features Features of the IRQ module include: - Two external interrupt pins, IRQ (5V) and PTE4/D- (5V) - IRQ interrupt control bits - Hysteresis buffer - Programmable edge-only or edge and level interrupt sensitivity - Automatic interrupt acknowledge - Low leakage IRQ pin for external RC wake up input - Selectable internal pullup resistor MC68HC908JB8 — Rev. 1.0 Technical Data # 13.4 Functional Description A logic 0 applied to the external interrupt pin can latch a CPU interrupt request. **Figure 13-1** shows the structure of the IRQ module. Interrupt signals on the $\overline{IRQ}$ pin are latched into the IRQ1 latch. An interrupt latch remains set until one of the following actions occurs: - Vector fetch A vector fetch automatically generates an interrupt acknowledge signal that clears the IRQ1 latch. - Software clear Software can clear the interrupt latch by writing to the acknowledge bit in the interrupt status and control register (ISCR). Writing a logic 1 to the ACK1 bit clears the IRQ1 latch. - Reset A reset automatically clears the interrupt latch. The external interrupt pin is falling-edge-triggered and is software-configurable to be either falling-edge or low-level-triggered. The MODE1 bit in the ISCR controls the triggering sensitivity of the IRQ pin. When the interrupt pin is edge-triggered only, the CPU interrupt request remains set until a vector fetch, software clear, or reset occurs. When the interrupt pin is both falling-edge and low-level-triggered, the CPU interrupt request remains set until both of the following occur: - Vector fetch or software clear - · Return of the interrupt pin to logic one The vector fetch or software clear may occur before or after the interrupt pin returns to logic 1. As long as the pin is low, the interrupt request remains pending. A reset will clear the latch and the MODE1 control bit, thereby clearing the interrupt even if the pin stays low. When set, the IMASK1 bit in the ISCR mask all external interrupt requests. A latched interrupt request is not presented to the interrupt priority logic unless the IMASK1 bit is clear. NOTE: The interrupt mask (I) in the condition code register (CCR) masks all interrupt requests, including external interrupt requests. (See 8.6 Exception Control.) Figure 13-1. IRQ Module Block Diagram Figure 13-2. IRQ I/O Register Summary MC68HC908JB8 — Rev. 1.0 Technical Data ### 13.5 IRO Pin The $\overline{IRQ}$ pin has a low leakage for input voltages ranging from 0V to $V_{DD}$ ; suitable for applications using RC discharge circuitry to wake up the MCU. A logic 0 on the $\overline{IRQ}$ pin can latch an interrupt request into the IRQ1 latch. A vector fetch, software clear, or reset clears the IRQ1 latch. If the MODE1 bit is set, the $\overline{IRQ}$ pin is both falling-edge-sensitive and low-level-sensitive. With MODE1 set, both of the following actions must occur to clear IRQ1: - Vector fetch or software clear A vector fetch generates an interrupt acknowledge signal to clear the latch. Software may generate the interrupt acknowledge signal by writing a logic 1 to the ACK1 bit in the interrupt status and control register (ISCR). The ACK1 bit is useful in applications that poll the IRQ pin and require software to clear the IRQ1 latch. Writing to the ACK1 bit prior to leaving an interrupt service routine can also prevent spurious interrupts due to noise. Setting ACK1 does not affect subsequent transitions on the IRQ pin. A falling edge that occurs after writing to the ACK1 bit latches another interrupt request. If the IRQ1 mask bit, IMASK1, is clear, the CPU loads the program counter with the vector address at locations \$FFF8 and \$FFF9. - Return of the IRQ pin to logic one As long as the IRQ pin is at logic zero, IRQ1 remains active. The vector fetch or software clear and the return of the $\overline{IRQ}$ pin to logic one may occur in any order. The interrupt request remains pending as long as the $\overline{IRQ}$ pin is at logic zero. A reset will clear the latch and the MODE1 control bit, thereby clearing the interrupt even if the pin stays low. If the MODE1 bit is clear, the $\overline{IRQ}$ pin is falling-edge-sensitive only. With MODE1 clear, a vector fetch or software clear immediately clears the IRQ1 latch. The IRQF1 bit in the ISCR register can be used to check for pending interrupts. The IRQF1 bit is not affected by the IMASK1 bit, which makes it useful in applications where polling is preferred. Use the BIH or BIL instruction to read the logic level on the IRQ pin. **NOTE:** When using the level-sensitive interrupt trigger, avoid false interrupts by masking interrupt requests in the interrupt routine. **NOTE:** An internal pullup resistor to $V_{DD}$ is connected to $\overline{IRQ}$ pin; this can be disabled by setting the IRQPD bit in the IRQ option control register (\$001C). ### 13.6 PTE4/D- Pin The PTE4 pin is configured as an interrupt input to trigger the IRQ1 interrupt when the following conditions are satisfied: - The USB module is disabled (USBEN = 0) - PTE4 pin configured for external interrupt input (PTE4IE = 1) Setting PTE4IE configures the PTE4 pin to an input pin with an internal pullup device. The PTE4 interrupt is "ORed" with the IRQ input to trigger the IRQ1 interrupt (see **Figure 13-1**. **IRQ Module Block Diagram**). Therefore, the IRQ status and control register affects both the IRQ pin and the PTE pin. An interrupt on PTE4 also sets the PTE4 interrupt flag, PTE4IF, in the IRQ option control register (IOCR). # 13.7 IRQ Module During Break Interrupts The system integration module (SIM) controls whether the IRQ1 latch can be cleared during the break state. The BCFE bit in the break flag control register (BFCR) enables software to clear the latches during the break state. (See Section 8. System Integration Module (SIM).) To allow software to clear the IRQ1 latch during a break interrupt, write a logic 1 to the BCFE bit. If a latch is cleared during the break state, it remains cleared when the MCU exits the break state. MC68HC908JB8 — Rev. 1.0 To protect the latches during the break state, write a logic 0 to the BCFE bit. With BCFE at logic 0 (its default state), writing to the ACK1 bit in the IRQ status and control register during the break state has no effect on the IRQ latch. # 13.8 IRQ Status and Control Register The IRQ status and control register (ISCR) controls and monitors operation of the IRQ module. The ISCR has the following functions: - Shows the state of the IRQ1 flag - Clears the IRQ1 latch - Masks IRQ1 interrupt request - Controls triggering sensitivity of the IRQ pin. Figure 13-3. IRQ Status and Control Register (ISCR) IRQF1 — IRQ1 Flag This read-only status bit is high when the IRQ1 interrupt is pending. 1 = IRQ1 interrupt pending 0 = IRQ1 interrupt not pending ACK1 — IRQ1 Interrupt Request Acknowledge Bit Writing a logic 1 to this write-only bit clears the IRQ1 latch. ACK1 always reads as logic 0. Reset clears ACK1. IMASK1 — IRQ1 Interrupt Mask Bit Writing a logic 1 to this read/write bit disables IRQ1 interrupt requests. Reset clears IMASK1. 1 = IRQ1 interrupt requests disabled 0 = IRQ1 interrupt requests enabled ### MODE1 — IRQ1 Edge/Level Select Bit This read/write bit controls the triggering sensitivity of the $\overline{IRQ}$ pin. Reset clears MODE1. - $1 = \overline{IRQ}$ interrupt requests on falling edges and low levels - $0 = \overline{IRQ}$ interrupt requests on falling edges only # 13.9 IRQ Option Control Register The IRQ option control register controls and monitors the external interrupt function available on the PTE4 pin. It also disables/enables the pullup resistor on the $\overline{\text{IRQ}}$ pin. - Controls pullup option on IRQ pin - Enables PTE4 pin for external interrupts to IRQ1 - Shows the state of the PTE4 interrupt flag Figure 13-4. IRQ Option Control Register (IOCR) #### PTE4IF — PTE4 Interrupt Flag This read-only status bit is high when a falling edge on PTE4 pin is detected. PTE4IF bit clears when the IOCR is read. - 1 = falling edge on PTE4 is detected and PTE4IE is set - 0 = falling edge on PTE4 is not detected or PTE4IE is clear ### PTE4IE — PTE4 Interrupt Enable This read/write bit enables or disables the interrupt function on the PTE4 pin to trigger the IRQ1 interrupt. Setting the PTE4IE bit and clearing the USBEN bit in the USB address register configure the PTE4 pin for interrupt function to the IRQ1 interrupt. Setting PTE4IE also enables the internal pullup on PTE4 pin. MC68HC908JB8 — Rev. 1.0 Technical Data # External Interrupt (IRQ) 1 = PTE4 interrupt enabled; triggers IRQ1 interrupt 0 = PTE4 interrupt disabled IRQPD — IRQ Pullup Disable This read/write bit controls the pullup option for the $\overline{IRQ}$ pin. - 1 = Internal pullup is disconnected - 0 = Internal pull-up is connected between $\overline{IRQ}$ pin and $V_{DD}$ # Section 14. Keyboard Interrupt Module (KBI) ### 14.1 Contents | 14.2 | Introduction | |--------|--------------------------------------------| | 14.3 | Features | | 14.4 | Pin Name Conventions226 | | 14.5 | Functional Description | | 14.6 | Keyboard Initialization229 | | | Low-Power Modes230Wait Mode230Stop Mode230 | | 14.8 | Keyboard Module During Break Interrupts | | 14.9 | I/O Registers231 | | 14.9.1 | Keyboard Status and Control Register231 | | 14.9.2 | Keyboard Interrupt Enable Register233 | ## 14.2 Introduction The keyboard interrupt module (KBI) provides eight independently maskable external interrupts which are accessible via PTA0-PTA7 pins. MC68HC908JB8 — Rev. 1.0 # **Keyboard Interrupt Module (KBI)** ### 14.3 Features Features of the keyboard interrupt module include: - Eight keyboard interrupt pins with separate keyboard interrupt enable bits and one keyboard interrupt mask - Hysteresis buffers - Programmable edge-only or edge- and level-interrupt sensitivity - Exit from low-power modes ### 14.4 Pin Name Conventions The KBI share eight I/O pins with eight port A I/O pins. The full name of the I/O pins are listed in **Table 14-1**. The generic pin name appear in the text that follows. Table 14-1. KBI Pin Name Conventions | Full KBI Pin Names: | KBI Generic Pin Names: | |---------------------|------------------------| | PTA7/KBA7 | KBA7 | | PTA7/KBA6 | KBA6 | | PTA7/KBA5 | KBA5 | | PTA7/KBA4 | KBA4 | | PTA7/KBA3 | KBA3 | | PTA7/KBA2 | KBA2 | | PTA7/KBA1 | KBA1 | | PTA7/KBA0 | KBA0 | Figure 14-1. Keyboard Module Block Diagram Table 14-2. I/O Register Summary # 14.5 Functional Description Writing to the KBIE7–KBIE0 bits in the keyboard interrupt enable register independently enables or disables each port A pin as a keyboard interrupt pin. Enabling a keyboard interrupt pin also enables its internal pullup device. A logic 0 applied to an enabled keyboard interrupt pin latches a keyboard interrupt request. A keyboard interrupt is latched when one or more keyboard pins goes low after all were high. The MODEK bit in the keyboard status and control register controls the triggering mode of the keyboard interrupt. - If the keyboard interrupt is edge-sensitive only, a falling edge on a keyboard pin does not latch an interrupt request if another keyboard pin is already low. - If the keyboard interrupt is falling edge- and low level-sensitive, an interrupt request is present as long as any keyboard pin is low. **NOTE:** To prevent losing an interrupt request on one pin because another pin is still low, software can disable the latter pin while it is low. If the MODEK bit is set, the keyboard interrupt pins are both falling edgeand low level-sensitive, and both of the following actions must occur to clear a keyboard interrupt request: • Vector fetch or software clear — A vector fetch generates an interrupt acknowledge signal to clear the interrupt request. Software may generate the interrupt acknowledge signal by writing a logic 1 to the ACKK bit in the keyboard status and control register (KBSCR). The ACKK bit is useful in applications that poll the keyboard interrupt pins and require software to clear the keyboard interrupt request. Writing to the ACKK bit prior to leaving an interrupt service routine also can prevent spurious interrupts due to noise. Setting ACKK does not affect subsequent transitions on the keyboard interrupt pins. A falling edge that occurs after writing to the ACKK bit latches another interrupt request. If the keyboard interrupt mask bit, IMASKK, is clear, the CPU loads the program counter with the vector address at locations \$FFF0 and \$FFF1. Return of all enabled keyboard interrupt pins to logic 1 — As long as any enabled keyboard interrupt pin is at logic 0, the keyboard interrupt remains set. The vector fetch or software clear and the return of all enabled keyboard interrupt pins to logic 1 may occur in any order. If the MODEK bit is clear, the keyboard interrupt pin is falling-edgesensitive only. With MODEK clear, a vector fetch or software clear immediately clears the keyboard interrupt request. Reset clears the keyboard interrupt request and the MODEK bit, clearing the interrupt request even if a keyboard interrupt pin stays at logic 0. The keyboard flag bit (KEYF) in the keyboard status and control register can be used to see if a pending interrupt exists. The KEYF bit is not affected by the keyboard interrupt mask bit (IMASKK) which makes it useful in applications where polling is preferred. To determine the logic level on a keyboard interrupt pin, use the data direction register to configure the pin as an input and read the data register. **NOTE:** Setting a keyboard interrupt enable bit (KBIEx) forces the corresponding keyboard interrupt pin to be an input, overriding the data direction register. However, the data direction register bit must be a logic 0 for software to read the pin. # 14.6 Keyboard Initialization When a keyboard interrupt pin is enabled, it takes time for the pullup device to reach a logic 1. Therefore, a false interrupt can occur as soon as the pin is enabled. To prevent a false interrupt on keyboard initialization: - 1. Mask keyboard interrupts by setting the IMASKK bit in the keyboard status and control register. - 2. Enable the KBI pins by setting the appropriate KBIEx bits in the keyboard interrupt enable register. MC68HC908JB8 — Rev. 1.0 # **Keyboard Interrupt Module (KBI)** - 3. Write to the ACKK bit in the keyboard status and control register to clear any false interrupts. - 4. Clear the IMASKK bit. An interrupt signal on an edge-triggered pin can be acknowledged immediately after enabling the pin. An interrupt signal on an edge- and level-triggered interrupt pin must be acknowledged after a delay that depends on the external load. Another way to avoid a false interrupt: - 1. Configure the keyboard pins as outputs by setting the appropriate DDRA bits in data direction register A. - 2. Write logic 1s to the appropriate port A data register bits. - 3. Enable the KBI pins by setting the appropriate KBIEx bits in the keyboard interrupt enable register. #### 14.7 Low-Power Modes The WAIT and STOP instructions put the MCU in low-power consumption standby modes. #### 14.7.1 Wait Mode The keyboard module remains active in wait mode. Clearing the IMASKK bit in the keyboard status and control register enables keyboard interrupt requests to bring the MCU out of wait mode. ### 14.7.2 Stop Mode The keyboard module remains active in stop mode. Clearing the IMASKK bit in the keyboard status and control register enables keyboard interrupt requests to bring the MCU out of stop mode. ## 14.8 Keyboard Module During Break Interrupts The system integration module (SIM) controls whether the keyboard interrupt latch can be cleared during the break state. The BCFE bit in the break flag control register (BFCR) enables software to clear status bits during the break state. To allow software to clear the keyboard interrupt latch during a break interrupt, write a logic 1 to the BCFE bit. If a latch is cleared during the break state, it remains cleared when the MCU exits the break state. To protect the latch during the break state, write a logic 0 to the BCFE bit. With BCFE at logic 0 (its default state), writing to the keyboard acknowledge bit (ACKK) in the keyboard status and control register during the break state has no effect. (See 14.9.1 Keyboard Status and Control Register.) ## 14.9 I/O Registers These registers control and monitor operation of the keyboard module: - Keyboard status and control register (KBSCR) - Keyboard interrupt enable register (KBIER) ## 14.9.1 Keyboard Status and Control Register The keyboard status and control register: - Flags keyboard interrupt requests - Acknowledges keyboard interrupt requests - Masks keyboard interrupt requests - Controls keyboard interrupt triggering sensitivity # **Keyboard Interrupt Module (KBI)** Figure 14-2. Keyboard Status and Control Register (KBSCR) Bits 7-4 — Not used These read-only bits always read as logic 0s. ### KEYF — Keyboard Flag Bit This read-only bit is set when a keyboard interrupt is pending. Reset clears the KEYF bit. - 1 = Keyboard interrupt pending - 0 = No keyboard interrupt pending ### ACKK — Keyboard Acknowledge Bit Writing a logic 1 to this write-only bit clears the keyboard interrupt request. ACKK always reads as logic 0. Reset clears ACKK. ### IMASKK — Keyboard Interrupt Mask Bit Writing a logic 1 to this read/write bit prevents the output of the keyboard interrupt mask from generating interrupt requests. Reset clears the IMASKK bit. - 1 = Keyboard interrupt requests masked - 0 = Keyboard interrupt requests not masked ### MODEK — Keyboard Triggering Sensitivity Bit This read/write bit controls the triggering sensitivity of the keyboard interrupt pins. Reset clears MODEK. - 1 = Keyboard interrupt requests on falling edges and low levels - 0 = Keyboard interrupt requests on falling edges only ## 14.9.2 Keyboard Interrupt Enable Register The keyboard interrupt enable register enables or disables each port A pin to operate as a keyboard interrupt pin. Figure 14-3. Keyboard Interrupt Enable Register (KBIER) KBIE7-KBIE0 — Keyboard Interrupt Enable Bits Each of these read/write bits enables the corresponding keyboard interrupt pin to latch interrupt requests. Reset clears the keyboard interrupt enable register. 1 = PTAx pin enabled as keyboard interrupt pin 0 = PTAx pin not enabled as keyboard interrupt pin # Section 15. Computer Operating Properly (COP) ### 15.1 Contents | 15.2 | Introduction | |--------|------------------------------| | 15.3 | Functional Description | | 15.4 | I/O Signals | | 15.4.1 | OSCXCLK237 | | 15.4.2 | STOP Instruction | | 15.4.3 | COPCTL Write | | 15.4.4 | Power-On Reset | | 15.4.5 | Internal Reset | | 15.4.6 | Reset Vector Fetch238 | | 15.4.7 | COPD (COP Disable)238 | | 15.4.8 | | | 15.5 | COP Control Register239 | | 15.6 | Interrupts239 | | 15.7 | Monitor Mode | | 15.8 | Low-Power Modes | | 15.8.1 | Wait Mode | | 15.8.2 | Stop Mode | | 15.9 | COP Module During Break Mode | # 15.2 Introduction The computer operating properly (COP) module contains a free-running counter that generates a reset if allowed to overflow. The COP module helps software recover from runaway code. Prevent a COP reset by clearing the COP counter periodically. The COP module can be disabled through the COPD bit in the CONFIG register. MC68HC908JB8 — Rev. 1.0 # 15.3 Functional Description Figure 15-1 shows the structure of the COP module. NOTE: 1. See SIM section for more details. Figure 15-1. COP Block Diagram The COP counter is a free-running 6-bit counter preceded by a 12-bit system integration module (SIM) counter. If not cleared by software, the COP counter overflows and generates an asynchronous reset after $2^{18} - 2^4$ or $2^{13} - 2^4$ OSCXCLK cycles, depending on the state of the COP rate select bit, COPRS in the configuration register. With a $2^{18} - 2^4$ OSCXCLK cycle overflow option (COPRS = 0), a 6MHz crystal gives a COP timeout period of 21.84 ms. Writing any value to location \$FFFF before an overflow occurs prevents a COP reset by clearing the COP counter and stages 12 through 5 of the SIM counter. **Technical Data** MC68HC908JB8 — Rev. 1.0 #### NOTE: Service the COP immediately after reset and before entering or after exiting stop mode to guarantee the maximum time before the first COP counter overflow. A COP reset pulls the RST pin low for 32 OSCXCLK cycles and sets the COP bit in the reset status register (RSR). In monitor mode, the COP is disabled if the $\overline{RST}$ pin or the $\overline{IRQ}$ is held at $V_{DD} + V_{HI}$ . During the break state, $V_{DD} + V_{HI}$ on the $\overline{RST}$ pin disables the COP. #### **NOTE:** Place COP clearing instructions in the main program and not in an interrupt subroutine. Such an interrupt subroutine could keep the COP from generating a reset even while the main program is not working properly. # 15.4 I/O Signals The following paragraphs describe the signals shown in Figure 15-1. #### **15.4.1 OSCXCLK** OSCXCLK is the clock doubler output signal. OSCXCLK frequency is double of the crystal frequency. ### 15.4.2 STOP Instruction The STOP instruction clears the COP prescaler. #### 15.4.3 COPCTL Write Writing any value to the COP control register (COPCTL) (see **15.5 COP Control Register**) clears the COP counter and clears bits 12 through 5 of the SIM counter. Reading the COP control register returns the low byte of the reset vector. MC68HC908JB8 — Rev. 1.0 # **Computer Operating Properly (COP)** ### 15.4.4 Power-On Reset The power-on reset (POR) circuit in the SIM clears the COP prescaler 4096 OSCXCLK cycles after power-up. #### 15.4.5 Internal Reset An internal reset clears the SIM counter and the COP counter. ### 15.4.6 Reset Vector Fetch A reset vector fetch occurs when the vector address appears on the data bus. A reset vector fetch clears the COP prescaler. ### 15.4.7 COPD (COP Disable) The COPD signal reflects the state of the COP disable bit (COPD) in the configuration register (CONFIG). ### 15.4.8 COPRS (COP Rate Select) The COPRS signal reflects the state of the COP rate select bit (COPRS) in the configuration register (CONFIG). Figure 15-2. Configuration Register (CONFIG) COPRS — COP Rate Select Bit COPRS selects the COP timeout period. Reset clears COPRS. 1 = COP timeout period is $(2^{13} - 2^4) \times OSCXOUT$ cycles 0 = COP timeout period is $(2^{18} - 2^4) \times OSCXOUT$ cycles COPD — COP Disable Bit COPD disables the COP module. 1 = COP module disabled 0 = COP module enabled ## 15.5 COP Control Register The COP control register is located at address \$FFFF and overlaps the reset vector. Writing any value to \$FFFF clears the COP counter and starts a new timeout period. Reading location \$FFFF returns the low byte of the reset vector. Figure 15-3. COP Control Register (COPCTL) # 15.6 Interrupts The COP does not generate CPU interrupt requests. ### 15.7 Monitor Mode The COP is disabled in monitor mode when $V_{DD}$ + $V_{HI}$ is present on the $\overline{IRQ}$ pin or on the $\overline{RST}$ pin. MC68HC908JB8 — Rev. 1.0 # **Computer Operating Properly (COP)** ### 15.8 Low-Power Modes The WAIT and STOP instructions put the MCU in low-power consumption standby modes. #### 15.8.1 Wait Mode The COP remains active during wait mode. To prevent a COP reset during wait mode, periodically clear the COP counter in a CPU interrupt routine. ### **15.8.2 Stop Mode** Stop mode turns off the OSCXCLK input to the COP and clears the COP prescaler. Service the COP immediately before entering or after exiting stop mode to ensure a full COP timeout period after entering or exiting stop mode. The STOP bit in the configuration register (CONFIG) enables the STOP instruction. To prevent inadvertently turning off the COP with a STOP instruction, disable the STOP instruction by clearing the STOP bit. # 15.9 COP Module During Break Mode The COP is disabled during a break interrupt when $V_{DD} + V_{HI}$ is present on the $\overline{RST}$ pin. # Section 16. Low Voltage Inhibit (LVI) ### 16.1 Contents | 16.2 | Introduction | 241 | |--------|-------------------------------|-----| | 16.3 | Functional Description | 241 | | 16.4 | LVI Control Register (CONFIG) | 242 | | 16.5 | Low-Power Modes | 242 | | 16.5.1 | Wait Mode | 242 | | 16.5.2 | Stop Mode | 242 | ### 16.2 Introduction This section describes the low-voltage inhibit module (LVI), which monitors the voltage on the $V_{DD}$ pin and generates a reset when the $V_{DD}$ voltage falls to the LVI trip ( $V_{LVR}$ ) voltage. # 16.3 Functional Description **Figure 16-1** shows the structure of the LVI module. The LVI is enabled after a reset. The LVI module contains a bandgap reference circuit and comparator. Setting LVI disable bit (LVID) disables the LVI to monitor V<sub>DD</sub> voltage. The LVI module generates one output signal: **LVI Reset** — an reset signal will be generated to reset the CPU when V<sub>DD</sub> drops to below the set trip point. MC68HC908JB8 — Rev. 1.0 Technical Data Figure 16-1. LVI Module Block Diagram ## 16.4 LVI Control Register (CONFIG) One-time writable register after each reset. URSTD and LVID bits are reset by POR or LVI reset only. Figure 16-2. Configuration Register (CONFIG) LVID — Low Voltage Inhibit Disable Bit 1 = Low voltage inhibit disabled 0 = Low voltage inhibit enabled ### 16.5 Low-Power Modes The STOP and WAIT instructions put the MCU in low-power consumption standby modes. #### 16.5.1 Wait Mode The LVI module, when enabled, will continue to operate in WAIT Mode. ### 16.5.2 Stop Mode The LVI module, when enabled, will continue to operate in STOP Mode. # Section 17. Break Module (BREAK) ### 17.1 Contents | 17.2 | Introduction | |--------|--------------------------------------------| | 17.3 | Features | | 17.4 | Functional Description | | 17.4.1 | Flag Protection During Break Interrupts246 | | 17.4.2 | CPU During Break Interrupts | | 17.4.3 | TIM During Break Interrupts246 | | 17.4.4 | COP During Break Interrupts | | 17.5 | Low-Power Modes | | 17.5.1 | Wait Mode | | 17.5.2 | Stop Mode | | 17.6 | Break Module Registers | | 17.6.1 | Break Status and Control Register247 | | 17.6.2 | Break Address Registers | | 17.6.3 | Break Status Register248 | | 17.6.4 | Break Flag Control Register (BFCR) | ### 17.2 Introduction This section describes the break module. The break module can generate a break interrupt that stops normal program flow at a defined address to enter a background program. MC68HC908JB8 — Rev. 1.0 Technical Data ### 17.3 Features Features of the break module include the following: - Accessible i/o registers during the break interrupt - CPU-generated break interrupts - Software-generated break interrupts - COP disabling during break interrupts # 17.4 Functional Description When the internal address bus matches the value written in the break address registers, the break module issues a breakpoint signal (BKPT) to the SIM. The SIM then causes the CPU to load the instruction register with a software interrupt instruction (SWI) after completion of the current CPU instruction. The program counter vectors to \$FFFC and \$FFFD (\$FEFC and \$FEFD in monitor mode). These events can cause a break interrupt to occur: - A CPU-generated address (the address in the program counter) matches the contents of the break address registers. - Software writes a logic 1 to the BRKA bit in the break status and control register. When a CPU-generated address matches the contents of the break address registers, the break interrupt begins after the CPU completes its current instruction. A return-from-interrupt instruction (RTI) in the break routine ends the break interrupt and returns the MCU to normal operation. Figure 17-1 shows the structure of the break module. Figure 17-1. Break Module Block Diagram Figure 17-2. Break I/O Register Summary MC68HC908JB8 — Rev. 1.0 # **Break Module (BREAK)** ### 17.4.1 Flag Protection During Break Interrupts The BCFE bit in the break flag control register (BFCR) enables software to clear status bits during the break state. ### 17.4.2 CPU During Break Interrupts The CPU starts a break interrupt by: - Loading the instruction register with the SWI instruction - Loading the program counter with \$FFFC and \$FFFD (\$FEFC and \$FEFD in monitor mode) The break interrupt begins after completion of the CPU instruction in progress. If the break address register match occurs on the last cycle of a CPU instruction, the break interrupt begins immediately. ### 17.4.3 TIM During Break Interrupts A break interrupt stops the timer counter. ### 17.4.4 COP During Break Interrupts The COP is disabled during a break interrupt when $V_{REG} + V_{HI}$ is present on the $\overline{RST}$ pin. #### 17.5 Low-Power Modes The WAIT and STOP instructions put the MCU in low-power-consumption standby modes. #### 17.5.1 Wait Mode If enabled, the break module is active in wait mode. In the break routine, the user can subtract one from the return address on the stack if SBSW is set (see **8.7 Low-Power Modes**). Clear the SBSW bit by writing logic 0 to it. ### 17.5.2 Stop Mode A break interrupt causes exit from stop mode and sets the SBSW bit in the break status register. See **8.8 SIM Registers**. # 17.6 Break Module Registers These registers control and monitor operation of the break module: - Break status and control register (BRKSCR) - Break address register high (BRKH) - Break address register low (BRKL) - Break status register (BSR) - Break flag control register (BFCR) ### 17.6.1 Break Status and Control Register The break status and control register contains break module enable and status bits. Figure 17-3. Break Status and Control Register (BRKSCR) #### BRKE — Break Enable Bit This read/write bit enables breaks on break address register matches. Clear BRKE by writing a logic 0 to bit 7. Reset clears the BRKE bit. - 1 = Breaks enabled on 16-bit address match - 0 = Breaks disabled MC68HC908JB8 — Rev. 1.0 ### BRKA — Break Active Bit This read/write status and control bit is set when a break address match occurs. Writing a logic 1 to BRKA generates a break interrupt. Clear BRKA by writing a logic 0 to it before exiting the break routine. Reset clears the BRKA bit. 1 = Break address match 0 = No break address match ### 17.6.2 Break Address Registers The break address registers contain the high and low bytes of the desired breakpoint address. Reset clears the break address registers. Figure 17-4. Break Address Register High (BRKH) Figure 17-5. Break Address Register Low (BRKL) ### 17.6.3 Break Status Register The break status register (BSR) contains a flag to indicate that a break caused an exit from stop or wait mode. This status bit is useful in applications requiring a return to wait or stop mode after exiting from a break interrupt. Figure 17-6. Break Status Register (BSR) ### SBSW — SIM Break Stop/Wait This read/write bit is set when a break interrupt causes an exit from wait or stop mode. Clear SBSW by writing a logic 0 to it. Reset clears SBSW. - 1 = Stop mode or wait mode was exited by break interrupt - 0 = Stop mode or wait mode was not exited by break interrupt SBSW can be read within the break state SWI routine. The user can modify the return address on the stack by subtracting one from it. The following code is an example of this. This code works if the H register was stacked in the break interrupt routine. Execute this code at the end of the break interrupt routine. ``` HIBYTE EQU 5 LOBYTE 6 EQU If not SBSW, do RTI BRCLR SBSW, BSR, RETURN ; See if wait mode or stop mode ; was exited by break. TST LOBYTE, SP ; If RETURNLO is not zero, DOLO ; then just decrement low byte. BNE DEC HIBYTE, SP ; Else deal with high byte, too. DEC LOBYTE, SP ; Point to WAIT/STOP opcode. DOLO RETURN PULH ; Restore H register. RTI ``` MC68HC908JB8 — Rev. 1.0 ### 17.6.4 Break Flag Control Register (BFCR) The break control register contains a bit that enables software to clear status bits while the MCU is in a break state. Figure 17-7. Break Flag Control Register High (BFCR) ### BCFE — Break Clear Flag Enable Bit This read/write bit enables software to clear status bits by accessing status registers while the MCU is in a break state. To clear status bits during the break state, the BCFE bit must be set. - 1 = Status bits clearable during break - 0 = Status bits not clearable during break # Section 18. Electrical Specifications ### 18.1 Contents | 18.2 | Introduction | |-------|----------------------------------------------------| | 18.3 | Absolute Maximum Ratings | | 18.4 | Functional Operating Range253 | | 18.5 | Thermal Characteristics | | 18.6 | DC Electrical Characteristics254 | | 18.7 | Control Timing | | 18.8 | Oscillator Characteristics | | 18.9 | USB DC Electrical Characteristics | | 18.10 | USB Low-Speed Source Electrical Characteristics257 | | 18.11 | USB Signaling Levels | | 18.12 | Timer Interface Module Characteristics | | 18.13 | Memory Characteristics | # 18.2 Introduction This section contains electrical and timing specifications. MC68HC908JB8 — Rev. 1.0 Technical Data # 18.3 Absolute Maximum Ratings Maximum ratings are the extreme limits to which the MCU can be exposed without permanently damaging it. **NOTE:** This device is not guaranteed to operate properly at the maximum ratings. Refer to 18.6 DC Electrical Characteristics for guaranteed operating conditions. | Characteristic <sup>(1)</sup> | Symbol | Value | Unit | |-----------------------------------------------------------------------|----------------------------------|-----------------------------------------------------------------------------------------------------|------| | Supply voltage | V <sub>DD</sub> | -0.3 to +6.0 | V | | Input voltage PTE4/D-, PTE3/D+ RST, IRQ, PTA7 Others | V <sub>IN</sub> | $V_{SS}$ = 1.0 to $V_{DD}$ + 0.3 $V_{SS}$ = 0.3 to $V_{DD}$ + 0.3 $V_{SS}$ = 0.3 to $V_{REG}$ + 0.3 | V | | Mode entry voltage, IRQ pin | V <sub>DD</sub> +V <sub>HI</sub> | V <sub>SS</sub> -0.3 to +11 | V | | Maximum current per pin excluding V <sub>DD</sub> and V <sub>SS</sub> | I | ± 25 | mA | | Storage temperature | T <sub>STG</sub> | -55 to +150 | °C | | Maximum current of PTD0/1 (20-pin package) | I <sub>OL</sub> | -25 to +50 | mA | | Maximum current out of V <sub>SS</sub> | I <sub>MVSS</sub> | 100 | mA | | Maximum current into V <sub>DD</sub> | I <sub>MVDD</sub> | 100 | mA | #### NOTES: #### **NOTE:** This device contains circuitry to protect the inputs against damage due to high static voltages or electric fields; however, it is advised that normal precautions be taken to avoid application of any voltage higher than maximum-rated voltages to this high-impedance circuit. For proper operation, it is recommended that $V_{IN}$ and $V_{OUT}$ be constrained to the range $V_{SS} \leq (V_{IN} \text{ or } V_{OUT}) \leq V_{REG}$ . Reliability of operation is enhanced if unused inputs are connected to an appropriate logic voltage level (for example, either $V_{SS}$ or $V_{REG}$ ). <sup>1.</sup> Voltages referenced to V<sub>SS</sub> # 18.4 Functional Operating Range | Characteristic | Symbol | Value | Unit | |-----------------------------|----------------|------------|------| | Operating temperature range | T <sub>A</sub> | 0 to 70 | °C | | Operating voltage range | $V_{DD}$ | 4.0 to 5.5 | V | # 18.5 Thermal Characteristics | Characteristic | Symbol | Value | Unit | |-------------------------------------------------------------------------|------------------|---------------------------------------------------------------------|------| | Thermal Resistance<br>QFP (44 pins)<br>SOIC (28 pins)<br>PDIP (20 pins) | $\theta_{JA}$ | 95<br>70<br>70 | °C/W | | I/O pin power dissipation | P <sub>I/O</sub> | User-Determined | W | | Power dissipation <sup>(1)</sup> | P <sub>D</sub> | $P_D = (I_{DD} \times V_{DD}) + P_{I/O} = K/(T_J + 273 ^{\circ}C)$ | W | | Constant <sup>(2)</sup> | К | $P_{D} x (T_{A} + 273 \text{ °C})$ $+ P_{D}^{2} \times \theta_{JA}$ | W/°C | | Average junction temperature | TJ | $T_A + (P_D \times \theta_{JA})$ | °C | | Maximum junction temperature | T <sub>JM</sub> | 100 | °C | #### NOTES: - Power dissipation is a function of temperature. K is a constant unique to the device. K can be determined for a known T<sub>A</sub> and measured P<sub>D</sub>. With this value of K, P<sub>D</sub> and T<sub>J</sub> can be determined for any value of T<sub>A</sub>. # 18.6 DC Electrical Characteristics | Characteristic <sup>(1)</sup> | Symbol | Min | Typ <sup>(2)</sup> | Max | Unit | |-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------|---------------------------------------------|--------------------------|---------------------------------------------|----------------------| | Regulator output voltage | V <sub>REG</sub> | 3.0 | 3.3 | 3.6 | V | | Output high voltage (I <sub>Load</sub> = -2.0 mA) PTA0-PTA7, PTB0-PTB7, PTC0-PTC7, PTD0-PTD7, PTE0-PTE4 | V <sub>OH</sub> | V <sub>REG</sub> -0.8 | _ | _ | V | | Output low voltage (I <sub>Load</sub> = 1.6 mA) All I/O pins (I <sub>Load</sub> = 10 mA) PTD7-PTD2 in LDD mode (I <sub>Load</sub> = 25 mA) PTD1-PTD0 in ILDD mode (I <sub>Load</sub> = 10 mA) PTE4-PTE3 with USB is disabled | V <sub>OL</sub> | _<br>_<br>_<br>_ | _<br>_<br>_<br>_ | 0.4<br>0.4<br>0.5<br>0.4 | V | | Input high voltage All ports, OSC1 IRQ, RST | V <sub>IH</sub> | $0.7 \times V_{REG}$<br>$0.7 \times V_{DD}$ | _ | V <sub>REG</sub><br>V <sub>DD</sub> | V | | Input low voltage All ports, OSC1 IRQ, RST | V <sub>IL</sub> | V <sub>SS</sub><br>V <sub>SS</sub> | _ | $0.3 \times V_{REG}$<br>$0.3 \times V_{DD}$ | V | | Output low current (V <sub>OL</sub> = 2.0 V)<br>PTD7–PTD2 in LDD mode | I <sub>OL</sub> | 10 | 13 | 20 | mA | | $V_{DD}$ supply current, $V_{DD}$ = 5.25V, $f_{OP}$ = 3MHz<br>Run, with low speed USB <sup>(3)</sup><br>Run, with USB suspended <sup>(3)</sup><br>Wait, with low speed USB <sup>(4)</sup><br>Wait, with USB suspended <sup>(4)</sup><br>Stop <sup>(5)</sup><br>0 °C to 70°C | I <sub>DD</sub> | _<br>_<br>_<br>_ | 5.0<br>4.5<br>3.0<br>2.5 | 7.5<br>6.5<br>5.0<br>4.0 | mA<br>mA<br>mA<br>mA | | I/O ports Hi-Z leakage current | I <sub>IL</sub> | <u> </u> | _ | ± 10 | μΑ | | Input current | I <sub>IN</sub> | _ | _ | ± 1 | μΑ | | Capacitance Ports (as input or output) | C <sub>Out</sub><br>C <sub>In</sub> | _ | _ | 12<br>8 | pF | | POR re-arm voltage <sup>(6)</sup> | V <sub>POR</sub> | 0 | _ | 100 | mV | | POR rise-time ramp rate <sup>(7)</sup> | R <sub>POR</sub> | 0.035 | _ | _ | V/ms | | Monitor mode entry voltage | $V_{DD}+V_{HI}$ | $1.4 \times V_{DD}$ | | $2 \times V_{DD}$ | V | | Pullup resistors Port A, port B, port C, PTE0-PTE2, RST, IRQ PTE4-PTE3 with USB module disabled D- with USB module enabled | R <sub>PU</sub> | 20<br>4<br>1.2 | 35<br>5<br>1.5 | 50<br>6<br>1.8 | kΩ | | LVI reset | $V_{LVR}$ | 2.8 | 3.3 | 3.8 | V | #### NOTES: - 1. $V_{DD}$ = 4.0 to 5.5 Vdc, $V_{SS}$ = 0 Vdc, $T_A$ = $T_L$ to $T_H$ , unless otherwise noted. 2. Typical values reflect average measurements at midpoint of voltage range, 25 °C only. - 3. Run (operating) $I_{DD}$ measured using external square wave clock source ( $f_{XCLK} = 6$ MHz). All inputs 0.2 V from rail. No dc loads. Less than 100 pF on all outputs. C<sub>L</sub> = 20 pF on OSC2. All ports configured as inputs. OSC2 capacitance linearly affects run IDD. Measured with all modules enabled. - 4. Wait I<sub>DD</sub> measured using external square wave clock source (f<sub>XCLK</sub> = 6 MHz); all inputs 0.2 V from rail; no dc loads; less than 100 pF on all outputs. $C_1 = 20$ pF on OSC2; 15 k $\Omega \pm 5\%$ termination resistors on D+ and D- pins; all ports configured as inputs; OSC2 capacitance linearly affects wait IDD - 5. STOP I<sub>DD</sub> measured with USB in suspend mode; OSC1 grounded; transceiver pullup resistor of 1.5 k $\Omega$ ± 5% between $V_{RFG}$ and D- and 15 k $\Omega \pm 5\%$ termination resistors on D+ and D- pins; no port pins sourcing current. - 6. Maximum is highest voltage that POR is guaranteed. - 7. If minimum V<sub>REG</sub> is not reached before the internal POR reset is released, RST must be driven low externally until minimum V<sub>RFG</sub> is reached. ### 18.7 Control Timing | Characteristic <sup>(1)</sup> | Symbol | Min | Max | Unit | |---------------------------------------------|------------------|-----|-----|------| | Internal operating frequency <sup>(2)</sup> | f <sub>OP</sub> | _ | 3 | MHz | | RST input pulse width low <sup>(3)</sup> | t <sub>IRL</sub> | 50 | _ | ns | #### NOTES: - 1. $V_{DD}$ = 4.0 to 5.5 Vdc; $V_{SS}$ = 0 Vdc; timing shown with respect to 20% $V_{DD}$ and 70% $V_{DD}$ , unless otherwise noted. - 2. Some modules may require a minimum frequency greater than dc for proper operation; see appropriate table for this in- - 3. Minimum pulse width reset is guaranteed to be recognized. It is possible for a smaller pulse width to cause a reset. ### 18.8 Oscillator Characteristics | Characteristic | Symbol | Min | Тур | Max | Unit | |--------------------------------------------------------|-------------------|-----|----------------|-----|------| | Crystal frequency <sup>(1)</sup> | f <sub>XCLK</sub> | 1 | _ | 6 | MHz | | External clock Reference frequency <sup>(1), (2)</sup> | f <sub>XCLK</sub> | dc | _ | 6 | MHz | | Crystal load capacitance <sup>(3)</sup> | CL | _ | _ | _ | | | Crystal fixed capacitance <sup>(3)</sup> | C <sub>1</sub> | _ | $2 \times C_L$ | _ | | | Crystal tuning capacitance <sup>(3)</sup> | C <sub>2</sub> | _ | $2 \times C_L$ | _ | | | Feedback bias resistor | R <sub>B</sub> | _ | 10 MΩ | _ | | | Series resistor <sup>(3), (4)</sup> | R <sub>S</sub> | _ | _ | _ | | #### NOTES: - 1. The USB module is designed to function at $f_{XCLK} = 6$ MHz. - 2. No more than 10% duty cycle deviation from 50%. - 3. Consult crystal vendor data sheet. - 4. Not required for high-frequency crystals. MC68HC908JB8 — Rev. 1.0 # 18.9 USB DC Electrical Characteristics | Characteristic <sup>(1)</sup> | Symbol | Conditions | Min | Тур | Max | Unit | |---------------------------------|------------------------|---------------------------------------|-----|-----|-----|------| | Hi-Z state data line leakage | I <sub>LO</sub> | 0 V <v<sub>IN&lt;3.3 V</v<sub> | -10 | | +10 | μА | | Voltage input high (driven) | V <sub>IH</sub> | | 2.0 | | | V | | Voltage input high (floating) | V <sub>IHZ</sub> | | 2.7 | | 3.6 | V | | Voltage input low | V <sub>IL</sub> | | | | 0.8 | V | | Differential input sensitivity | V <sub>DI</sub> | (D+) - (D-) | 0.2 | | | V | | Differential common mode range | V <sub>CM</sub> | Includes V <sub>DI</sub><br>Range | 0.8 | | 2.5 | V | | Static output low | V <sub>OL</sub> | R <sub>L</sub> of 1.425 K<br>to 3.6 V | | | 0.3 | V | | Static output high | V <sub>OH</sub> | R <sub>L</sub> of 14.25 K<br>to GND | 2.8 | | 3.6 | V | | Output signal crossover voltage | V <sub>CRS</sub> | | 1.3 | _ | 2.0 | V | | Regulator bypass capacitor | C <sub>REGBYPASS</sub> | | | 0.1 | | μF | | Regulator bulk capacitor | C <sub>REGBULK</sub> | | 4.7 | | | μF | #### NOTES <sup>1.</sup> $V_{DD}$ = 4.0 to 5.5 Vdc, $V_{SS}$ = 0 Vdc, $T_A$ = $T_L$ to $T_H$ , unless otherwise noted. # 18.10 USB Low-Speed Source Electrical Characteristics | Characteristic <sup>(1)</sup> | Symbol | Conditions | Min | Тур | Max | Unit | |-----------------------------------------------------------------------------|----------------------------------------|---------------------------------------------------------------------|-----------------|----------------|-----------------|-----------| | Internal operating frequency | f <sub>OP</sub> | _ | _ | 3 | _ | MHz | | Transition time <sup>(2)</sup> Rise time Fall time | t <sub>R</sub> | $C_L = 200 \text{ pF}$ $C_L = 600 \text{pF}$ $C_L = 200 \text{ pF}$ | 75<br>75 | _ | 300 | ns | | Rise/Fall time matching | t <sub>RFM</sub> | $C_L = 600pF$ $t_R/t_F$ | 80 | _ | 300<br>120 | % | | Low speed data rate | t <sub>DRATE</sub> | 1.5 Mbs ± 1.5% | 1.4775<br>676.8 | 1.500<br>666.0 | 1.5225<br>656.8 | Mbs<br>ns | | Source differential driver jitter To next transition For paired transitions | t <sub>DDJ1</sub><br>t <sub>DDJ2</sub> | C <sub>L</sub> = 600 pF<br>Measured at<br>crossover point | -25<br>-10 | | 25<br>10 | ns | | Receiver data jitter tolerance To next transition For paired transitions | t <sub>DJR1</sub> | C <sub>L</sub> = 600 pF<br>Measured at<br>crossover point | –75<br>–45 | | 75<br>45 | ns | | Source SEO interval of EOP | t <sub>LEOPT</sub> | Measured at crossover point | 1.25 | _ | 1.50 | μs | | Source jitter for differential transition to SE0 transition <sup>(3)</sup> | | Measured at crossover point | | 667 | | ns | | Receiver SEO interval of EOP Must reject as EOP Must accept | t <sub>LEOPR1</sub> | Measured at crossover point | 210<br>670 | _ | _ | ns | | Width of SEO interval during differential transition | t <sub>LST</sub> | Measured at crossover point | _ | _ | 210 | ns | #### NOTES: MC68HC908JB8 — Rev. 1.0 <sup>1.</sup> All voltages are measured from local ground, unless otherwise specified. All timings use a capacitive load of 50 pF, unless otherwise specified. Low-speed timings have a $1.5 \, \text{k}\Omega$ pullup to $2.8 \, \text{V}$ on the D- data line. <sup>2.</sup> Transition times are measured from 10% to 90% of the data signal. The rising and falling edges should be smoothly transitioning (monotonic). Capacitive loading includes 50 pF of tester capacitance. <sup>3.</sup> The two transitions are a (nominal) bit time apart. # 18.11 USB Signaling Levels | Bus State | Signaling Levels | | | | |--------------------------|---------------------------------------------------------------------------------------|--------------------------------------------------------------------------|--|--| | bus State | Transmit | Receive | | | | Differential 1 | D+ > V <sub>OH</sub> (min) and D- < V <sub>OL</sub> (max) | (D+) - (D-) > 200 mV | | | | Differential 0 | $D->V_{OH}$ (min) and $D- (max)$ | (D-) - (D+) > 200 mV | | | | Single-ended 0 (SE0) | D+ and D- < V <sub>OL</sub> (max) | D+ and D- < V <sub>IL</sub> (max) | | | | Data J state (low speed) | Differential 0 | Differential 0 | | | | Data K state (low speed) | Differential 1 | Differential 1 | | | | Idle state (low speed) | NA | D- > V <sub>IHZ</sub> (min) and D+ < V <sub>IL</sub> (max) | | | | Resume state | Differential 1 | Differential 1 | | | | Start of packet (SOP) | Data lines switch from Idle to K State | | | | | End of packet (EOP) | SE0 for approximately 2 bit times <sup>(1)</sup> followed by a J state for 1 bit time | SE0 for ≥ 1 bit time <sup>(2)</sup> followed by a J state for 1 bit time | | | | Reset | NA | D+ and D− < V <sub>IL</sub> (max) for ≥ 8μs | | | #### NOTES: - The width of EOP is defined in bit times relative to the speed of transmission. The width of EOP is defined in bit times relative to the device type receiving the EOP. The bit time is approximate. # 18.12 Timer Interface Module Characteristics | Characteristic | Symbol | Min | Max | Unit | |---------------------------|-------------------------------------|--------------------------|-----|------| | Input capture pulse width | t <sub>TIH</sub> , t <sub>TIL</sub> | 125 | _ | ns | | Input clock pulse width | t <sub>TCH</sub> , t <sub>TCL</sub> | (1/f <sub>OP</sub> ) + 5 | _ | ns | # 18.13 Memory Characteristics | Characteristic | Symbol | Min | Max | Unit | |--------------------------------------------|-----------------------------------|------|-------|--------| | RAM data retention voltage | V <sub>RDR</sub> | 1.3 | _ | V | | FLASH block size | _ | 5 | 12 | Bytes | | FLASH programming size | _ | 6 | 4 | Bytes | | FLASH read bus clock frequency | f <sub>Read</sub> <sup>(1)</sup> | 32 k | 8.4 M | Hz | | FLASH block erase time | t <sub>Erase</sub> <sup>(2)</sup> | 2 | _ | ms | | FLASH mass erase time | t <sub>MErase</sub> (3) | 2 | _ | ms | | FLASH PGM/ERASE to HVEN set up time | t <sub>nvs</sub> | 5 | _ | μs | | FLASH high-voltage hold time | t <sub>nvh</sub> | 5 | _ | μѕ | | FLASH high-voltage hold time (mass erase) | t <sub>nvhl</sub> | 100 | _ | μѕ | | FLASH program hold time | t <sub>pgs</sub> | 10 | _ | μs | | FLASH program time | t <sub>PROG</sub> | 20 | _ | μѕ | | FLASH return to read time | t <sub>rcv</sub> <sup>(4)</sup> | 1 | _ | μs | | FLASH cumulative program hv period | t <sub>HV</sub> <sup>(5)</sup> | _ | 25 | ms | | FLASH row erase endurance <sup>(6)</sup> | _ | 10k | _ | Cycles | | FLASH row program endurance <sup>(7)</sup> | _ | 10k | _ | Cycles | | FLASH data retention time <sup>(8)</sup> | _ | 10 | _ | Years | #### NOTES: - 1. f<sub>READ</sub> is defined as the frequency range for which the FLASH memory can be read. - 2. If the page erase time is longer than $t_{Erase}$ (Min), there is no erase-disturb, but it reduced the endurance of the flash memory 3. If the mass erase time is longer than $t_{MErase}$ (Min), there is no erase-disturb, but it reduced the endurance of the flash - 4. t<sub>rcv</sub> is defined as the time it need before start the read of the flash after turn off the HVEN bit - 5. t<sub>HV</sub> is defined as the cumulative high voltage programming time to the same row before next erase - 6. The minimum row endurance value specifies each row of the FLASH memory is guaranteed to work for at least this many erase / program cycles. - 7. The minimum row endurance value specifies each row of the FLASH memory is guaranteed to work for at least this many erase / program cycles. - 8. The FLASH is guaranteed to retain data over the entire operating temperature range for at least the minimum time specified. MC68HC908JB8 — Rev. 1.0 # Section 19. Mechanical Specifications #### 19.1 Contents | 19.2 | Introduction | . 261 | |------|------------------------------------------------|-------| | 19.3 | 20-Pin Dual In-Line Package (PDIP) | . 262 | | 19.4 | 28-Pin Small Outline Integrated Circuit (SOIC) | . 262 | | 19.5 | 44-Pin Plastic Quad Flat Pack (QFP) | . 263 | ### 19.2 Introduction This section gives the dimensions for: - 20-pin plastic dual in-line package (case 738) - 28-pin small outline integrated circuit package (case 751F) - 44-pin plastic quad flat pack (case 824E) The following figures show the latest package drawings at the time of this publication. To make sure that you have the latest package specifications, contact one of the following: - Local Motorola Sales Office - Motorola Mfax - Phone 602-244-6609 - EMAIL rmfax0@email.sps.mot.com - Worldwide Web (wwweb) at http://motorola.com/sps Follow Mfax or Worldwide Web on-line instructions to retrieve the current mechanical specifications. MC68HC908JB8 — Rev. 1.0 Technical Data # 19.3 20-Pin Dual In-Line Package (PDIP) - NOTES: 1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. - CONTROLLING DIMENSION: INCH. DIMENSION L TO CENTER OF LEAD WHEN FORMED PARALLEL. - 4. DIMENSION B DOES NOT INCLUDE MOLD | | INC | HES | MILLIN | IETERS | |-----|-----------|-------|----------|--------| | DIM | MIN | MAX | MIN | MAX | | Α | 1.010 | 1.070 | 25.66 | 27.17 | | В | 0.240 | 0.260 | 6.10 | 6.60 | | С | 0.150 | 0.180 | 3.81 | 4.57 | | D | 0.015 | 0.022 | 0.39 | 0.55 | | E | 0.050 | BSC | 1.27 BSC | | | F | 0.050 | 0.070 | 1.27 | 1.77 | | G | 0.100 | BSC | 2.54 | BSC | | J | 0.008 | 0.015 | 0.21 | 0.38 | | K | 0.110 | 0.140 | 2.80 | 3.55 | | L | 0.300 BSC | | 7.62 | BSC | | М | 0° | 15° | 0° | 15° | | N | 0.020 | 0.040 | 0.51 | 1.01 | Figure 19-1. 20-Pin PDIP (Case #738) # 19.4 28-Pin Small Outline Integrated Circuit (SOIC) #### NOTES: - DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. - 2. CONTROLLING DIMENSION: MILLIMETER. 3. DIMENSION A AND B DO NOT INCLUDE MOLD PROTRUSION. - MAXIMUM MOLD PROTRUSION 0.15 (0.006) PER SIDE. DIMENSION D DOES NOT INCLUDE DAMBAR - PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.13 (0.005) TOTAL IN EXCESS OF D DIMENSION AT MAXIMUM MATERIAL CONDITION. | | | MILLIMETERS | | INCHES | | |-----|---|-------------|-------|-----------|-------| | DIN | 1 | MIN | MAX | MIN | MAX | | Α | | 17.80 | 18.05 | 0.701 | 0.711 | | В | | 7.40 | 7.60 | 0.292 | 0.299 | | С | | 2.35 | 2.65 | 0.093 | 0.104 | | D | | 0.35 | 0.49 | 0.014 | 0.019 | | F | | 0.41 | 0.90 | 0.016 | 0.035 | | G | | 1.27 BSC | | 0.050 BSC | | | J | | 0.23 | 0.32 | 0.009 | 0.013 | | K | | 0.13 | 0.29 | 0.005 | 0.011 | | M | | 0° | 8° | 0° | 8° | | Р | | 10.01 | 10.55 | 0.395 | 0.415 | | R | | 0.25 | 0.75 | 0.010 | 0.029 | Figure 19-2. 28-Pin SOIC (Case #751F) ### 19.5 44-Pin Plastic Quad Flat Pack (QFP) - 1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. - 2. CONTROLLING DIMENSION: MILLIMETER. - DATUM PLANE -H- IS LOCATED AT BOTTOM OF LEAD AND IS COINCIDENT WITH THE LEAD WHERE THE LEAD EXITS THE PLASTIC BODY AT THE BOTTOM OF THE PARTING LINE. - 4. DATUMS -L-, -M- AND -N- TO BE DETERMINED AT DATUM PLANE -H-. - 5. DIMENSIONS S AND V TO BE DETERMINED AT SEATING PLANE -T-. - 6. DIMENSIONS A AND B DO NOT INCLUDE MOLD PROTRUSION. ALLOWABLE PROTRUSION IS 0.25 (0.010) PER SIDE. DIMENSIONS A AND B DO INCLUDE MOLD MISMATCH AND ARE DETERMINED AT DATUM PLANE -H. - DIMENSION D DOES NOT INCLUDE DAMBAR PROTRUSION, DAMBAR PROTRUSION SHALL NOT CAUSE THE D DIMENSION TO EXCEED 0.530 (0.021). | | MILLIMETERS | | INCHES | | | |-----|-------------|-------|-----------|--------|--| | DIM | MIN | MAX | MIN | MAX | | | Α | 9.90 | 10.10 | 0.390 | 0.398 | | | В | 9.90 | 10.10 | 0.390 | 0.398 | | | С | 2.00 | 2.21 | 0.079 | 0.087 | | | D | 0.30 | 0.45 | 0.0118 | 0.0177 | | | Е | 2.00 | 2.10 | 0.079 | 0.083 | | | F | 0.30 | 0.40 | 0.012 | 0.016 | | | G | 0.80 BSC | | 0.031 BSC | | | | ſ | 0.13 | 0.23 | 0.005 | 0.009 | | | K | 0.65 | 0.95 | 0.026 | 0.037 | | | M | 5° | 10° | 5° | 10° | | | S | 12.95 | 13.45 | 0.510 | 0.530 | | | ٧ | 12.95 | 13.45 | 0.510 | 0.530 | | | W | 0.000 | 0.210 | 0.000 | 0.008 | | | Υ | 5° | 10° | 5° | 10° | | | A1 | 0.450 REF | | 0.018 REF | | | | B1 | 0.130 | 0.170 | 0.005 | 0.007 | | | C1 | 1.600 REF | | 0.063 REF | | | | R1 | 0.130 | 0.300 | 0.005 | 0.012 | | | R2 | 0.130 | 0.300 | 0.005 | 0.012 | | | q1 | 5° | 10° | 5° | 10° | | | q2 | 0° | 7° | 0° | 7° | | Figure 19-3. 44-Pin QFP (Case #824E) MC68HC908JB8 — Rev. 1.0 # Mechanical Specifications # Section 20. Ordering Information #### 20.1 Contents | 20.2 | Introduction | 268 | |------|------------------|-----| | 20.3 | MC Order Numbers | 264 | ### 20.2 Introduction This section contains ordering numbers for the MC68HC908JB8. # 20.3 MC Order Numbers **Table 20-1. MC Order Numbers** | MC order number | Package | Operating temperature range | |-----------------|-------------|-----------------------------| | MC68HC908JB8JP | 20-pin PDIP | 0 °C to +70 °C | | MC68HC908JB8ADW | 28-pin SOIC | 0 °C to +70 °C | | MC68HC908JB8FB | 44-pin QFP | 0 °C to +70 °C | MC68HC908JB8 — Rev. 1.0 Technical Data # Ordering Information Motorola reserves the right to make changes without further notice to any products herein. Motorola makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Motorola assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters which may be provided in Motorola data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. Motorola does not convey any license under its patent rights nor the rights of others. Motorola products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Motorola product could create a situation where personal injury or death may occur. Should Buyer purchase or use Motorola products for any such unintended or unauthorized application, Buyer shall indemnify and hold Motorola and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Motorola was negligent regarding the design or manufacture of the part. Motorola and (A) are registered trademarks of Motorola, Inc. Motorola, Inc. is an Equal Opportunity/Affirmative Action Employer. #### How to reach us: **USA/EUROPE/Locations Not Listed:** Motorola Literature Distribution; P.O. Box 5405, Denver, Colorado 80217. 1-800-441-2447 or 1-303-675-2140 **JAPAN:** Nippon Motorola Ltd. SPD, Strategic Planning Office 4-32-1, Nishi-Gotanda, Shinagawa-ku, Tokyo 141, Japan. 03-5487-8488 **Mfax<sup>TM</sup>, Motorola Fax Back System:** RMFAX0@email.sps.mot.com; http://sps.motorola.com/mfax/; TOUCHTONE 1-602-244-6609; Mfax is a trademark of Motorola, Inc. US and Canada ONLY 1-800-774-1848 **HOME PAGE:** http://motorola.com/sps/