# MC68HC908BD48 **HCMOS Microcontroller Unit** **TECHNICAL DATA** # **List of Sections** | Section 1. General Description | 25 | |------------------------------------------------|--------------| | Section 2. Memory Map | .35 | | Section 3. Random-Access Memory (RAM) | 53 | | Section 4. FLASH Memory | .55 | | Section 5. Configuration Register (CONFIG) | . 63 | | Section 6. Central Processor Unit (CPU) | .67 | | Section 7. System Integration Module (SIM) | .87 | | Section 8. Oscillator (OSC) | .111 | | Section 9. Monitor ROM (MON) | .115 | | Section 10. Timer Interface Module (TIM) | .125 | | Section 11. Pulse Width Modulator (PWM) | 147 | | Section 12. Analog-to-Digital Converter (ADC) | 153 | | Section 13. Universal Serial Bus Module (USB) | 163 | | Section 14. Multi-Master IIC Interface (MMIIC) | 179 | | Section 15. DDC12AB Interface | 193 | | Section 16. Sync Processor | 209 | | Section 17. Input/Output (I/O) Ports | 229 | | Section 18. External Interrupt (IRQ) | 251 | | Section 19. Computer Operating Properly (COP) | 257 | | Section 20. Break Module (BRK) | . <b>263</b> | | Section 21. Electrical Specifications | .271 | | Section 22. Mechanical Specifications | 283 | | Section 23. Ordering Information | 287 | | | | MC68HC908BD48 — Rev. 1.0 # List of Sections 1.1 1.2 1.3 1.4 1.5 1.6 2.1 2.2 2.3 2.4 2.5 3.1 3.2 3.3 4.1 4.2 ### **Table of Contents** # **Section 1. General Description Section 2. Memory Map** Section 3. Random-Access Memory (RAM) MC68HC908BD48 — Rev. 1.0 Technical Data **Section 4. FLASH Memory** # **Table of Contents** | 4.3 | Functional Description | |-------------------------------------|--------------------------------------------| | 4.4 | FLASH Control Register (FLCR)56 | | 4.5 | FLASH Block Erase Operation | | 4.6 | FLASH Mass Erase Operation | | 4.7 | FLASH Program Operation59 | | 4.8 | FLASH Block Protection | | 4.9 | FLASH Block Protect Register (FLBPR)61 | | | Section 5. Configuration Register (CONFIG) | | 5.1 | Contents | | 5.2 | Introduction | | 5.3<br>5.3.<br>5.3. | 3 | | | Section 6. Central Processor Unit (CPU) | | 6.1 | Contents | | 6.2 | Introduction | | 6.3 | Features | | 6.4<br>6.4.<br>6.4.<br>6.4.<br>6.4. | Index Register | | 6.5 | Arithmetic/Logic Unit (ALU)74 | | 6.6<br>6.6.<br>6.6. | | | 6.7 | CPU During Break Interrupts | | Technical Data | MC68HC908BD48 — Rev. 1.0 | | 6.8 | Instruction Set Summary75 | |-----------------------------------------------------------------------------|--------------------------------------------| | 6.9 | Opcode Map | | | Section 7. System Integration Module (SIM) | | 7.1 | Contents | | 7.2 | Introduction | | 7.3<br>7.3.1<br>7.3.2<br>7.3.3 | Clock Start-Up from POR91 | | 7.4<br>7.4.1<br>7.4.2<br>7.4.2<br>7.4.2<br>7.4.2<br>7.4.2 | Active Resets from Internal Sources | | 7.5<br>7.5.1<br>7.5.2<br>7.5.3 | SIM Counter During Stop Mode Recovery97 | | 7.6<br>7.6.1<br>7.6.1<br>7.6.2<br>7.6.2<br>7.6.2<br>7.6.3<br>7.6.4<br>7.6.5 | .1 Hardware Interrupts | | 7.7<br>7.7.1<br>7.7.2 | | | | | # **Table of Contents** | 7.8 | SIM Registers | |--------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7.8.1 | SIM Break Status Register (SBSR) | | 7.8.2 | SIM Reset Status Register (SRSR) | | 7.8.3 | SIM Break Flag Control Register (SBFCR) | | | Section 8. Oscillator (OSC) | | 8.1 | Contents | | 8.2 | Introduction111 | | 8.3 | Oscillator External Connections | | 8.4<br>8.4.1<br>8.4.2<br>8.4.3<br>8.4.4<br>8.4.5 | I/O Signals.113Crystal Amplifier Input Pin (OSC1).113Crystal Amplifier Output Pin (OSC2).113Oscillator Enable Signal (SIMOSCEN).113External Clock Source (OSCXCLK).113Oscillator Out (OSCOUT).113 | | 8.5<br>8.5.1<br>8.5.2 | Low Power Modes.114Wait Mode.114Stop Mode.114 | | 8.6 | Oscillator During Break Mode | | | Section 9. Monitor ROM (MON) | | 9.1 | Contents | | 9.2 | Introduction | | 9.3 | Features | | 9.4<br>9.4.1<br>9.4.2<br>9.4.3<br>9.4.4<br>9.4.5 | Functional Description116Entering Monitor Mode118Data Format119Echoing120Break Signal120Commands121 | | 9.4.6 | Baud Rate124 | **Technical Data** MC68HC908BD48 — Rev. 1.0 ### Section 10. Timer Interface Module (TIM) | 10.1 Contents | |---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 10.2 Introduction | | 10.3 Features | | 10.4 Pin Name Conventions126 | | 10.5Functional Description12710.5.1TIM Counter Prescaler12910.5.2Input Capture12910.5.3Output Compare12910.5.3.1Unbuffered Output Compare13010.5.3.2Buffered Output Compare13110.5.4Pulse Width Modulation (PWM)13110.5.4.1Unbuffered PWM Signal Generation132 | | 10.5.4.1 Unbuffered PWM Signal Generation | | 10.5.4.3 PWM Initialization | | 10.6 Interrupts | | 10.7 Wait Mode135 | | 10.8 TIM During Break Interrupts | | 10.9 I/O Signals | | 10.10 I/O Registers.13710.10.1 TIM Status and Control Register (TSC)13710.10.2 TIM Counter Registers (TCNTH:TCNTL)13910.10.3 TIM Counter Modulo Registers (TMODH:TMODL)14010.10.4 TIM Channel Status and Control Registers (TSC0:TSC1)14110.10.5 TIM Channel Registers (TCH0H/L:TCH1H/L)145 | | Section 11. Pulse Width Modulator (PWM) | | 11.1 Contents | | 11.2 Introduction | | 11.3 Functional Description | | 11.4 PWM Registers149 | | | | | 11.4.2 PWM Control Registers 1 and 2 (PWMCR1:PWMCR2) | 151 | |----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------| | | Section 12. Analog-to-Digital Converter (ADC) | | | | 12.1 Contents | 153 | | | 12.2 Introduction | 153 | | | 12.3 Features | 154 | | | 12.4 Functional Description 12.4.1 ADC Port I/O Pins 12.4.2 Voltage Conversion 12.4.3 Conversion Time 12.4.4 Continuous Conversion 12.4.5 Accuracy and Precision | 155<br>156<br>156<br>156 | | | 12.5 Interrupts | 157 | | | 12.6 Low-Power Modes | 157 | | | 12.7 I/O Signals | | | | 12.8 I/O Registers | 158<br>160 | | | Section 13. Universal Serial Bus Module (USB) | | | | 13.1 Contents | 163 | | | 13.2 Introduction | 163 | | | 13.3 Features | 164 | | | 13.4 I/O Pins | 164 | | | 13.5 Registers | | | Technical Data | MC68HC908BD48 — R | ev. 1.0 | | 10 | Table of Contents MOTO | DROLA | 11.4.1 PWM Data Registers 0 to 15 (0PWM–15PWM)......150 | 13.5.2 | USB Interrupt Register (UINTR) | |--------------------------------------------------------|------------------------------------------------| | 13.5.3 | USB Interrupt Register 1 (UIR1)169 | | 13.5.4 | USB Control Register 0 (UCR0)171 | | 13.5.5 | USB Control Register 1 (UCR1)172 | | 13.5.6 | USB Control Register 2 (UCR2)174 | | 13.5.7 | USB Status Register (USR) | | 13.5.8 | • | | | (UD0R0–UD0R7) | | 13.5.9 | • | | | (UD1R0–UD1R7) | | | Section 14. Multi-Master IIC Interface (MMIIC) | | 14.1 | Contents | | 14.2 | Introduction | | 14.3 | Features | | 14.4 | I/O Pins | | 14.5<br>14.5.1<br>14.5.2<br>14.5.3<br>14.5.4<br>14.5.5 | Multi-Master IIC Control Register (MMCR) | | 14.6 | Programming Considerations190 | | | Section 15. DDC12AB Interface | | 15.1 | Contents | | 15.2 | Introduction | | 15.3 | Features | | 15.4 | I/O Pins194 | | 15.5 | DDC Protocols | | 15.6 | Registers196 | | MC68HC908BD48 — Rev. 1.0 | Technical Data | # Table of Contents | 15.6.1 DDC Address Register (DADR) | |-------------------------------------------------------------------| | 15.6.2 DDC2 Address Register (D2ADR) | | 15.6.3 DDC Control Register (DCR) | | 15.6.4 DDC Master Control Register (DMCR) | | 15.6.5 DDC Status Register (DSR)202 | | 15.6.6 DDC Data Transmit Register (DDTR)204 | | 15.6.7 DDC Data Receive Register (DDRR)205 | | 15.7 Programming Considerations | | Section 16. Sync Processor | | 16.1 Contents | | 16.2 Introduction | | 16.3 Features | | 16.4 I/O Pins | | 16.5 Functional Blocks | | 16.5.1 Polarity Detection | | 16.5.1.1 Hsync Polarity Detection | | 16.5.1.2 Vsync Polarity Detection | | 16.5.1.3 Composite Sync Polarity Detection | | 16.5.2 Sync Signal Counters | | 16.5.3 Polarity Controlled HSYNCO and VSYNCO Outputs215 | | 16.5.4 Clamp Pulse Output | | 16.5.5 Low Vertical Frequency Detect | | 16.6 Registers217 | | 16.6.1 Sync Processor Control & Status Register (SPCSR)217 | | 16.6.2 Sync Processor Input/Output Control Register (SPIOCR) .219 | | 16.6.3 Vertical Frequency Registers (VFRs)221 | | 16.6.4 Hsync Frequency Registers (HFRs)223 | | 16.6.5 Sync Processor Control Register 1 (SPCR1)225 | | 16.6.6 H&V Sync Output Control Register (HVOCR) | | 16.7 System Operation227 | # Section 17. Input/Output (I/O) Ports | 17.1 | Contents | .229 | |--------|--------------------------------------|------| | 17.2 | Introduction | .229 | | 17.3 | Port A | .233 | | 17.3. | 1 Port A Data Register | .233 | | 17.3.2 | Data Direction Register A | .234 | | 17.3.3 | Port A Options | .235 | | 17.4 | Port B | | | 17.4. | | | | 17.4.2 | 3 | | | 17.4.3 | Port B Options | .238 | | 17.5 | Port C | | | 17.5. | | | | 17.5.2 | 3 | | | 17.5.3 | Port C Options | .241 | | 17.6 | Port D | | | 17.6. | 3 | | | 17.6.2 | <u> </u> | | | 17.6.3 | Port D Options | .245 | | | Port E | | | 17.7. | | | | 17.7.2 | | | | 17.7.3 | Port E Options | .250 | | | Section 18. External Interrupt (IRQ) | | | 18.1 | Contents | .251 | | 18.2 | Introduction | .251 | | 18.3 | Features | .251 | | 18.4 | Functional Description | .252 | | 18.5 | ĪRQ Pin | .254 | | 18.6 | IRQ Module During Break Interrupts | .255 | | 18.7 | IRQ Status and Control Register | | | | | 00 | | | Section 19. Computer Operating Properly (CO | P) | |----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------| | | 19.1 Contents | 257 | | | 19.2 Introduction | 257 | | | 19.3 Functional Description | 258 | | | 19.4 I/O Signals 19.4.1 OSCXCLK 19.4.2 STOP Instruction 19.4.3 COPCTL Write 19.4.4 Power-On Reset 19.4.5 Internal Reset 19.4.6 Reset Vector Fetch 19.4.7 COPD (COP Disable) 19.4.8 COPRS (COP Rate Select) 19.5 COP Control Register 19.6 Interrupts 19.7 Monitor Mode 19.8 Low-Power Modes 19.8.1 Wait Mode 19.8.2 Stop Mode | 259259259260260261261261262 | | | 19.9 COP Module During Break Mode | 262 | | | Section 20. Break Module (BRK) | | | | 20.1 Contents | 263 | | | 20.2 Introduction | 263 | | | 20.3 Features | 264 | | | 20.4 Functional Description | 266<br>266 | | | 20.5 Low-Power Modes | 266 | | Technical Data | MC68HC908BD48 - | – Rev. 1.0 | | 20.5.1 Wait Mode | |-----------------------------------------------------------| | 20.5.2 Stop Mode | | 20.6 Break Module Registers | | 20.6.1 Break Status and Control Register267 | | 20.6.2 Break Address Registers | | 20.6.3 SIM Break Status Register268 | | 20.6.4 SIM Break Flag Control Register | | Section 24 Electrical Specifications | | Section 21. Electrical Specifications | | 21.1 Contents | | 21.2 Introduction | | 21.3 Absolute Maximum Ratings | | 21.4 Functional Operating Range273 | | 21.5 Thermal Characteristics | | 21.6 DC Electrical Characteristics | | 21.7 Control Timing | | 21.8 Oscillator Characteristics | | 21.9 ADC Characteristics | | 21.10 USB DC Electrical Characteristics | | 21.11 USB Low Speed Source Electrical Characteristics 278 | | 21.12 Timer Interface Module Characteristics | | 21.13 DDC12AB/MMIIC Timing | | 21.13.1 DDC12AB/MMIIC Interface Input Signal Timing279 | | 21.13.2 DDC12AB/MMIIC Interface Output Signal Timing 279 | | 21.14 Sync Processor Timing | | 21.15 Memory Characteristics | # **Table of Contents** # **Section 22. Mechanical Specifications** | 22.1 | Contents | |------|----------------------------------------------| | 22.2 | Introduction | | 22.3 | 28-Pin Plastic Dual In-Line Package (PDIP) | | 22.4 | 42-Pin Shrink Dual in-Line Package (SDIP)284 | | 22.5 | 44-Pin Plastic Quad Flat Pack (QFP)285 | | | Section 23. Ordering Information | | 23.1 | Contents | | 23.2 | Introduction | | 23.3 | MC Order Numbers | # **List of Figures** | Figu | ıre | Title | Page | |--------------------------|----------------|--------------------------|----------------| | 1-1 | MCU Block D | Diagram | | | 1-2 | | Pin Assignments | | | 1-3 | | Pin Assignments | | | 1-4 | | Pin Assignments | | | 2-1 | Memory Map | | 37 | | 2-2 | Control, State | us, and Data Registers | 39 | | 4-1 | FLASH Cont | rol Register (FLCR) | 56 | | 4-2 | FLASH Progr | ramming Flowchart | 60 | | 4-3 | FLASH Block | Protect Register (FLBPR) | 61 | | 4-4 | FLASH Block | Protect Start Address | 62 | | 5-1 | Configuration | Register 0 (CONFIG0) | 64 | | 5-2 | Configuration | Register 1 (CONFIG1) | 65 | | 6-1 | CPU Registe | rs | 69 | | 6-2 | Accumulator | (A) | 69 | | 6-3 | Index Registe | er (H:X) | 70 | | 6-4 | Stack Pointer | r (SP) | | | 6-5 | Program Cou | ınter (PC) | | | 6-6 | Condition Co | de Register (CCR) | 72 | | 7-1 | SIM Block Di | agram | 89 | | 7-2 | OSC Clock S | Signals | 91 | | 7-3 | External Res | et Timing | 93 | | 7-4 | Internal Rese | et Timing | 93 | | 7-5 | Sources of In | ternal Reset | 94 | | 7-6 | POR Recove | ry | | | 7-7 | Interrupt Entr | у | | | MC68HC908BD48 — Rev. 1.0 | | | Technical Data | | Fig | ure | Title | Page | |----------------|-------------|----------------------------------------|-------------------| | 7-8 | Interrupt | Recovery | 98 | | 7-9 | Interrupt | Processing | 99 | | 7-1 | 0 Interrupt | Recognition Example | 100 | | 7-1 | 1 Interrupt | Status Register 1 (INT1) | 103 | | 7-1: | 2 Interrupt | Status Register 2 (INT2) | 103 | | 7-1 | 3 Wait Mo | de Entry Timing | 105 | | 7-1 | 4 Wait Red | covery from Interrupt or Break | 106 | | 7-1 | 5 Wait Red | covery from Internal Reset | 106 | | 7-1 | 6 Stop Mo | de Entry Timing | 107 | | 7-1 | 7 Stop Mo | de Recovery from Interrupt or Break | 107 | | 7-1 | 8 SIM Brea | ak Status Register (SBSR) | 108 | | 7-1 | 9 SIM Res | et Status Register (SRSR) | 109 | | 7-2 | 0 SIM Brea | ak Flag Control Register (SBFCR) | 110 | | 8-1 | Oscillato | r External Connections | | | 9-1 | Monitor I | Mode Circuit | | | 9-2 | Monitor I | Data Format | | | 9-3 | Sample | Monitor Waveforms | | | 9-4 | Read Tra | ansaction | | | 9-5 | Break Tr | ansaction | 120 | | 10- | 1 TIM Bloc | k Diagram | | | 10- | 2 PWM Pe | riod and Pulse Width | | | 10- | 3 TIM Stat | us and Control Register (TSC) | | | 10- | | nter Registers (TCNTH:TCNTL) | | | 10- | 5 TIM Cou | nter Modulo Registers (TMODH:TMODL | _) 141 | | 10- | 6 TIM Cha | nnel Status and Control Registers (TSC | 0:TSC1) 142 | | 10- | | (Latency | | | 10- | 8 TIM Cha | nnel Registers (TCH0H/L:TCH1H/L) | 146 | | 11- | | ata Registers 0 to 15 (0PWM-15PWM). | | | 11- | | ontrol Register 1 and 2 (PWMCR1:PWM | | | 11- | 3 8-Bit PW | M Output Waveforms | 152 | | 12- | 1 ADC Blo | ck Diagram | | | Technical Data | | MC68HC9 | 08BD48 — Rev. 1.0 | | Figur | e Title | | | |-------|------------------------------------------------------|-----|--| | 12-2 | ADC Status and Control Register (ADSCR) | 158 | | | 12-3 | ADC Data Register (ADR) | 160 | | | 12-4 | ADC Input Clock Register (ADICLK) | 161 | | | 13-1 | USB Address Register (UADR) | | | | 13-2 | USB Interrupt Register (UINTR) | | | | 13-3 | USB Interrupt Register 1 (UIR1) | | | | 13-4 | USB Control Register 0 (UCR0) | | | | 13-5 | USB Control Register 1 (UCR1) | | | | 13-6 | USB Control Register 2 (UCR2) | | | | 13-7 | USB Status Register (USR) | | | | 13-8 | USB Endpoint 0 Data Registers 0 to 7 (UD0R0–UD0R7) . | | | | 13-9 | USB Endpoint 1 Data Registers 0 to 7 (UD1R0–UD1R7) . | 177 | | | 14-1 | Multi-Master IIC Address Register (MMADR) | 182 | | | 14-2 | Multi-Master IIC Control Register (MMCR) | 183 | | | 14-3 | Multi-Master IIC Master Control Register (MIMCR) | 184 | | | 14-4 | Multi-Master IIC Status Register (MMSR) | | | | 14-5 | Multi-Master IIC Data Transmit Register (MMDTR) | | | | 14-6 | Multi-Master IIC Data Receive Register (MMDRR) | 189 | | | 14-7 | Data Transfer Sequences for Master/Slave | | | | | Transmit/Receive Modes | 191 | | | 15-1 | DDC Address Register (DADR) | | | | 15-2 | DDC2 Address Register (D2ADR) | | | | 15-3 | DDC Control Register (DCR) | 198 | | | 15-4 | DDC Master Control Register (DMCR) | 199 | | | 15-5 | DDC Status Register (DSR) | | | | 15-6 | DDC Data Transmit Register (DDTR) | | | | 15-7 | DDC Data Receive Register (DDRR) | 205 | | | 15-8 | Data Transfer Sequences for Master/Slave | | | | | Transmit/Receive Modes | 207 | | | 16-1 | Sync Processor Block Diagram | 213 | | | 16-2 | Clamp Pulse Output Timing | | | | 16-3 | Sync Processor Control & Status Register (SPCSR) | 217 | | MC68HC908BD48 — Rev. 1.0 | Figure | e Title | Page | |----------------|-------------------------------------------------------|---------| | 16-4 | Sync Processor Input/Output Control Register (SPIOCR) | 219 | | 16-5 | Vertical Frequency High Register | 221 | | 16-6 | Vertical Frequency Low Register | 221 | | 16-7 | Hsync Frequency High Register | 223 | | 16-8 | Hsync Frequency Low Register | 223 | | 16-9 | Sync Processor Control Register 1 (SPCR1) | 225 | | 16-10 | H&V Sync Output Control Register (HVOCR) | 226 | | 17-1 | Port A Data Register (PTA) | 233 | | 17-2 | Data Direction Register A (DDRA) | | | 17-3 | Port A I/O Circuit | 234 | | 17-4 | PWM Control Register 1 (PWMCR1) | 235 | | 17-5 | Port B Data Register (PTB) | 236 | | 17-6 | Data Direction Register B (DDRB) | 237 | | 17-7 | Port B I/O Circuit | 237 | | 17-8 | PWM Control Register 1 (PWMCR1) | 238 | | 17-9 | Port C Data Register (PTC) | 239 | | 17-10 | Data Direction Register C (DDRC) | 240 | | 17-11 | Port C I/O Circuit | 241 | | 17-12 | Port D Data Register (PTD) | 242 | | 17-13 | Data Direction Register D (DDRD) | 243 | | 17-14 | Port D I/O Circuit | 244 | | 17-15 | Port D Configuration Register (PDCR) | 245 | | 17-16 | Port E Data Register (PTE) | 247 | | 17-17 | Data Direction Register E (DDRE) | 248 | | 17-18 | Port E I/O Circuit | 249 | | 17-19 | Configuration Register 0 (CONFIG0) | 250 | | 18-1 | IRQ Module Block Diagram | 253 | | 18-2 | IRQ Status and Control Register (INTSCR) | 256 | | 19-1 | COP Block Diagram | 258 | | 19-2 | Configuration Register 1 (CONFIG1) | | | 19-3 | COP Control Register (COPCTL) | 261 | | 20-1 | Break Module Block Diagram | 265 | | Technical Data | MC68HC908BD48 — R | ev. 1.0 | | Figure | e Title | Page | |--------|--------------------------------------------|------| | 20-2 | Break Status and Control Register (BRKSCR) | 267 | | 20-3 | Break Address Register High (BRKH) | 268 | | 20-4 | Break Address Register Low (BRKL) | 268 | | 20-5 | SIM Break Status Register (SBSR) | 269 | | 20-6 | SIM Break Flag Control Register (SBFCR) | 270 | | 21-1 | ADC Input Voltage vs. Step Readings | 277 | | 22-1 | 28-Pin PDIP (Case 710) | 284 | | 22-2 | 42-Pin SDIP (Case 858) | 284 | | 22-3 | 44-Pin QFP (Case 824F) | 285 | # List of Figures # **List of Tables** | Table | | Title | | |-------|-------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------| | | 1-1<br>1-2 | I/Os on 28-Pin Device | | | | 2-1 | Vector Addresses | 51 | | | 6-1<br>6-2 | Instruction Set Summary | | | | 7-1<br>7-2<br>7-3<br>7-4<br>7-5 | SIM I/O Register Summary. Signal Name Conventions. PIN Bit Set Timing Interrupt Sources SIM Registers Summary. | 90<br>92<br>102 | | | 9-1<br>9-2<br>9-3<br>9-4<br>9-5<br>9-6<br>9-7<br>9-8<br>9-9 | Mode Selection. Mode Differences. READ (Read Memory) Command. WRITE (Write Memory) Command. IREAD (Indexed Read) Command. IWRITE (Indexed Write) Command. READSP (Read Stack Pointer) Command. RUN (Run User Program) Command. Monitor Baud Rate Selection. | .119<br>.121<br>.122<br>.122<br>.123<br>.123 | | | 10-1<br>10-2<br>10-3<br>10-4 | Pin Name Conventions | .128 | | | 11-1<br>11-2 | PWM I/O Register Summary | | MC68HC908BD48 — Rev. 1.0 | Table | Title | Page | |-------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------| | 12-1<br>12-2<br>12-3 | ADC Register Summary | 160 | | 13-1<br>13-2 | Pin Name Conventions | | | 14-1<br>14-2<br>14-3 | Pin Name Conventions | 181 | | 15-1<br>15-2<br>15-3 | Pin Name Conventions | 195 | | 16-1<br>16-2<br>16-3<br>16-4<br>16-5<br>16-6<br>16-7<br>16-8<br>16-9<br>16-10 | Pin Name Conventions. Sync Processor I/O Register Summary. Sync Output Control. Sync Output Polarity. ATPOL, VINVO, and HINVO setting. Sample Vertical Frame Frequencies. Clamp Pulse Width. HSYNC Polarity Detection Pulse Width. ATPOL, VINVO, and HINVO setting. Free-Running HSYNC and VSYNC Options. | 212<br>215<br>216<br>219<br>222<br>223<br>225 | | 17-1<br>17-2<br>17-3<br>17-4<br>17-5<br>17-6<br>17-7 | I/O Port Register Summary. Port Control Register Bits Summary. Port A Pin Functions. Port B Pin Functions. Port C Pin Functions. Port D Pin Functions. Port E Pin Functions. | 232<br>235<br>238<br>241<br>244 | | 18-1 | IRQ I/O Register Summary | 253 | | 20-1 | Break Module I/O Register Summary | 265 | | 23-1 | MC Order Numbers | 287 | | | MOCOLICOCORD 40 | 4 0 | ### Section 1. General Description #### 1.1 Contents | 1.2 | Introduction | 25 | |-----|-------------------|----| | 1.3 | Features | 25 | | 1.4 | MCU Block Diagram | 27 | | 1.5 | Pin Assignments | 29 | | 1.6 | Pin Functions | 32 | #### 1.2 Introduction The MC68HC908BD48 is a member of the low-cost, high-performance M68HC08 Family of 8-bit microcontroller units (MCUs). The M68HC08 Family is based on the customer-specified integrated circuit (CSIC) design strategy. All MCUs in the family use the enhanced M68HC08 central processor unit (CPU08) and are available with a variety of modules, memory sizes and types, and package types. With special modules such as the sync processor, analog-to-digital converter, pulse modulator module, DDC12AB interface, multi-master IIC interface, and universal serial bus interface, the MC68HC908BD48 is designed specifically for use in digital monitor systems. #### 1.3 Features Features of the MC68HC908BD48 MCU include the following: - High-performance M68HC08 architecture - Fully upward-compatible object code with M6805, M146805, and M68HC05 families MC68HC908BD48 — Rev. 1.0 ### **General Description** - Low-power design; fully static with stop and wait modes - 5V operating voltage - 6MHz internal bus frequency; with 24MHz external crystal - 48,128 bytes of on-chip FLASH memory - 1,024 bytes of on-chip random access memory (RAM) - Sync signal processor with the following features: - Horizontal and vertical frequency counters - Low vertical frequency indicator (40.7 Hz) - Polarity controlled Hsync and Vsync outputs from separate sync or composite sync inputs - Internal generated free-running Hsync and Vsync pulses - CLAMP pulse output to the external pre-amp chip - 6-channel, 8-bit analog-to-digital converter (ADC) - 16-channel, 8-bit pulse width modulator (PWM) - Full universal serial bus (USB) specification 1.0 compliant lowspeed bus with 3 endpoints: - 1 Control endpoint (two 8-byte buffer) - 2 Interrupt endpoints (one 8-byte buffer shared) - On-chip 3.3V regulator for USB pull-up resistor - DDC12AB<sup>1</sup> module with the following: - DDC1 hardware - Multi-master IIC<sup>2</sup> hardware for DDC2AB; with dual address - Additional multi-master IIC module - 16-bit, 2-channel timer interface modules (TIM) with selectable input capture, output compare, and PWM capability on one channel - Up to 32 general purpose input/output (I/O) pins, including: - 32 shared-function I/O pin for 42-pin and 44-pin packages <sup>1.</sup> DDC is a VESA bus standard. <sup>2.</sup> IIC is a proprietary Philips interface bus. - 4 open-drain I/O pins for 42-pin and 44-pin packages - 19 shared-function I/O pin for 28-pin package - 2 open-drain I/O pins for 28-pin package - System protection features: - Optional computer operating properly (COP) reset - Illegal opcode detection with reset - Illegal address detection with reset - FLASH memory security<sup>1</sup> - Master reset pin with internal pull-up and power-on reset - IRQ with programmable pull-up and schmitt-trigger input - 28-pin PDIP, 42-pin SDIP, and 44-pin QFP packages #### Features of the CPU08 include the following: - Enhanced HC05 Programming Model - Extensive Loop Control Functions - 16 Addressing Modes (Eight More Than the HC05) - 16-Bit Index Register and Stack Pointer - Memory-to-Memory Data Transfers - Fast 8 × 8 Multiply Instruction - Fast 16/8 Divide Instruction - Binary-Coded Decimal (BCD) Instructions - Optimization for Controller Applications - Third Party C Language Support ### 1.4 MCU Block Diagram Figure 1-1 shows the structure of the MC68HC908BD48. MC68HC908BD48 — Rev. 1.0 <sup>1.</sup> No security feature is absolutely secure. However, Motorola's strategy is to make reading or copying the FLASH difficult for unauthorized users. Technical Data MC68HC908BD48—Rev. 1.0 Figure 1-1. MCU Block Diagram ### 1.5 Pin Assignments Figure 1-2. 44-Pin QFP Pin Assignments Figure 1-3. 42-Pin SDIP Pin Assignments **Technical Data** MC68HC908BD48 — Rev. 1.0 Figure 1-4. 28-Pin PDIP Pin Assignments Table 1-1. I/Os on 28-Pin Device | Signals Not Bonded Out on 28-Pin Device | | |-----------------------------------------|-------------| | PD1/D- | PTB2/PWM2 | | PD0/D+ | PTB3/PWM3 | | PTB7/PWM7 | PTB4/PWM4 | | PTB6/PWM6 | VSS1 | | PTB5/PWM5 | PTD4/CLAMP | | PTC5/ADC5 | PTD5/IICSCL | | PTE0/SOG/TCH0 | PTD6/IICSDA | ### 1.6 Pin Functions Description of the pin functions are provided in Table 1-2. **Table 1-2. Pin Functions** | PIN NAME | PIN DESCRIPTION | |----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | VDD | Power supply input to the MCU. | | VSS | Power supply ground. | | VDD3 | 3.3V regulated output from the MCU. | | VSS1 | Power supply ground. | | OSC1<br>OSC2 | Connections to the on-chip oscillator. An external clock can be connected directly to OSC1; with OSC2 floating. See Section 8. Oscillator (OSC). | | RST | A logic 0 on the RST pin forces the MCU to a known startup state. RST is bidirectional, allowing a reset of the entire system. It is driven low when any internal reset source is asserted. This pin contains an internal pullup resistor. See Section 7. System Integration Module (SIM). | | ĪRQ | External IRQ pin; with software programmable internal pull-up and schmitt trigger input. This pin is also used for mode entry selection. See Section 7. System Integration Module (SIM). | | VSYNC | Vsync input to the sync processor. See Section 16. Sync Processor. | | HSYNC | Hsync input to the sync processor. See Section 16. Sync Processor. | | PTA7/PWM15–PTA0/PWM8 | These are shared-function pins. Each pin can be configured as a standard I/O pin or a PWM output channel. See Section 17. Input/Output (I/O) Ports and Section 11. Pulse Width Modulator (PWM). | | PTB7/PWM7–PTB0/PWM0 | These are shared-function pins. Each pin can be configured as a standard I/O pin or a PWM output channel. See Section 17. Input/Output (I/O) Ports and Section 11. Pulse Width Modulator (PWM). | Technical Data MC68HC908BD48—Rev. 1.0 **Table 1-2. Pin Functions** | PIN NAME | PIN DESCRIPTION | |---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | PTC5/ADC5-PTC0/ADC0 | These are shared-function pins. Each pin can be configured as a standard I/O pin or an ADC input channel. See Section 17. Input/Output (I/O) Ports and Section 12. Analog-to-Digital Converter (ADC). | | PTD6/IICSDA | This is a shared function pin. It can be configured as a standard I/O pin or the data line of the multi-master IIC module. This pin is open-drain when configured as output. See Section 17. Input/Output (I/O) Ports and Section 14. Multi-Master IIC Interface (MMIIC). | | PTD5/IICSCL | This is a shared function pin. It can be configured as a standard I/O pin or the clock line of the multi-master IIC module. This pin is open-drain when configured as output. See Section 17. Input/Output (I/O) Ports and Section 14. Multi-Master IIC Interface (MMIIC). | | PTD4/CLAMP | This is a shared function pin. It can be configured as a standard I/O pin or the clamp output from the sync processor. See Section 17. Input/Output (I/O) Ports and Section 16. Sync Processor. | | PTD3/DDCSCL | This is a shared function pin. It can be configured as a standard I/O pin or as the clock line of the DDC12AB module. This pin is open-drain when configured as output. See Section 17. Input/Output (I/O) Ports and Section 15. DDC12AB Interface. | | PTD2/DDCSDA | This is a shared function pin. It can be configured as a standard I/O pin or the data line of the DDC12AB module. This pin is open-drain when configured as output. See Section 17. Input/Output (I/O) Ports and Section 15. DDC12AB Interface. | | PTD1/D-<br>PTD0/D+ | These are 3.3V, shared function pins. The pins can be configured as standard I/O pins or USB interface differential data lines. See Section 17. Input/Output (I/O) Ports and Section 13. Universal Serial Bus Module (USB). | **Table 1-2. Pin Functions** | PIN NAME | PIN DESCRIPTION | |---------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | PTE2/VSYNCO | This is a shared function pin. It can be configured as a standard I/O pin or the Hsync output from the sync processor. See Section 17. Input/Output (I/O) Ports and Section 16. Sync Processor. | | PTE1/HSYNCO | This is a shared function pin. It can be configured as a standard I/O pin or the Vsync output from the sync processor. See Section 17. Input/Output (I/O) Ports and Section 16. Sync Processor. | | PTE0/SOG/TCH0 | This is a shared function pin. It can be configured as a standard I/O pin, the SOG input to the sync processor, or the timer channel 0 I/O pin. See Section 17. Input/Output (I/O) Ports, Section 16. Sync Processor, and Section 10. Timer Interface Module (TIM). | #### NOTE: Any unused inputs and I/O ports should be tied to an appropriate logic level (either $V_{DD}$ or $V_{SS}$ ). Although the I/O ports of the MC68HC908BD48 do not require termination, termination is recommended to reduce the possibility of static damage. Technical Data MC68HC908BD48 — Rev. 1.0 ### Section 2. Memory Map #### 2.1 Contents | 2.2 | Introduction | 35 | |-----|--------------------------------|----| | 2.3 | Unimplemented Memory Locations | 35 | | 2.4 | Reserved Memory Locations | 36 | | 2.5 | Input/Output (I/O) Section | 36 | #### 2.2 Introduction The CPU08 can address 64 Kbytes of memory space. The memory map, shown in **Figure 2-1**, includes: - 48,128 bytes of FLASH memory - 1,024 bytes of random-access memory (RAM) - 26 bytes of user-defined vectors - 512 + 470 bytes of monitor ROM ### 2.3 Unimplemented Memory Locations Accessing an unimplemented location can cause an illegal address reset if illegal address resets are enabled. In the memory map (Figure 2-1) and in register figures in this document, unimplemented locations are shaded. MC68HC908BD48 — Rev. 1.0 ### 2.4 Reserved Memory Locations Accessing a reserved location can have unpredictable effects on MCU operation. In the **Figure 2-1** and in register figures in this document, reserved locations are marked with the word Reserved or with the letter R. ### 2.5 Input/Output (I/O) Section Most of the control, status, and data registers are in the zero page area of \$0000–\$005F. Additional I/O registers have these addresses: - \$FE00; SIM Break Status Register, SBSR - \$FE01; SIM Reset Status Register, SRSR - \$FE02; reserved - \$FE03; SIM Break Flag Control Register, SBFCR - \$FE04; Interrupt Status Register 1, INT1 - \$FE05; Interrupt Status Register 2, INT2 - \$FE06; reserved - \$FE07; FLASH Control Register, FLCR - \$FE08; FLASH block protect register, FLBPR - \$FE09; reserved - \$FE0A; reserved - \$FE0B; reserved - \$FE0C; Break Address Register High, BRKH - \$FE0D; Break Address Register Low, BRKL - \$FE0E; Break Status and Control Register, BRKSCR Data registers are shown in **Figure 2-2**. **Table 2-1** is a list of vector locations. Figure 2-1. Memory Map | \$FE05 | Interrupt Status Register 2 (INT2) | |--------------|--------------------------------------------| | \$FE06 | Reserved | | \$FE07 | FLASH Control Register (FLCR) | | \$FE08 | FLASH Block Protect Register (FLBPR) | | \$FE09 | Reserved | | \$FE0A | Reserved | | \$FE0B | Reserved | | \$FE0C | Break Address Register High (BRKH) | | \$FE0D | Break Address Register Low (BRKL) | | \$FE0E | Break Status and Control Register (BRKSCR) | | \$FE0F | Reserved | | \$FE10 | | | $\downarrow$ | Monitor ROM<br>470 Bytes | | \$FFE5 | 470 Bytes | | \$FFE6 | | | $\downarrow$ | FLASH Vectors<br>26 Bytes | | \$FFFF | 20 5,000 | | | | Figure 2-1. Memory Map (Continued) Figure 2-2. Control, Status, and Data Registers (Sheet 1 of 12) Figure 2-2. Control, Status, and Data Registers (Sheet 2 of 12) **Technical Data** MC68HC908BD48 - Rev. 1.0 Figure 2-2. Control, Status, and Data Registers (Sheet 3 of 12) Figure 2-2. Control, Status, and Data Registers (Sheet 4 of 12) Technical Data MC68HC908BD48 — Rev. 1.0 Figure 2-2. Control, Status, and Data Registers (Sheet 5 of 12) | Addr. | Register Name | | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | |------------------------------------------------|---------------------------------------------|--------|------------------------------|------------|--------------|---------------|---------------|-----------|---------|---------|--| | | | Read: | UE0RD27 | UE0RD26 | UE0RD25 | UE0RD24 | UE0RD23 | UE0RD22 | UE0RD21 | UE0RD20 | | | \$0032 | USB Endpoint 0 Data<br>Register 2 (UD0R2) | Write: | UE0TD27 | UE0TD26 | UE0TD25 | UE0TD24 | UE0TD23 | UE0TD22 | UE0TD21 | UE0TD20 | | | | 1. togisto: 2 (0201.12) | Reset: | t: Indeterminate after reset | | | | | | | | | | | | Read: | UE0RD37 | UE0RD36 | UE0RD35 | UE0RD34 | UE0RD33 | UE0RD32 | UE0RD31 | UE0RD30 | | | \$0033 | USB Endpoint 0 Data<br>Register 3 (UD0R3) | Write: | UE0TD37 | UE0TD36 | UE0TD35 | UE0TD34 | UE0TD33 | UE0TD32 | UE0TD31 | UE0TD30 | | | Regioter & (ODOR | . 109.010. 0 (020.10) | Reset: | | | | Indeterminat | te after rese | t | | | | | | | Read: | UE0RD47 | UE0RD46 | UE0RD45 | UE0RD44 | UE0RD43 | UE0RD42 | UE0RD41 | UE0RD40 | | | \$0034 | USB Endpoint 0 Data<br>Register 4 (UD0R4) | Write: | UE0TD47 | UE0TD46 | UE0TD45 | UE0TD44 | UE0TD43 | UE0TD42 | UE0TD41 | UE0TD40 | | | | | Reset: | | | | Indeterminat | te after rese | t | | | | | | | Read: | UE0RD57 | UE0RD56 | UE0RD55 | UE0RD54 | UE0RD53 | UE0RD52 | UE0RD51 | UE0RD50 | | | *111135 | USB Endpoint 0 Data<br>Register 5 (UD0R5) | Write: | UE0TD57 | UE0TD56 | UE0TD55 | UE0TD54 | UE0TD53 | UE0TD52 | UE0TD51 | UE0TD50 | | | | Register 3 (ODORS) | | | | | Indeterminat | te after rese | t | | | | | | | Read: | UE0RD67 | UE0RD66 | UE0RD65 | UE0RD64 | UE0RD63 | UE0RD62 | UE0RD61 | UE0RD60 | | | \$0036 | USB Endpoint 0 Data<br>Register 6 (UD0R6) | Write: | UE0TD67 | UE0TD66 | UE0TD65 | UE0TD64 | UE0TD63 | UE0TD62 | UE0TD61 | UE0TD60 | | | | . 109.010. 0 (020.10) | Reset: | | | | Indeterminat | te after rese | t | | | | | | | Read: | UE0RD77 | UE0RD76 | UE0RD75 | UE0RD74 | UE0RD73 | UE0RD72 | UE0RD71 | UE0RD70 | | | \$0037 USB Endpoint 0 Dat<br>Register 7 (UD0R7 | • | Write: | UE0TD77 | UE0TD76 | UE0TD75 | UE0TD74 | UE0TD73 | UE0TD72 | UE0TD71 | UE0TD70 | | | | Reset: | | | | Indeterminat | te after rese | t | | | | | | | 1100 5 1 1 1 1 1 1 0 0 1 | Read: | | | | | | | | | | | \$0038 | USB Endpoint 1/2 Data<br>Register 0 (UD1R0) | Write: | UE1TD07 | UE1TD06 | UE1TD05 | UE1TD04 | UE1TD03 | UE1TD02 | UE1TD01 | UE1TD00 | | | | | Reset: | | | | Indeterminat | te after rese | t | | | | | | 110D E 1 1 1 1 1 0 D 1 | Read: | | | | | | | | | | | \$0039 | USB Endpoint 1/2 Data<br>Register 1 (UD1R1) | Write: | UE1TD17 | UE1TD16 | UE1TD15 | UE1TD14 | UE1TD13 | UE1TD12 | UE1TD11 | UE1TD10 | | | | , | Reset: | | | | Indeterminat | te after rese | t | | | | | | HOD Following A/O Date | Read: | | | | | | | | | | | \$003A | USB Endpoint 1/2 Data<br>Register 2 (UD1R2) | Write: | UE1TD27 | UE1TD26 | UE1TD25 | UE1TD24 | UE1TD23 | UE1TD22 | UE1TD21 | UE1TD20 | | | | , | Reset: | | | | Indeterminat | te after rese | t | | | | | | HOD Following A/O Date | Read: | | | | | | | | | | | \$003B | USB Endpoint 1/2 Data<br>Register 3 (UD1R3) | Write: | UE1TD37 | UE1TD36 | UE1TD35 | UE1TD34 | UE1TD33 | UE1TD32 | UE1TD31 | UE1TD30 | | | | region o (ob mo) | | | | | Indeterminat | te after rese | t | | | | | | | | | = Unimpler | mented | | R | = Reserve | d | | | Figure 2-2. Control, Status, and Data Registers (Sheet 6 of 12) Technical Data MC68HC908BD48 — Rev. 1.0 Figure 2-2. Control, Status, and Data Registers (Sheet 7 of 12) Figure 2-2. Control, Status, and Data Registers (Sheet 8 of 12) **Technical Data** MC68HC908BD48 - Rev. 1.0 Figure 2-2. Control, Status, and Data Registers (Sheet 9 of 12) Figure 2-2. Control, Status, and Data Registers (Sheet 10 of 12) **Technical Data** MC68HC908BD48 - Rev. 1.0 | Addr. | Register Name | | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | |--------------------------------------|--------------------------------------------|-----------------|--------|-----------|--------|--------|--------|-----------|--------|-------| | \$FE03 | SIM Break Flag Control<br>Register (SBFCR) | Read:<br>Write: | BCFE | R | R | R | R | R | R | R | | | | Reset: | 0 | | | | | | | | | | | Read: | IF6 | IF5 | IF4 | IF3 | IF2 | IF1 | 0 | 0 | | \$FE04 | Interrupt Status Register 1 (INT1) | Write: | R | R | R | R | R | R | R | R | | | | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | Intermed Clates Decister O | Read: | 0 | 0 | 0 | 0 | IF10 | IF9 | IF8 | IF7 | | \$FE05 | Interrupt Status Register 2 (INT2) | Write: | R | R | R | R | R | R | R | R | | | (/ | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | Read: | R | R | R | R | R | R | R | R | | \$FE06 | Reserved | Write: | K | l K | l N | l K | I N | , K | K | K | | | | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 5140110 4 15 14 | Read: | 0 | 0 | 0 | 0 | HVEN | MASS | ERASE | PGM | | \$FE07 FLASH Control Register (FLCR) | Write: | | | | | TIVEN | IVIAGG | ENASE | r Givi | | | | (-2) | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | FLACUEL LE | Read: | BPR7 | BPR6 | BPR5 | BPR4 | BPR3 | BPR2 | BPR1 | 0 | | \$FE08 | FLASH Block Protect<br>Register (FLBPR) | Write: | DI IXI | DI KO | Di Ko | DI IX4 | Di No | DI IVE | DIKI | | | regioter (i EDI IV) | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | \$FE09 | Reserved | Read:<br>Write: | R | R | R | R | R | R | R | R | | | | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | \$FE0A | Reserved | Read:<br>Write: | R | R | R | R | R | R | R | R | | | | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | Read: | Б | Ъ | Ъ | Ъ | Ь | Ъ | Ъ | Б | | \$FE0B | Reserved | Write: | R | R | R | R | R | R | R | R | | | | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | \$FE0C | Break Address High<br>Register (BRKH) | Read:<br>Write: | Bit15 | Bit14 | Bit13 | Bit12 | Bit11 | Bit10 | Bit9 | Bit8 | | | ivedisiei (Divivi) | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | = Unimple | mented | | R | = Reserve | d | | | | | | | | | | | Ī | | | Figure 2-2. Control, Status, and Data Registers (Sheet 11 of 12) Figure 2-2. Control, Status, and Data Registers (Sheet 12 of 12) **Table 2-1. Vector Addresses** | Vector Priority | Vector | Address | Vector | |-----------------|--------|---------|------------------------------| | Lowest | _ | \$FFE6 | Reserved | | <b>A</b> | | \$FFE7 | Reserved | | 1 | IF10 | \$FFE8 | ADC Interrupt Vector (High) | | | IFIU | \$FFE9 | ADC Interrupt Vector (Low) | | | IF9 | \$FFEA | MMIIC Vector (High) | | | | \$FFEB | MMIIC Vector (Low) | | | IF8 | \$FFEC | Sync Processor Vector (High) | | | IFO | \$FFED | Sync Processor Vector (Low) | | | IC7 | \$FFEE | TIM Overflow Vector (High) | | | IF7 | \$FFEF | TIM Overflow Vector (Low) | | | IEC | \$FFF0 | TIM Channel 1 Vector (High) | | | IF6 | \$FFF1 | TIM Channel 1 Vector (Low) | | | IF5 | \$FFF2 | TIM Channel 0 Vector (High) | | | | \$FFF3 | TIM Channel 0 Vector (Low) | | | IF4 | \$FFF4 | Reserved | | | | \$FFF5 | Reserved | | | IF3 | \$FFF6 | DDC12AB Vector (High) | | | IFS | \$FFF7 | DDC12AB Vector (Low) | | | IF2 | \$FFF8 | USB Vector (High) | | | | \$FFF9 | USB Vector (Low) | | | , | \$FFFA | IRQ Vector (High) | | | IF1 | \$FFFB | ĪRQ Vector (Low) | | | | \$FFFC | SWI Vector (High) | | | _ | \$FFFD | SWI Vector (Low) | | ▼ | | \$FFFE | Reset Vector (High) | | Highest | _ | \$FFFF | Reset Vector (Low) | # Memory Map # Section 3. Random-Access Memory (RAM) #### 3.1 Contents | 3.2 | Introduction | |-----|------------------------| | 3.3 | Functional Description | #### 3.2 Introduction This section describes the 1,024 bytes of RAM (random-access memory). # 3.3 Functional Description Addresses \$0080 through \$047F are RAM locations. The location of the stack RAM is programmable. The 16-bit stack pointer allows the stack to be anywhere in the 64-Kbyte memory space. ## **NOTE:** For For correct operation, the stack pointer must point only to RAM locations. Within page zero are 128 bytes of RAM. Because the location of the stack RAM is programmable, all page zero RAM locations can be used for I/O control and user data or code. When the stack pointer is moved from its reset location at \$00FF out of page zero, direct addressing mode instructions can efficiently access all page zero RAM locations. Page zero RAM, therefore, provides ideal locations for frequently accessed global variables. Before processing an interrupt, the CPU uses five bytes of the stack to save the contents of the CPU registers. **NOTE:** For M6805 compatibility, the H register is not stacked. MC68HC908BD48 — Rev. 1.0 # **Random-Access Memory (RAM)** During a subroutine call, the CPU uses two bytes of the stack to store the return address. The stack pointer decrements during pushes and increments during pulls. NOTE: Be careful when using nested subroutines. The CPU may overwrite data in the RAM during a subroutine or during the interrupt stacking operation. # Section 4. FLASH Memory #### 4.1 Contents | 4.2 | Introduction | .55 | |-----|--------------------------------------|-----| | 4.3 | Functional Description | .56 | | 4.4 | FLASH Control Register (FLCR) | .56 | | 4.5 | FLASH Block Erase Operation | .57 | | 4.6 | FLASH Mass Erase Operation | .58 | | 4.7 | FLASH Program Operation | .59 | | 4.8 | FLASH Block Protection | .61 | | 4.9 | FLASH Block Protect Register (FLBPR) | 61 | #### 4.2 Introduction This section describes the operation of the embedded FLASH memory. The FLASH memory can be read, programmed, and erased from a single external supply through the use of the internal charge pump for program and erase. MC68HC908BD48 — Rev. 1.0 # 4.3 Functional Description The FLASH memory is an array of 48,128 bytes with an additional 26 bytes of user vectors. *An erased bit reads as logic 1 and a programmed bit reads as a logic 0.* Program and erase operations are facilitated through control bits in a memory mapped FLASH control register (FLCR). The address ranges for the user memory and vectors are: - \$4000–\$FBFF; user memory - \$FE07; FLASH control register - \$FE08; FLASH block protect register - \$FFE6–\$FFFF; these locations are reserved for user-defined interrupt and reset vectors Programming tools are available from Motorola. Contact your local Motorola representative for more information. # 4.4 FLASH Control Register (FLCR) The FLASH control register (FLCR) controls FLASH program and erase operations. Figure 4-1. FLASH Control Register (FLCR) ### HVEN — High-Voltage Enable Bit This read/write bit enables the charge pump to drive high voltages for program and erase operations in the array. HVEN can only be set if either PGM = 1 or ERASE = 1 and the proper sequence for program or erase is followed. - 1 = High voltage enabled to array and charge pump on - 0 = High voltage disabled to array and charge pump off #### MASS — Mass Erase Control Bit Setting this read/write bit configures the 48,128 bytes FLASH array for mass erase operation. - 1 = Mass Erase operation selected - 0 = Mass Erase operation not selected #### ERASE — Erase Control Bit This read/write bit configures the memory for erase operation. ERASE is interlocked with the PGM bit such that both bits cannot be equal to 1 or set to 1 at the same time. - 1 = Erase operation selected - 0 = Erase operation not selected #### PGM — Program Control Bit This read/write bit configures the memory for program operation. PGM is interlocked with the ERASE bit such that both bits cannot be equal to 1 or set to 1 at the same time. - 1 = Program operation selected - 0 = Program operation not selected # 4.5 FLASH Block Erase Operation Use the following procedure to erase a block (512 bytes) of FLASH memory: - 1. Set the ERASE bit, and clear the MASS bit in the FLASH control register. - Write any data to any FLASH address within the block address range desired. - 3. Wait for a time, t<sub>nvs</sub> (min. 5μs) - 4. Set the HVEN bit. - 5. Wait for a time, t<sub>Erase</sub> (min. 2ms) - 6. Clear the ERASE bit. - 7. Wait for a time, t<sub>nvh</sub> (min. 5μs) - 8. Clear the HVEN bit. - 9. After a time, $t_{rcv}$ (min. 1 $\mu$ s), the memory can be accessed again in read mode. **NOTE:** Programming and erasing of FLASH locations cannot be performed by code being executed from the FLASH memory. While these operations must be performed in the order as shown, but other unrelated operations may occur between the steps. ### 4.6 FLASH Mass Erase Operation Use the following procedure to erase entire FLASH memory: - 1. Set both the ERASE bit, and the MASS bit in the FLASH control register. - 2. Write any data to any FLASH address within the FLASH memory address range. - Wait for a time, t<sub>nvs</sub> (5μs). - 4. Set the HVEN bit. - 5. Wait for a time, t<sub>MErase</sub> (4ms). - Clear the ERASE bit. - Wait for a time, t<sub>nvhl</sub> (100μs). - 8. Clear the HVEN bit. - After time, t<sub>rcv</sub> (1μs), the memory can be accessed again in read mode. **NOTE:** Programming and erasing of FLASH locations cannot be performed by code being executed from the FLASH memory. While these operations must be performed in the order as shown, but other unrelated operations may occur between the steps. Technical Data MC68HC908BD48 — Rev. 1.0 # 4.7 FLASH Program Operation Programming of the FLASH memory is done on a row basis. A row consists of 64 consecutive bytes starting from addresses \$XX00, \$XX40, \$XX80, and \$XXC0. Use this step-by-step procedure to program a row of FLASH memory (Figure 4-2 is a flowchart representation): **NOTE:** In order to avoid program disturbs, the row must be erased before any byte on that row is programmed. - Set the PGM bit. This configures the memory for program operation and enables the latching of address and data for programming. - 2. Write any data to any FLASH address within the row address range desired. - 3. Wait for a time, t<sub>nvs</sub> (min. 5μs). - 4. Set the HVEN bit. - 5. Wait for a time, $t_{pqs}$ (min. 10 $\mu$ s). - 6. Write data to the FLASH address to be programmed. - 7. Wait for time, $t_{PROG}$ (min. 20µs). - 8. Repeat step 6 and 7 until all the bytes within the row are programmed. - 9. Clear the PGM bit. - 10. Wait for time, t<sub>nvh</sub> (min. 5μs). - 11. Clear the HVEN bit. - 12. After time, $t_{\text{rcv}}$ (min 1 $\mu$ s), the memory can be accessed in read mode again. This program sequence is repeated throughout the memory until all data is programmed. **NOTE:** Programming and erasing of FLASH locations cannot be performed by code being executed from the FLASH memory. While these operations must be performed in the order shown, other unrelated operations may occur between the steps. Do not exceed t<sub>PROG</sub> maximum. See **21.15 Memory Characteristics**. MC68HC908BD48 — Rev. 1.0 Figure 4-2. FLASH Programming Flowchart **Technical Data** MC68HC908BD48 — Rev. 1.0 #### 4.8 FLASH Block Protection Due to the ability of the on-board charge pump to erase and program the FLASH memory in the target application, provision is made for protecting blocks of memory from unintentional erase or program operations due to system malfunction. This protection is done by use of a FLASH Block Protect Register (FLBPR). The FLBPR determines the range of the FLASH memory which is to be protected. The range of the protected area starts from a location defined by FLBPR and ends at the bottom of the FLASH memory (\$FFFF). When the memory is protected, the HVEN bit cannot be set in either ERASE or PROGRAM operations. # 4.9 FLASH Block Protect Register (FLBPR) The FLASH block protect register is implemented as an 7-bit I/O register. The BPR bit content of the register determines the starting location of the protected range within the FLASH memory. Figure 4-3. FLASH Block Protect Register (FLBPR) #### BPR[7:1] — FLASH Block Protect Bits These seven bits represent bits [15:9] of a 16-bit memory address. Bits [8:0] are logic 0s. The resultant 16-bit address is used for specifying the start address of the FLASH memory for block protection. The FLASH is protected from this start address to the end of FLASH memory, at \$FFFF. 16-bit memory address 0 0 0 0 0 0 0 0 0 Start address of FLASH block protect FLBPR value Figure 4-4. FLASH Block Protect Start Address ## Examples of protect FLASH memory: | BPR[7:0] | FLASH Memory Protected Range | |---------------------------|---------------------------------------------------| | \$00–3E | The entire FLASH memory is <b>not protected</b> . | | \$40 | The entire FLASH memory is protected. | | \$42 ( <b>0100 0010</b> ) | \$4200 ( <b>0100 0010</b> 0000 0000) to \$FFFF | | \$44 (0100 0100) | \$4400 ( <b>0100 0100</b> 0000 0000) to \$FFFF | | and so on | | | \$F8 ( <b>1111 1000</b> ) | \$F800 ( <b>1111 1000</b> 0000 0000) to \$FFFF | | \$FA ( <b>1111 1010</b> ) | \$FA00 ( <b>1111 1010</b> 0000 0000) to \$FFFF | | Note: | | The user FLASH vectors from \$FFE6 to \$FFFF are always protected, and can only be erased by a FLASH mass erase operation. # Section 5. Configuration Register (CONFIG) #### 5.1 Contents | 5.2 | Introduction | .63 | |-------|--------------------------|-----| | 5.3 | Functional Description | .63 | | 5.3.1 | Configuration Register 0 | .64 | | 5.3.2 | Configuration Register 1 | .65 | #### 5.2 Introduction This section describes the configuration registers, CONFIG0 and CONFIG1. The configuration registers enable or disable these options: - Sync Processor HSYNCO output pin - Sync Processor VSYNCO output pin - Sync Processor SOG input pin - Stop mode recovery time (32 OSCXCLK cycles or 4096 OSCXCLK cycles) - COP timeout period (2<sup>18</sup> 2<sup>4</sup> or 2<sup>13</sup> 2<sup>4</sup> OSCXCLK cycles) - STOP instruction - Computer operating properly module (COP) # 5.3 Functional Description The configuration registers are used in the initialization of various options. The configuration registers can be written once after each reset. All of the configuration register bits are cleared during reset. Since the various options affect the operation of the MCU, it is recommended that these registers be written immediately after reset. The configuration MC68HC908BD48 — Rev. 1.0 # **Configuration Register (CONFIG)** registers are located at \$001D and \$001F. The configuration register may be read at anytime. #### 5.3.1 Configuration Register 0 Figure 5-1. Configuration Register 0 (CONFIG0) #### HSYNCOE — VSYNCO Enable This bit is set to configure the PTE1/HSYNCO pin for HSYNCO output function. Reset clears this bit. - 1 = PTE1/HSYNCO pin configured as HSYNCO pin - 0 = PTE1/HSYNCO pin configured as standard I/O pin #### VSYNCOE — VSYNCO Enable This bit is set to configure the PTE2/VSYNCO pin for VSYNCO output function. Reset clears this bit. - 1 = PTE2/VSYNCO pin configured as VSYNCO pin - 0 = PTE2/VSYNCO pin configured as standard I/O pin #### SOGE — SOG Enable This bit is set to configure the PTE0/SOG/TCH0 pin for SOG output function. Reset clears this bit. - 1 = PTE0/SOG/TCH0 pin configured as SOG pin - 0 = PTE0/SOG/TCH0 pin configured as standard I/O or TCH0 pin. TCH0 function is configured by ELS0B and ELS0A bits in TSC0 (bits 3 and 2 in \$0010). (See 10.10.4 TIM Channel Status and Control Registers (TSC0:TSC1).) ### 5.3.2 Configuration Register 1 Figure 5-2. Configuration Register 1 (CONFIG1) SSREC — Short Stop Recovery Bit SSREC enables the CPU to exit stop mode with a delay of 32 OSCXCLK cycles instead of a 4096-OSCXCLK cycle delay. 1 = Stop mode recovery after 32 OSCXCLK cycles 0 = Stop mode recovery after 4096 OSCXCLKC cycles **NOTE:** Exiting stop mode by pulling reset will result in the long stop recovery. If using an external crystal oscillator, do not set the SSREC bit. COPRS — COP Rate Select Bit COPRS selects the COP timeout period. Reset clears COPRS. (See Section 19. Computer Operating Properly (COP).) 1 = COP timeout period = $2^{13} - 2^4$ CGMXCLK cycles $0 = COP \text{ timeout period} = 2^{18} - 2^4 CGMXCLK cycles}$ STOP — STOP Instruction Enable Bit STOP enables the STOP instruction. 1 = STOP instruction enabled 0 = STOP instruction treated as illegal opcode COPD — COP Disable Bit COPD disables the COP module. (See Section 19. Computer Operating Properly (COP).) 1 = COP module disabled 0 = COP module enabled # Section 6. Central Processor Unit (CPU) #### 6.1 Contents | 6.2 | Introduction | |--------------------------------------------------|-------------------------------| | 6.3 | Features | | 6.4<br>6.4.1<br>6.4.2<br>6.4.3<br>6.4.4<br>6.4.5 | CPU Registers | | | | | 6.5 | Arithmetic/Logic Unit (ALU)74 | | 6.5<br>6.6<br>6.6.1<br>6.6.2 | Arithmetic/Logic Unit (ALU) | | 6.6<br>6.6.1 | Low-Power Modes | | 6.6<br>6.6.1<br>6.6.2 | Low-Power Modes | ## 6.2 Introduction The M68HC08 CPU (central processor unit) is an enhanced and fully object-code-compatible version of the M68HC05 CPU. The *CPU08 Reference Manual* (Motorola document order number CPU08RM/AD) contains a description of the CPU instruction set, addressing modes, and architecture. MC68HC908BD48 - Rev. 1.0 # **Central Processor Unit (CPU)** #### 6.3 Features - Object code fully upward-compatible with M68HC05 Family - 16-bit stack pointer with stack manipulation instructions - 16-bit index register with x-register manipulation instructions - 8-MHz CPU internal bus frequency - 64-Kbyte program/data memory space - 16 addressing modes - Memory-to-memory data moves without using accumulator - Fast 8-bit by 8-bit multiply and 16-bit by 8-bit divide instructions - Enhanced binary-coded decimal (BCD) data handling - Modular architecture with expandable internal bus definition for extension of addressing range beyond 64 Kbytes - Low-power stop and wait modes # 6.4 CPU Registers **Figure 6-1** shows the five CPU registers. CPU registers are not part of the memory map. Figure 6-1. CPU Registers #### 6.4.1 Accumulator The accumulator is a general-purpose 8-bit register. The CPU uses the accumulator to hold operands and the results of arithmetic/logic operations. Figure 6-2. Accumulator (A) # **Central Processor Unit (CPU)** ### 6.4.2 Index Register The 16-bit index register allows indexed addressing of a 64-Kbyte memory space. H is the upper byte of the index register, and X is the lower byte. H:X is the concatenated 16-bit index register. In the indexed addressing modes, the CPU uses the contents of the index register to determine the conditional address of the operand. The index register can serve also as a temporary data storage location. Figure 6-3. Index Register (H:X) #### 6.4.3 Stack Pointer The stack pointer is a 16-bit register that contains the address of the next location on the stack. During a reset, the stack pointer is preset to \$00FF. The reset stack pointer (RSP) instruction sets the least significant byte to \$FF and does not affect the most significant byte. The stack pointer decrements as data is pushed onto the stack and increments as data is pulled from the stack. In the stack pointer 8-bit offset and 16-bit offset addressing modes, the stack pointer can function as an index register to access data on the stack. The CPU uses the contents of the stack pointer to determine the conditional address of the operand. Figure 6-4. Stack Pointer (SP) **NOTE:** The location of the stack is arbitrary and may be relocated anywhere in RAM. Moving the SP out of page 0 (\$0000 to \$00FF) frees direct address (page 0) space. For correct operation, the stack pointer must point only to RAM locations. #### 6.4.4 Program Counter The program counter is a 16-bit register that contains the address of the next instruction or operand to be fetched. Normally, the program counter automatically increments to the next sequential memory location every time an instruction or operand is fetched. Jump, branch, and interrupt operations load the program counter with an address other than that of the next sequential location. During reset, the program counter is loaded with the reset vector address located at \$FFFE and \$FFFF. The vector address is the address of the first instruction to be executed after exiting the reset state. Figure 6-5. Program Counter (PC) # 6.4.5 Condition Code Register The 8-bit condition code register contains the interrupt mask and five flags that indicate the results of the instruction just executed. Bits 6 and MC68HC908BD48 — Rev. 1.0 # **Central Processor Unit (CPU)** 5 are set permanently to logic 1. The following paragraphs describe the functions of the condition code register. Figure 6-6. Condition Code Register (CCR) #### V — Overflow Flag The CPU sets the overflow flag when a two's complement overflow occurs. The signed branch instructions BGT, BGE, BLE, and BLT use the overflow flag. 1 = Overflow 0 = No overflow #### H — Half-Carry Flag The CPU sets the half-carry flag when a carry occurs between accumulator bits 3 and 4 during an add-without-carry (ADD) or add-with-carry (ADC) operation. The half-carry flag is required for binary-coded decimal (BCD) arithmetic operations. The DAA instruction uses the states of the H and C flags to determine the appropriate correction factor. 1 = Carry between bits 3 and 4 0 = No carry between bits 3 and 4 ### I — Interrupt Mask When the interrupt mask is set, all maskable CPU interrupts are disabled. CPU interrupts are enabled when the interrupt mask is cleared. When a CPU interrupt occurs, the interrupt mask is set automatically after the CPU registers are saved on the stack, but before the interrupt vector is fetched. - 1 = Interrupts disabled - 0 = Interrupts enabled ### **NOTE:** To maintain M6805 Family compatibility, the upper byte of the index register (H) is not stacked automatically. If the interrupt service routine modifies H, then the user must stack and unstack H using the PSHH and PULH instructions. After the I bit is cleared, the highest-priority interrupt request is serviced first. A return-from-interrupt (RTI) instruction pulls the CPU registers from the stack and restores the interrupt mask from the stack. After any reset, the interrupt mask is set and can be cleared only by the clear interrupt mask software instruction (CLI). #### N — Negative flag The CPU sets the negative flag when an arithmetic operation, logic operation, or data manipulation produces a negative result, setting bit 7 of the result. - 1 = Negative result - 0 = Non-negative result #### Z — Zero flag The CPU sets the zero flag when an arithmetic operation, logic operation, or data manipulation produces a result of \$00. - 1 = Zero result - 0 = Non-zero result ### **Central Processor Unit (CPU)** ### C — Carry/Borrow Flag The CPU sets the carry/borrow flag when an addition operation produces a carry out of bit 7 of the accumulator or when a subtraction operation requires a borrow. Some instructions — such as bit test and branch, shift, and rotate — also clear or set the carry/borrow flag. 1 = Carry out of bit 7 0 = No carry out of bit 7 # 6.5 Arithmetic/Logic Unit (ALU) The ALU performs the arithmetic and logic operations defined by the instruction set. Refer to the *CPU08 Reference Manual* (Motorola document order number CPU08RM/AD) for a description of the instructions and addressing modes and more detail about the architecture of the CPU. #### 6.6 Low-Power Modes The WAIT and STOP instructions put the MCU in low power-consumption standby modes. #### 6.6.1 Wait Mode The WAIT instruction: - Clears the interrupt mask (I bit) in the condition code register, enabling interrupts. After exit from wait mode by interrupt, the I bit remains clear. After exit by reset, the I bit is set. - Disables the CPU clock ### 6.6.2 Stop Mode The STOP instruction: - Clears the interrupt mask (I bit) in the condition code register, enabling external interrupts. After exit from stop mode by external interrupt, the I bit remains clear. After exit by reset, the I bit is set. - Disables the CPU clock After exiting stop mode, the CPU clock begins running after the oscillator stabilization delay. ## 6.7 CPU During Break Interrupts If a break module is present on the MCU, the CPU starts a break interrupt by: - Loading the instruction register with the SWI instruction - Loading the program counter with \$FFFC:\$FFFD or with \$FEFC:\$FEFD in monitor mode The break interrupt begins after completion of the CPU instruction in progress. If the break address register match occurs on the last cycle of a CPU instruction, the break interrupt begins immediately. A return-from-interrupt instruction (RTI) in the break routine ends the break interrupt and returns the MCU to normal operation if the break interrupt has been deasserted. ## 6.8 Instruction Set Summary # 6.9 Opcode Map See Table 6-2. MC68HC908BD48 — Rev. 1.0 **Table 6-1. Instruction Set Summary** | Source<br>Form | Operation | Description | | E | | ct c | n | | Address<br>Mode | Opcode | Operand | es | |-------------------------------------------------------------------------------------------------|----------------------------------------|------------------------------------------|----------|----|---|----------|----------|----------|-------------------------------------------------------------------------|--------------------------------------------------|-------------------------------------------------|--------------------------------------| | 101111 | | | V | н | ı | N | z | С | Add | obc | Ope | Cycles | | ADC #opr<br>ADC opr<br>ADC opr<br>ADC opr,X<br>ADC opr,X<br>ADC ,X<br>ADC opr,SP<br>ADC opr,SP | Add with Carry | $A \leftarrow (A) + (M) + (C)$ | <b>‡</b> | \$ | _ | \$ | <b>‡</b> | \$ | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX<br>SP1<br>SP2 | A9<br>B9<br>C9<br>D9<br>E9<br>F9<br>9EE9<br>9ED9 | ii<br>dd<br>hh II<br>ee ff<br>ff<br>ff<br>ee ff | 2<br>3<br>4<br>4<br>3<br>2<br>4<br>5 | | ADD #opr<br>ADD opr<br>ADD opr,<br>ADD opr,X<br>ADD opr,X<br>ADD ,X<br>ADD opr,SP<br>ADD opr,SP | Add without Carry | $A \leftarrow (A) + (M)$ | <b>‡</b> | \$ | _ | \$ | \$ | \$ | IMM DIR EXT IX2 IX1 IX SP1 SP2 | AB BB CB DB EB FB 9EEB | ii<br>dd<br>hh II<br>ee ff<br>ff<br>ff<br>ee ff | 2<br>3<br>4<br>4<br>3<br>2<br>4<br>5 | | AIS #opr | Add Immediate Value (Signed) to SP | $SP \leftarrow (SP) + (16 M)$ | - | - | - | - | - | - | IMM | A7 | ii | 2 | | AIX #opr | Add Immediate Value (Signed) to H:X | H:X ← (H:X) + (16 « M) | - | - | - | - | - | - | IMM | AF | ii | 2 | | AND #opr<br>AND opr<br>AND opr<br>AND opr,X<br>AND opr,X<br>AND ,X<br>AND opr,SP<br>AND opr,SP | Logical AND | A ← (A) & (M) | 0 | _ | _ | \$ | <b>‡</b> | _ | IMM DIR EXT IX2 IX1 IX SP1 SP2 | A4<br>B4<br>C4<br>D4<br>E4<br>F4<br>9EE4<br>9ED4 | ii<br>dd<br>hh II<br>ee ff<br>ff<br>ff<br>ee ff | 2<br>3<br>4<br>4<br>3<br>2<br>4<br>5 | | ASL opr<br>ASLA<br>ASLX<br>ASL opr,X<br>ASL ,X<br>ASL opr,SP | Arithmetic Shift Left<br>(Same as LSL) | C - 0 b0 | <b>‡</b> | _ | _ | <b>‡</b> | <b>‡</b> | <b>‡</b> | DIR<br>INH<br>INH<br>IX1<br>IX<br>SP1 | 38<br>48<br>58<br>68<br>78<br>9E68 | dd<br>ff<br>ff | 4<br>1<br>1<br>4<br>3<br>5 | | ASR opr<br>ASRA<br>ASRX<br>ASR opr,X<br>ASR opr,X<br>ASR opr,SP | Arithmetic Shift Right | b7 b0 | <b>‡</b> | _ | _ | <b>‡</b> | <b>‡</b> | <b>‡</b> | DIR<br>INH<br>INH<br>IX1<br>IX<br>SP1 | 37<br>47<br>57<br>67<br>77<br>9E67 | dd<br>ff<br>ff | 4<br>1<br>1<br>4<br>3<br>5 | | BCC rel | Branch if Carry Bit Clear | $PC \leftarrow (PC) + 2 + rel ? (C) = 0$ | - | - | - | - | - | - | REL | 24 | rr | 3 | | BCLR n, opr | Clear Bit n in M | Mn ← 0 | _ | _ | _ | _ | _ | _ | DIR (b0) DIR (b1) DIR (b2) DIR (b3) DIR (b4) DIR (b5) DIR (b6) DIR (b7) | 11<br>13<br>15<br>17<br>19<br>1B<br>1D | dd<br>dd<br>dd<br>dd<br>dd<br>dd<br>dd<br>dd | 4<br>4<br>4<br>4<br>4<br>4<br>4 | **Technical Data** MC68HC908BD48 — Rev. 1.0 **Table 6-1. Instruction Set Summary (Continued)** | Source<br>Form | Operation | Description | Effect on CCR | | | | | | Address<br>Mode | ode | Operand | es | |----------------------------------------------------------------------------------------|------------------------------------------------------|-----------------------------------------------------------|---------------|---|---|----------|----------|---|-----------------------------------------------------|--------------------------------------------------|-------------------------------------------------|--------------------------------------| | Form | | | ٧ | Н | ı | N | z | С | Add | Opcode | Ope | Cycles | | BCS rel | Branch if Carry Bit Set (Same as BLO) | PC ← (PC) + 2 + rel? (C) = 1 | - | - | - | - | _ | - | REL | 25 | rr | 3 | | BEQ rel | Branch if Equal | PC ← (PC) + 2 + rel? (Z) = 1 | - | _ | - | - | - | - | REL | 27 | rr | 3 | | BGE opr | Branch if Greater Than or Equal To (Signed Operands) | $PC \leftarrow (PC) + 2 + rel? (N \oplus V) = 0$ | - | - | - | - | _ | _ | REL | 90 | rr | 3 | | BGT opr | Branch if Greater Than (Signed Operands) | $PC \leftarrow (PC) + 2 + rel? (Z) \mid (N \oplus V) = 0$ | - | - | _ | - | _ | - | REL | 92 | rr | 3 | | BHCC rel | Branch if Half Carry Bit Clear | $PC \leftarrow (PC) + 2 + rel? (H) = 0$ | - | - | - | - | - | - | REL | 28 | rr | 3 | | BHCS rel | Branch if Half Carry Bit Set | PC ← (PC) + 2 + rel? (H) = 1 | - | - | - | - | - | - | REL | 29 | rr | 3 | | BHI rel | Branch if Higher | $PC \leftarrow (PC) + 2 + rel?(C) (Z) = 0$ | - | _ | _ | _ | _ | - | REL | 22 | rr | 3 | | BHS rel | Branch if Higher or Same<br>(Same as BCC) | PC ← (PC) + 2 + rel ? (C) = 0 | _ | _ | _ | _ | _ | - | REL | 24 | rr | 3 | | BIH rel | Branch if IRQ Pin High | PC ← (PC) + 2 + <i>rel</i> ? ĪRQ = 1 | - | _ | - | - | - | - | REL | 2F | rr | 3 | | BIL rel | Branch if IRQ Pin Low | $PC \leftarrow (PC) + 2 + rel ? \overline{IRQ} = 0$ | - | - | - | - | - | - | REL | 2E | rr | 3 | | BIT #opr<br>BIT opr<br>BIT opr,X<br>BIT opr,X<br>BIT opr,X<br>BIT opr,SP<br>BIT opr,SP | Bit Test | (A) & (M) | 0 | _ | _ | <b>‡</b> | <b>‡</b> | _ | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX<br>SP1<br>SP2 | A5<br>B5<br>C5<br>D5<br>E5<br>F5<br>9EE5<br>9ED5 | ii<br>dd<br>hh II<br>ee ff<br>ff<br>ff<br>ee ff | 2<br>3<br>4<br>4<br>3<br>2<br>4<br>5 | | BLE opr | Branch if Less Than or Equal To (Signed Operands) | $PC \leftarrow (PC) + 2 + rel? (Z) \mid (N \oplus V) = 1$ | - | - | _ | - | _ | - | REL | 93 | rr | 3 | | BLO rel | Branch if Lower (Same as BCS) | PC ← (PC) + 2 + rel? (C) = 1 | - | _ | _ | _ | - | - | REL | 25 | rr | 3 | | BLS rel | Branch if Lower or Same | PC ← (PC) + 2 + rel? (C) (Z) = 1 | - | - | - | - | - | - | REL | 23 | rr | 3 | | BLT opr | Branch if Less Than (Signed Operands) | PC ← (PC) + 2 + rel? (N ⊕ V) =1 | - | - | - | - | - | - | REL | 91 | rr | 3 | | BMC rel | Branch if Interrupt Mask Clear | PC ← (PC) + 2 + rel? (I) = 0 | - | _ | _ | _ | - | - | REL | 2C | rr | 3 | | BMI rel | Branch if Minus | $PC \leftarrow (PC) + 2 + rel? (N) = 1$ | - | - | - | - | - | - | REL | 2B | rr | 3 | | BMS rel | Branch if Interrupt Mask Set | PC ← (PC) + 2 + rel? (I) = 1 | _ | _ | _ | _ | _ | _ | REL | 2D | rr | 3 | | BNE rel | Branch if Not Equal | $PC \leftarrow (PC) + 2 + rel?(Z) = 0$ | _ | _ | | _ | _ | | REL | 26 | rr | 3 | | BPL rel | Branch if Plus | $PC \leftarrow (PC) + 2 + rel? (N) = 0$ | _ | _ | | _ | _ | | REL | 2A | rr | 3 | | BRA rel | Branch Always | PC ← (PC) + 2 + <i>rel</i> | _ | _ | _ | _ | _ | L | REL | 20 | rr | 3 | MC68HC908BD48 — Rev. 1.0 **Table 6-1. Instruction Set Summary (Continued)** | Source | Operation | Description | | E | | ct c | n | | Address<br>Mode | əpc | Operand | es | |-------------------------------------------------------------------------------------------------------|-----------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|---|---|------|---|----|-------------------------------------------------------------------------|----------------------------------------------|----------------------------------------------------------------------|---------------------------------| | Form | · | · | ٧ | Н | ı | N | z | С | Add | Opcode | Ope | Cycles | | BRCLR n,opr,rel | Branch if Bit <i>n</i> in M Clear | PC ← (PC) + 3 + <i>rel</i> ? (Mn) = 0 | _ | _ | _ | _ | _ | \$ | DIR (b0) DIR (b1) DIR (b2) DIR (b3) DIR (b4) DIR (b5) DIR (b6) DIR (b7) | 01<br>03<br>05<br>07<br>09<br>0B<br>0D | dd rr<br>dd rr<br>dd rr<br>dd rr<br>dd rr<br>dd rr<br>dd rr<br>dd rr | 5 5 5 5 5 5 5 5 | | BRN rel | Branch Never | PC ← (PC) + 2 | _ | - | _ | - | - | - | REL | 21 | rr | 3 | | BRSET n,opr,rel | Branch if Bit <i>n</i> in M Set | PC ← (PC) + 3 + <i>rel</i> ? (Mn) = 1 | _ | _ | _ | _ | _ | \$ | DIR (b0) DIR (b1) DIR (b2) DIR (b3) DIR (b4) DIR (b5) DIR (b6) DIR (b7) | 00<br>02<br>04<br>06<br>08<br>0A<br>0C | dd rr<br>dd rr<br>dd rr<br>dd rr<br>dd rr<br>dd rr<br>dd rr<br>dd rr | 5 5 5 5 5 5 5 5 | | BSET n,opr | Set Bit <i>n</i> in M | Mn ← 1 | _ | _ | _ | _ | _ | _ | DIR (b0) DIR (b1) DIR (b2) DIR (b3) DIR (b4) DIR (b5) DIR (b6) DIR (b7) | 10<br>12<br>14<br>16<br>18<br>1A<br>1C<br>1E | dd<br>dd<br>dd<br>dd<br>dd<br>dd<br>dd<br>dd | 4<br>4<br>4<br>4<br>4<br>4<br>4 | | BSR rel | Branch to Subroutine | $PC \leftarrow (PC) + 2; push (PCL)$ $SP \leftarrow (SP) - 1; push (PCH)$ $SP \leftarrow (SP) - 1$ $PC \leftarrow (PC) + rel$ | _ | _ | _ | _ | _ | _ | REL | AD | rr | 4 | | CBEQ opr,rel<br>CBEQA #opr,rel<br>CBEQX #opr,rel<br>CBEQ opr,X+,rel<br>CBEQ X+,rel<br>CBEQ opr,SP,rel | Compare and Branch if Equal | PC $\leftarrow$ (PC) + 3 + rel ? (A) – (M) = \$00<br>PC $\leftarrow$ (PC) + 3 + rel ? (A) – (M) = \$00<br>PC $\leftarrow$ (PC) + 3 + rel ? (X) – (M) = \$00<br>PC $\leftarrow$ (PC) + 3 + rel ? (A) – (M) = \$00<br>PC $\leftarrow$ (PC) + 2 + rel ? (A) – (M) = \$00<br>PC $\leftarrow$ (PC) + 4 + rel ? (A) – (M) = \$00 | _ | _ | _ | _ | _ | _ | DIR<br>IMM<br>IMM<br>IX1+<br>IX+<br>SP1 | 31<br>41<br>51<br>61<br>71<br>9E61 | dd rr<br>ii rr<br>ii rr<br>ff rr<br>rr<br>ff rr | 5<br>4<br>4<br>5<br>4<br>6 | | CLC | Clear Carry Bit | C ← 0 | _ | - | _ | - | _ | 0 | INH | 98 | | 1 | | CLI | Clear Interrupt Mask | I ← 0 | - | _ | 0 | - | - | _ | INH | 9A | | 2 | | CLR opr<br>CLRA<br>CLRX<br>CLRH<br>CLR opr,X<br>CLR ,X<br>CLR opr,SP | Clear | $\begin{array}{c} M \leftarrow \$00 \\ A \leftarrow \$00 \\ X \leftarrow \$00 \\ H \leftarrow \$00 \\ M \leftarrow \$00 \\ M \leftarrow \$00 \\ M \leftarrow \$00 \\ M \leftarrow \$00 \end{array}$ | 0 | _ | _ | 0 | 1 | _ | DIR<br>INH<br>INH<br>INH<br>IX1<br>IX<br>SP1 | 3F<br>4F<br>5F<br>8C<br>6F<br>7F<br>9E6F | dd<br>ff<br>ff | 3<br>1<br>1<br>1<br>3<br>2<br>4 | **Table 6-1. Instruction Set Summary (Continued)** | Source<br>Form | Operation | Description | | E | | ct c | n | | Address<br>Mode | əpc | Operand | es | |------------------------------------------------------------------------------------------------|----------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|---|---|----------|----------|----------|-----------------------------------------------------|--------------------------------------------------|-------------------------------------------------|--------------------------------------| | Form | · | · | ٧ | Н | I | N | z | С | Add | Opcode | Ope | Cycles | | CMP #opr<br>CMP opr<br>CMP opr<br>CMP opr,X<br>CMP opr,X<br>CMP,X<br>CMP opr,SP<br>CMP opr,SP | Compare A with M | (A) – (M) | <b>‡</b> | _ | _ | <b>‡</b> | <b>‡</b> | <b>‡</b> | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX<br>SP1<br>SP2 | A1<br>B1<br>C1<br>D1<br>E1<br>F1<br>9EE1<br>9ED1 | ii<br>dd<br>hh II<br>ee ff<br>ff<br>ff<br>ee ff | 2<br>3<br>4<br>4<br>3<br>2<br>4<br>5 | | COM opr<br>COMA<br>COMX<br>COM opr,X<br>COM ,X<br>COM opr,SP | Complement (One's Complement) | $\begin{array}{l} M \leftarrow (\overline{M}) = \$FF - (M) \\ A \leftarrow (\overline{A}) = \$FF - (M) \\ X \leftarrow (\overline{X}) = \$FF - (M) \\ M \leftarrow (\overline{M}) = \$FF - (M) \\ M \leftarrow (\overline{M}) = \$FF - (M) \\ M \leftarrow (\overline{M}) = \$FF - (M) \\ M \leftarrow (\overline{M}) = \$FF - (M) \end{array}$ | 0 | _ | _ | <b>‡</b> | <b>‡</b> | 1 | DIR<br>INH<br>INH<br>IX1<br>IX<br>SP1 | 33<br>43<br>53<br>63<br>73<br>9E63 | dd<br>ff<br>ff | 4<br>1<br>1<br>4<br>3<br>5 | | CPHX #opr<br>CPHX opr | Compare H:X with M | (H:X) – (M:M + 1) | <b>‡</b> | _ | - | <b>‡</b> | <b>‡</b> | <b>‡</b> | IMM<br>DIR | 65<br>75 | ii ii+1<br>dd | 3<br>4 | | CPX #opr<br>CPX opr<br>CPX opr<br>CPX ,X<br>CPX opr,X<br>CPX opr,X<br>CPX opr,SP<br>CPX opr,SP | Compare X with M | (X) – (M) | \$ | _ | _ | <b>‡</b> | \$ | \$ | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX<br>SP1<br>SP2 | A3<br>B3<br>C3<br>D3<br>E3<br>F3<br>9EE3<br>9ED3 | ii<br>dd<br>hh II<br>ee ff<br>ff<br>ff<br>ee ff | 2<br>3<br>4<br>4<br>3<br>2<br>4<br>5 | | DAA | Decimal Adjust A | (A) <sub>10</sub> | U | - | _ | <b>‡</b> | <b>‡</b> | <b>‡</b> | INH | 72 | | 2 | | DBNZ opr,rel DBNZA rel DBNZX rel DBNZ opr,X,rel DBNZ X,rel DBNZ opr,SP,rel | Decrement and Branch if Not Zero | $ A \leftarrow (A) - 1 \text{ or } M \leftarrow (M) - 1 \text{ or } X \leftarrow (X) - 1 \\ 1 \\ PC \leftarrow (PC) + 3 + rel? \text{ (result)} \neq 0 \\ PC \leftarrow (PC) + 2 + rel? \text{ (result)} \neq 0 \\ PC \leftarrow (PC) + 2 + rel? \text{ (result)} \neq 0 \\ PC \leftarrow (PC) + 3 + rel? \text{ (result)} \neq 0 \\ PC \leftarrow (PC) + 2 + rel? \text{ (result)} \neq 0 \\ PC \leftarrow (PC) + 2 + rel? \text{ (result)} \neq 0 \\ PC \leftarrow (PC) + 4 + rel? \text{ (result)} \neq 0 $ | _ | _ | _ | _ | _ | _ | DIR<br>INH<br>INH<br>IX1<br>IX<br>SP1 | 3B<br>4B<br>5B<br>6B<br>7B<br>9E6B | dd rr<br>rr<br>rr<br>ff rr<br>rr<br>ff rr | 5<br>3<br>3<br>5<br>4<br>6 | | DEC opr<br>DECA<br>DECX<br>DEC opr,X<br>DEC ,X<br>DEC opr,SP | Decrement | $M \leftarrow (M) - 1$<br>$A \leftarrow (A) - 1$<br>$X \leftarrow (X) - 1$<br>$M \leftarrow (M) - 1$<br>$M \leftarrow (M) - 1$<br>$M \leftarrow (M) - 1$ | <b>‡</b> | _ | _ | <b>‡</b> | <b>‡</b> | _ | DIR<br>INH<br>INH<br>IX1<br>IX<br>SP1 | 3A<br>4A<br>5A<br>6A<br>7A<br>9E6A | dd<br>ff<br>ff | 4<br>1<br>1<br>4<br>3<br>5 | | DIV | Divide | A ← (H:A)/(X)<br>H ← Remainder | - | - | - | - | <b>‡</b> | <b>‡</b> | INH | 52 | | 7 | **Table 6-1. Instruction Set Summary (Continued)** | Source<br>Form | Operation | Description | | E | | ct c | | | Address<br>Mode | ode | Operand | es | |--------------------------------------------------------------------------------------------------|-------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|---|---|----------|----------|----------|-----------------------------------------------------|--------------------------------------------------|-------------------------------------------------|--------------------------------------| | Form | · | | ٧ | Н | I | N | z | С | Addı | Opcode | Ope | Cycles | | EOR #opr<br>EOR opr<br>EOR opr,X<br>EOR opr,X<br>EOR ,X<br>EOR opr,SP<br>EOR opr,SP | Exclusive OR M with A | $A \leftarrow (A \oplus M)$ | 0 | _ | _ | \$ | <b>‡</b> | _ | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX<br>SP1<br>SP2 | A8<br>B8<br>C8<br>D8<br>E8<br>F8<br>9EE8 | ii<br>dd<br>hh II<br>ee ff<br>ff<br>ff<br>ee ff | 2<br>3<br>4<br>4<br>3<br>2<br>4<br>5 | | INC opr<br>INCA<br>INCX<br>INC opr,X<br>INC ,X<br>INC opr,SP | Increment | $\begin{aligned} \mathbf{M} &\leftarrow (\mathbf{M}) + 1 \\ \mathbf{A} &\leftarrow (\mathbf{A}) + 1 \\ \mathbf{X} &\leftarrow (\mathbf{X}) + 1 \\ \mathbf{M} &\leftarrow (\mathbf{M}) + 1 \\ \mathbf{M} &\leftarrow (\mathbf{M}) + 1 \\ \mathbf{M} &\leftarrow (\mathbf{M}) + 1 \end{aligned}$ | <b>‡</b> | _ | _ | <b>‡</b> | <b>‡</b> | _ | DIR<br>INH<br>INH<br>IX1<br>IX<br>SP1 | 3C<br>4C<br>5C<br>6C<br>7C<br>9E6C | dd<br>ff<br>ff | 4<br>1<br>1<br>4<br>3<br>5 | | JMP opr<br>JMP opr<br>JMP opr,X<br>JMP opr,X<br>JMP ,X | Jump | PC ← Jump Address | _ | _ | _ | _ | _ | _ | DIR<br>EXT<br>IX2<br>IX1 | BC<br>CC<br>DC<br>EC<br>FC | dd<br>hh II<br>ee ff<br>ff | 2<br>3<br>4<br>3<br>2 | | JSR opr<br>JSR opr<br>JSR opr,X<br>JSR opr,X<br>JSR ,X | Jump to Subroutine | PC $\leftarrow$ (PC) + $n$ ( $n$ = 1, 2, or 3)<br>Push (PCL); SP $\leftarrow$ (SP) – 1<br>Push (PCH); SP $\leftarrow$ (SP) – 1<br>PC $\leftarrow$ Unconditional Address | _ | _ | _ | _ | _ | _ | DIR<br>EXT<br>IX2<br>IX1 | BD<br>CD<br>DD<br>ED<br>FD | dd<br>hh II<br>ee ff<br>ff | 4<br>5<br>6<br>5<br>4 | | LDA #opr<br>LDA opr<br>LDA opr<br>LDA opr,X<br>LDA opr,X<br>LDA ,X<br>LDA opr,SP<br>LDA opr,SP | Load A from M | A ← (M) | 0 | _ | _ | <b>‡</b> | <b>‡</b> | _ | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX<br>SP1<br>SP2 | A6<br>B6<br>C6<br>D6<br>E6<br>F6<br>9EE6 | ii<br>dd<br>hh II<br>ee ff<br>ff<br>ff<br>ee ff | 2<br>3<br>4<br>4<br>3<br>2<br>4<br>5 | | LDHX #opr<br>LDHX opr | Load H:X from M | H:X ← (M:M + 1) | 0 | - | - | <b>‡</b> | <b>‡</b> | - | IMM<br>DIR | 45<br>55 | ii jj<br>dd | 3 4 | | LDX #opr<br>LDX opr<br>LDX opr,X<br>LDX opr,X<br>LDX opr,X<br>LDX ,X<br>LDX opr,SP<br>LDX opr,SP | Load X from M | X ← (M) | 0 | _ | _ | <b>‡</b> | <b>‡</b> | _ | IMM DIR EXT IX2 IX1 IX SP1 SP2 | AE<br>BE<br>CE<br>DE<br>EE<br>FE<br>9EEE<br>9EDE | ii<br>dd<br>hh II<br>ee ff<br>ff<br>ff<br>ee ff | 2<br>3<br>4<br>4<br>3<br>2<br>4<br>5 | | LSL opr<br>LSLA<br>LSLX<br>LSL opr,X<br>LSL ,X<br>LSL opr,SP | Logical Shift Left<br>(Same as ASL) | b7 b0 | <b>‡</b> | _ | _ | <b>‡</b> | <b>‡</b> | <b>‡</b> | DIR<br>INH<br>INH<br>IX1<br>IX<br>SP1 | 38<br>48<br>58<br>68<br>78<br>9E68 | dd<br>ff<br>ff | 4<br>1<br>1<br>4<br>3<br>5 | **Technical Data** MC68HC908BD48 — Rev. 1.0 **Table 6-1. Instruction Set Summary (Continued)** | Source<br>Form | Operation | Description | | E | Effect on<br>CCR | | | | Address<br>Mode | opcode | Operand | les | |-----------------------------------------------------------------------------------------------|---------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|---|------------------|----------|-----------|----------|---------------------------------------|--------------------------------------------------|-------------------------------------------------|--------------------------------------| | I OIIII | | | ٧ | Н | ı | N | z | С | Add | obc | Ope | Cycles | | LSR opr<br>LSRA<br>LSRX<br>LSR opr,X<br>LSR ,X<br>LSR opr,SP | Logical Shift Right | 0 - C<br>b7 b0 | <b>‡</b> | _ | _ | 0 | <b>1</b> | <b>‡</b> | DIR<br>INH<br>INH<br>IX1<br>IX<br>SP1 | 34<br>44<br>54<br>64<br>74<br>9E64 | dd<br>ff<br>ff | 4<br>1<br>1<br>4<br>3<br>5 | | MOV opr,opr<br>MOV opr,X+<br>MOV #opr,opr<br>MOV X+,opr | Move | $(M)_{Destination} \leftarrow (M)_{Source}$ $H:X \leftarrow (H:X) + 1 (IX+D, DIX+)$ | 0 | _ | _ | <b>‡</b> | <b>‡</b> | _ | DD<br>DIX+<br>IMD<br>IX+D | 4E<br>5E<br>6E<br>7E | dd dd<br>dd<br>ii dd<br>dd | 5<br>4<br>4<br>4 | | MUL | Unsigned multiply | $X:A \leftarrow (X) \times (A)$ | - | 0 | - | - | - | 0 | INH | 42 | | 5 | | NEG opr<br>NEGA<br>NEGX<br>NEG opr,X<br>NEG ,X<br>NEG opr,SP | Negate (Two's Complement) | $\begin{aligned} M &\leftarrow -(M) = \$00 - (M) \\ A &\leftarrow -(A) = \$00 - (A) \\ X &\leftarrow -(X) = \$00 - (X) \\ M &\leftarrow -(M) = \$00 - (M) \\ M &\leftarrow -(M) = \$00 - (M) \end{aligned}$ | <b>‡</b> | _ | _ | <b>‡</b> | <b>‡</b> | <b>‡</b> | DIR<br>INH<br>INH<br>IX1<br>IX<br>SP1 | 30<br>40<br>50<br>60<br>70<br>9E60 | dd<br>ff<br>ff | 4<br>1<br>1<br>4<br>3<br>5 | | NOP | No Operation | None | - | - | - | - | - | - | INH | 9D | | 1 | | NSA | Nibble Swap A | A ← (A[3:0]:A[7:4]) | - | _ | _ | - | _ | - | INH | 62 | | 3 | | ORA #opr<br>ORA opr<br>ORA opr<br>ORA opr,X<br>ORA opr,X<br>ORA,X<br>ORA opr,SP<br>ORA opr,SP | Inclusive OR A and M | A ← (A) (M) | 0 | _ | _ | <b>‡</b> | <b>\$</b> | _ | IMM DIR EXT IX2 IX1 IX SP1 SP2 | AA<br>BA<br>CA<br>DA<br>EA<br>FA<br>9EEA<br>9EDA | ii<br>dd<br>hh II<br>ee ff<br>ff<br>ff<br>ee ff | 2<br>3<br>4<br>4<br>3<br>2<br>4<br>5 | | PSHA | Push A onto Stack | Push (A); SP ← (SP) – 1 | - | - | - | - | - | - | INH | 87 | | 2 | | PSHH | Push H onto Stack | Push (H); SP ← (SP) – 1 | - | - | - | - | - | - | INH | 8B | | 2 | | PSHX | Push X onto Stack | Push (X); SP $\leftarrow$ (SP) – 1 | - | _ | - | - | - | - | INH | 89 | | 2 | | PULA | Pull A from Stack | SP ← (SP + 1); Pull (A) | - | _ | - | - | - | - | INH | 86 | | 2 | | PULH | Pull H from Stack | $SP \leftarrow (SP + 1); Pull (H)$ | - | - | _ | - | - | - | INH | 8A | | 2 | | PULX | Pull X from Stack | $SP \leftarrow (SP + 1); Pull (X)$ | - | _ | - | - | - | - | INH | 88 | | 2 | | ROL opr<br>ROLA<br>ROLX<br>ROL opr,X<br>ROL ,X<br>ROL opr,SP | Rotate Left through Carry | b7 b0 | <b>‡</b> | _ | _ | <b>‡</b> | <b>‡</b> | <b>‡</b> | DIR<br>INH<br>INH<br>IX1<br>IX<br>SP1 | 39<br>49<br>59<br>69<br>79<br>9E69 | dd<br>ff<br>ff | 4<br>1<br>1<br>4<br>3<br>5 | MC68HC908BD48 — Rev. 1.0 **Table 6-1. Instruction Set Summary (Continued)** | Source | Operation | Description | | E | | ct c | on | | ess | ode | Operand | es | |--------------------------------------------------------------------------------------------------|---------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|----------|----------|----------|----------|----------|----------------------------------------------|--------------------------------------------------|-------------------------------------------------|--------------------------------------| | Form | · | · | ٧ | н | ı | N | z | С | Address<br>Mode | Opcode | Oper | Cycles | | ROR opr<br>RORA<br>RORX<br>ROR opr,X<br>ROR ,X<br>ROR opr,SP | Rotate Right through Carry | b7 b0 | <b>‡</b> | _ | _ | <b>‡</b> | <b>‡</b> | <b>‡</b> | DIR<br>INH<br>INH<br>IX1<br>IX<br>SP1 | 36<br>46<br>56<br>66<br>76<br>9E66 | dd<br>ff<br>ff | 4<br>1<br>1<br>4<br>3<br>5 | | RSP | Reset Stack Pointer | SP ← \$FF | - | - | - | - | - | - | INH | 9C | | 1 | | RTI | Return from Interrupt | $\begin{array}{c} SP \leftarrow (SP) + 1; Pull (CCR) \\ SP \leftarrow (SP) + 1; Pull (A) \\ SP \leftarrow (SP) + 1; Pull (X) \\ SP \leftarrow (SP) + 1; Pull (PCH) \\ SP \leftarrow (SP) + 1; Pull (PCL) \end{array}$ | <b>‡</b> | <b>‡</b> | <b>‡</b> | <b>‡</b> | <b>‡</b> | <b>‡</b> | INH | 80 | | 7 | | RTS | Return from Subroutine | $ \begin{aligned} SP \leftarrow SP + 1; Pull (PCH) \\ SP \leftarrow SP + 1; Pull (PCL) \end{aligned} $ | - | _ | _ | _ | _ | - | INH | 81 | | 4 | | SBC #opr<br>SBC opr<br>SBC opr,X<br>SBC opr,X<br>SBC opr,X<br>SBC ,X<br>SBC opr,SP<br>SBC opr,SP | Subtract with Carry | $A \leftarrow (A) - (M) - (C)$ | <b>‡</b> | _ | _ | \$ | <b>‡</b> | <b>‡</b> | IMM DIR EXT IX2 IX1 IX SP1 SP2 | A2<br>B2<br>C2<br>D2<br>E2<br>F2<br>9EE2<br>9ED2 | ii<br>dd<br>hh II<br>ee ff<br>ff<br>ff<br>ee ff | 2<br>3<br>4<br>4<br>3<br>2<br>4<br>5 | | SEC | Set Carry Bit | C ← 1 | - | - | _ | - | - | 1 | INH | 99 | | 1 | | SEI | Set Interrupt Mask | I ← 1 | - | - | 1 | - | - | - | INH | 9B | | 2 | | STA opr<br>STA opr,<br>STA opr,X<br>STA opr,X<br>STA ,X<br>STA opr,SP<br>STA opr,SP | Store A in M | M ← (A) | 0 | _ | _ | <b>‡</b> | <b>‡</b> | _ | DIR<br>EXT<br>IX2<br>IX1<br>IX<br>SP1<br>SP2 | B7<br>C7<br>D7<br>E7<br>F7<br>9EE7<br>9ED7 | dd<br>hh II<br>ee ff<br>ff<br>ff<br>ee ff | 3<br>4<br>4<br>3<br>2<br>4<br>5 | | STHX opr | Store H:X in M | (M:M + 1) ← (H:X) | 0 | - | - | <b>‡</b> | <b>‡</b> | - | DIR | 35 | dd | 4 | | STOP | Enable IRQ Pin; Stop Oscillator | I ← 0; Stop Oscillator | - | - | 0 | - | - | - | INH | 8E | | 1 | | STX opr<br>STX opr<br>STX opr,X<br>STX opr,X<br>STX ,X<br>STX opr,SP<br>STX opr,SP | Store X in M | $M \leftarrow (X)$ | 0 | _ | _ | <b>‡</b> | <b>‡</b> | _ | DIR<br>EXT<br>IX2<br>IX1<br>IX<br>SP1<br>SP2 | BF<br>CF<br>DF<br>EF<br>FF<br>9EEF<br>9EDF | dd<br>hh II<br>ee ff<br>ff<br>ff<br>ee ff | 3<br>4<br>4<br>3<br>2<br>4<br>5 | **Table 6-1. Instruction Set Summary (Continued)** | Source | Operation | Description | | E | | ct<br>CR | | | ess | ode | and | es | |--------------------------------------------------------------------------------------|---------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|----------|----|----------|----------|----------|---------------------------------------|--------------------------------------------------|-------------------------------------------------|--------------------------------------| | Form | | | ٧ | Н | I | N | z | С | Address<br>Mode | Opcode | Operand | Cycles | | SUB #opr<br>SUB opr<br>SUB opr<br>SUB opr,X<br>SUB opr,X<br>SUB opr,SP<br>SUB opr,SP | Subtract | A ← (A) − (M) | <b>‡</b> | _ | _ | <b>‡</b> | <b>‡</b> | <b>‡</b> | IMM DIR EXT IX2 IX1 IX SP1 SP2 | A0<br>B0<br>C0<br>D0<br>E0<br>F0<br>9EE0<br>9ED0 | ii<br>dd<br>hh II<br>ee ff<br>ff<br>ff<br>ee ff | 2<br>3<br>4<br>4<br>3<br>2<br>4<br>5 | | SWI | Software Interrupt | $\begin{array}{c} PC \leftarrow (PC) + 1; Push (PCL) \\ SP \leftarrow (SP) - 1; Push (PCH) \\ SP \leftarrow (SP) - 1; Push (X) \\ SP \leftarrow (SP) - 1; Push (A) \\ SP \leftarrow (SP) - 1; Push (CCR) \\ SP \leftarrow (SP) - 1; I \leftarrow 1 \\ PCH \leftarrow Interrupt Vector High Byte \\ PCL \leftarrow Interrupt Vector Low Byte \\ \end{array}$ | _ | _ | 1 | _ | _ | _ | INH | 83 | | 9 | | TAP | Transfer A to CCR | CCR ← (A) | \$ | <b>‡</b> | \$ | <b>‡</b> | <b>‡</b> | <b>‡</b> | INH | 84 | | 2 | | TAX | Transfer A to X | X ← (A) | - | - | - | - | - | - | INH | 97 | | 1 | | TPA | Transfer CCR to A | A ← (CCR) | _ | - | - | - | - | - | INH | 85 | | 1 | | TST opr<br>TSTA<br>TSTX<br>TST opr,X<br>TST ,X<br>TST opr,SP | Test for Negative or Zero | (A) – \$00 or (X) – \$00 or (M) – \$00 | 0 | _ | _ | <b>‡</b> | \$ | _ | DIR<br>INH<br>INH<br>IX1<br>IX<br>SP1 | 3D<br>4D<br>5D<br>6D<br>7D<br>9E6D | dd<br>ff<br>ff | 3<br>1<br>1<br>3<br>2<br>4 | | TSX | Transfer SP to H:X | H:X ← (SP) + 1 | - | - | - | - | - | - | INH | 95 | | 2 | | TXA | Transfer X to A | $A \leftarrow (X)$ | - | - | - | - | - | - | INH | 9F | | 1 | | TXS | Transfer H:X to SP | (SP) ← (H:X) – 1 | - | - | - | - | - | - | INH | 94 | | 2 | # Central Processor Unit (CPU) # **Table 6-1. Instruction Set Summary (Continued)** | | irce | Operation | Description | | | | Effe<br>C | ct<br>CR | | | | ess | | ode | and | es | |-------|-----------|-----------------------------------------|-----------------------|--------------|-----------------------------------------------------------------------|-------------------------|-----------|----------|--------|--------|------|-----------------|-----|----------|---------|--------| | Fo | rm | • | • | | | V | 1 | N | Z | С | | Address<br>Mode | | Opcode | Operand | Cycles | | Α | Accumu | lator | | n | Any | bit | | | | | | | | | | | | С | Carry/bo | orrow bit | | opr | Ope | rand | (on | e o | r tw | o b | ytes | ) | | | | | | CCR | Conditio | n code register | | PC | Prog | gram | cou | nte | r | | | | | | | | | dd | Direct ac | ddress of operand | | PCH | Prog | gram | cou | nte | r hi | gh | byte | | | | | | | dd rr | | ddress of operand and relative offset | of branch instruction | PCL | _ | • | | | | | • | | | | | | | DD | Direct to | direct addressing mode | | REL | REL Relative addressing mode rel Relative program counter offset byte | | | | | | | | | | | | | DIR | Direct ac | ddressing mode | | rel | Rela | gran | n co | our | iter o | offset | by | /te | | | | | | DIX+ | | indexed with post increment address | | rr | | | | | | | | offset | • | | | | | ee ff | | d low bytes of offset in indexed, 16-bi | t offset addressing | SP1 | | • | | | | | | | | ing mode | | | | EXT | | d addressing mode | | SP2 | | | | | -bit | of | set | addre | ess | sing mod | е | | | ff | | yte in indexed, 8-bit offset addressing | 1 | SP | | k po | | • | | | | | | | | | | Н | Half-car | • | | U | | efine | - | | | | | | | | | | | Н | | gister high byte | | V | | rflow | | | | | | | | | | | | hh II | • | d low bytes of operand address in ext | ended addressing | Χ | | Index register low byte | | | | | | | | | | | | ı | Interrupt | | | Z | Zero bit | | | | | | | | | | | | | ii | | ate operand byte | | & | Logical AND | | | | | | | | | | | | | IMD | | ate source to direct destination addre | ssing mode | I_ | _ | cal C | | | | | | | | | | | | IMM | | ate addressing mode | | $\oplus$ | _ | ical E | | _U | SIVI | ΞС | )R | | | | | | | INH | | addressing mode | | () | | tents | | | | | | | | | | | | IX | | , no offset addressing mode | | <b>-(</b> ) | _ | ation | • | | | npl | eme | nt) | | | | | | IX+ | | , no offset, post increment addressing | | # | | ediat | | alue | ) | | | | | | | | | IX+D | | with post increment to direct address | sing mode | <b>«</b> | _ | exte | | | | | | | | | | | | IX1 | | , 8-bit offset addressing mode | | $\leftarrow$ | | ded v | with | | | | | | | | | | | IX1+ | | , 8-bit offset, post increment address | ng mode | ? | lf | | | | | | | | | | | | | IX2 | | , 16-bit offset addressing mode | | : | | cater | | | /ith | | | | | | | | | M | | location | | \$ | | or cle | | d | | | | | | | | | | N | Negative | e bit | | _ | Not | affec | ted | | | | | | | | | | MC68HC908BD48 — - Rev. 1.0 | | Bit Mani | pulation | Branch | | | Read-Modify-Write | | | | Cor | trol | Register/Memory | | | | | | | | |------------|----------------------|---------------------|--------------------|--------------------|---------------------|--------------------|---------------------|--------------------|--------------------|--------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------| | | DIR | DIR | REL | DIR | INH | INH | IX1 | SP1 | IX | INH | INH | IMM | DIR | EXT | IX2 | SP2 | IX1 | SP1 | IX | | MSB<br>LSB | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 9E6 | 7 | 8 | 9 | A | В | С | D | 9ED | E | 9EE | F | | 0 | 5<br>BRSET0<br>3 DIR | 4<br>BSET0<br>2 DIR | 3<br>BRA<br>2 REL | 4<br>NEG<br>2 DIR | 1<br>NEGA<br>1 INH | 1<br>NEGX<br>1 INH | 4<br>NEG<br>2 IX1 | 5<br>NEG<br>3 SP1 | 3<br>NEG<br>1 IX | 7<br>RTI<br>1 INH | 3<br>BGE<br>2 REL | 2<br>SUB<br>2 IMM | 3<br>SUB<br>2 DIR | 4<br>SUB<br>3 EXT | 4<br>SUB<br>3 IX2 | 5<br>SUB<br>4 SP2 | 3<br>SUB<br>2 IX1 | 4<br>SUB<br>3 SP1 | 2<br>SUB<br>1 IX | | 1 | 5<br>BRCLR0<br>3 DIR | 4<br>BCLR0<br>2 DIR | 3<br>BRN<br>2 REL | 5<br>CBEQ<br>3 DIR | 4<br>CBEQA<br>3 IMM | CBEQX<br>3 IMM | 5<br>CBEQ<br>3 IX1+ | 6<br>CBEQ<br>4 SP1 | 4<br>CBEQ<br>2 IX+ | 4<br>RTS<br>1 INH | 3<br>BLT<br>2 REL | 2<br>CMP<br>2 IMM | 3<br>CMP<br>2 DIR | 4<br>CMP<br>3 EXT | 4<br>CMP<br>3 IX2 | 5<br>CMP<br>4 SP2 | 3<br>CMP<br>2 IX1 | 4<br>CMP<br>3 SP1 | 2<br>CMP<br>1 IX | | 2 | 5<br>BRSET1<br>3 DIR | 4<br>BSET1<br>2 DIR | 3<br>BHI<br>2 REL | | 5<br>MUL<br>1 INH | 7<br>DIV<br>1 INH | 3<br>NSA<br>1 INH | | 2<br>DAA<br>1 INH | | 3<br>BGT<br>2 REL | SBC<br>2 IMM | 3<br>SBC<br>2 DIR | SBC<br>3 EXT | SBC<br>3 IX2 | 5<br>SBC<br>4 SP2 | 3<br>SBC<br>2 IX1 | SBC<br>3 SP1 | SBC<br>1 IX | | 3 | 5<br>BRCLR1<br>3 DIR | 4<br>BCLR1<br>2 DIR | | 4<br>COM<br>2 DIR | 1<br>COMA<br>1 INH | | COM<br>2 IX1 | 5<br>COM<br>3 SP1 | | | 3<br>BLE<br>2 REL | | | | 4<br>CPX<br>3 IX2 | 5<br>CPX<br>4 SP2 | | 4<br>CPX<br>3 SP1 | CPX<br>1 IX | | 4 | 5<br>BRSET2<br>3 DIR | 4<br>BSET2<br>2 DIR | 3<br>BCC<br>2 REL | 4<br>LSR<br>2 DIR | 1<br>LSRA<br>1 INH | 1<br>LSRX<br>1 INH | 4<br>LSR<br>2 IX1 | 5<br>LSR<br>3 SP1 | 3<br>LSR<br>1 IX | 2<br>TAP<br>1 INH | 2<br>TXS<br>1 INH | 2<br>AND<br>2 IMM | 3<br>AND<br>2 DIR | 4<br>AND<br>3 EXT | 4<br>AND<br>3 IX2 | 5<br>AND<br>4 SP2 | 3<br>AND<br>2 IX1 | 4<br>AND<br>3 SP1 | 2<br>AND<br>1 IX | | 5 | 5<br>BRCLR2<br>3 DIR | 4<br>BCLR2<br>2 DIR | 3<br>BCS<br>2 REL | 4<br>STHX<br>2 DIR | LDHX<br>3 IMM | 4<br>LDHX<br>2 DIR | CPHX<br>3 IMM | | 4<br>CPHX<br>2 DIR | 1<br>TPA<br>1 INH | 2<br>TSX<br>1 INH | BIT<br>2 IMM | 3<br>BIT<br>2 DIR | BIT<br>3 EXT | 4<br>BIT<br>3 IX2 | 5<br>BIT<br>4 SP2 | 3<br>BIT<br>2 IX1 | 4<br>BIT<br>3 SP1 | BIT<br>1 IX | | 6 | _ | 4<br>BSET3<br>2 DIR | | 4<br>ROR<br>2 DIR | 1<br>RORA<br>1 INH | 1<br>RORX<br>1 INH | 4<br>ROR<br>2 IX1 | 5<br>ROR<br>3 SP1 | 3<br>ROR<br>1 IX | 2<br>PULA<br>1 INH | | 2<br>LDA<br>2 IMM | | 4<br>LDA<br>3 EXT | 4<br>LDA<br>3 IX2 | | 3<br>LDA<br>2 IX1 | 4<br>LDA<br>3 SP1 | 2<br>LDA<br>1 IX | | 7 | 5<br>BRCLR3<br>3 DIR | 4<br>BCLR3<br>2 DIR | 3<br>BEQ<br>2 REL | 4<br>ASR<br>2 DIR | 1<br>ASRA<br>1 INH | 1<br>ASRX<br>1 INH | 4<br>ASR<br>2 IX1 | 5<br>ASR<br>3 SP1 | 3<br>ASR<br>1 IX | 2<br>PSHA<br>1 INH | 1<br>TAX<br>1 INH | AIS<br>2 IMM | 3<br>STA<br>2 DIR | 4<br>STA<br>3 EXT | 4<br>STA<br>3 IX2 | 5<br>STA<br>4 SP2 | 3<br>STA<br>2 IX1 | 4<br>STA<br>3 SP1 | 2<br>STA<br>1 IX | | 8 | 5<br>BRSET4<br>3 DIR | 4<br>BSET4<br>2 DIR | 3<br>BHCC<br>2 REL | 4<br>LSL<br>2 DIR | 1<br>LSLA<br>1 INH | 1<br>LSLX<br>1 INH | 4<br>LSL<br>2 IX1 | 5<br>LSL<br>3 SP1 | 3<br>LSL<br>1 IX | PULX<br>1 INH | 1<br>CLC<br>1 INH | EOR<br>2 IMM | 3<br>EOR<br>2 DIR | 4<br>EOR<br>3 EXT | EOR<br>3 IX2 | 5<br>EOR<br>4 SP2 | 3<br>EOR<br>2 IX1 | 4<br>EOR<br>3 SP1 | EOR<br>1 IX | | 9 | 5<br>BRCLR4<br>3 DIR | 4<br>BCLR4<br>2 DIR | 3<br>BHCS<br>2 REL | 4<br>ROL<br>2 DIR | 1<br>ROLA<br>1 INH | 1<br>ROLX<br>1 INH | 4<br>ROL<br>2 IX1 | 5<br>ROL<br>3 SP1 | 3<br>ROL<br>1 IX | 2<br>PSHX<br>1 INH | SEC<br>1 INH | 2<br>ADC<br>2 IMM | 3<br>ADC<br>2 DIR | 4<br>ADC<br>3 EXT | 4<br>ADC<br>3 IX2 | 5<br>ADC<br>4 SP2 | 3<br>ADC<br>2 IX1 | 4<br>ADC<br>3 SP1 | ADC<br>1 IX | | A | 5<br>BRSET5<br>3 DIR | 4<br>BSET5<br>2 DIR | 3<br>BPL<br>2 REL | 4<br>DEC<br>2 DIR | DECA<br>1 INH | DECX<br>1 INH | 4<br>DEC<br>2 IX1 | 5<br>DEC<br>3 SP1 | 3<br>DEC<br>1 IX | 2<br>PULH<br>1 INH | 2<br>CLI<br>1 INH | 2<br>ORA<br>2 IMM | 3<br>ORA<br>2 DIR | 4<br>ORA<br>3 EXT | 4<br>ORA<br>3 IX2 | 5<br>ORA<br>4 SP2 | 3<br>ORA<br>2 IX1 | 4<br>ORA<br>3 SP1 | ORA<br>1 IX | | В | 5<br>BRCLR5<br>3 DIR | 4<br>BCLR5<br>2 DIR | 3<br>BMI<br>2 REL | 5<br>DBNZ<br>3 DIR | 3<br>DBNZA<br>2 INH | DBNZX<br>2 INH | 5<br>DBNZ<br>3 IX1 | 6<br>DBNZ<br>4 SP1 | 4<br>DBNZ<br>2 IX | 2<br>PSHH<br>1 INH | SEI<br>1 INH | 2<br>ADD<br>2 IMM | 3<br>ADD<br>2 DIR | 4<br>ADD<br>3 EXT | 4<br>ADD | 5<br>ADD<br>4 SP2 | 3<br>ADD<br>2 IX1 | 4<br>ADD<br>3 SP1 | 2<br>ADD<br>1 IX | | С | - | BSET6<br>2 DIR | 3<br>BMC<br>2 REL | 4<br>INC<br>2 DIR | 1<br>INCA<br>1 INH | 1<br>INCX<br>1 INH | 4<br>INC<br>2 IX1 | 5<br>INC<br>3 SP1 | | 1<br>CLRH<br>1 INH | 1<br>RSP<br>1 INH | | 2<br>JMP<br>2 DIR | 3<br>JMP<br>3 EXT | JMP<br>3 IX2 | | 3<br>JMP<br>2 IX1 | | JMP<br>1 IX | | D | 5<br>BRCLR6<br>3 DIR | 4<br>BCLR6<br>2 DIR | 3<br>BMS<br>2 REL | 3<br>TST<br>2 DIR | 1<br>TSTA<br>1 INH | 1<br>TSTX<br>1 INH | 3<br>TST<br>2 IX1 | 4<br>TST<br>3 SP1 | 2<br>TST<br>1 IX | | 1<br>NOP<br>1 INH | | | 5<br>JSR<br>3 EXT | 6<br>JSR<br>3 IX2 | | 5<br>JSR<br>2 IX1 | | 4<br>JSR<br>1 IX | | E | 5<br>BRSET7<br>3 DIR | BSET7<br>2 DIR | | | 5<br>MOV<br>3 DD | 4<br>MOV<br>2 DIX+ | 4<br>MOV<br>3 IMD | | 4<br>MOV<br>2 IX+D | 1<br>STOP<br>1 INH | * | 2<br>LDX<br>2 IMM | | | 4<br>LDX<br>3 IX2 | | | 0 | 2<br>LDX<br>1 IX | | F | 5<br>BRCLR7<br>3 DIR | | 3<br>BIH<br>2 REL | 3<br>CLR<br>2 DIR | 1<br>CLRA<br>1 INH | 1<br>CLRX<br>1 INH | 3<br>CLR<br>2 IX1 | 4<br>CLR<br>3 SP1 | 2<br>CLR<br>1 IX | 1<br>WAIT<br>1 INH | 1<br>TXA<br>1 INH | 2<br>AIX<br>2 IMM | 3<br>STX<br>2 DIR | STX<br>3 EXT | STX<br>3 IX2 | 5<br>STX<br>4 SP2 | 3<br>STX<br>2 IX1 | STX<br>3 SP1 | STX<br>1 IX | INH Inherent IMM Immediate DIR Direct REL Relative IX Indexed, No Offset IX1 Indexed, 8-Bit Offset IX2 Indexed, 16-Bit Offset IMD Immediate-Direct SP1 Stack Pointer, 8-Bit Offset SP2 Stack Pointer, 16-Bit Offset IX+ Indexed, No Offset with Post Increment Post Increment IX1+ Indexed, 1-Byte Offset with Post Increment Low Byte of Opcode in Hexadecimal MSB 0 High Byte of Opcode in Hexadecimal 5 Opcode Mnemonic Opcode Mnemonic Number of Bytes / Addressing Mode EXT Extended IX2 Indexed, 16-Bit Of DD Direct-Direct IMD Immediate-Direct IX+D Indexed-Direct DIX+ Direct-Indexed \*Pre-byte for stack pointer indexed instructions # Central Processor Unit (CPU) # Section 7. System Integration Module (SIM) ### 7.1 Contents | 7.2 Introduction | |-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7.3SIM Bus Clock Control and Generation.917.3.1Bus Timing.917.3.2Clock Start-Up from POR.917.3.3Clocks in Stop Mode and Wait Mode.91 | | 7.4Reset and System Initialization927.4.1External Pin Reset.927.4.2Active Resets from Internal Sources.937.4.2.1Power-On Reset.947.4.2.2Computer Operating Properly (COP) Reset.957.4.2.3Illegal Opcode Reset.967.4.2.4Illegal Address Reset.96 | | 7.5SIM Counter.967.5.1SIM Counter During Power-On Reset.967.5.2SIM Counter During Stop Mode Recovery.977.5.3SIM Counter and Reset States.97 | | 7.6 Exception Control .97 7.6.1 Interrupts .98 7.6.1.1 Hardware Interrupts .100 7.6.1.2 SWI Instruction .101 7.6.2 Interrupt Status Registers .101 7.6.2.1 Interrupt Status Register 1 .103 7.6.2.2 Interrupt Status Register 2 .103 7.6.3 Reset .104 7.6.4 Break Interrupts .104 7.6.5 Status Flag Protection in Break Mode .104 | | 7.7 Low-Power Modes | MC68HC908BD48 — Rev. 1.0 | 7.7.1 | Wait Mode | |-------|-----------------------------------------| | 7.7.2 | Stop Mode | | 7.8 | SIM Registers | | 7.8.1 | SIM Break Status Register (SBSR) | | 7.8.2 | SIM Reset Status Register (SRSR) | | 7.8.3 | SIM Break Flag Control Register (SBFCR) | #### 7.2 Introduction This section describes the system integration module, which supports up to 16 external and/or internal interrupts. Together with the CPU, the SIM controls all MCU activities. A block diagram of the SIM is shown in Figure 7-1. Table 7-1 shows a summary of the SIM I/O registers. The SIM is a system state controller that coordinates CPU and exception timing. The SIM is responsible for: - Bus clock generation and control for CPU and peripherals: - Stop/wait/reset/break entry and recovery - Internal clock control - Master reset control, including power-on reset (POR) and COP timeout - Interrupt control: - Acknowledge timing - Arbitration control timing - Vector address generation - CPU enable/disable timing - Modular architecture expandable to 128 interrupt sources Figure 7-1. SIM Block Diagram Table 7-1. SIM I/O Register Summary | Addr. | Register Name | | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | |--------------------------------------|--------------------------------------------|--------|---------|------------|--------|------|------|------------|------|-------| | | SIM Break Status Register<br>(SBSR) | Read: | R | R | R | R | R | R | SBSW | R | | \$FE00 | | Write: | | | | | | | Note | IX | | | | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | SIM Reset Status<br>Register (SRSR) | Read: | POR | PIN | COP | ILOP | ILAD | 0 | 0 | 0 | | \$FE01 | | Write: | | | | | | | | | | | | POR: | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | SIM Break Flag Control<br>Register (SBFCR) | Read: | BCFE | R | R | R | R | R | R | R | | \$FE03 | | Write: | e: BOPE | | IX. | | IX | IX | IX | | | | | Reset: | 0 | | | | | | | | | \$FE04 | Interrupt Status Register 1<br>(INT1) | Read: | IF6 | IF5 | IF4 | IF3 | IF2 | IF1 | 0 | 0 | | | | Write: | R | R | R | R | R | R | R | R | | | | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | \$FE05 | Interrupt Status Register 2 (INT2) | Read: | 0 | 0 | 0 | 0 | IF10 | IF9 | IF8 | IF7 | | | | Write: | R | R | R | R | R | R | R | R | | | | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Note: Writing a logic 0 clears SBSW. | | | | = Unimpler | mented | | R | = Reserved | t | | Table 7-2 shows the internal signal names used in this section. **Table 7-2. Signal Name Conventions** | Signal Name | Description | |-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------| | OSCXCLK | Buffered version of OSC1 from the oscillator | | OSCOUT | The OSCXCLK frequency divided by two. This signal is again divided by two in the SIM to generate the internal bus clocks. (Bus clock = OSCXCLK divided by four) | | IAB | Internal address bus | | IDB | Internal data bus | | PORRST | Signal from the power-on reset module to the SIM | | IRST | Internal reset signal | | R/W | Read/write signal | ### 7.3 SIM Bus Clock Control and Generation The bus clock generator provides system clock signals for the CPU and peripherals on the MCU. The system clocks are generated from an incoming clock, OSCOUT, as shown in **Figure 7-2**. Figure 7-2. OSC Clock Signals #### 7.3.1 Bus Timing In user mode, the internal bus frequency is the oscillator frequency (OSCXCLK) divided by four. #### 7.3.2 Clock Start-Up from POR When the power-on reset module generates a reset, the clocks to the CPU and peripherals are inactive and held in an inactive phase until after the 4096 OSCXCLK cycle POR timeout has completed. The $\overline{\text{RST}}$ is driven low by the SIM during this entire period. The IBUS clocks start upon completion of the timeout. ### 7.3.3 Clocks in Stop Mode and Wait Mode Upon exit from stop mode (by an interrupt, break, or reset), the SIM allows OSCXCLK to clock the SIM counter. The CPU and peripheral clocks do not become active until after the stop delay timeout. This timeout is selectable as 4096 or 32 OSCXCLK cycles. (See **7.7.2 Stop Mode**.) MC68HC908BD48 — Rev. 1.0 In wait mode, the CPU clocks are inactive. The SIM also produces two sets of clocks for other modules. Refer to the wait mode subsection of each module to see if the module is active or inactive in wait mode. Some modules can be programmed to be active in wait mode. ### 7.4 Reset and System Initialization The MCU has the following reset sources: - Power-on reset module (POR) - External reset pin (RST) - Computer operating properly module (COP) - Illegal opcode - Illegal address All of these resets produce the vector \$FFFE–FFFF (\$FEFE–FEFF in monitor mode) and assert the internal reset signal (IRST). IRST causes all registers to be returned to their default values and all modules to be returned to their reset states. An internal reset clears the SIM counter (see **7.5 SIM Counter**), but an external reset does not. Each of the resets sets a corresponding bit in the SIM reset status register (SRSR) (see **7.8 SIM Registers**). #### 7.4.1 External Pin Reset Pulling the asynchronous RST pin low halts all processing. The PIN bit of the SIM reset status register (SRSR) is set as long as RST is held low for a minimum of 67 OSCXCLK cycles, assuming that the POR was the source of the reset (see Table 7-3. PIN Bit Set Timing). Figure 7-3 shows the relative timing. Table 7-3. PIN Bit Set Timing | Reset Type | Number of Cycles Required to Set PIN | | | | | | |------------|--------------------------------------|--|--|--|--|--| | POR | 4163 (4096 + 64 + 3) | | | | | | | All others | 67 (64 + 3) | | | | | | Figure 7-3. External Reset Timing #### 7.4.2 Active Resets from Internal Sources SIM module in HC08 has the capability to drive the RST pin low when internal reset events occur. All internal reset sources actively pull the $\overline{RST}$ pin low for 32 OSCXCLK cycles to allow resetting of external peripherals. The internal reset signal IRST continues to be asserted for an additional 32 cycles (see Figure 7-4. Internal Reset Timing). An internal reset can be caused by an illegal address, illegal opcode, COP timeout, or POR (see Figure 7-5. Sources of Internal Reset). Note that for POR resets, the SIM cycles through 4096 OSCXCLK cycles during which the SIM forces the $\overline{RST}$ pin low. The internal reset signal then follows the sequence from the falling edge of $\overline{RST}$ shown in Figure 7-4. Figure 7-4. Internal Reset Timing The COP reset is asynchronous to the bus clock. MC68HC908BD48 — Rev. 1.0 Figure 7-5. Sources of Internal Reset The active reset feature allows the part to issue a reset to peripherals and other chips within a system built around the MCU. #### 7.4.2.1 Power-On Reset When power is first applied to the MCU, the power-on reset module (POR) generates a pulse to indicate that power-on has occurred. The external reset pin (RST) is held low while the SIM counter counts out 4096 OSCXCLK cycles. Sixty-four OSCXCLK cycles later, the CPU and memories are released from reset to allow the reset vector sequence to occur. At power-on, the following events occur: - A POR pulse is generated. - The internal reset signal is asserted. - The SIM enables the oscillator to drive OSCXCLK. - Internal clocks to the CPU and modules are held inactive for 4096 OSCXCLK cycles to allow stabilization of the oscillator. - The RST pin is driven low during the oscillator stabilization time. - The POR bit of the SIM reset status register (SRSR) is set and all other bits in the register are cleared. Figure 7-6. POR Recovery ### 7.4.2.2 Computer Operating Properly (COP) Reset An input to the SIM is reserved for the COP reset signal. The overflow of the COP counter causes an internal reset and sets the COP bit in the SIM reset status register (SRSR). The SIM actively pulls down the RST pin for all internal reset sources. To prevent a COP module timeout, write any value to location \$FFFF. Writing to location \$FFFF clears the COP counter and bits 12 through 5 of the SIM counter. The SIM counter output, which occurs at least every $2^{12} - 2^4$ OSCXCLK cycles, drives the COP counter. The COP should be serviced as soon as possible out of reset to guarantee the maximum amount of time before the first timeout. The COP module is disabled if the $\overline{RST}$ pin or the $\overline{IRQ}$ is held at $V_{TST}$ while the MCU is in monitor mode. The COP module can be disabled only through combinational logic conditioned with the high voltage signal on the $\overline{RST}$ pin or the $\overline{IRQ}$ pin. This prevents the COP from becoming disabled as a result of external noise. During a break state, $V_{TST}$ on the $\overline{RST}$ pin disables the COP module. MC68HC908BD48 — Rev. 1.0 ### 7.4.2.3 Illegal Opcode Reset The SIM decodes signals from the CPU to detect illegal instructions. An illegal instruction sets the ILOP bit in the SIM reset status register (SRSR) and causes a reset. If the stop enable bit, STOP, in the configure register 1 (CONFIG1) is logic zero, the SIM treats the STOP instruction as an illegal opcode and causes an illegal opcode reset. The SIM actively pulls down the $\overline{\text{RST}}$ pin for all internal reset sources. ### 7.4.2.4 Illegal Address Reset An opcode fetch from an unmapped address generates an illegal address reset. The SIM verifies that the CPU is fetching an opcode prior to asserting the ILAD bit in the SIM reset status register (SRSR) and resetting the MCU. A data fetch from an unmapped address does not generate a reset. The SIM actively pulls down the RST pin for all internal reset sources. #### 7.5 SIM Counter The SIM counter is used by the power-on reset module (POR) and in stop mode recovery to allow the oscillator time to stabilize before enabling the internal bus (IBUS) clocks. The SIM counter also serves as a prescaler for the computer operating properly module (COP). The SIM counter overflow supplies the clock for the COP module. The SIM counter is 12 bits long and is clocked by the falling edge of OSCXCLK. ### 7.5.1 SIM Counter During Power-On Reset The power-on reset module (POR) detects power applied to the MCU. At power-on, the POR circuit asserts the signal PORRST. Once the SIM is initialized, it enables the oscillator to drive the bus clock state machine. ### 7.5.2 SIM Counter During Stop Mode Recovery The SIM counter also is used for stop mode recovery. The STOP instruction clears the SIM counter. After an interrupt, break, or reset, the SIM senses the state of the short stop recovery bit, SSREC, in the configure register 1 (CONFIG1). If the SSREC bit is a logic one, then the stop recovery is reduced from the normal delay of 4096 OSCXCLK cycles down to 32 OSCXCLK cycles. This is ideal for applications using canned oscillators that do not require long start-up times from stop mode. External crystal applications should use the full stop recovery time, that is, with SSREC cleared. #### 7.5.3 SIM Counter and Reset States External reset has no effect on the SIM counter (see 7.7.2 Stop Mode). The SIM counter is free-running after all reset states (see 7.4.2 Active Resets from Internal Sources for counter control and internal reset recovery sequences). # 7.6 Exception Control Normally, sequential program execution can be changed in three different ways: - Interrupts - Maskable hardware CPU interrupts - Non-maskable software interrupt instruction (SWI) - Reset - Break interrupts ### 7.6.1 Interrupts An interrupt temporarily changes the sequence of program execution to respond to a particular event. **Figure 7-9** flow charts the handling of system interrupts. Interrupts are latched, and arbitration is performed in the SIM at the start of interrupt processing. The arbitration result is a constant that the CPU uses to determine which vector to fetch. Once an interrupt is latched by the SIM, no other interrupt can take precedence, regardless of priority, until the latched interrupt is serviced (or the I bit is cleared). At the beginning of an interrupt, the CPU saves the CPU register contents on the stack and sets the interrupt mask (I bit) to prevent additional interrupts. At the end of an interrupt, the RTI instruction recovers the CPU register contents from the stack so that normal processing can resume. Figure 7-7 shows interrupt entry timing. Figure 7-8 shows interrupt recovery timing. Figure 7-8. Interrupt Recovery Technical Data MC68HC908BD48 — Rev. 1.0 Figure 7-9. Interrupt Processing Interrupts are latched, and arbitration is performed in the SIM at the start of interrupt processing. The arbitration result is a constant that the CPU uses to determine which vector to fetch. Once an interrupt is latched by the SIM, no other interrupt may take precedence, regardless of priority, until the latched interrupt is serviced (or the I bit is cleared). (See **Figure 7-9. Interrupt Processing**.) ### 7.6.1.1 Hardware Interrupts A hardware interrupt does not stop the current instruction. Processing of a hardware interrupt begins after completion of the current instruction. When the current instruction is complete, the SIM checks all pending hardware interrupts. If interrupts are not masked (I bit clear in the condition code register), and if the corresponding interrupt enable bit is set, the SIM proceeds with interrupt processing; otherwise, the next instruction is fetched and executed. If more than one interrupt is pending at the end of an instruction execution, the highest priority interrupt is serviced first. **Figure 7-10** demonstrates what happens when two interrupts are pending. If an interrupt is pending upon exit from the original interrupt service routine, the pending interrupt is serviced before the LDA instruction is executed. Figure 7-10 . Interrupt Recognition Example Technical Data MC68HC908BD48 — Rev. 1.0 The LDA opcode is pre-fetched by both the INT1 and INT2 RTI instructions. However, in the case of the INT1 RTI pre-fetch, this is a redundant operation. **NOTE:** To maintain compatibility with the M6805 Family, the H register is not pushed on the stack during interrupt entry. If the interrupt service routine modifies the H register or uses the indexed addressing mode, software should save the H register and then restore it prior to exiting the routine. #### 7.6.1.2 SWI Instruction The SWI instruction is a non-maskable instruction that causes an interrupt regardless of the state of the interrupt mask (I bit) in the condition code register. **NOTE:** A software interrupt pushes PC onto the stack. A software interrupt does not push PC – 1, as a hardware interrupt does. ### 7.6.2 Interrupt Status Registers The flags in the interrupt status registers identify maskable interrupt sources. **Table 7-4** summarizes the interrupt sources and the interrupt status register flags that they set. The interrupt status registers can be useful for debugging. **Table 7-4. Interrupt Sources** | Source | Flag | Mask <sup>1</sup> | Mask <sup>1</sup> INT Register<br>Flag | | Vector Address | | |-------------------------|---------|-------------------|----------------------------------------|----|------------------------|--| | Reset | None | None | None | 0 | \$FFFE_\$FFFF | | | SWI Instruction | None | ne None None | | 0 | \$FFFC-\$FFFD | | | ĪRQ pin | IRQF | IMASK | IF1 | 1 | \$FFFA-\$FFFB | | | | TBEF | TBIE | | | \$FFF8 <b>–</b> \$FFF9 | | | | RBFF | RBIE | - | | | | | USB | EOPIF | EOPIE | IF2 | 2 | | | | | RSTIF | RSTIE | - | | | | | | TXD1F | TXD1IE | - | | | | | | ALIF | | | | | | | | NAKIF | DIEN | | 3 | | | | DDC12AB | RXIF | DIEN | IF3 | | \$FFF6 <u></u> \$FFF7 | | | | TXIF | | | | | | | | SCLIF | SCLIEN | - | | | | | Reserved | _ | _ | _ | _ | \$FFF4-\$FFF5 | | | TIM channel 0 | CH0F | CH0IE | IF5 | 5 | \$FFF2-\$FFF3 | | | TIM channel 1 | CH1F | CH1IE | IF6 | 6 | \$FFF0-\$FFF1 | | | TIM overflow | TOF | TOIE | IF7 | 7 | \$FFEE-\$FFEF | | | Cuna praggagar | VSIF | VSIE | IF8 | 0 | \$FFEC-\$FFED | | | Sync processor | LVSIF | LVSIE | - IFO | 8 | | | | | MMALIF | | | | \$FFEA-FFEB | | | Multi mantar IIC | MMNAKIF | | IFO | 0 | | | | Multi-master IIC | MMRXIF | MMIEN | IF9 | 9 | | | | | MMTXIF | | | | | | | ADC conversion complete | coco | AIEN | IF10 | 10 | \$FFE8-\$FFE9 | | | Reserved | _ | _ | _ | _ | \$FFE6-\$FFE7 | | <sup>1.</sup> The I bit in the condition code register is a global mask for all interrupts sources except the SWI instruction. <sup>2. 0 =</sup> highest priority ### 7.6.2.1 Interrupt Status Register 1 | Address: | \$FE04 | | | | | | | | | |----------|--------|------------|-----|-----|-----|-----|---|-------|--| | | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | | Read: | IF6 | IF5 | IF4 | IF3 | IF2 | IF1 | 0 | 0 | | | Write: | R | R | R | R | R | R | R | R | | | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | R | = Reserved | | | | | | | | Figure 7-11. Interrupt Status Register 1 (INT1) IF6-IF1 — Interrupt Flags 6-1 These flags indicate the presence of interrupt requests from the sources shown in **Table 7-4**. 1 = Interrupt request present 0 = No interrupt request present Bit 1 and Bit 0 — Always read 0 ### 7.6.2.2 Interrupt Status Register 2 Figure 7-12. Interrupt Status Register 2 (INT2) IF10-IF7 — Interrupt Flags 6-1 These flags indicate the presence of interrupt requests from the sources shown in **Table 7-4**. 1 = Interrupt request present 0 = No interrupt request present Bit 7 and Bit 4 — Always read 0 ### 7.6.3 Reset All reset sources always have equal and highest priority and cannot be arbitrated. ### 7.6.4 Break Interrupts The break module can stop normal program flow at a software-programmable break point by asserting its break interrupt output (see Section 20. Break Module (BRK)). The SIM puts the CPU into the break state by forcing it to the SWI vector location. Refer to the break interrupt subsection of each module to see how each module is affected by the break state. #### 7.6.5 Status Flag Protection in Break Mode The SIM controls whether status flags contained in other modules can be cleared during break mode. The user can select whether flags are protected from being cleared by properly initializing the break clear flag enable bit (BCFE) in the SIM break flag control register (SBFCR). Protecting flags in break mode ensures that set flags will not be cleared while in break mode. This protection allows registers to be freely read and written during break mode without losing status flag information. Setting the BCFE bit enables the clearing mechanisms. Once cleared in break mode, a flag remains cleared even when break mode is exited. Status flags with a two-step clearing mechanism — for example, a read of one register followed by the read or write of another — are protected, even when the first step is accomplished prior to entering break mode. Upon leaving break mode, execution of the second step will clear the flag as normal. #### 7.7 Low-Power Modes Executing the WAIT or STOP instruction puts the MCU in a low-power-consumption mode for standby situations. The SIM holds the CPU in a non-clocked state. The operation of each of these modes is described below. Both STOP and WAIT clear the interrupt mask (I) in the condition code register, allowing interrupts to occur. #### 7.7.1 Wait Mode In wait mode, the CPU clocks are inactive while the peripheral clocks continue to run. **Figure 7-13** shows the timing for wait mode entry. A module that is active during wait mode can wake up the CPU with an interrupt if the interrupt is enabled. Stacking for the interrupt begins one cycle after the WAIT instruction during which the interrupt occurred. In wait mode, the CPU clocks are inactive. Refer to the wait mode subsection of each module to see if the module is active or inactive in wait mode. Some modules can be programmed to be active in wait mode. Wait mode can also be exited by a reset or break. A break interrupt during wait mode sets the SIM break stop/wait bit, SBSW, in the SIM break status register (SBSR). If the COP disable bit, COPD, in configuration register 1 (CONFIG1) is logic zero, then the computer operating properly module (COP) is enabled and remains active in wait mode. NOTE: Previous data can be operand data or the WAIT opcode, depending on the last instruction. Figure 7-13. Wait Mode Entry Timing Figure 7-14 and Figure 7-15 show the timing for WAIT recovery. MC68HC908BD48 — Rev. 1.0 NOTE: EXITSTOPWAIT = RST pin OR CPU interrupt OR break interrupt Figure 7-14. Wait Recovery from Interrupt or Break Figure 7-15. Wait Recovery from Internal Reset ### 7.7.2 Stop Mode In stop mode, the SIM counter is reset and the system clocks are disabled. An interrupt request from a module can cause an exit from stop mode. Stacking for interrupts begins after the selected stop recovery time has elapsed. Reset or break also causes an exit from stop mode. The SIM disables the oscillator signals (OSCOUT and OSCXCLK) in stop mode, stopping the CPU and peripherals. Stop recovery time is selectable using the SSREC bit in configuration register 1 (CONFIG1). If SSREC is set, stop recovery is reduced from the normal delay of 4096 OSCXCLK cycles down to 32. This is ideal for applications using canned oscillators that do not require long start-up times from stop mode. **NOTE:** External crystal applications should use the full stop recovery time by clearing the SSREC bit. **Technical Data** MC68HC908BD48 — Rev. 1.0 A break interrupt during stop mode sets the SIM break stop/wait bit (SBSW) in the SIM break status register (SBSR). The SIM counter is held in reset from the execution of the STOP instruction until the beginning of stop recovery. It is then used to time the recovery period. **Figure 7-16** shows stop mode entry timing. NOTE: Previous data can be operand data or the STOP opcode, depending on the last instruction. Figure 7-16. Stop Mode Entry Timing Figure 7-17. Stop Mode Recovery from Interrupt or Break # 7.8 SIM Registers The SIM has three memory mapped registers. **Table 7-5** shows the mapping of these registers. Address Register Access Mode \$FE00 SBSR User \$FE01 SRSR User \$FE03 SBFCR User Table 7-5. SIM Registers Summary ### 7.8.1 SIM Break Status Register (SBSR) The SIM break status register contains a flag to indicate that a break caused an exit from stop or wait mode. Figure 7-18. SIM Break Status Register (SBSR) SBSW — SIM Break Stop/Wait Bit This status bit is useful in applications requiring a return to wait or stop mode after exiting from a break interrupt. Clear SBSW by writing a logic 0 to it. Reset clears SBSW. - 1 = Stop mode or wait mode was exited by break interrupt - 0 = Stop mode or wait mode was not exited by break interrupt SBSW can be read within the break interrupt routine. The user can modify the return address on the stack by subtracting one from it. The following code is an example. ``` ; This code works if the H register has been pushed onto the stack in the break ; service routine software. This code should be executed at the end of the break ; service routine software. HIBYTE EQU 5 LOBYTE 6 EQU If not SBSW, do RTI BRCLR SBSW, SBSR, RETURN ; See if wait mode or stop mode was exited by ; break. LOBYTE, SP TST ; If RETURNLO is not zero, ; then just decrement low byte. BNE DOLO ; Else deal with high byte, too. DEC HIBYTE, SP LOBYTE, SP ; Point to WAIT/STOP opcode. DOLO DEC ; Restore H register. RETURN PULH RTI ``` ## 7.8.2 SIM Reset Status Register (SRSR) This register contains six flags that show the source of the last reset. Clear the SIM reset status register by reading it. A power-on reset sets the POR bit and clears all other bits in the register. Figure 7-19. SIM Reset Status Register (SRSR) POR — Power-On Reset Bit 1 = Last reset caused by POR circuit 0 = Read of SRSR MC68HC908BD48 — Rev. 1.0 # System Integration Module (SIM) PIN — External Reset Bit 1 = Last reset caused by external reset pin $(\overline{RST})$ 0 = POR or read of SRSR COP — Computer Operating Properly Reset Bit 1 = Last reset caused by COP counter 0 = POR or read of SRSR ILOP — Illegal Opcode Reset Bit 1 = Last reset caused by an illegal opcode 0 = POR or read of SRSR ILAD — Illegal Address Reset Bit (opcode fetches only) 1 = Last reset caused by an opcode fetch from an illegal address 0 = POR or read of SRSR # 7.8.3 SIM Break Flag Control Register (SBFCR) The SIM break flag control register contains a bit that enables software to clear status bits while the MCU is in a break state. Figure 7-20. SIM Break Flag Control Register (SBFCR) # BCFE — Break Clear Flag Enable Bit This read/write bit enables software to clear status bits by accessing status registers while the MCU is in a break state. To clear status bits during the break state, the BCFE bit must be set. 1 = Status bits clearable during break 0 = Status bits not clearable during break # Section 8. Oscillator (OSC) # 8.1 Contents | 8.2 | Introduction111 | |-------|---------------------------------------| | 8.3 | Oscillator External Connections | | 8.4 | I/O Signals | | 8.4.1 | Crystal Amplifier Input Pin (OSC1)113 | | 8.4.2 | Crystal Amplifier Output Pin (OSC2) | | 8.4.3 | Oscillator Enable Signal (SIMOSCEN) | | 8.4.4 | External Clock Source (OSCXCLK) | | 8.4.5 | Oscillator Out (OSCOUT)113 | | 8.5 | Low Power Modes | | 8.5.1 | Wait Mode114 | | 8.5.2 | Stop Mode | | 8.6 | Oscillator During Break Mode114 | # 8.2 Introduction The oscillator circuit is designed for use with crystals or ceramic resonators. The oscillator circuit generates the crystal clock signal, OSCXCLK, at the frequency of the crystal. This signal is divided by two before being passed on to the SIM for bus clock generation. Figure 8-1 shows the structure of the oscillator. The oscillator requires various external components. MC68HC908BD48 — Rev. 1.0 # 8.3 Oscillator External Connections In its typical configuration, the oscillator requires five external components. The crystal oscillator is normally connected in a Pierce oscillator configuration, as shown in **Figure 8-1**. This figure shows only the logical representation of the internal components and may not represent actual circuitry. The oscillator configuration uses five components: - Crystal, X<sub>1</sub> - Fixed capacitor, C<sub>1</sub> - Tuning capacitor, C<sub>2</sub> (can also be a fixed capacitor) - Feedback resistor, R<sub>B</sub> - Series resistor, R<sub>S</sub> (optional) The series resistor ( $R_S$ ) is included in the diagram to follow strict Pierce oscillator guidelines and may not be required for all ranges of operation, especially with high frequency crystals. Refer to the crystal manufacturer's data for more information. Figure 8-1. Oscillator External Connections Technical Data MC68HC908BD48 — Rev. 1.0 # 8.4 I/O Signals The following paragraphs describe the oscillator I/O signals. # 8.4.1 Crystal Amplifier Input Pin (OSC1) The OSC1 pin is an input to the crystal oscillator amplifier. An externally generated clock also can feed the OSC1 pin of the crystal oscillator circuit. Connect the external clock to the OSC1 pin and let the OSC2 pin float. # 8.4.2 Crystal Amplifier Output Pin (OSC2) The OSC2 pin is the output of the crystal oscillator inverting amplifier. # 8.4.3 Oscillator Enable Signal (SIMOSCEN) The SIMOSCEN signal comes from the SIM and enables the oscillator. #### 8.4.4 External Clock Source (OSCXCLK) OSCXCLK is the crystal oscillator output signal. It runs at the full speed of the crystal ( $f_{XCLK}$ ) and comes directly from the crystal oscillator circuit. **Figure 8-1** shows only the logical relation of OSCXCLK to OSC1 and OSC2 and may not represent the actual circuitry. The duty cycle of OSCXCLK is unknown and may depend on the crystal and other external factors. Also, the frequency and amplitude of OSCXCLK can be unstable at start-up. #### 8.4.5 Oscillator Out (OSCOUT) The clock driven to the SIM is the crystal frequency divided by two. This signal is driven to the SIM for generation of the bus clocks used by the CPU and other modules on the MCU. OSCOUT will be divided again in the SIM and results in the internal bus frequency being one fourth of the OSCXCLK frequency. MC68HC908BD48 — Rev. 1.0 # Oscillator (OSC) # 8.5 Low Power Modes The WAIT and STOP instructions put the MCU in low-power-consumption standby modes. # 8.5.1 Wait Mode The WAIT instruction has no effect on the oscillator logic. OSCXCLK continues to drive to the SIM module. # 8.5.2 Stop Mode The STOP instruction disables the OSCXCLK output. # 8.6 Oscillator During Break Mode The oscillator continues drive OSCXCLK when the chip enters the break state. # Section 9. Monitor ROM (MON) # 9.1 Contents | 9.2 | Introduction | |-------|------------------------| | 9.3 | Features | | 9.4 | Functional Description | | 9.4.1 | Entering Monitor Mode | | 9.4.2 | Data Format | | 9.4.3 | Echoing | | 9.4.4 | Break Signal | | 9.4.5 | Commands121 | | 9.4.6 | Baud Rate | # 9.2 Introduction This section describes the monitor ROM. The monitor ROM allows complete testing of the MCU through a single-wire interface with a host computer. MC68HC908BD48 - Rev. 1.0 #### 9.3 Features Features of the monitor ROM include: - Normal user-mode pin functionality - One pin dedicated to serial communication between monitor ROM and host computer - Standard mark/space non-return-to-zero (NRZ) communication with host computer - 9600 Baud communication with host computer - Execution of code in RAM or FLASH - FLASH memory programming # 9.4 Functional Description The monitor ROM receives and executes commands from a host computer. Figure 9-1 shows a sample circuit used to enter monitor mode and communicate with a host computer via a standard RS-232 interface. Simple monitor commands can access any memory address. In monitor mode, the MCU can execute host-computer code in RAM while all MCU pins retain normal operating mode functions. All communication between the host computer and the MCU is through the PTA0 pin. A level-shifting and multiplexing interface is required between PTA0 and the host computer. PTA0 is used in a wired-OR configuration and requires a pull-up resistor. Figure 9-1. Monitor Mode Circuit MC68HC908BD48 — Rev. 1.0 # 9.4.1 Entering Monitor Mode Table 9-1 shows the pin conditions for entering monitor mode. **Table 9-1. Mode Selection** | IRQ Pin | PTC0 Pin | PTC1 Pin | PTA0 Pin | PTC3 Pin | Mode | OSCOUT | Bus<br>Frequency | |------------------|----------|----------|----------|----------|---------|--------------|------------------| | V <sub>TST</sub> | 1 | 0 | 1 | 1 | Monitor | OSCXCLK<br>2 | OSCXCLK<br>4 | | V <sub>TST</sub> | 1 | 0 | 1 | 0 | Monitor | OSCXCLK | OSCXCLK<br>2 | # **NOTE:** Holding the PTC3 pin low when entering monitor mode causes a bypass of a divide-by-two stage at the oscillator. The OSCOUT frequency is equal to the OSCXCLK frequency, and the OSC1 input directly generates internal bus clocks. In this case, the OSC1 signal must have a 50% duty cycle at maximum bus frequency. Enter monitor mode with the pin configuration shown above by pulling RST low and then high. The rising edge of RST latches monitor mode. Once monitor mode is latched, the values on the specified pins can change. Once out of reset, the MCU monitor mode firmware then sends a break signal (10 consecutive logic zeros) to the host computer, indicating that it is ready to receive a command. The break signal also provides a timing reference to allow the host to determine the necessary baud rate. Monitor mode uses different vectors for reset and SWI. The alternate vectors are in the \$FE page instead of the \$FF page and allow code execution from the internal monitor firmware instead of user code. When the host computer has completed downloading code into the MCU RAM, This code can be executed by driving PTA0 low while asserting RST low and then high. The internal monitor ROM firmware will interpret the low on PTA0 as an indication to jump to RAM, and execution control will then continue from RAM. Execution of an SWI from the downloaded code will return program control to the internal monitor ROM firmware. Technical Data MC68HC908BD48 — Rev. 1.0 Alternatively, the host can send a RUN command, which executes an RTI, and this can be used to send control to the address on the stack pointer. The COP module is disabled in monitor mode as long as $V_{TST}$ is applied to the $\overline{IRQ}$ or the $\overline{RST}$ pin. (See Section 7. System Integration Module (SIM) for more information on modes of operation.) **Table 9-2** is a summary of the differences between user mode and monitor mode. | | Functions | | | | | | | | | |---------|-------------------------|-------------------------|------------------------|-----------------------|----------------------|--|--|--|--| | Modes | СОР | Reset<br>Vector<br>High | Reset<br>Vector<br>Low | SWI<br>Vector<br>High | SWI<br>Vector<br>Low | | | | | | User | Enabled | \$FFFE | \$FFFF | \$FFFC | \$FFFD | | | | | | Monitor | Disabled <sup>(1)</sup> | \$FEFE | \$FEFF | \$FEFC | \$FEFD | | | | | Table 9-2. Mode Differences #### Notes: #### 9.4.2 Data Format Communication with the monitor ROM is in standard non-return-to-zero (NRZ) mark/space data format. (See Figure 9-2 and Figure 9-3.) Figure 9-2. Monitor Data Format Figure 9-3. Sample Monitor Waveforms MC68HC908BD48 — Rev. 1.0 Technical Data If the high voltage (V<sub>TST</sub>) is removed from the IRQ pin, the SIM asserts its COP enable output. The COP is a mask option enabled or disabled by the COPD bit in the configuration register. The data transmit and receive rate can be anywhere from 4800 baud to 28.8 kbaud. Transmit and receive baud rates must be identical. # 9.4.3 Echoing As shown in **Figure 9-4**, the monitor ROM immediately echoes each received byte back to the PTA0 pin for error checking. Figure 9-4. Read Transaction Any result of a command appears after the echo of the last byte of the command. # 9.4.4 Break Signal A start bit followed by nine low bits is a break signal (see **Figure 9-5**). When the monitor receives a break signal, it drives the PTA0 pin high for the duration of two bits before echoing the break signal. Figure 9-5. Break Transaction #### 9.4.5 Commands The monitor ROM uses the following commands: - READ (read memory) - WRITE (write memory) - IREAD (indexed read) - IWRITE (indexed write) - READSP (read stack pointer) - RUN (run user program) Table 9-3. READ (Read Memory) Command Table 9-4. WRITE (Write Memory) Command Table 9-5. IREAD (Indexed Read) Command **Technical Data** MC68HC908BD48 - Rev. 1.0 **Description** Write to last address accessed + 1 **Operand** Specifies single data byte Data None Returned Opcode \$19 **Command Sequence** SENT TO MONITOR DATA DATA **IWRITE IWRITE ECHO** Table 9-6. IWRITE (Indexed Write) Command A sequence of IREAD or IWRITE commands can sequentially access a block of memory over the full 64-kbyte memory map. Description Reads stack pointer Operand None Data Returns stack pointer in high byte:low byte order Returned Opcode \$0C **Command Sequence** SENT TO MONITOR READSP READSP **ECHO** RETURN Table 9-7. READSP (Read Stack Pointer) Command Description Executes RTI instruction Operand None Data Returned None Opcode \$28 Command Sequence SENT TO MONITOR WONITOR RUN RUN ECHO Table 9-8. RUN (Run User Program) Command #### 9.4.6 Baud Rate The communication baud rate is controlled by crystal frequency and the state of the PTC3 pin upon entry into monitor mode. When PTC3 is high, the divide by ratio is 1024. If the PTC3 pin is at logic zero upon entry into monitor mode, the divide by ratio is 512. **Table 9-9. Monitor Baud Rate Selection** | Crystal Frequency | PTC3 Pin | Baud Rate | |-------------------|----------|-----------| | 19.66 MHz | 0 | 19200 bps | | 9.83 MHz | 0 | 9600 bps | | 9.83 MHz | 1 | 4800 bps | # Section 10. Timer Interface Module (TIM) # 10.1 Contents | 10.2 Introduction | |-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 10.3 Features | | 10.4 Pin Name Conventions126 | | 10.5 Functional Description 127 10.5.1 TIM Counter Prescaler 129 10.5.2 Input Capture 129 10.5.3 Output Compare 129 10.5.3.1 Unbuffered Output Compare 130 10.5.3.2 Buffered Output Compare 131 10.5.4 Pulse Width Modulation (PWM) 131 10.5.4.1 Unbuffered PWM Signal Generation 132 10.5.4.2 Buffered PWM Signal Generation 133 10.5.4.3 PWM Initialization 134 | | 10.6 Interrupts | | 10.7 Wait Mode135 | | 10.8 TIM During Break Interrupts | | 10.9 I/O Signals | | 10.10 I/O Registers.13710.10.1 TIM Status and Control Register (TSC)13710.10.2 TIM Counter Registers (TCNTH:TCNTL)13910.10.3 TIM Counter Modulo Registers (TMODH:TMODL)14010.10.4 TIM Channel Status and Control Registers (TSC0:TSC1)14110.10.5 TIM Channel Registers (TCH0H/L:TCH1H/L)145 | MC68HC908BD48 — Rev. 1.0 # **Timer Interface Module (TIM)** # 10.2 Introduction This section describes the timer interface module (TIM2, Version B). The TIM is a two-channel timer that provides a timing reference with input capture, output compare, and pulse-width-modulation functions. **Figure 10-1** is a block diagram of the TIM. #### 10.3 Features Features of the TIM include the following: - Two Input Capture/Output Compare Channels - Rising-Edge, Falling-Edge, or Any-Edge Input Capture Trigger - Set, Clear, or Toggle Output Compare Action - Buffered and Unbuffered Pulse Width Modulation (PWM) Signal Generation - Programmable TIM Clock Input - Seven-Frequency Internal Bus Clock Prescaler Selection - Free-Running or Modulo Up-Count Operation - Toggle Any Channel Pin on Overflow - TIM Counter Stop and Reset Bits - Modular Architecture Expandable to Eight Channels #### NOTE: TCH1 (timer channel 1) is not bonded to an external pin on this MCU. Therefore, any references to the timer TCH1 pin in the following text should be interpreted as not available — but the internal status and control registers are still available. #### 10.4 Pin Name Conventions The TIM share one I/O pin with one port E I/O pin. The full name of the TIM I/O pin is listed in **Table 10-1**. The generic pin name appear in the text that follows. **Table 10-1. Pin Name Conventions** | TIM Generic Pin Names: | TCH0 | TCH1 | | | |------------------------|---------------|---------------|--|--| | Full TIM Pin Names: | PTE0/SOG/TCH0 | Not Available | | | Technical Data MC68HC908BD48 — Rev. 1.0 # 10.5 Functional Description Figure 10-1 shows the structure of the TIM. The central component of the TIM is the 16-bit TIM counter that can operate as a free-running counter or a modulo up-counter. The TIM counter provides the timing reference for the input capture and output compare functions. The TIM counter modulo registers, TMODH:TMODL, control the modulo value of the TIM counter. Software can read the TIM counter value at any time without affecting the counting sequence. The two TIM channels are programmable independently as input capture or output compare channels. Figure 10-1. TIM Block Diagram MC68HC908BD48 — Rev. 1.0 **MOTOROLA** Table 10-2. TIM I/O Register Summary | | | | | | Ū | | • | | | | |--------|------------------------------------------|-----------------|-----------|-------|---------|------------|--------------|-------|------|--------| | Addr. | Register Name | | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | | TIM Status and Control | Read: | TOF | TOIE | TSTOP - | 0 | 0 | - PS2 | PS1 | PS0 | | \$000A | Register | Write: | 0 | TOIL | | TRST | | | | | | | (TSC) | Reset: | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | | | | Read: | Bit15 | Bit14 | Bit13 | Bit12 | Bit11 | Bit10 | Bit9 | Bit8 | | \$000C | TIM Counter Register High (TCNTH) | Write: | | | | | | | | | | | ( - / | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | Read: | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 | | \$000D | TIM Counter Register Low (TCNTL) | Write: | | | | | | | | | | | (::::=) | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | \$000E | TIM Counter Modulo<br>Register High | Read: | Bit15 | Bit14 | Bit13 | Bit12 | Bit11 | Bit10 | Bit9 | Bit8 | | | (TMODH) | Reset: | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | \$000F | TIM Counter Modulo<br>Register Low | Read:<br>Write: | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 | | | (TMODL) | Reset: | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | \$0010 | TIM Channel 0<br>Status/Control Register | Read:<br>Write: | CH0F<br>0 | CH0IE | MS0B | MS0A | ELS0B | ELS0A | TOV0 | CH0MAX | | | (TSC0) | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | \$0011 | TIM Channel 0<br>Register High | Read:<br>Write: | Bit15 | Bit14 | Bit13 | Bit12 | Bit11 | Bit10 | Bit9 | Bit8 | | | (TCH0H) | Reset: | | | lr | ndetermina | te after res | et | | | | \$0012 | TIM Channel 0<br>Register Low | Read:<br>Write: | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 | | | (TCH0L) | Reset: | | | lr | ndetermina | te after res | et | | | | \$0013 | TIM Channel 1<br>Status/Control Register | Read:<br>Write: | CH1F<br>0 | CH1IE | 0 | MS1A | ELS1B | ELS1A | TOV1 | CH1MAX | | | (TSC1) | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | #### 10.5.1 TIM Counter Prescaler The TIM clock source can be one of the seven prescaler outputs. The prescaler generates seven clock rates from the internal bus clock. The prescaler select bits, PS[2:0], in the TIM status and control register (TSC) select the TIM clock source. # 10.5.2 Input Capture With the input capture function, the TIM can capture the time at which an external event occurs. When an active edge occurs on the pin of an input capture channel, the TIM latches the contents of the TIM counter into the TIM channel registers, TCHxH:TCHxL. The polarity of the active edge is programmable. Input captures can generate TIM CPU interrupt requests. # 10.5.3 Output Compare With the output compare function, the TIM can generate a periodic pulse with a programmable polarity, duration, and frequency. When the counter reaches the value in the registers of an output compare channel, the TIM can set, clear, or toggle the channel pin. Output compares can generate TIM CPU interrupt requests. MC68HC908BD48 — Rev. 1.0 # Timer Interface Module (TIM) # 10.5.3.1 Unbuffered Output Compare Any output compare channel can generate unbuffered output compare pulses as described in **10.5.3 Output Compare**. The pulses are unbuffered because changing the output compare value requires writing the new value over the old value currently in the TIM channel registers. An unsynchronized write to the TIM channel registers to change an output compare value could cause incorrect operation for up to two counter overflow periods. For example, writing a new value before the counter reaches the old value but after the counter reaches the new value prevents any compare during that counter overflow period. Also, using a TIM overflow interrupt routine to write a new, smaller output compare value may cause the compare to be missed. The TIM may pass the new value before it is written. Use the following methods to synchronize unbuffered changes in the output compare value on channel x: - When changing to a smaller value, enable channel x output compare interrupts and write the new value in the output compare interrupt routine. The output compare interrupt occurs at the end of the current output compare pulse. The interrupt routine has until the end of the counter overflow period to write the new value. - when changing to a larger output compare value, enable channel x TIM overflow interrupts and write the new value in the TIM overflow interrupt routine. The TIM overflow interrupt occurs at the end of the current counter overflow period. Writing a larger value in an output compare interrupt routine (at the end of the current pulse) could cause two output compares to occur in the same counter overflow period. # 10.5.3.2 Buffered Output Compare Channels 0 and 1 can be linked to form a buffered output compare channel whose output appears on the TCH0 pin. The TIM channel registers of the linked pair alternately control the output. Setting the MS0B bit in TIM channel 0 status and control register (TSC0) links channel 0 and channel 1. The output compare value in the TIM channel 0 registers initially controls the output on the TCH0 pin. Writing to the TIM channel 1 registers enables the TIM channel 1 registers to synchronously control the output after the TIM overflows. At each subsequent overflow, the TIM channel registers (0 or 1) that control the output are the ones written to last. TSC0 controls and monitors the buffered output compare function, and TIM channel 1 status and control register (TSC1) is unused. While the MS0B bit is set, the channel 1 pin, TCH1, is available as a general-purpose I/O pin. #### NOTE: In buffered output compare operation, do not write new output compare values to the currently active channel registers. Writing to the active channel registers is the same as generating unbuffered output compares. #### 10.5.4 Pulse Width Modulation (PWM) By using the toggle-on-overflow feature with an output compare channel, the TIM can generate a PWM signal. The value in the TIM counter modulo registers determines the period of the PWM signal. The channel pin toggles when the counter reaches the value in the TIM counter modulo registers. The time between overflows is the period of the PWM signal. As Figure 10-2 shows, the output compare value in the TIM channel registers determines the pulse width of the PWM signal. The time between overflow and output compare is the pulse width. Program the TIM to clear the channel pin on output compare if the state of the PWM pulse is logic one. Program the TIM to set the pin if the state of the PWM pulse is logic zero. MC68HC908BD48 — Rev. 1.0 Figure 10-2. PWM Period and Pulse Width The value in the TIM counter modulo registers and the selected prescaler output determines the frequency of the PWM output. The frequency of an 8-bit PWM signal is variable in 256 increments. Writing \$00FF (255) to the TIM counter modulo registers produces a PWM period of 256 times the internal bus clock period if the prescaler select value is 000 (see 10.10.1 TIM Status and Control Register (TSC)). The value in the TIM channel registers determines the pulse width of the PWM output. The pulse width of an 8-bit PWM signal is variable in 256 increments. Writing \$0080 (128) to the TIM channel registers produces a duty cycle of 128/256 or 50%. # 10.5.4.1 Unbuffered PWM Signal Generation Any output compare channel can generate unbuffered PWM pulses as described in **10.5.4 Pulse Width Modulation (PWM)**. The pulses are unbuffered because changing the pulse width requires writing the new pulse width value over the old value currently in the TIM channel registers. An unsynchronized write to the TIM channel registers to change a pulse width value could cause incorrect operation for up to two PWM periods. For example, writing a new value before the counter reaches the old value but after the counter reaches the new value prevents any compare during that PWM period. Also, using a TIM overflow interrupt routine to Technical Data MC68HC908BD48 — Rev. 1.0 write a new, smaller pulse width value may cause the compare to be missed. The TIM may pass the new value before it is written. Use the following methods to synchronize unbuffered changes in the PWM pulse width on channel x: - When changing to a shorter pulse width, enable channel x output compare interrupts and write the new value in the output compare interrupt routine. The output compare interrupt occurs at the end of the current pulse. The interrupt routine has until the end of the PWM period to write the new value. - When changing to a longer pulse width, enable channel x TIM overflow interrupts and write the new value in the TIM overflow interrupt routine. The TIM overflow interrupt occurs at the end of the current PWM period. Writing a larger value in an output compare interrupt routine (at the end of the current pulse) could cause two output compares to occur in the same PWM period. NOTE: In PWM signal generation, do not program the PWM channel to toggle on output compare. Toggling on output compare prevents reliable 0% duty cycle generation and removes the ability of the channel to self-correct in the event of software error or noise. Toggling on output compare also can cause incorrect PWM signal generation when changing the PWM pulse width to a new, much larger value. # 10.5.4.2 Buffered PWM Signal Generation Channels 0 and 1 can be linked to form a buffered PWM channel whose output appears on the TCH0 pin. The TIM channel registers of the linked pair alternately control the pulse width of the output. Setting the MS0B bit in TIM channel 0 status and control register (TSC0) links channel 0 and channel 1. The TIM channel 0 registers initially control the pulse width on the TCH0 pin. Writing to the TIM channel 1 registers enables the TIM channel 1 registers to synchronously control the pulse width at the beginning of the next PWM period. At each subsequent overflow, the TIM channel registers (0 or 1) that control the pulse width are the ones written to last. TSC0 controls and monitors the buffered PWM function, and TIM channel 1 status and control register MC68HC908BD48 — Rev. 1.0 # Timer Interface Module (TIM) (TSC1) is unused. While the MS0B bit is set, the channel 1 pin, TCH1, is available as a general-purpose I/O pin. NOTE: In buffered PWM signal generation, do not write new pulse width values to the currently active channel registers. Writing to the active channel registers is the same as generating unbuffered PWM signals. #### 10.5.4.3 PWM Initialization To ensure correct operation when generating unbuffered or buffered PWM signals, use the following initialization procedure: - 1. In the TIM status and control register (TSC): - a. Stop the TIM counter by setting the TIM stop bit, TSTOP. - Reset the TIM counter by setting the TIM reset bit, TRST. - 2. In the TIM counter modulo registers (TMODH:TMODL), write the value for the required PWM period. - 3. In the TIM channel x registers (TCHxH:TCHxL), write the value for the required pulse width. - 4. In TIM channel x status and control register (TSCx): - a. Write 0:1 (for unbuffered output compare or PWM signals) or 1:0 (for buffered output compare or PWM signals) to the mode select bits, MSxB:MSxA. (See Table 10-4.) - b. Write 1 to the toggle-on-overflow bit, TOVx. - c. Write 1:0 (to clear output on compare) or 1:1 (to set output on compare) to the edge/level select bits, ELSxB:ELSxA. The output action on compare must force the output to the complement of the pulse width level. (See Table 10-4.) NOTE: In PWM signal generation, do not program the PWM channel to toggle on output compare. Toggling on output compare prevents reliable 0% duty cycle generation and removes the ability of the channel to self-correct in the event of software error or noise. Toggling on output compare can also cause incorrect PWM signal generation when changing the PWM pulse width to a new, much larger value. 5. In the TIM status control register (TSC), clear the TIM stop bit, TSTOP. Setting MS0B links channels 0 and 1 and configures them for buffered PWM operation. The TIM channel 0 registers (TCH0H:TCH0L) initially control the buffered PWM output. TIM status control register 0 (TSCR0) controls and monitors the PWM signal from the linked channels. MS0B takes priority over MS0A. Clearing the toggle-on-overflow bit, TOVx, inhibits output toggles on TIM overflows. Subsequent output compares try to force the output to a state it is already in and have no effect. The result is a 0% duty cycle output. Setting the channel x maximum duty cycle bit (CHxMAX) and clearing the TOVx bit generates a 100% duty cycle output. See 10.10.4 TIM Channel Status and Control Registers (TSC0:TSC1). # 10.6 Interrupts The following TIM sources can generate interrupt requests: - TIM overflow flag (TOF) The TOF bit is set when the TIM counter value rolls over to \$0000 after matching the value in the TIM counter modulo registers. The TIM overflow interrupt enable bit, TOIE, enables TIM overflow CPU interrupt requests. TOF and TOIE are in the TIM status and control register. - TIM channel flags (CH1F:CH0F) The CHxF bit is set when an input capture or output compare occurs on channel x. Channel x TIM CPU interrupt requests are controlled by the channel x interrupt enable bit, CHxIE. Channel x TIM CPU interrupt requests are enabled when CHxIE=1. CHxF and CHxIE are in the TIM channel x status and control register. # 10.7 Wait Mode The WAIT instruction puts the MCU in low-power-consumption standby mode. The TIM remains active after the execution of a WAIT instruction. In wait mode the TIM registers are not accessible by the CPU. Any enabled CPU interrupt request from the TIM can bring the MCU out of wait mode. MC68HC908BD48 — Rev. 1.0 # Timer Interface Module (TIM) If TIM functions are not required during wait mode, reduce power consumption by stopping the TIM before executing the WAIT instruction. # 10.8 TIM During Break Interrupts A break interrupt stops the TIM counter. The system integration module (SIM) controls whether status bits in other modules can be cleared during the break state. The BCFE bit in the break flag control register (BFCR) enables software to clear status bits during the break state. (See 8.8.3 Break Flag Control Register (BFCR).) To allow software to clear status bits during a break interrupt, write a logic one to the BCFE bit. If a status bit is cleared during the break state, it remains cleared when the MCU exits the break state. To protect status bits during the break state, write a logic zero to the BCFE bit. With BCFE at logic zero (its default state), software can read and write I/O registers during the break state without affecting status bits. Some status bits have a two-step read/write clearing procedure. If software does the first step on such a bit before the break, the bit cannot change during the break state as long as BCFE is at logic zero. After the break, doing the second step clears the status bit. # 10.9 I/O Signals Port E shares one of its pins with the TIM. The TIM channel I/O pin is PTE0/SOG/TCH0. TCH0 pin is programmable independently as an input capture pin or an output compare pin. It also can be configured as a buffered output compare or buffered PWM pin. # 10.10 I/O Registers The following I/O registers control and monitor operation of the TIM: - TIM status and control register (TSC) - TIM control registers (TCNTH:TCNTL) - TIM counter modulo registers (TMODH:TMODL) - TIM channel status and control registers (TSC0 and TSC1) - TIM channel registers (TCH0H:TCH0L and TCH1H:TCH1L) # 10.10.1 TIM Status and Control Register (TSC) The TIM status and control register does the following: - Enables TIM overflow interrupts - Flags TIM overflows - Stops the TIM counter - Resets the TIM counter - Prescales the TIM counter clock Figure 10-3. TIM Status and Control Register (TSC) # TOF — TIM Overflow Flag Bit This read/write flag is set when the TIM counter resets to \$0000 after reaching the modulo value programmed in the TIM counter modulo registers. Clear TOF by reading the TIM status and control register when TOF is set and then writing a logic zero to TOF. If another TIM MC68HC908BD48 — Rev. 1.0 # Timer Interface Module (TIM) overflow occurs before the clearing sequence is complete, then writing logic zero to TOF has no effect. Therefore, a TOF interrupt request cannot be lost due to inadvertent clearing of TOF. Reset clears the TOF bit. Writing a logic one to TOF has no effect. - 1 = TIM counter has reached modulo value - 0 = TIM counter has not reached modulo value # TOIE — TIM Overflow Interrupt Enable Bit This read/write bit enables TIM overflow interrupts when the TOF bit becomes set. Reset clears the TOIE bit. - 1 = TIM overflow interrupts enabled - 0 = TIM overflow interrupts disabled # TSTOP — TIM Stop Bit This read/write bit stops the TIM counter. Counting resumes when TSTOP is cleared. Reset sets the TSTOP bit, stopping the TIM counter until software clears the TSTOP bit. - 1 = TIM counter stopped - 0 = TIM counter active # **NOTE:** Do not set the TSTOP bit before entering wait mode if the TIM is required to exit wait mode. #### TRST — TIM Reset Bit Setting this write-only bit resets the TIM counter and the TIM prescaler. Setting TRST has no effect on any other registers. Counting resumes from \$0000. TRST is cleared automatically after the TIM counter is reset and always reads as logic zero. Reset clears the TRST bit. - 1 = Prescaler and TIM counter cleared - 0 = No effect # **NOTE:** Setting the TSTOP and TRST bits simultaneously stops the TIM counter at a value of \$0000. #### PS[2:0] — Prescaler Select Bits These read/write bits select either the TCLK pin or one of the seven prescaler outputs as the input to the TIM counter as **Table 10-3** shows. Reset clears the PS[2:0] bits. **Table 10-3. Prescaler Selection** | PS2 | PS1 | PS0 | TIM Clock Source | | | | |-----|-----|-----|-------------------------|--|--|--| | 0 | 0 | 0 | Internal Bus Clock ÷ 1 | | | | | 0 | 0 | 1 | Internal Bus Clock ÷ 2 | | | | | 0 | 1 | 0 | Internal Bus Clock ÷ 4 | | | | | 0 | 1 | 1 | Internal Bus Clock ÷ 8 | | | | | 1 | 0 | 0 | Internal Bus Clock ÷ 16 | | | | | 1 | 0 | 1 | Internal Bus Clock ÷ 32 | | | | | 1 | 1 | 0 | Internal Bus Clock ÷ 64 | | | | | 1 | 1 | 1 | Not available | | | | # 10.10.2 TIM Counter Registers (TCNTH:TCNTL) The two read-only TIM counter registers contain the high and low bytes of the value in the TIM counter. Reading the high byte (TCNTH) latches the contents of the low byte (TCNTL) into a buffer. Subsequent reads of TCNTH do not affect the latched TCNTL value until TCNTL is read. Reset clears the TIM counter registers. Setting the TIM reset bit (TRST) also clears the TIM counter registers. **NOTE:** If you read TCNTH during a break interrupt, be sure to unlatch TCNTL by reading TCNTL before exiting the break interrupt. Otherwise, TCNTL retains the value latched during the break. # **Timer Interface Module (TIM)** Figure 10-4. TIM Counter Registers (TCNTH:TCNTL) # 10.10.3 TIM Counter Modulo Registers (TMODH:TMODL) The read/write TIM modulo registers contain the modulo value for the TIM counter. When the TIM counter reaches the modulo value, the overflow flag (TOF) becomes set, and the TIM counter resumes counting from \$0000 at the next clock. Writing to the high byte (TMODH) inhibits the TOF bit and overflow interrupts until the low byte (TMODL) is written. Reset sets the TIM counter modulo registers. Figure 10-5. TIM Counter Modulo Registers (TMODH:TMODL) **NOTE:** Reset the TIM counter before writing to the TIM counter modulo registers. # 10.10.4 TIM Channel Status and Control Registers (TSC0:TSC1) Each of the TIM channel status and control registers does the following: - Flags input captures and output compares - Enables input capture and output compare interrupts - Selects input capture, output compare, or PWM operation - Selects high, low, or toggling output on output compare - Selects rising edge, falling edge, or any edge as the active input capture trigger - Selects output toggling on TIM overflow - Selects 100% PWM duty cycle - Selects buffered or unbuffered output compare/PWM operation Figure 10-6. TIM Channel Status and Control Registers (TSC0:TSC1) # CHxF — Channel x Flag Bit When channel x is an input capture channel, this read/write bit is set when an active edge occurs on the channel x pin. When channel x is an output compare channel, CHxF is set when the value in the TIM counter registers matches the value in the TIM channel x registers. When TIM CPU interrupt requests are enabled (CHxIE=1), clear CHxF by reading the TIM channel x status and control register with CHxF set and then writing a logic zero to CHxF. If another interrupt request occurs before the clearing sequence is complete, then writing logic zero to CHxF has no effect. Therefore, an interrupt request cannot be lost due to inadvertent clearing of CHxF. Reset clears the CHxF bit. Writing a logic one to CHxF has no effect. - 1 = Input capture or output compare on channel x - 0 = No input capture or output compare on channel x #### CHxIE — Channel x Interrupt Enable Bit This read/write bit enables TIM CPU interrupt service requests on channel x. Reset clears the CHxIE bit. - 1 = Channel x CPU interrupt requests enabled - 0 = Channel x CPU interrupt requests disabled **Technical Data** MC68HC908BD48 — Rev. 1.0 #### MSxB — Mode Select Bit B This read/write bit selects buffered output compare/PWM operation. MSxB exists only in the TIM channel 0 status and control register. Setting MS0B disables the channel 1 status and control register and reverts TCH1 to general-purpose I/O. Reset clears the MSxB bit. - 1 = Buffered output compare/PWM operation enabled - 0 = Buffered output compare/PWM operation disabled #### MSxA — Mode Select Bit A When ELSxB:A $\neq$ 00, this read/write bit selects either input capture operation or unbuffered output compare/PWM operation. See Table 10-4. - 1 = Unbuffered output compare/PWM operation - 0 = Input capture operation When ELSxB:A = 00, this read/write bit selects the initial output level of the TCHx pin. (See **Table 10-4**.). Reset clears the MSxA bit. - 1 = Initial output level low - 0 = Initial output level high # **NOTE:** Before changing a channel function by writing to the MSxB or MSxA bit, set the TSTOP and TRST bits in the TIM status and control register (TSC). #### ELSxB and ELSxA — Edge/Level Select Bits When channel x is an input capture channel, these read/write bits control the active edge-sensing logic on channel x. When channel x is an output compare channel, ELSxB and ELSxA control the channel x output behavior when an output compare occurs. When ELSxB and ELSxA are both clear, channel x is not connected to an I/O port, and pin TCHx is available as a general-purpose port I/O pin. **Table 10-4** shows how ELSxB and ELSxA work. Reset clears the ELSxB and ELSxA bits. Table 10-4. Mode, Edge, and Level Selection | MSxB | MSxA | ELSxB | ELSxA | Mode | Configuration | |------|------|-------|-------|----------------------|------------------------------------------------------| | Х | 0 | 0 | 0 | Output | Pin under Port Control;<br>Initial Output Level High | | Х | 1 | 0 | 0 | Preset | Pin under Port Control;<br>Initial Output Level Low | | 0 | 0 | 0 | 1 | | Capture on Rising Edge Only | | 0 | 0 | 1 | 0 | Input<br>Capture | Capture on Falling Edge Only | | 0 | 0 | 1 | 1 | | Capture on Rising or Falling Edge | | 0 | 1 | 0 | 1 | Output | Toggle Output on Compare | | 0 | 1 | 1 | 0 | Compare | Clear Output on Compare | | 0 | 1 | 1 | 1 | or PWM | Set Output on Compare | | 1 | Х | 0 | 1 | Buffered | Toggle Output on Compare | | 1 | Х | 1 | 0 | Output<br>Compare or | Clear Output on Compare | | 1 | Х | 1 | 1 | Buffered<br>PWM | Set Output on Compare | **NOTE:** Before enabling a TIM channel register for input capture operation, make sure that the PTDx/TCHx pin is stable for at least two bus clocks. TOVx — Toggle-On-Overflow Bit When channel x is an output compare channel, this read/write bit controls the behavior of the channel x output when the TIM counter overflows. When channel x is an input capture channel, TOVx has no effect. Reset clears the TOVx bit. - 1 = Channel x pin toggles on TIM counter overflow. - 0 = Channel x pin does not toggle on TIM counter overflow. **NOTE:** When TOVx is set, a TIM counter overflow takes precedence over a channel x output compare if both occur at the same time. CHxMAX — Channel x Maximum Duty Cycle Bit When the TOVx bit is at logic zero, setting the CHxMAX bit forces the duty cycle of buffered and unbuffered PWM signals to 100%. As **Figure 10-7** shows, the CHxMAX bit takes effect in the cycle after it is set or cleared. The output stays at the 100% duty cycle level until the cycle after CHxMAX is cleared. Figure 10-7. CHxMAX Latency #### 10.10.5 TIM Channel Registers (TCH0H/L:TCH1H/L) These read/write registers contain the captured TIM counter value of the input capture function or the output compare value of the output compare function. The state of the TIM channel registers after reset is unknown. In input capture mode (MSxB:MSxA = 0:0), reading the high byte of the TIM channel x registers (TCHxH) inhibits input captures until the low byte (TCHxL) is read. In output compare mode (MSxB:MSxA $\neq$ 0:0), writing to the high byte of the TIM channel x registers (TCHxH) inhibits output compares until the low byte (TCHxL) is written. ## Timer Interface Module (TIM) Figure 10-8. TIM Channel Registers (TCH0H/L:TCH1H/L) # Section 11. Pulse Width Modulator (PWM) #### 11.1 Contents | 11.2 | Introduction1 | 47 | |--------|-------------------------------------------------|-----| | 11.3 | Functional Description1 | 147 | | 11.4 | PWM Registers1 | 149 | | 11.4.1 | PWM Data Registers 0 to 15 (0PWM-15PWM)1 | 50 | | 11.4.2 | PWM Control Registers 1 and 2 (PWMCR1:PWMCR2) 1 | 151 | #### 11.2 Introduction Sixteen 8-bits PWM channels are available on the MC68HC908BD48. Channels 0 to 7 are shared with port-B I/O pins under the control of the PWM control register 1. Channels 8 to 15 are shared with port-A I/O pins under the control of the PWM control register 2. ### 11.3 Functional Description Each 8-bit PWM channel is composed of an 8-bit register which contains a 5-bit PWM in MSB portion and a 3-bit binary rate multiplier (BRM) in LSB portion. There are 16 PWM data registers as shown in **Table 11-1**. The value programmed in the 5-bit PWM portion will determine the pulse length of the output. The clock to the 5-bit PWM portion is the system clock, the repetition rate of the output is hence 187.5KHz at 6MHz clock. The 3-bit BRM will generate a number of narrow pulses which are equally distributed among an 8-PWM-cycle frame. The number of pulses generated is equal to the number programmed in the 3-bit BRM portion. Examples of the waveforms are shown in **Figure 11-3**. MC68HC908BD48 — Rev. 1.0 ### **Pulse Width Modulator (PWM)** Combining the 5-bit PWM together with the 3-bit BRM, the average duty cycle at the output will be (M+N/8)/32, where M is the content of the 5-bit PWM portion, and N is the content of the 3-bit BRM portion. Using this mechanism, a true 8-bit resolution PWM type DAC with reasonably high repetition rate can be obtained. The value of each PWM Data Register is continuously compared with the content of an internal counter to determine the state of each PWM channel output pin. Double buffering is not used in this PWM design. Table 11-1. PWM I/O Register Summary | Addr. | Register Name | | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | |--------|---------------------------------------|-----------------|-------|-------|-------|-------|-------|-------|-------|-------| | \$0020 | PWM0 Data Register<br>(0PWM) | Read:<br>Write: | 0PWM4 | 0PWM3 | 0PWM2 | 0PWM1 | 0PWM0 | 0BRM2 | 0BRM1 | 0BRM0 | | \$0021 | PWM1 Data Register<br>(1PWM) | Read:<br>Write: | 1PWM4 | 1PWM3 | 1PWM2 | 1PWM1 | 1PWM0 | 1BRM2 | 1BRM1 | 1BRM0 | | \$0022 | PWM2 Data Register<br>(2PWM) | Read:<br>Write: | 2PWM4 | 2PWM3 | 2PWM2 | 2PWM1 | 2PWM0 | 2BRM2 | 2BRM1 | 2BRM0 | | \$0023 | PWM3 Data Register<br>(3PWM) | Read:<br>Write: | 3PWM4 | 3PWM3 | 3PWM2 | 3PWM1 | 3PWM0 | 3BRM2 | 3BRM1 | 3BRM0 | | \$0024 | PWM4 Data Register<br>(4PWM) | Read:<br>Write: | 4PWM4 | 4PWM3 | 4PWM2 | 4PWM1 | 4PWM0 | 4BRM2 | 4BRM1 | 4BRM0 | | \$0025 | PWM5 Data Register<br>(5PWM) | Read:<br>Write: | 5PWM4 | 5PWM3 | 5PWM2 | 5PWM1 | 5PWM0 | 5BRM2 | 5BRM1 | 5BRM0 | | \$0026 | PWM6 Data Register<br>(6PWM) | Read:<br>Write: | 6PWM4 | 6PWM3 | 6PWM2 | 6PWM1 | 6PWM0 | 6BRM2 | 6BRM1 | 6BRM0 | | \$0027 | PWM7 Data Register<br>(7PWM) | Read:<br>Write: | 7PWM4 | 7PWM3 | 7PWM2 | 7PWM1 | 7PWM0 | 7BRM2 | 7BRM1 | 7BRM0 | | \$0028 | PWM Control<br>Register 1<br>(PWMCR1) | Read:<br>Write: | PWM7E | PWM6E | PWM5E | PWM4E | PWM3E | PWM2E | PWM1E | PWM0E | | | | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | **Technical Data** MC68HC908BD48 - Rev. 1.0 Table 11-1. PWM I/O Register Summary | | | | | | • | | • | | | | |--------|---------------------------------------|-----------------|--------|--------|--------|--------|--------|--------|--------|--------| | \$0051 | PWM8 Data Register<br>(8PWM) | Read:<br>Write: | 8PWM4 | 8PWM3 | 8PWM2 | 8PWM1 | 8PWM0 | 8BRM2 | 8BRM1 | 8BRM0 | | \$0052 | PWM9 Data Register<br>(9PWM) | Read:<br>Write: | 9PWM4 | 9PWM3 | 9PWM2 | 9PWM1 | 9PWM0 | 9BRM2 | 9BRM1 | 9BRM0 | | \$0053 | PWM10 Data Register<br>(10PWM) | Read:<br>Write: | 10PWM4 | 10PWM3 | 10PWM2 | 10PWM1 | 10PWM0 | 10BRM2 | 10BRM1 | 10BRM0 | | \$0054 | PWM11 Data Register<br>(11PWM) | Read:<br>Write: | 11PWM4 | 11PWM3 | 11PWM2 | 11PWM1 | 11PWM0 | 11BRM2 | 11BRM1 | 11BRM0 | | \$0055 | PWM12 Data Register<br>(12PWM) | Read:<br>Write: | 12PWM4 | 12PWM3 | 12PWM2 | 12PWM1 | 12PWM0 | 12BRM2 | 12BRM1 | 12BRM0 | | \$0056 | PWM13 Data Register<br>(13PWM) | Read:<br>Write: | 13PWM4 | 13PWM3 | 13PWM2 | 13PWM1 | 13PWM0 | 13BRM2 | 13BRM1 | 13BRM0 | | \$0057 | PWM14 Data Register<br>(14PWM) | Read:<br>Write: | 14PWM4 | PWM3 | 14PWM2 | 14PWM1 | 14PWM0 | 14BRM2 | 14BRM1 | 14BRM0 | | \$0058 | PWM15 Data Register<br>(15PWM) | Read:<br>Write: | 15PWM4 | 15PWM3 | 15PWM2 | 15PWM1 | 15PWM0 | 15BRM2 | 15BRM1 | 15BRM0 | | \$0059 | PWM Control<br>Register 2<br>(PWMCR2) | Read:<br>Write: | PWM15E | PWM14E | PWM13E | PWM12E | PWM11E | PWM10E | PWM9E | PWM8E | | | | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | # 11.4 PWM Registers The PWM module uses of 18 registers for data and control functions. - 16 PWM data registers (\$0020-\$0027 and \$0051-\$0058) - 2 PWM control registers (\$0028 and \$0059) #### 11.4.1 PWM Data Registers 0 to 15 (0PWM-15PWM) Figure 11-1. PWM Data Registers 0 to 15 (0PWM-15PWM) The output waveform of the 16 PWM channels are each configured by an 8-bit register, which contains a 5-bit PWM in MSB portion and a 3-bit binary rate multiplier (BRM) in LSB portion xPWM4-xPWM0 — PWM Bits The value programmed in the 5-bit PWM portion will determine the pulse length of the output. The clock to the 5-bit PWM portion is the system clock (CPU clock), the repetition rate of the output is hence $f_{OP} \div 32$ . Examples of PWM output waveforms are shown in **Figure 11-3**. xBRM2-xBRM0 — Binary Rate Multiplier Bits The 3-bit BRM will generate a number of narrow pulses which are equally distributed among an 8-PWM-cycle frame. The number of pulses generated is equal to the number programmed in the 3-bit BRM portion. Examples of PWM output waveforms are shown in **Figure 11-3**. #### 11.4.2 PWM Control Registers 1 and 2 (PWMCR1:PWMCR2) | \$0028 | PWM Control<br>Register 1<br>(PWMCR1) | Read:<br>Write: | PWM7E | PWM6E | PWM5E | PWM4E | PWM3E | PWM2E | PWM1E | PWM0E | | |--------|---------------------------------------|-----------------|--------|--------|--------|--------|--------|--------|-------|-------|--| | \$0059 | PWM Control<br>Register 2<br>(PWMCR2) | Read:<br>Write: | PWM15E | PWM14E | PWM13E | PWM12E | PWM11E | PWM10E | PWM9E | PWM8E | | | | | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Figure 11-2. PWM Control Register 1 and 2 (PWMCR1:PWMCR2) PWM15E-PWM0E — PWM Output Enable Setting a bit to 1 will enable the corresponding PWM channel to use as PWM output. A zero configures the corresponding PWM pin as a standard I/O port pin. Reset clears these bits. - 1 = Port pin configured as PWM output - 0 = Port pin configured as standard I/O port pin. Table 11-2. PWM Channels and Port I/O pins | Port Pin | PWM<br>Channel | Control<br>Bit | |----------|----------------|----------------| | PTB0 | PWM0 | PWM0E | | PTB1 | PWM1 | PWM1E | | PTB2 | PWM2 | PWM2E | | PTB3 | PWM3 | PWM3E | | PTB4 | PWM4 | PWM4E | | PTB5 | PWM5 | PWM5E | | PTB6 | PWM6 | PWM6E | | PTB7 | PWM7 | PWM7E | | Port Pin | PWM<br>Channel | Control<br>Bit | |----------|----------------|----------------| | PTA0 | PWM8 | PWM8E | | PTA1 | PWM9 | PWM9E | | PTA2 | PWM10 | PWM10E | | PTA3 | PWM11 | PWM11E | | PTA4 | PWM12 | PWM12E | | PTA5 | PWM13 | PWM13E | | PTA6 | PWM14 | PWM14E | | PTA7 | PWM15 | PWM15E | # **Pulse Width Modulator (PWM)** | N | PWM cycles where pulses are inserted in a 8-cycle frame | Number of inserted pulses in a 8-cycle frame | |-----|---------------------------------------------------------|----------------------------------------------| | xx1 | 4 | 1 | | x1x | 2, 6 | 2 | | 1xx | 1, 3, 5, 7 | 4 | Figure 11-3. 8-Bit PWM Output Waveforms # Section 12. Analog-to-Digital Converter (ADC) #### 12.1 Contents | 12.2 | Introduction153 | |--------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------| | 12.3 | Features | | 12.4<br>12.4.1<br>12.4.2<br>12.4.3<br>12.4.4<br>12.4.5 | Functional Description154ADC Port I/O Pins155Voltage Conversion156Conversion Time156Continuous Conversion156Accuracy and Precision157 | | 12.5 | Interrupts157 | | 12.6<br>12.6.1<br>12.6.2 | Low-Power Modes | | 12.7<br>12.7.1 | I/O Signals | | 12.8<br>12.8.1<br>12.8.2<br>12.8.3 | I/O Registers | ### 12.2 Introduction This section describes the analog-to-digital converter (ADC). The ADC is an 8-bit 6-channels analog-to-digital converter. MC68HC908BD48 — Rev. 1.0 ### **Analog-to-Digital Converter (ADC)** #### 12.3 Features Features of the ADC module include: - 6 Channels ADC with Multiplexed Input - Linear Successive Approximation - 8-Bit Resolution - Single or Continuous Conversion - Conversion Complete Flag or Conversion Complete Interrupt - Selectable ADC Clock Addr. Bit 7 6 5 4 2 1 Bit 0 **Register Name** 3 Read: COCO \$005D ADC Status and Control AIEN **ADCO** ADCH4 ADCH3 ADCH2 ADCH1 ADCH0 Register Write: (ADSCR) Reset: 0 0 0 1 1 1 1 1 AD7 Read: AD6 AD5 AD4 AD3 AD2 AD1 AD0 \$005E ADC Data Register Write: (ADR) Indeterminate after Reset Reset: Read: 0 0 0 0 **ADC Input Clock** \$005F ADIV2 ADIV1 ADIV0 Register Write: (ADICLK) Reset: 0 0 0 0 0 0 0 0 = Unimplemented **Table 12-1. ADC Register Summary** ### 12.4 Functional Description Four ADC channels are available for sampling external sources at pins PTC5–PTC0. An analog multiplexer allows the single ADC converter to select one of the 6 ADC channels as ADC voltage input (ADCVIN). ADCVIN is converted by the successive approximation register-based counters. The ADC resolution is 8 bits. When the conversion is completed, ADC puts the result in the ADC data register and sets a flag or generates an interrupt. **Figure 12-1** shows a block diagram of the ADC. **Technical Data** MC68HC908BD48 — Rev. 1.0 Figure 12-1. ADC Block Diagram #### 12.4.1 ADC Port I/O Pins PTC5–PTC0 are general-purpose I/O pins that are shared with the ADC channels. The channel select bits (ADC status control register, \$005D), define which ADC channel/port pin will be used as the input signal. The ADC overrides the port I/O logic by forcing that pin as input to the ADC. The remaining ADC channels/port pins are controlled by the port I/O logic and can be used as general-purpose I/O. Writes to the port register MC68HC908BD48 — Rev. 1.0 ### **Analog-to-Digital Converter (ADC)** or DDR will not have any affect on the port pin that is selected by the ADC. Read of a port pin which is in use by the ADC will return an unknown state if the corresponding DDR bit is at logic 0. If the DDR bit is at logic 1, the value in the port data latch is read. #### 12.4.2 Voltage Conversion When the input voltage to the ADC equals $\frac{2}{3}$ V<sub>DD</sub>, the ADC converts the signal to \$FF (full scale). If the input voltage equals V<sub>SS</sub>, the ADC converts it to \$00. Input voltage between $\frac{2}{3}$ V<sub>DD</sub> and V<sub>SS</sub> are a straight-line linear conversion. All other input voltages will result in \$FF if greater than $\frac{2}{3}$ V<sub>DD</sub> and \$00 if less than V<sub>SS</sub>. **NOTE:** Input voltage should not exceed the analog supply voltages. #### 12.4.3 Conversion Time Twelve ADC internal clocks are required to perform one conversion. The ADC starts a conversion on the first rising edge of the ADC internal clock immediately following a write to the ADSCR. If the ADC internal clock is selected to run at 1 MHz, then one conversion will take $12\mu s$ to complete. With a 1 MHz ADC internal clock the maximum sample rate is 83.3 kHz. Number of Bus Cycles = Conversion Time $\times$ Bus Frequency #### 12.4.4 Continuous Conversion In the continuous conversion mode, the ADC continuously converts the selected channel filling the ADC data register with new data after each conversion. Data from the previous conversion will be overwritten whether that data has been read or not. Conversions will continue until the ADCO bit is cleared. The COCO bit (ADC status control register, \$005D) is set after each conversion and can be cleared by writing the ADC status and control register or reading of the ADC data register. Technical Data MC68HC908BD48 — Rev. 1.0 #### 12.4.5 Accuracy and Precision The conversion process is monotonic and has no missing codes. #### 12.5 Interrupts When the AIEN bit is set, the ADC module is capable of generating a CPU interrupt after each ADC conversion. A CPU interrupt is generated if the COCO bit is at logic 0. The COCO bit is not used as a conversion complete flag when interrupts are enabled. #### 12.6 Low-Power Modes The following subsections describe the low-power modes. #### 12.6.1 Wait Mode The ADC continues normal operation during wait mode. Any enabled CPU interrupt request from the ADC can bring the MCU out of wait mode. If the ADC is not required to bring the MCU out of wait mode, power down the ADC by setting the ADCH[4:0] bits in the ADC status and control register to logic 1's before executing the WAIT instruction. #### 12.6.2 Stop Mode The ADC module is inactive after the execution of a STOP instruction. Any pending conversion is aborted. ADC conversions resume when the MCU exits stop mode. Allow one conversion cycle to stabilize the analog circuitry before attempting a new ADC conversion after exiting stop mode. ### 12.7 I/O Signals The ADC module has 6 channels that are shared with I/O port C. MC68HC908BD48 — Rev. 1.0 ### **Analog-to-Digital Converter (ADC)** #### 12.7.1 ADC Voltage In (ADCVIN) ADCVIN is the input voltage signal from one of the 6 ADC channels to the ADC module. ### 12.8 I/O Registers Three I/O registers control and monitor ADC operation: - ADC status and control register (ADSCR, \$005D) - ADC data register (ADR, \$005E) - ADC clock register (ADICLK, \$005F) #### 12.8.1 ADC Status and Control Register The following paragraphs describe the function of the ADC status and control register. Figure 12-2. ADC Status and Control Register (ADSCR) #### COCO — Conversions Complete Bit When the AIEN bit is a logic 0, the COCO is a read-only bit which is set each time a conversion is completed. This bit is cleared whenever the ADC status and control register is written or whenever the ADC data register is read. Reset clears this bit. - 1 = conversion completed (AIEN = 0) - 0 = conversion not completed (AIEN = 0) When the AIEN bit is a logic 1 (CPU interrupt enabled), the COCO is a read-only bit, and will always be logic 0 when read. #### AIEN — ADC Interrupt Enable Bit When this bit is set, an interrupt is generated at the end of an ADC conversion. The interrupt signal is cleared when the data register is read or the status/control register is written. Reset clears the AIEN bit. - 1 = ADC interrupt enabled - 0 = ADC interrupt disabled #### ADCO — ADC Continuous Conversion Bit When set, the ADC will convert samples continuously and update the ADR register at the end of each conversion. Only one conversion is allowed when this bit is cleared. Reset clears the ADCO bit. - 1 = Continuous ADC conversion - 0 = One ADC conversion #### ADCH[4:0] — ADC Channel Select Bits ADCH[4:0] form a 5-bit field which is used to select one of the ADC channels. The five channel select bits are detailed in the following table. Care should be taken when using a port pin as both an analog and a digital input simultaneously to prevent switching noise from corrupting the analog signal. (See **Table 12-2**.) The ADC subsystem is turned off when the channel select bits are all set to one. This feature allows for reduced power consumption for the MCU when the ADC is not used. Reset sets all of these bits to a logic 1. **NOTE:** Recovery from the disabled state requires one conversion cycle to stabilize. **Table 12-2. MUX Channel Select** | ADCH4 | ADCH3 | ADCH2 | ADCH1 | ADCH0 | ADC Channel | Input Select | |-------|-------|-------|-------|-------|-------------|-------------------------------| | 0 | 0 | 0 | 0 | 0 | ADC0 | PTC0 | | 0 | 0 | 0 | 0 | 1 | ADC1 | PTC1 | | 0 | 0 | 0 | 1 | 0 | ADC2 | PTC2 | | 0 | 0 | 0 | 1 | 1 | ADC3 | PTC3 | | 0 | 0 | 1 | 0 | 0 | ADC4 | PTC4 | | 0 | 0 | 1 | 0 | 1 | ADC5 | PTC5 | | 0 | 0 | 1 | 1 | 0 | | | | : | : | : | : | : | _ | Unused<br>(see Note 1) | | 1 | 1 | 0 | 1 | 0 | | , | | 1 | 1 | 0 | 1 | 1 | _ | Reserved | | 1 | 1 | 1 | 0 | 0 | _ | Unused | | 1 | 1 | 1 | 0 | 1 | | V <sub>DDA</sub> (see Note 2) | | 1 | 1 | 1 | 1 | 0 | | V <sub>SSA</sub> (see Note 2) | | 1 | 1 | 1 | 1 | 1 | | ADC power off | #### NOTES: - 1. If any unused channels are selected, the resulting ADC conversion will be unknown. - 2. The voltage levels supplied from internal reference nodes as specified in the table are used to verify the operation of the ADC converter both in production test and for user applications. #### 12.8.2 ADC Data Register One 8-bit result register is provided. This register is updated each time an ADC conversion completes. Figure 12-3. ADC Data Register (ADR) Technical Data MC68HC908BD48 - Rev. 1.0 ### 12.8.3 ADC Input Clock Register This register selects the clock frequency for the ADC. Figure 12-4. ADC Input Clock Register (ADICLK) ADIV2:ADIV0 — ADC Clock Prescaler Bits ADIV2, ADIV1, and ADIV0 form a 3-bit field which selects the divide ratio used by the ADC to generate the internal ADC clock. **Table 12-3** shows the available clock configurations. The ADC clock should be set to approximately 1MHz. With an internal bus frequency of 6MHz, set ADIV[2:0] = 010, for a divide by four ADC clock rate. Table 12-3. ADC Clock Divide Ratio | ADIV2 | ADIV1 | ADIV0 | ADC Clock Rate | |-------|-------|-------|-------------------------| | 0 | 0 | 0 | Internal bus clock ÷ 1 | | 0 | 0 | 1 | Internal bus clock ÷ 2 | | 0 | 1 | 0 | Internal bus clock ÷ 4 | | 0 | 1 | 1 | Internal bus clock ÷ 8 | | 1 | Х | Х | Internal bus clock ÷ 16 | X = don't care # Analog-to-Digital Converter (ADC) # Section 13. Universal Serial Bus Module (USB) #### 13.1 Contents | 13.2 | Introduction | |--------|----------------------------------------| | 13.3 | Features | | 13.4 | I/O Pins | | 13.5 | Registers165 | | 13.5.1 | USB Address Register (UADR) | | 13.5.2 | USB Interrupt Register (UINTR)166 | | 13.5.3 | USB Interrupt Register 1 (UIR1)169 | | 13.5.4 | USB Control Register 0 (UCR0)171 | | 13.5.5 | USB Control Register 1 (UCR1)172 | | 13.5.6 | USB Control Register 2 (UCR2)174 | | 13.5.7 | USB Status Register (USR) | | 13.5.8 | USB Endpoint 0 Data Registers 0 to 7 | | | (UD0R0–UD0R7) | | 13.5.9 | USB Endpoint 1/2 Data Registers 0 to 7 | | | (UD1R0–UD1R7) | | | | #### 13.2 Introduction This USB module is designed to serve as a low-speed (LS) USB device per the *Universal Serial Bus Specification* Rev 1.0. Three types of USB data transfers are supported: control, interrupt, and bulk (transmit only). Endpoint 0 functions as a receive/transmit control endpoint. Endpoints 1 and 2 can function as interrupt or bulk, but only in transmit direction. MC68HC908BD48 — Rev. 1.0 #### 13.3 Features Features of the USB (universal serial bus) module include the following: - Integrated 3.3-volt regulator with 3.3-volt output pin - Integrated USB transceiver supporting low-speed functions - USB data control logic - Packet decoding/generation - CRC (cyclic redundancy check) generation and checking - NRZI (non-return-to zero inserted) encoding/decoding - Bit-stuffing - USB reset support - Control endpoint 0 and interrupt endpoints 1 and 2 - Two 8-byte transmit buffers - One 8-byte receive buffer - Suspend and resume operations - Remote wakeup support - USB generated interrupts - Transaction interrupt driven - Resume interrupt - End-of-pack (EOP) interrupt - STALL, NAK, and ACK handshake generation #### 13.4 I/O Pins The USB module uses two I/O pins, shared with standard port I/O pins. The full name of the USB I/O pins are listed in **Table 13-1**. The generic pin name appear in the text that follows. **Table 13-1. Pin Name Conventions** | Gene | USB<br>ric Pin Names: | Full MCU Pin Names: | Pin Selected for USB Function By: | |------|-----------------------|---------------------|-----------------------------------| | | D+ | PTD0/D+ | USBD+E bit in PDCR (\$0049) | | | D- | PTD1/D- | USBD-E bit in PDCR (\$0049) | Technical Data MC68HC908BD48 — Rev. 1.0 Table 13-2. USB I/O Register Summary | Addr. | Register Name | | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | |--------------|-------------------------------------|-----------------|---------------------------|-------------|---------|--------------|---------------|---------|---------|---------| | \$0029 L | USB Address Register<br>(UADR) | Read:<br>Write: | USBEN | UADD6 | UADD5 | UADD4 | UADD3 | UADD2 | UADD1 | UADD0 | | | (0.1211) | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | \$002A | USB Interrupt Register<br>(UINTR) | Read: | TBEF | RBFF | EOPIF | RSTIF | TDIE | DDIE | FORIE | DOTIE | | | | Write: | | | | | TBIE | RBIE | EOPIE | RSTIE | | | | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | \$002B | USB Control Register 0<br>(UCR0) | Read:<br>Write: | T0SEQ | STALL0 | TX0E | RX0E | TP0SIZ3 | TP0SIZ2 | TP0SIZ1 | TP0SIZ0 | | | (55.15) | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | Read: | RSEQ | SETUP | TX1ST | 0 | RPSIZ3 | RPSIZ2 | RPSIZ1 | RPSIZ0 | | \$002C | USB Status Register<br>(USR) | Write: | | | | | | | | | | | (==: 4) | Reset: | | | | Indeterminat | te after rese | t | | | | | USB Control Register 2<br>(UCR2) | Read: | 0 | 0 | PULLEN | SUSPND | ENABLE2 | ENABLE1 | STALL2 | STALL1 | | \$002D | | Write: | | | | | | | | | | | (00112) | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | USB Interrupt Register 1 | Read: | TXD1F | TVD4IF | RESUMF | 0 | 0 | 0 | 0 | 0 | | \$002E | (UIR1) | Write: | | TXD1IE | | RESUMFR | TBEFR | RBFFR | TXD1FR | EOPFR | | | | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | Read: | T4050 | 1SEQ ENDADD | TX1E | FRESUM | TP1SIZ3 | TP1SIZ2 | TP1SIZ1 | TP1SIZ0 | | \$002F | USB Control Register 1<br>(UCR1) | Write: | TISEQ | | | | | | | | | | | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | \$0030 | USB Endpoint 0 Data<br>Register 0–7 | Read: | UE0RDx7 | UE0RDx6 | UE0RDx5 | UE0RDx4 | UE0RDx3 | UE0RDx2 | UE0RDx1 | UE0RDx0 | | to | | Write: | UE0TDx7 | UE0TDx6 | UE0TDx5 | UE0TDx4 | UE0TDx3 | UE0TDx2 | UE0TDx1 | UE0TDx0 | | \$0037 | (UD0R0-UD0R7) | Reset: | Indeterminate after reset | | | | | | | | | \$0038 | USB Endpoint 1/2 Data | Read: | | | | | | | | | | \$0036<br>to | Register 0–7 | Write: | UE1TDx7 | UE1TDx6 | UE1TDx5 | UE1TDx4 | UE1TDx3 | UE1TDx2 | UE1TDx1 | UE1TDx0 | | \$003F | · · | | Indeterminate after reset | | | | | | | | ## 13.5 Registers There are seven control/status registers and 24 data buffers in the USB module. These registers are discussed in the following paragraphs. MC68HC908BD48 — Rev. 1.0 ### **Universal Serial Bus Module (USB)** #### 13.5.1 USB Address Register (UADR) Figure 13-1. USB Address Register (UADR) #### USBEN — USB Enable This read/write bit enables/disables the USB module. When USBEN bit is clear, USB will not respond to any tokens, but still can detect USB reset signal, or EOP signals, and non-IDLE state if in Suspend Mode. Reset clears this bit. After USB reset, software will set this bit to enable USB. 1 = USB module enabled 0 = USB module disabled #### UADD[6:0] — USB Address These bits specify the USB address of the device. Reset clears these bits to \$00, the default address. ### 13.5.2 USB Interrupt Register (UINTR) Figure 13-2. USB Interrupt Register (UINTR) #### TBEF — Transmit Buffer Empty Flag This flag is set after the data stored in endpoint 0 transmit buffer has been sent and ACK handshake packet is received. Software must clear this flag by writing a logic "1" to TBEFR bit after the data is ready in the transmit buffer. This enables the next data packet transmission when endpoint 0 transmit is enabled (TX0E = 1). TBEF generates an interrupt request to the CPU if the TBIE bit is also set. Reset clears this bit. - 1 = Transmit on endpoint 0 has occurred - 0 = Transmit on endpoint 0 has not occurred #### RBFF — Receive Buffer Full Flag This flag is set when the module has received one data packet and replied with ACK handshake packet. Software must clear this flag by writing "1" to RBFFR bit after all the received data have been read to enable the next data packet reception. RBFF generates an interrupt request to the CPU if the RBIE bit is also set. Reset clears this bit. - 1 = Receive on endpoint 0 has occurred - 0 = Receive on endpoint 0 has not occurred #### EOPIF — End Of Packet Interrupt Flag This flag is set when a valid EOP signal transition is detected on the D+ and D- lines. This flag can be cleared by writing "1" to EOPIFR bit. EOPIF generates an interrupt request to the CPU if the EOPIE bit is also set. Reset clears this bit. - 1 = End-of-packet sequence has been detected - 0 = End-of-packet sequence has not been detected #### RSTIF — Reset Interrupt Flag The flag is set when a valid reset signal state is detected on the D+ and D- lines. This flag can be cleared by writing "1" to RSTIFR bit. RSTIF generates an interrupt request to the CPU if the RSTIE bit is also set. Reset clears this bit. - 1 = USB reset condition has been detected - 0 = USB reset condition has not been detected ### **Universal Serial Bus Module (USB)** #### TBIE — Transmit Buffer Interrupt Enable When this bit is set, the TBEF flag is enabled to generate an interrupt request to the CPU. When TBIE is cleared, the TBEF flag is prevented from generating an interrupt request to the CPU. Reset clears this bit. - 1 = TBEF bit set will generate interrupt request to CPU - 0 = TBEF bit set does not generate interrupt request to CPU #### RBIE — Receive Buffer Interrupt Enable When this bit is set, the RBFF flag is enabled to generate an interrupt request to the CPU. When RBIE is cleared, the RBFF flag is prevented from generating an interrupt request to the CPU. Reset clears this bit. - 1 = RBFF bit set will generate interrupt request to CPU - 0 = RBFF bit set does not generate interrupt request to CPU #### EOPIE — End Of Packet Interrupt Enable When this bit is set, the EOPIF flag is enabled to generate an interrupt request to the CPU. When EOPIE is cleared, the EOPIF flag is prevented from generating an interrupt request to the CPU. Reset clears this bit. - 1 = EOPIF bit set will generate interrupt request to CPU - 0 = EOPIF bit set does not generate interrupt request to CPU #### RSTIE — Reset Interrupt Enable When this bit is set, the RSTIF flag is enabled to generate an interrupt request to the CPU. When RSTIE is cleared, the RSTIF flag is prevented from generating an interrupt request to the CPU. Reset clears this bit. - 1 = RSTIF bit set will generate interrupt request to CPU - 0 = RSTIF bit set does not generate interrupt request to CPU #### NOTE: Since there are more than one interrupt flags in the register, it is possible that program use Read-Modify-Write instruction to clear one flag, will occasionally clear the other flags which was just set after Read cycle of Read-Modify-Write operation. #### 13.5.3 USB Interrupt Register 1 (UIR1) Figure 13-3. USB Interrupt Register 1 (UIR1) #### TXD1F — Endpoint 1/2 Data Buffer Transmit Flag The flag is set after the data stored in endpoint 1/2 transmit buffer has been sent and ACK handshake packet from host is received. Software must clear this flag by writing a logic 1 to TXD1FR bit after the data is ready in the transmit buffer to enable the next data packet transmission when TX1E is enabled. Reset clears this bit. - 1 = Transmit on endpoint 1/2 has occurred - 0 = Transmit on endpoint 1/2 has not occurred #### TXD1IE — Transmit Buffer Interrupt Enable When this bit is set, the TXD1F flag is enabled to generate an interrupt request to the CPU. When TXD1IE is cleared, the TXD1F flag is prevented from generating an interrupt request to the CPU. Reset clears this bit. - 1 = TXD1F bit set will generate interrupt request to CPU - 0 = TXD1F bit set does not generate interrupt request to CPU #### RESUMF — Resume Flag This flag is set if the transaction from idle state to non-idle state is detected while in suspend mode (SUSPND = 1). An interrupt will be generated to wake up CPU to indicate a resume signalling from host and software will clear SUSPND bit and exit from suspend mode. USB reset signals cannot be detected while in suspend mode until SUSPND bit is cleared. The RESUMF interrupt service routine is generated by SE0 to wake up the USB module. This bit can be cleared by writing "1" to RESUMFR bit. Reset clears this bit. - 1 = USB bus activity detected while in suspend mode - 0 = If in suspend mode, no USB bus activity has been detected ### **Universal Serial Bus Module (USB)** #### RESUMFR — Resume Flag Clear Writing a logic "1" to this bit clears the RESUMF flag. Writing a "0" has no effect. Reset clears this bit. - 1 = Writing 1 clears RESUMFR - 0 = No effect #### TBEFR — Transmit Buffer Empty Flag Clear Writing a logic "1" to this bit clears the TBEF flag. Writing a "0" has no effect. Reset clears this bit. - 1 = Writing 1 clears TBEF - 0 = No effect #### RBFFR — Receive Buffer Full Flag Clear Writing a logic "1" to this bit clears the RBFF flag. Writing a "0" has no effect. Reset clears this bit. - 1 = Writing 1 clears RBFF - 0 = No effect #### TXD1FR — Endpoint 1 and 2 Data Buffer Transmit Flag Clear Writing a logic "1" to this bit clears the TXD1F flag. Writing a "0" has no effect. Reset clears this bit. - 1 = Writing 1 clears TXD1F - 0 = No effect #### EOPIFR — End Of Packet Interrupt Flag Clear Writing a logic "1" to this bit clears the EOPIF flag. Writing a "0" has no effect. Reset clears this bit. - 1 = Writing 1 clears EOPIF - 0 = No effect #### 13.5.4 USB Control Register 0 (UCR0) Figure 13-4. USB Control Register 0 (UCR0) #### T0SEQ — Endpoint 0 Data Packet PID Select This bit will determine the transmit data packet PID of endpoint 0. When it is "0", the DATA0 PID (b0011) will be sent. When it is "1", the DATA1 PID (b1011) will be sent. Reset clears this bit. 1 = DATA1 PID will be sent on endpoint 0 0 = DATA0 PID will be sent on endpoint 0 #### STALL0 — Endpoint 0 STALL Handshake This bit is set to generate the STALL handshake packet as next IN or OUT transactions handshake packet from endpoint 0. The USB hardware clears the STALL0 bit when a SETUP packet is received. Reset clears this bit. 1 = Send STALL handshake on endpoint 0 0 = Do not send STALL handshake on endpoint 0 #### TX0E — Endpoint 0 Transmit Enable This bit is set to enable data packet transmission from endpoint 0. Software should set this bit when data is ready for data packet transmission. It must be cleared when no more data needs to be transmitted. If TX0E is "0" or TXD0F is "1", a NAK handshake will be returned for the next IN token. Reset clears this bit. 1 = Data is ready to be sent on endpoint 0 0 = Data is not ready; respond with ACK ### **Universal Serial Bus Module (USB)** #### RX0E — Endpoint 0 Receive Enable This bit is set to enable data packet reception from endpoint 0. Software should set this bit when it is ready for data packet reception. It must be cleared when data cannot be received. If RX0E "0" or RBFF is "1", a NAK handshake will be returned for the next OUT token. Reset clears this bit. - 1 = Data is read to be received on endpoint 0 - 0 = Not ready for data; respond with NAK #### TP0SIZ[3:0] — Endpoint 0 Transmit Data Size The TP0SIZ[3:0] is used to store the number of transmit data bytes from endpoint 0. The default size of transmit data is "0" after reset. #### 13.5.5 USB Control Register 1 (UCR1) Figure 13-5. USB Control Register 1 (UCR1) #### T1SEQ — Endpoint 1/2 Data Packet PID Select This bit will determine the transmit data packet PID of endpoint 1/2. When it is "0", the DATA0 PID (b0011) will be sent. When it is "1", the DATA1 PID (b1011) will be sent. Reset clears this bit. - 1 = DATA1 PID will be sent on endpoint 1/2 - 0 = DATA0 PID will be sent on endpoint 1/2 #### **ENDADD** — Endpoint Address Select This bit specifies the which endpoint (1 or 2) uses the eight data registers, UD1R0–UD1R7, for data transmit buffers. Clearing this bit selects endpoint 1 to use the data registers. Setting this bit selects endpoint 2 to use the data registers. If all the conditions for a successful endpoint 2 USB response to a host's IN token are satisfied (TXD1F = 0, TX1E = 1, STALL2 = 0, ENABLE2 = 1), but endpoint 1 is selected (ENDADD = 0), the module will respond with an NAK handshake packet. Reset clears this bit. - 1 = The transmit buffer is used for endpoint 2 - 0 = The transmit buffer is used for endpoint 1 #### TX1E — Endpoint 1/2 Transmit Enable This bit is set to enable data packet transmission from endpoint 1/2. Software should set this bit when data is ready for data packet transmission. It must be cleared when no more data needs to be transmitted. If TX1E is "0" or TXD1F is "1", a NAK handshake will be returned for the next IN token. Reset clears this bit. - 1 = Data is ready to be sent on endpoint 1/2 - 0 = Data is not ready; respond with ACK #### FRESUM — Force Resume This bit is set to force a resume state on USB bus lines until software clears this bit. Before setting the FRESUM bit, the SUSPND bit must to be cleared in order to drive the USB bus lines. Setting the FRESUM bit will not cause RESUMF to be set. Reset clears this bit. - 1 = Resume state forced on USB bus; only if SUSPND is cleared - 0 = No effect #### TP1SIZ[3:0] — Endpoint 1/2 Transmit Data Size The TP1SIZ[3:0] is used to store the number of transmit data bytes from endpoint 1/2. The default size of transmit data is "0" after reset. ### **Universal Serial Bus Module (USB)** #### 13.5.6 USB Control Register 2 (UCR2) Figure 13-6. USB Control Register 2 (UCR2) #### RSTIFR — Reset Interrupt Flag Clear Writing a logic "1" to this bit clears the RSTIFR flag. Writing a "0" has no effect. Reset clears this bit. 1 = Writing 1 clears RSTIFR 0 = No effect #### TX1STR — TX1ST Clear Writing a logic "1" to this bit clears the TX1STR flag. Writing a "0" has no effect. Reset clears this bit. 1 = Writing 1 clears TX1STR 0 = No effect #### PULLEN — Pullup Enable on D- This bit is set to enable the internal $1.5k\Omega$ pullup resister connected between the USB D– line and 3.3V. Reset clears this bit. 1 = Enable 1.5k $\Omega$ pullup resistor between D– and 3.3V $0 = Disable 1.5k\Omega$ pullup resistor between D- and 3.3V #### SUSPND — USB Suspend If the 3ms constant idle state is detected on the USB bus, user software should set this bit to allow the USB module to enter suspend mode. In the suspend mode, the clock to USB module will be stopped, and other unnecessary analog circuitry will be powered down. When a resume is detected (RESUMF = 1), user software must clear SUSPND in the interrupt service routine. 1 = Enable USB suspend mode 0 = Disable USB suspend mode #### ENABLE2 — Endpoint 2 Enable This bit is set to enable endpoint 2 to respond to addressed IN packet tokens. Reset clears this bit. - 1 = Endpoint 2 enabled; and responds to IN tokens - 0 = Endpoint 2 disabled #### ENABLE1 — Endpoint 1 Enable This bit is set to enable endpoint 1 to respond to addressed IN packet tokens. Reset clears this bit. - 1 = Endpoint 1 enabled; and responds to IN tokens - 0 = Endpoint 1 disabled #### STALL2 — Endpoint 2 STALL Handshake This bit is set to generate the STALL handshake packet as next IN transaction handshake packet from endpoint 2. Reset clears this bit. - 1 = Send STALL handshake on endpoint 2 - 0 = Do not send STALL handshake on endpoint 2 #### STALL1 — Endpoint 1 STALL Handshake This bit is set to generate the STALL handshake packet as next IN transaction handshake packet from endpoint 1. Reset clears this bit. - 1 = Send STALL handshake on endpoint 1 - 0 = Do not send STALL handshake on endpoint 1 #### 13.5.7 USB Status Register (USR) Figure 13-7. USB Status Register (USR) ### **Universal Serial Bus Module (USB)** #### RSEQ — Received Data Sequence This bit indicates the type of data packet of the last received data packet on endpoint 0. RSEQ = 0 indicates the last received data packet is type DATA0. RSEQ = 1 indicates the last received data packet is type DATA1. - 1 = Last token received on endpoint 0 is a DATA1 token - 0 = Last token received on endpoint 0 is a DATA0 token #### SETUP — SETUP Token This bit is set when the received token packet for endpoint 0 is a SETUP token (PID = b1101). - 1 = Last token received on endpoint 0 is a SETUP token - 0 = Last token received on endpoint 0 is not a SETUP token #### TX1ST — Transmit First Flag This bit is set if the endpoint 0 transmit buffer empty flag (TBEF) is set when the control logic is setting the endpoint 0 receive buffer full flag (RBFF). This happens when TBEF is still set at the end of an endpoint 0 reception. - 1 = IN transaction occurred before SETUP or OUT - 0 = IN transaction occurred after SETUP or OUT #### RPSIZ[3:0] — Received Data Size The RPSIZ[3:0] indicates the number of received data bytes in a data packet. Reset will not affect these bits #### 13.5.8 USB Endpoint 0 Data Registers 0 to 7 (UD0R0-UD0R7) | Address: | \$0030-\$0037 | | | | | | | | |----------|---------------------------|---------|---------|---------|---------|---------|---------|---------| | | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | Read: | UE0RDx7 | UE0RDx6 | UE0RDx5 | UE0RDx4 | UE0RDx3 | UE0RDx2 | UE0RDx1 | UE0RDx0 | | Write: | UE0TDx7 | UE0TDx6 | UE0TDx5 | UE0TDx4 | UE0TDx3 | UE0TDx2 | UE0TDx1 | UE0TDx0 | | Reset: | Indeterminate after reset | | | | | | | | Figure 13-8. USB Endpoint 0 Data Registers 0 to 7 (UD0R0-UD0R7) UE0RDx[7:0] — Endpoint 0 Receive Data Buffers These eight 8-bit buffers are serially loaded with OUT token or SETUP token data received over the USB's D+ and D- lines. These buffers are for endpoint 0. UE0TDx[7:0] — Endpoint 0 Transmit Data Buffers These eight 8-bit buffers are loaded by user software with data to be sent on the USB bus on the next IN token directed at endpoint 0. #### 13.5.9 USB Endpoint 1/2 Data Registers 0 to 7 (UD1R0-UD1R7) Figure 13-9. USB Endpoint 1 Data Registers 0 to 7 (UD1R0–UD1R7) UE1TDx[7:0] — Endpoint 1/2 Transmit Data Buffers These eight 8-bit buffers are loaded by user software with data to be sent on the USB bus on the next IN token directed at endpoint 1 or endpoint 2. The ENDADD bit in the USB control register 1 determines either endpoint 1 or endpoint 2 uses these buffers. # Universal Serial Bus Module (USB) # Section 14. Multi-Master IIC Interface (MMIIC) #### 14.1 Contents | 14.2 | Introduction | |--------|------------------------------------------------------| | 14.3 | Features | | 14.4 | I/O Pins | | 14.5 | Registers181 | | 14.5.1 | Multi-Master IIC Address Register (MMADR)182 | | 14.5.2 | Multi-Master IIC Control Register (MMCR) | | 14.5.3 | Multi-Master IIC Master Control Register (MIMCR) 184 | | 14.5.4 | Multi-Master IIC Status Register (MMSR) 186 | | 14.5.5 | Multi-Master IIC Data Transmit Register (MMDTR) 188 | | 14.5.6 | | | 14.6 | Programming Considerations | #### 14.2 Introduction This Multi-master IIC (MMIIC) Interface is designed for internal serial communication between the MCU and other IIC devices. A hardware circuit generates "start" and "stop" signal, while byte by byte data transfer is interrupt driven by the software algorithm. Therefore, it can greatly help the software in dealing with other devices to have higher system efficiency in a typical digital monitor system. This module not only can be applied in internal communications, but can also be used as a typical command reception serial bus for factory setup and alignment purposes. It also provides the flexibility of hooking additional devices to an existing system for future expansion without adding extra hardware. MC68HC908BD48 — Rev. 1.0 ### Multi-Master IIC Interface (MMIIC) This Multi-master IIC module uses the IICSCL clock line and the IICSDA data line to communicate with external DDC host or IIC interface. These two pins are shared with port pins PTD5 and PTD6 respectively. The outputs of IICSDA and IICSCL pins are open-drain type — no clamping diode is connected between the pin and internal $V_{DD}$ . The maximum data rate typically is 750k-bps. The maximum communication length and the number of devices that can be connected are limited by a maximum bus capacitance of 400pF. #### 14.3 Features - Compatibility with multi-master IIC bus standard - Software controllable acknowledge bit generation - Interrupt driven byte by byte data transfer - Calling address identification interrupt - Auto detection of R/W bit and switching of transmit or receive mode - Detection of START, repeated START, and STOP signals - Auto generation of START and STOP condition in master mode - Arbitration loss detection and No-ACK awareness in master mode - 8 selectable baud rate master clocks - Automatic recognition of the received acknowledge bit #### 14.4 I/O Pins The MMIIC module uses two I/O pins, shared with standard port I/O pins. The full name of the MMIIC I/O pins are listed in **Table 14-1**. The generic pin name appear in the text that follows. **Table 14-1. Pin Name Conventions** | MMIIC<br>Generic Pin Names: | Full MCU Pin Names: | Pin Selected for IIC Function By: | | | | |-----------------------------|---------------------|-----------------------------------|--|--|--| | SDA | PTD6/IICSDA | IICDATE bit in PDCR (\$0049) | | | | | SCL | PTD5/IICSCL | IICSCLE bit in PDCR (\$0049) | | | | Technical Data MC68HC908BD48 — Rev. 1.0 Addr. Bit 7 6 5 4 3 2 Bit 0 **Register Name** 1 Read: Multi-Master IIC **MMALIF MMBB MMRW MMNAKIF MMAST** MMBR2 MMBR1 MMBR0 \$004A Master Control Register Write: (MIMCR) Reset: 0 0 0 0 0 0 0 0 Read: Multi-Master IIC MMAD7 MMAD6 MMAD5 MMAD4 MMAD3 MMAD2 MMAD1 **MMEXTAD** \$004B Address Register Write: (MMADR) Reset: 1 0 1 0 0 0 0 0 Read: 0 0 0 0 0 Multi-Master IIC **MMEN** MMIEN MMTXAK Control Register \$004C Write: (MMCR) Reset: 0 0 0 0 0 0 0 0 **MMRXIF MMTXIF MMATCH MMSRW MMRXAK** MMTXBE **MMRXBF** Read: 0 Multi-Master IIC \$004D Status Register 0 0 Write: (MMSR) Reset: 0 0 0 0 1 0 1 0 Read: Multi-Master IIC MMTD7 MMTD6 MMTD5 MMTD4 MMTD3 MMTD2 MMTD1 MMTD0 \$004E **Data Transmit Register** Write: (MMDTR) 1 1 1 1 1 1 1 Reset: MMRD7 MMRD6 MMRD5 MMRD4 MMRD3 MMRD2 Read: MMRD1 MMRD0 Multi-Master IIC Data Receive Register \$004F Write: (MMDRR) 0 0 0 0 0 0 0 0 Reset: = Unimplemented Table 14-2. MMIIC I/O Register Summary # 14.5 Registers Six registers are associated with the Multi-master IIC module, they outlined in the following sections. MC68HC908BD48 — Rev. 1.0 # Multi-Master IIC Interface (MMIIC) # 14.5.1 Multi-Master IIC Address Register (MMADR) Figure 14-1. Multi-Master IIC Address Register (MMADR) ### MMAD[7:1] — Multi-Master Address These 7 bits can be the MMIIC interface's own specific slave address in slave mode or the calling address when in master mode. Reset sets a default value of \$A0. # MMEXTAD — Multi-Master Expanded Address This bit is set to expand the calling address of the MMIIC in slave mode. When set, the MMIIC will acknowledge the general call address \$00 and the matched 4-bit MSB address, MMAD[7:4]. For example, when MMAD[7:1] = \$A1 and MMEXTAD = 1, the MMIIC calling address is \$A0, and it will acknowledge calling addresses \$00 and \$A0 to \$AF. Reset clears this bit. - 1 = MMIIC calling address is \$MMAD[7:4]0 MMIIC respond address is \$00, and \$MMAD[7:4]0 to \$MMAD[7:4]F - 0 = MMIIC address id \$MMAD[7:1] # 14.5.2 Multi-Master IIC Control Register (MMCR) Figure 14-2. Multi-Master IIC Control Register (MMCR) #### MMEN — Multi-Master IIC Enable This bit is set to enable the Multi-master IIC module. When MMEN = 0, module is disabled and all flags will restore to its power-on default states. Reset clears this bit. - 1 = MMIIC module enabled - 0 = MMIIC module disabled #### MMIEN — Multi-Master IIC Interrupt Enable When this bit is set, the MMTXIF, MMRXIF, MMALIF, and MMNAKIF flags are enabled to generate an interrupt request to the CPU. When MMIEN is cleared, the these flags are prevented from generating an interrupt request. Reset clears this bit. - 1 = MMTXIF, MMRXIF, MMALIF, and/or MMNAKIF bit set will generate interrupt request to CPU - 0 = MMTXIF, MMRXIF, MMALIF, and/or MMNAKIF bit set will not generate interrupt request to CPU #### MMTXAK — Transmit Acknowledge Enable This bit is set to disable the MMIIC from sending out an acknowledge signal to the bus at the 9th clock bit after receiving 8 data bits. When MMTXAK is cleared, an acknowledge signal will be sent at the 9th clock bit. Reset clears this bit. - 1 = MMIIC does not send acknowledge signals at 9th clock bit - 0 = MMIIC sends acknowledge signal at 9th clock bit # 14.5.3 Multi-Master IIC Master Control Register (MIMCR) Figure 14-3. Multi-Master IIC Master Control Register (MIMCR) #### MMALIF — Multi-Master Arbitration Lost Interrupt Flag The flag is set when software attempt to set MMAST but the MMBB has been set by detecting the start condition on the lines or when the MMIIC is transmitting a "1" to SDA line but detected a "0" from SDA line in master mode – an arbitration loss. This bit generates an interrupt request to the CPU if the MMIEN bit in MMCR is also set. This bit is cleared by writing "0" to it or by reset. - 1 = Lost arbitration in master mode - 0 = No arbitration lost #### MMNAKIF — No Acknowledge Interrupt Flag The flag is only set in master mode (MMAST = 1) when there is no acknowledge bit detected after one data byte or calling address is transferred. This flag also clears MMAST. MMNAKIF generates an interrupt request to CPU if the MMIEN bit in MMCR is also set. This bit is cleared by writing "0" to it or by reset. - 1 = No acknowledge bit detected - 0 = Acknowledge bit detected #### MMBB — Bus Busy Flag This flag is set after a start condition is detected (bus busy), and is cleared when a stop condition (bus idle) is detected or the MMIIC is disabled. Reset clears this bit. - 1 = Start condition detected - 0 = Stop condition detected or MMIIC is disabled #### MMAST — Master Control Bit This bit is set to initiate a master mode transfer. In master mode, the module generates a start condition to the SDA and SCL lines, followed by sending the calling address stored in MMADR. When the MMAST bit is cleared by MMNAKIF set (no acknowledge) or by software, the module generates the stop condition to the lines after the current byte is transmitted. If an arbitration loss occurs (MMALIF = 1), the module reverts to slave mode by clearing MMAST, and releasing SDA and SCL lines immediately. This bit is cleared by writing "0" to it or by reset. - 1 = Master mode operation - 0 = Slave mode operation #### MMRW — Master Read/Write This bit will be transmitted out as bit 0 of the calling address when the module sets the MMAST bit to enter master mode. The MMRW bit determines the transfer direction of the data bytes that follows. When it is "1", the module is in master receive mode. When it is "0", the module is in master transmit mode. Reset clears this bit. - 1 = Master mode receive - 0 = Master mode transmit #### MMBR2-MMBR0 — Baud Rate Select These three bits select one of eight clock rates as the master clock when the module is in master mode. Since this master clock is derived the CPU bus clock, the user program should not execute the WAIT instruction when the MMIIC module in master mode. This will cause the SDA and SCL lines to hang, as the WAIT instruction places the MCU in WAIT mode, with CPU clock is halted. These bits are cleared upon reset. (See Table 14-3. Baud Rate Select.) | MMBR2 | MMBR1 | MMBR0 | Baud Rate | | | | |------------------|---------------|-------|-----------|--|--|--| | 0 | 0 | 0 | 750k | | | | | 0 | 0 | 1 | 375k | | | | | 0 | 1 | 0 | 187.5k | | | | | 0 | 1 | 1 | 93.75k | | | | | 1 | 0 | 0 | 46.875k | | | | | 1 | 0 | 1 | 23.437k | | | | | 1 | 1 | 0 | 11.719k | | | | | 1 | 1 | 1 | 5.859k | | | | | NOTE:<br>CPU bus | 1 1 1 0.000 K | | | | | | Table 14-3. Baud Rate Select # 14.5.4 Multi-Master IIC Status Register (MMSR) Figure 14-4. Multi-Master IIC Status Register (MMSR) #### MMRXIF — Multi-Master IIC Receive Interrupt Flag This flag is set after the data receive register (MMDRR) is loaded with a new received data. Once the MMDRR is loaded with received data, no more received data can be loaded to the MMDRR register until the CPU reads the data from the MMDRR to clear MMRXBF flag. MMRXIF generates an interrupt request to CPU if the MMIEN bit in MMCR is also set. This bit is cleared by writing "0" to it or by reset; or when the MMEN = 0. 1 = New data in data receive register (MMDRR) 0 = No data received **Technical Data** MC68HC908BD48 — Rev. 1.0 ## MMTXIF — Multi-Master Transmit Interrupt Flag This flag is set when data in the data transmit register (MMDTR) is downloaded to the output circuit, and that new data can be written to the MMDTR. MMTXIF generates an interrupt request to CPU if the MMIEN bit in MMCR is also set. This bit is cleared by writing "0" to it or when the MMEN = 0. - 1 = Data transfer completed - 0 = Data transfer in progress #### MMATCH — Multi-Master Address Match This flag is set when the received data in the data receive register (MMDRR) is an calling address which matches with the address or its extended addresses (MMEXTAD=1) specified in the MMADR register. - 1 = Received address matches MMADR - 0 = Received address does not match #### MMSRW — Multi-Master Slave Read/Write This bit indicates the data direction when the module is in slave mode. It is updated after the calling address is received from a master device. MMSRW = 1 when the calling master is reading data from the module (slave transmit mode). MMSRW = 0 when the master is writing data to the module (receive mode). - 1 = Slave mode transmit - 0 = Slave mode receive #### MMRXAK — Multi-Master Receive Acknowledge When this bit is cleared, it indicates an acknowledge signal has been received after the completion of 8 data bits transmission on the bus. When MMRXAK is set, it indicates no acknowledge signal has been detected at the 9th clock; the module will release the SDA line for the master to generate "stop" or "repeated start" condition. Reset sets this bit. - 1 = No acknowledge signal received at 9th clock bit - 0 = Acknowledge signal received at 9th clock bit # Multi-Master IIC Interface (MMIIC) # MMTXBE — Multi-Master Transmit Buffer Empty This flag indicates the status of the data transmit register (MMDTR). When the CPU writes the data to the MMDTR, the MMTXBE flag will be cleared. MMTXBE is set when MMDTR is emptied by a transfer of its data to the output circuit. Reset sets this bit. - 1 = Data transmit register empty - 0 = Data transmit register full #### MMRXBF — Multi-Master Receive Buffer Full This flag indicates the status of the data receive register (MMDRR). When the CPU reads the data from the MMDRR, the MMRXBF flag will be cleared. MMRXBF is set when MMDRR is full by a transfer of data from the input circuit to the MMDRR. Reset clears this bit. - 1 = Data receive register full - 0 = Data receive register empty #### 14.5.5 Multi-Master IIC Data Transmit Register (MMDTR) Figure 14-5. Multi-Master IIC Data Transmit Register (MMDTR) When the MMIIC module is enabled, MMEN = 1, data written into this register depends on whether module is in master or slave mode. In slave mode, the data in MMDTR will be transferred to the output circuit when: - the module detects a matched calling address (MMATCH = 1), with the calling master requesting data (MMSRW = 1); or - the previous data in the output circuit has be transmitted and the receiving master returns an acknowledge bit, indicated by a received acknowledge bit (MMRXAK = 0). **Technical Data** MC68HC908BD48 — Rev. 1.0 If the calling master does not return an acknowledge bit (MMRXAK = 1), the module will release the SDA line for master to generate a "stop" or "repeated start" condition. The data in the MMDTR will not be transferred to the output circuit until the next calling from a master. The transmit buffer empty flag remains cleared (MMTXBE = 0). In master mode, the data in MMDTR will be transferred to the output circuit when: - the module receives an acknowledge bit (MMRXAK = 0), after setting master transmit mode (MMRW = 0), and the calling address has been transmitted; or - the previous data in the output circuit has be transmitted and the receiving slave returns an acknowledge bit, indicated by a received acknowledge bit (MMRXAK = 0). If the slave does not return an acknowledge bit (MMRXAK = 1), the master will generate a "stop" or "repeated start" condition. The data in the MMDTR will not be transferred to the output circuit. The transmit buffer empty flag remains cleared (MMTXBE = 0). The sequence of events for slave transmit and master transmit are illustrated in **Figure 14-7**. # 14.5.6 Multi-Master IIC Data Receive Register (MMDRR) Figure 14-6. Multi-Master IIC Data Receive Register (MMDRR) When the MMIIC module is enabled, MMEN = 1, data in this read-only register depends on whether module is in master or slave mode. In slave mode, the data in MMDRR is: MC68HC908BD48 — Rev. 1.0 # Multi-Master IIC Interface (MMIIC) - the calling address from the master when the address match flag is set (MMATCH = 1); or - the last data received when MMATCH = 0. In master mode, the data in the MMDRR is: the last data received. When the MMDRR is read by the CPU, the receive buffer full flag is cleared (MMRXBF = 0), and the next received data is loaded to the MMDRR. Each time when new data is loaded to the MMDRR, the MMRXIF interrupt flag is set, indicating that new data is available in MMDRR. The sequence of events for slave receive and master receive are illustrated in **Figure 14-7**. # 14.6 Programming Considerations When the MMIIC module detects an arbitration loss in master mode, it will release both SDA and SCL lines immediately. But if there are no further STOP conditions detected, the module will hang up. Therefore, it is recommended to have time-out software to recover from such ill condition. The software can start the time-out counter by looking at the MMBB (Bus Busy) flag in the MIMCR and reset the counter on the completion of one byte transmission. If a time-out occur, software can clear the MMEN bit (disable MMIIC module) to release the bus, and hence clearing the MMBB flag. This is the only way to clear the MMBB flag by software if the module hangs up due to a no STOP condition received. The MMIIC can resume operation again by setting the MMEN bit. #### (a) Master Transmit Mode #### (b) Master Receive Mode #### (c) Slave Transmit Mode #### (d) Slave Receive Mode KEY: shaded data packets indicate a transmit by the MCU's MMIIC module Figure 14-7. Data Transfer Sequences for Master/Slave Transmit/Receive Modes # Multi-Master IIC Interface (MMIIC) # Section 15. DDC12AB Interface #### 15.1 Contents | 15.2 | Introduction1 | 193 | |----------------------------------------------------------|----------------------------------|----------------------------------------| | 15.3 | Features | 194 | | 15.4 | I/O Pins | 194 | | 15.5 | DDC Protocols | 196 | | 15.6.1<br>15.6.2<br>15.6.3<br>15.6.4<br>15.6.5<br>15.6.6 | DDC2 Address Register (D2ADR) | 196<br>197<br>198<br>199<br>202<br>204 | | 15.6.7 | DDC Data Receive Register (DDRR) | 205 | | 15.7 | Programming Considerations | 206 | #### 15.2 Introduction This DDC12AB Interface module is used by the digital monitor to show its identification information to the video controller. It contains DDC1 hardware and a two-wire, bidirectional serial bus which is fully compatible with multi-master IIC bus protocol to support DDC2AB interface. This module not only can be applied in internal communications, but can also be used as a typical command reception serial bus for factory setup and alignment purposes. It also provides the flexibility of hooking additional devices to an existing system for future expansion without adding extra hardware. MC68HC908BD48 — Rev. 1.0 This DDC12AB module uses the DDCSCL clock line and the DDCSDA data line to communicate with external DDC host or IIC interface. These two pins are shared with port pins PTD3 and PTD2 respectively. The outputs of DDCSDA and DDCSCL pins are open-drain type — no clamping diode is connected between the pin and internal $V_{DD}$ . The maximum data rate typically is 100k-bps. The maximum communication length and the number of devices that can be connected are limited by a maximum bus capacitance of 400pF. #### 15.3 Features - DDC1 hardware - Compatibility with multi-master IIC bus standard - Software controllable acknowledge bit generation - Interrupt driven byte by byte data transfer - Calling address identification interrupt - Auto detection of R/W bit and switching of transmit or receive mode - Detection of START, repeated START, and STOP signals - Auto generation of START and STOP condition in master mode - Arbitration loss detection and No-ACK awareness in master mode - 8 selectable baud rate master clocks - Automatic recognition of the received acknowledge bit ## 15.4 I/O Pins The DDC12AB module uses two I/O pins, shared with standard port I/O pins. The full name of the DDC12AB I/O pins are listed in **Table 15-1**. The generic pin name appear in the text that follows. **Table 15-1. Pin Name Conventions** | DDC12AB<br>Generic Pin Names: | Full MCU Pin Names: | Pin Selected for DDC Function By: | |-------------------------------|---------------------|-----------------------------------| | SDA | PTD2/DDCSDA | DDCDATE bit in PDCR (\$0049) | | SCL | PTD3/DDCSCL | DDCSCLE bit in PDCR (\$0049) | Technical Data MC68HC908BD48 — Rev. 1.0 Table 15-2. DDC I/O Register Summary | Addr. | Register Name | | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | |--------|---------------------------------------|-----------------|-------|-----------|--------|-------|-------|--------|--------|-------| | \$0016 | · · · · · · · · · · · · · · · · · · · | Read:<br>Write: | ALIF | NAKIF | BB | MAST | MRW | BR2 | BR1 | BR0 | | | (DMCR) | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | \$0017 | DDC Address Register (DADR) | Read:<br>Write: | DAD7 | DAD6 | DAD5 | DAD4 | DAD3 | DAD2 | DAD1 | EXTAD | | | | Reset: | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | | | DDC | Read: | DEN | DIEN | 0 | 0 | TXAK | SCLIEN | DDC1EN | 0 | | \$0018 | Control Register | Write: | DEN | DIEN | | | IAAN | SCLIEN | DOCTEN | | | | (DCR) | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | DDC | Read: | RXIF | TXIF | MATCH | SRW | RXAK | SCLIF | TXBE | RXBF | | \$0019 | Status Register | Write: | 0 | 0 | | | | 0 | | | | | (DSR) | Reset: | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 0 | | | DDC | Read: | DTD7 | DTD6 | DTD5 | DTD4 | DTD3 | DTD2 | DTD1 | DTD0 | | \$001A | Data Transmit Register | Write: | וטוט | 0100 | סוט | 0104 | 0100 | 0102 | וטוטו | DIDO | | | (DDTR) | Reset: | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | | DDC | Read: | DRD7 | DRD6 | DRD5 | DRD4 | DRD3 | DRD2 | DRD1 | DRD0 | | \$001B | Data Receive Register (DDRR) | Write: | | | | | | | | | | | , | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | D2AD7 | D2AD6 | D2AD5 | D2AD4 | D2AD3 | D2AD2 | D2AD1 | 0 | | \$001C | \$001C DDC2 Address Register (D2ADR) | Write: | DZADI | מטאצט | מטאצט | DZAD4 | DZADS | DZADZ | DZAUT | | | | (02/1011) | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | = Unimple | mented | | | | | | ## 15.5 DDC Protocols In DDC1 protocol communication, the module is in transmit mode. The data written to the transmit register is continuously clocked out to the SDA line by the rising edge of the Vsync input signal. During DDC1 communication, a falling transition on the SCL line can be detected to generate an interrupt to the CPU for mode switching. In DDC2AB protocol communication, the module can be either in transmit mode or in receive mode, controlled by the calling master. In DDC2 protocol communication, the module will act as a standard IIC module, able to act as a master or a slave device. # 15.6 Registers Seven registers are associated with the DDC module, they outlined in the following sections. # 15.6.1 DDC Address Register (DADR) Figure 15-1. DDC Address Register (DADR) # DAD[7:1] — DDC Address These 7 bits can be the DDC2 interface's own specific slave address in slave mode or the calling address when in master mode. Reset sets a default value of \$A0. ## EXTAD — DDC Expanded Address This bit is set to expand the calling address of the DDC in slave mode. When set, the DDC will acknowledge the general call address \$00 and the matched 4-bit MSB address, DAD[7:4]. For example, when DAD[7:1] = \$A1 and EXTAD = 1, the DDC calling address is \$A0, and it will acknowledge calling addresses \$00 and \$A0 to \$AF. Reset clears this bit. - 1 = DDC calling address is \$DAD[7:4]0 DDC respond address is \$00, and \$DAD[7:4]0 to \$DAD[7:4]F - 0 = DDC address id \$DAD[7:1] #### 15.6.2 DDC2 Address Register (D2ADR) Figure 15-2. DDC2 Address Register (D2ADR) #### D2AD[7:1] — DDC2 Address These 7 bits represent the second slave address for the DDC2BI protocol. D2AD[7:1] should be set to the same value as DAD[7:1] in DADR if user application do not use DDC2BI. Reset clears all bits this register. # 15.6.3 DDC Control Register (DCR) Figure 15-3. DDC Control Register (DCR) #### DEN - DDC Enable This bit is set to enable the DDC module. When DEN = 0, module is disabled and all flags will restore to its power-on default states. Reset clears this bit. - 1 = DDC module enabled - 0 = DDC module disabled #### DIEN — DDC Interrupt Enable When this bit is set, the TXIF, RXIF, ALIF, and NAKIF flags are enabled to generate an interrupt request to the CPU. When DIEN is cleared, the these flags are prevented from generating an interrupt request. Reset clears this bit. - 1 = TXIF, RXIF, ALIF, and/or NAKIF bit set will generate interrupt request to CPU - 0 = TXIF, RXIF, ALIF, and/or NAKIF bit set will not generate interrupt request to CPU #### TXAK — Transmit Acknowledge Enable This bit is set to disable the DDC from sending out an acknowledge signal to the bus at the 9th clock bit after receiving 8 data bits. When TXAK is cleared, an acknowledge signal will be sent at the 9th clock bit. Reset clears this bit. - 1 = DDC does not send acknowledge signals at 9th clock bit - 0 = DDC sends acknowledge signal at 9th clock bit # SCLIEN — SCL Interrupt Enable When this bit is set, the SCLIF flag is enabled to generate an interrupt request to the CPU. When SCLIEN is cleared, SCLIF is prevented from generating an interrupt request. Reset clears this bit. - 1 = SCLIF bit set will generate interrupt request to CPU - 0 = SCLIF bit set will not generate interrupt request to CPU #### DDC1EN — DDC1 Protocol Enable This bit is set to enable DDC1 protocol. The DDC1 protocol will use the Vsync input (from sync processor) as the master clock input to the DDC module. Vsync rising-edge will continuously clock out the data to the output circuit. No calling address comparison is performed. The SRW bit in DDC status register (DSR) will always read as "1". Reset clears this bit. - 1 = DDC1 protocol enabled - 0 = DDC1 protocol disabled #### 15.6.4 DDC Master Control Register (DMCR) Figure 15-4. DDC Master Control Register (DMCR) #### ALIF — DDC Arbitration Lost Interrupt Flag The flag is set when software attempt to set MAST but the BB has been set by detecting the start condition on the lines or when the DDC is transmitting a "1" to SDA line but detected a "0" from SDA line in master mode – an arbitration loss. This bit generates an interrupt request to the CPU if the DIEN bit in DCR is also set. This bit is cleared by writing "0" to it or by reset. - 1 = Lost arbitration in master mode - 0 = No arbitration lost # NAKIF — No Acknowledge Interrupt Flag The flag is only set in master mode (MAST = 1) when there is no acknowledge bit detected after one data byte or calling address is transferred. This flag also clears MAST. NAKIF generates an interrupt request to CPU if the DIEN bit in DCR is also set. This bit is cleared by writing "0" to it or by reset. - 1 = No acknowledge bit detected - 0 = Acknowledge bit detected ## BB — Bus Busy Flag This flag is set after a start condition is detected (bus busy), and is cleared when a stop condition (bus idle) is detected or the DDC is disabled. Reset clears this bit. - 1 = Start condition detected - 0 = Stop condition detected or DDC is disabled #### MAST — Master Control Bit This bit is set to initiate a master mode transfer. In master mode, the module generates a start condition to the SDA and SCL lines, followed by sending the calling address stored in DADR. When the MAST bit is cleared by NAKIF set (no acknowledge) or by software, the module generates the stop condition to the lines after the current byte is transmitted. If an arbitration loss occurs (ALIF = 1), the module reverts to slave mode by clearing MAST, and releasing SDA and SCL lines immediately. This bit is cleared by writing "0" to it or by reset. - 1 = Master mode operation - 0 = Slave mode operation #### MRW — Master Read/Write This bit will be transmitted out as bit 0 of the calling address when the module sets the MAST bit to enter master mode. The MRW bit determines the transfer direction of the data bytes that follows. When it is "1", the module is in master receive mode. When it is "0", the module is in master transmit mode. Reset clears this bit. - 1 = Master mode receive - 0 = Master mode transmit #### BR2-BR0 — Baud Rate Select These three bits select one of eight clock rates as the master clock when the module is in master mode. Since this master clock is derived the CPU bus clock, the user program should not execute the WAIT instruction when the DDC module in master mode. This will cause the SDA and SCL lines to hang, as the WAIT instruction places the MCU in WAIT mode, with CPU clock is halted. These bits are cleared upon reset. (See Table 15-3. Baud Rate Select.) Table 15-3. Baud Rate Select | BR2 | BR1 | BR0 | Baud Rate | |-------|-----|-----|-----------| | 0 | 0 | 0 | 100k | | 0 | 0 | 1 | 50k | | 0 | 1 | 0 | 25k | | 0 | 1 | 1 | 12.5k | | 1 | 0 | 0 | 6.25k | | 1 | 0 | 1 | 3.125k | | 1 | 1 | 0 | 1.56k | | 1 | 1 | 1 | 0.78k | | NOTE: | • | • | • | NOTE: CPU bus clock is external clock ÷ 4 = 6MHz # 15.6.5 DDC Status Register (DSR) Figure 15-5. DDC Status Register (DSR) #### RXIF — DDC Receive Interrupt Flag This flag is set after the data receive register (DDRR) is loaded with a new received data. Once the DDRR is loaded with received data, no more received data can be loaded to the DDRR register until the CPU reads the data from the DDRR to clear RXBF flag. RXIF generates an interrupt request to CPU if the DIEN bit in DCR is also set. This bit is cleared by writing "0" to it or by reset; or when the DEN = 0. - 1 = New data in data receive register (DDRR) - 0 = No data received ## TXIF — DDC Transmit Interrupt Flag This flag is set when data in the data transmit register (DDTR) is downloaded to the output circuit, and that new data can be written to the DDTR. TXIF generates an interrupt request to CPU if the DIEN bit in DCR is also set. This bit is cleared by writing "0" to it or when the DEN = 0. - 1 = Data transfer completed - 0 = Data transfer in progress #### MATCH — DDC Address Match This flag is set when the received data in the data receive register (DDRR) is an calling address which matches with the address or its extended addresses (EXTAD=1) specified in the DADR register. - 1 = Received address matches DADR - 0 = Received address does not match #### SRW — DDC Slave Read/Write This bit indicates the data direction when the module is in slave mode. It is updated after the calling address is received from a master device. SRW = 1 when the calling master is reading data from the module (slave transmit mode). SRW = 0 when the master is writing data to the module (receive mode). - 1 = Slave mode transmit - 0 = Slave mode receive ## RXAK — DDC Receive Acknowledge When this bit is cleared, it indicates an acknowledge signal has been received after the completion of 8 data bits transmission on the bus. When RXAK is set, it indicates no acknowledge signal has been detected at the 9th clock; the module will release the SDA line for the master to generate "stop" or "repeated start" condition. Reset sets this bit. - 1 = No acknowledge signal received at 9th clock bit - 0 = Acknowledge signal received at 9th clock bit # SCLIF — SCL Interrupt Flag This flag is set when a falling edge is detected on the SCL line, only if DDC1EN bit is set. SCLIF generates an interrupt request to CPU if the SCLIEN bit in DCR is also set. SCLIF is cleared by writing "0" to it or when the DCC1EN = 0, or DEN = 0. Reset clears this bit. - 1 = Falling edge detected on SCL line - 0 = No falling edge detected on SCL line #### TXBE — DDC Transmit Buffer Empty This flag indicates the status of the data transmit register (DDTR). When the CPU writes the data to the DDTR, the TXBE flag will be cleared. TXBE is set when DDTR is emptied by a transfer of its data to the output circuit. Reset sets this bit. - 1 = Data transmit register empty - 0 = Data transmit register full #### RXBF — DDC Receive Buffer Full This flag indicates the status of the data receive register (DDRR). When the CPU reads the data from the DDRR, the RXBF flag will be cleared. RXBF is set when DDRR is full by a transfer of data from the input circuit to the DDRR. Reset clears this bit. - 1 = Data receive register full - 0 = Data receive register empty ## 15.6.6 DDC Data Transmit Register (DDTR) Figure 15-6. DDC Data Transmit Register (DDTR) When the DDC module is enabled, DEN = 1, data written into this register depends on whether module is in master or slave mode. In slave mode, the data in DDTR will be transferred to the output circuit when: - the module detects a matched calling address (MATCH = 1), with the calling master requesting data (SRW = 1); or - the previous data in the output circuit has be transmitted and the receiving master returns an acknowledge bit, indicated by a received acknowledge bit (RXAK = 0). If the calling master does not return an acknowledge bit (RXAK = 1), the module will release the SDA line for master to generate a "stop" or "repeated start" condition. The data in the DDTR will not be transferred to the output circuit until the next calling from a master. The transmit buffer empty flag remains cleared (TXBE = 0). In master mode, the data in DDTR will be transferred to the output circuit when: - the module receives an acknowledge bit (RXAK = 0), after setting master transmit mode (MRW = 0), and the calling address has been transmitted; or - the previous data in the output circuit has be transmitted and the receiving slave returns an acknowledge bit, indicated by a received acknowledge bit (RXAK = 0). If the slave does not return an acknowledge bit (RXAK = 1), the master will generate a "stop" or "repeated start" condition. The data in the DDTR will not be transferred to the output circuit. The transmit buffer empty flag remains cleared (TXBE = 0). The sequence of events for slave transmit and master transmit are illustrated in **Figure 15-8**. #### 15.6.7 DDC Data Receive Register (DDRR) Figure 15-7. DDC Data Receive Register (DDRR) When the DDC module is enabled, DEN = 1, data in this read-only register depends on whether module is in master or slave mode. In slave mode, the data in DDRR is: - the calling address from the master when the address match flag is set (MATCH = 1); or - the last data received when MATCH = 0. In master mode, the data in the DDRR is: the last data received. When the DDRR is read by the CPU, the receive buffer full flag is cleared (RXBF = 0), and the next received data is loaded to the DDRR. Each time when new data is loaded to the DDRR, the RXIF interrupt flag is set, indicating that new data is available in DDRR. The sequence of events for slave receive and master receive are illustrated in **Figure 15-8**. # 15.7 Programming Considerations When the DDC module detects an arbitration loss in master mode, it will release both SDA and SCL lines immediately. But if there are no further STOP conditions detected, the module will hang up. Therefore, it is recommended to have time-out software to recover from such ill condition. The software can start the time-out counter by looking at the BB (Bus Busy) flag in the DMCR and reset the counter on the completion of one byte transmission. If a time-out occur, software can clear the DEN bit (disable DDC module) to release the bus, and hence clearing the BB flag. This is the only way to clear the BB flag by software if the module hangs up due to a no STOP condition received. The DDC can resume operation again by setting the DEN bit. #### (a) Master Transmit Mode #### (b) Master Receive Mode #### (c) Slave Transmit Mode #### (d) Slave Receive Mode KEY: shaded data packets indicate a transmit by the MCU's DDC module Figure 15-8. Data Transfer Sequences for Master/Slave Transmit/Receive Modes # DDC12AB Interface # Section 16. Sync Processor ## 16.1 Contents | 16.2 | Introduction | |----------------|------------------------------------------------------------| | 16.3 | Features | | 16.4 | I/O Pins | | 16.5<br>16.5.1 | Functional Blocks | | 16.5.1 | .1 Hsync Polarity Detection | | 16.5.1 | .2 Vsync Polarity Detection | | 16.5.1 | .3 Composite Sync Polarity Detection | | 16.5.2 | Sync Signal Counters215 | | 16.5.3 | Polarity Controlled HSYNCO and VSYNCO Outputs215 | | 16.5.4 | Clamp Pulse Output | | 16.5.5 | Low Vertical Frequency Detect | | 16.6 | Registers217 | | 16.6.1 | Sync Processor Control & Status Register (SPCSR)217 | | 16.6.2 | Sync Processor Input/Output Control Register (SPIOCR) .219 | | 16.6.3 | Vertical Frequency Registers (VFRs)221 | | 16.6.4 | Hsync Frequency Registers (HFRs)223 | | 16.6.5 | Sync Processor Control Register 1 (SPCR1)225 | | 16.6.6 | H&V Sync Output Control Register (HVOCR) | | 16.7 | System Operation227 | # 16.2 Introduction The Sync Processor is designed to detect and process sync signals inside a digital monitor system — from separated Hsync and Vsync inputs, or from composite sync inputs such as Sync-On-Green (SOG). MC68HC908BD48 — Rev. 1.0 # **Sync Processor** After detection and the necessary polarity correction and/or sync separation, the corrected sync signals are sent out. The MCU can also send commands to other monitor circuitry, such as for the geometry correction and OSD, using the DDC12AB and/or the IIC communication channels. The block diagram of the Sync Processor is shown in Figure 16-1. **NOTE:** All quoted timings in this section assume an internal bus frequency of 6MHz. ## 16.3 Features Features of the Sync Processor include the following: - Polarity detector - Horizontal frequency counter - Vertical frequency counter - Low vertical frequency indicator (40.7 Hz) - Polarity controlled HSYNCO and VSYNCO outputs: - From separate Hsync and Vsync - From composite sync on HSYNC or SOG input pin - From internal selectable free running Hsync and Vsync pulses - CLAMP pulse output to the external pre-amp chip - Internal schmitt trigger on HSYNC, VSYNC, and SOG input pins to improve noise immunity #### 16.4 I/O Pins The Sync Processor uses six I/O pins, with four pins shared with standard port I/O pins. The full name of the Sync Processor I/O pins are listed in **Table 16-1**. The generic pin name appear in the text that follows. **Table 16-1. Pin Name Conventions** | Sync Processor<br>Generic Pin Names: | Full MCU Pin Names: | Pin Selected for<br>Sync Processor Function By: | |--------------------------------------|---------------------|-------------------------------------------------| | HSYNC | HSYNC | _ | | VSYNC | VSYNC | _ | | SOG | PTE0/SOG/TCH0 | SOGE bit in CONFIG1 (\$001D) | | HSYNCO | PTE1/HSYNCO | HSYNCOE bit in CONFIG 1 (\$001D) | | VSYNCO | PTE2/VSYNCO | VSYNCOE bit in CONFIG 1 (\$001D) | | CLAMP | PTD4/CLAMP | CLAMPE bit in PDCR (\$0049) | Table 16-2. Sync Processor I/O Register Summary | Addr. | Register Name | | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | |----------------|-------------------------|--------|--------|-----------|--------|------|--------|-----------|----------|--------| | \$0040 | Sync Processor Control | Read: | VSIE | VEDGE | VSIF | COMP | VINVO | HINVO | VPOL | HPOL | | φ0040 | and Status Register | Write: | VOIE | VEDGE | 0 | COMP | VIIIVO | Tillyo | | | | | (SPCSR) | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | \$0041 | Vertical Frequency High | Read: | VOF | 0 | 0 | VF12 | VF11 | VF10 | VF9 | VF8 | | <b>Ф</b> 004 I | Register | Write: | | CPW1 | CPW0 | | | | | | | | (VFHR) | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | \$0042 | Vertical Frequency Low | Read: | VF7 | VF6 | VF5 | VF4 | VF3 | VF2 | VF1 | VF0 | | <b>Φ</b> 0042 | Register | Write: | | | | | | | | | | | (VFLR) | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | <b></b> | Hsync Frequency High | Read: | HFH7 | HFH6 | HFH5 | HFH4 | HFH3 | HFH2 | HFH1 | HFH0 | | \$0043 | Register | Write: | | | | | | | | | | | (HFHR) | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | <b>COO44</b> | Hsync Frequency Low | Read: | HOVER | 0 | 0 | HFL4 | HFL3 | HFL2 | HFL1 | HFL0 | | \$0044 | Register | Write: | | | | | | | | | | | (HFLR) | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | <b>00045</b> | Sync Processor I/O | Read: | VSYNCS | HSYNCS | COINIV | | 000051 | OL AMBOE | DDOD | COLIT | | \$0045 | Control Register | Write: | | | COINV | R | SOGSEL | CLAMPOE | BPOR | SOUT | | | (SPIOCR) | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | \$0046 | Sync Processor Control | Read: | LVSIE | LVSIF | HPS1 | HPS0 | R | R | ATPOL | FSHF | | φυυ46 | Register 1 | Write: | LVSIE | 0 | пгот | ПРЗО | K | K | AIPOL | гопг | | | (SPCR1) | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | ¢0047 | )47 H&V Sync Output | | В | 0 | 0 | 0 | 0 | HI/OCD3 | LIV/OCD4 | HVOCBO | | \$0047 | Control Register | Write: | R | | | | | HVOCR2 | HVOCR1 | HVOCR0 | | | (HVOCR) | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | = Unimple | mented | | R | = Reserve | d | | ## 16.5 Functional Blocks Figure 16-1. Sync Processor Block Diagram MC68HC908BD48 — Rev. 1.0 Technical Data ## 16.5.1 Polarity Detection # 16.5.1.1 Hsync Polarity Detection The Hsync polarity detection circuit measures the length of high and low period of the HSYNC input. If the length of high is longer than L and the length of low is shorter than S, the HPOL bit will be "0", indicating a negative polarity HSYNC input. If the length of low is longer than L and the length of high is shorter than S, the HPOL bit will be "1", indicating a positive polarity HSYNC input. The table below shows three possible cases for HSYNC polarity detection — the conditions are selected by the HPS[1:0] bits in the Sync Processor Control Register 1 (SPCR1). | Polarity Detecti | SPCR1 (\$0046) | | | |--------------------------|------------------------|------|------| | Long is greater than (L) | Short is less than (S) | HPS1 | HPS0 | | 7μs | 6μs | 0 | 0 | | 3.5μs | 3μs | 1 | Х | | 14μs | 12μs | 0 | 1 | # 16.5.1.2 Vsync Polarity Detection The Vsync polarity detection circuit performs a similar function as for Hsync. If the length of high is longer than 4ms and the length of low is shorter than 2ms, the VPOL bit will be "0", indicating a negative polarity VSYNC input. If the length of low is longer than 4ms and the length of high is shorter than 2ms, the VPOL bit will be "1", indicating a positive polarity VSYNC input. # 16.5.1.3 Composite Sync Polarity Detection When a composite sync signal is the input (COMP = 1 for composite sync processing), the HPOL bit = VPOL bit, and the polarity is detected using the VSYNC polarity detection criteria described in section 16.5.1.2. # 16.5.2 Sync Signal Counters There are two counters: a 13-bit horizontal frequency counter to count the number of horizontal sync pulses within a 32ms or 8ms period; and a 13-bit vertical frequency counter to count the number of system clock cycles between two vertical sync pulses. These two data can be read by the CPU to check the signal frequencies and to determine the video mode. The 13-bit vertical frequency register encompasses vertical frequency range from approximately 15Hz to 128kHz. Due to the asynchronous timing between the incoming VSYNC signal and internal system clock, there will be ±1 count error on reading the **Vertical Frequency Registers (VFRs)** for the same vertical frequency. The horizontal counter counts the pulses on HSYNC pin input, and is uploaded to the **Hsync Frequency Registers (HFRs)** every 32.768ms or 8.192ms. # 16.5.3 Polarity Controlled HSYNCO and VSYNCO Outputs The processed sync signals are output on HSYNCO and VSYNCO when the corresponding bits in Configuration Register 0 (\$001D) are set. The signal to these output pins depend on SOUT and COMP bits (see **Table 16-3**), with polarity controlled by ATPOL, HINVO, and VINVO bits as shown in **Table 16-4**. **Table 16-3. Sync Output Control** | SOUT | COMP | Sync Outputs:<br>VSYNCO and HSYNCO | |------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | Х | Free-running pulse with negative polarity | | 0 | 0 | Sync outputs follow sync inputs VSYNC and HSYNC respectively, with polarity correction shown in <b>Table 16-4</b> . | | 0 | 1 | HSYNCO follows the composite sync input and VSYNCO is the extracted Vsync (3 to 14μs delay to composite input), with polarity correction shown in <b>Table 16-4</b> . | | ATPOL | SOUT | VINVO<br>or<br>HINVO | Sync Outputs:<br>VSYNCO/HSYNCO | |-------|------|----------------------|-------------------------------------------| | Х | 1 | Х | Free-running pulse with negative polarity | | 0 | 0 | 0 | Same polarity as sync input | | 0 | 0 | 1 | Inverted polarity of sync input | | 1 | 0 | 0 | Negative polarity sync output | | 1 | 0 | 1 | Positive polarity sync output | **Table 16-4. Sync Output Polarity** When the SOUT bit is set, the HSYNCO output is a free-running pulse with 2µs width. Both HSYNCO and VSYNCO outputs are negative polarity, with frequencies selected by the H & V Sync Output Control Register (HVOCR). # 16.5.4 Clamp Pulse Output When the CLAMPOE bit in SPIOCR is set to "1", a clamp signal is output on the CLAMP pin. This clamp pulse is triggered either on the leading edge or the trailing edge of HSYNC, controlled by BPOR bit, with the polarity controlled by the COINV bit. See Figure 16-2. Clamp Pulse Output Timing. Figure 16-2. Clamp Pulse Output Timing Technical Data MC68HC908BD48 — Rev. 1.0 ### 16.5.5 Low Vertical Frequency Detect Logic monitors the value of the Vsync Frequency Register (VFR), and sets the low vertical frequency flag (LVSIF) when the value of VFR is higher than \$C00 (frequency below 40.7Hz). LVSIF bit can generate an interrupt request to the CPU when the LVSIE bit is set and I-bit in the Condition Code Register is "0". The LVSIF bit can help the system to detect video off mode fast. ### 16.6 Registers Eight registers are associated with the Sync Processor, they outlined in the following sections. ### 16.6.1 Sync Processor Control & Status Register (SPCSR) Figure 16-3. Sync Processor Control & Status Register (SPCSR) #### VSIE — VSync Interrupt Enable When this bit is set, the VSIF flag is enabled to generate an interrupt request to the CPU. When VSIE is cleared, the VSIF flag is prevented from generating an interrupt request to the CPU. Reset clears this bit. 1 = VSIF bit set will generate interrupt request to CPU 0 = VSIF bit set does not generate interrupt request to CPU ### VEDGE — VSync Interrupt Edge Select This bit specifies the triggering edge of Vsync interrupt. When it is "0", the rising edge of internal Vsync signal which is either from the VSYNC pin or extracted from the composite input signal will set VSIF flag. When it is "1", the falling edge of internal Vsync signal will set VSIF flag. Reset clears this bit. - 1 = VSIF bit will be set by rising edge of Vsync - 0 = VSIF bit will be set by falling edge of Vsync #### VSIF — VSync Interrupt Flag This flag is only set by the specified edge of the internal Vsync signal, which is either from the VSYNC input pin or extracted from the composite sync input signal. The triggering edge is specified by the VEDGE bit. VSIF generates an interrupt request to the CPU if the VSIE bit is also set. This bit is cleared by writing a "0" to it or by a reset. - 1 = A valid edge is detected on the Vsync - 0 = No valid Vsync is detected #### COMP — Composite Sync Input Enable This bit is set to enable the separator circuit which extracts the Vsync pulse from the composite sync input on HSYNC or SOG pin (select by SOGSEL bit). The extracted Vsync signal is used as it were from the VSYNC input. Reset clears this bit. - 1 = Composite Sync Input Enabled - 0 = Composite Sync Input Disabled #### VINVO — VSYNCO Signal Polarity This bit, together with the ATPOL bit in SPCR1 controls the output polarity of the VSYNCO signal (see **Table 16-5**). #### HINVO — HSYNCO Signal Polarity This bit, together with the ATPOL bit in SPCR1 controls the output polarity of the HSYNCO signal (see **Table 16-5**). Table 16-5. ATPOL, VINVO, and HINVO setting | ATPOL | VINVO / HINVO | Sync Outputs:<br>VSYNCO/HSYNCO | |-------|---------------|---------------------------------| | 0 | 0 | Same polarity as sync input | | 0 | 1 | Inverted polarity of sync input | | 1 | 0 | Negative polarity sync output | | 1 | 1 | Positive polarity sync output | VPOL — Vsync Input Polarity This bit indicates the polarity of the VSYNC input, or the extracted Vsync from a composite sync input (COMP=1). Reset clears this bit. - 1 = Vsync is positive polarity - 0 = Vsync is negative polarity HPOL — Hsync Input Polarity This bit indicates the polarity of the HSYNC input. This bit equals the VPOL bit when the COMP bit is set. Reset clears this bit. - 1 = Hsync is positive polarity - 0 = Hsync is negative polarity ### 16.6.2 Sync Processor Input/Output Control Register (SPIOCR) Figure 16-4. Sync Processor Input/Output Control Register (SPIOCR) VSYNCS — VSYNC Input State This read-only bit reflects the logical state of the VSYNC input. HSYNCS — HSYNC Input State This read-only bit reflects the logical state of the HSYNC input. MC68HC908BD48 — Rev. 1.0 #### COINV — Clamp Output Invert This bit is set to invert the clamp pulse output to negative. Reset clears this bit. - 1 = clamp output is set for negative pulses - 0 = clamp output is set for positive pulses #### SOGSEL — SOG Select This bit selects either the HSYNC pin or SOG pin as the composite sync signal input pin. Reset clears this bit. - 1 = SOG pin is used as the composite sync input - 0 = HSYNC pin is used as the composite sync input ### CLAMPOE — Clamp Output Enable This bit is set to enable the clamp pulse output circuitry. Reset clears this bit. - 1 = Clamp pulse circuit enabled - 0 = Clamp pulse circuit disabled #### **BPOR** — Back Porch This bit defines the triggering edge of the clamp pulse output relative to the HSYNC input. Reset clears this bit. - 1 = Clamp pulse is generated on the trailing edge of HSYNC - 0 = Clamp pulse is generated on the leading edge of HSYNC #### SOUT — Sync Output Enable This bit will select the output signals for the VSYNCO and HSYNCO pins. Reset clears this bit. - 1 = VSYNCO and HSYNCO outputs are internally generated free-running sync pulses with frequencies determined by HVCOR[2:0] bits in HVCOR. - 0 = VSYNCO and HSYNCO outputs are processed VSYNC and HSYNC inputs respectively ### 16.6.3 Vertical Frequency Registers (VFRs) This register pair contains the 13-bit vertical frequency count value, an overflow bit, and the clamp pulse width selection bits. Figure 16-5. Vertical Frequency High Register Figure 16-6. Vertical Frequency Low Register ### VF[12:0] — Vertical Frame Frequency\ This read-only 13-bit contains information of the vertical frame frequency. An internal 13-bit counter counts the number of 8µs periods between two Vsync pulses. The most significant 5 bits of the counted value is transferred to the high byte register, and the least significant 8 bits is transferred to an intermediate buffer. When the high byte register is read, the 8-bit counted value stored in the intermediate buffer will be uploaded to the low byte register. Therefore, user program must read the high byte register first, then low byte register in order to get the complete counted value of one vertical frame. If the counter overflows, the overflow flag, VOF, will be set, indicating the counter value stored in the VFRs is meaningless. The data corresponds to the period of one vertical frame. This register can be read to determine if the frame frequency is valid, and to determine the video mode. The frame frequency is calculated by: Vertical Frame Frequency $$= \frac{1}{VFR \pm 1 \times 48 \times t_{CYC}}$$ $= \frac{1}{VFR \pm 1 \times 8\mu s}$ for internal bus clock of 6 MHz **Table 16-6** shows examples for the Vertical Frequency Register, all VFR numbers are in hexadecimal. **Table 16-6. Sample Vertical Frame Frequencies** | VFR | Max Freq. | Min Freq. | |--------|-----------|-----------| | \$02A0 | 186.20 Hz | 185.70 Hz | | \$03C0 | 130.34 Hz | 130.07 Hz | | \$03C1 | 130.21 Hz | 129.94 Hz | | \$03C2 | 130.07 Hz | 129.80 Hz | | \$04E2 | 100.08 Hz | 99.92 Hz | | \$04E3 | 100.00 Hz | 99.84 Hz | | \$04E4 | 99.92 Hz | 99.76 Hz | | \$06F9 | 70.07 Hz | 69.99 Hz | | \$06FA | 70.03 Hz | 69.95 Hz | | \$06FB | 69.99 Hz | 69.91 Hz | | VFR | Max Freq. | Min Freq. | |--------|-----------|-----------| | \$0780 | 65.10 Hz | 65.00 Hz | | \$0823 | 60.04 Hz | 59.98 Hz | | \$0824 | 60.01 Hz | 59.95 Hz | | \$0825 | 59.98 Hz | 59.92 Hz | | \$09C4 | 50.02 Hz | 49.98 Hz | | \$09C5 | 50.00 Hz | 49.96 Hz | | \$09C6 | 49.98 Hz | 49.94 Hz | | \$1FFD | 15.266 Hz | 15.262 Hz | | \$1FFE | 15.264 Hz | 15.260 Hz | | \$1FFF | 15.262 Hz | 15.258 Hz | #### VOF — Vertical Frequency Counter Overflow This read-only bit is set when an overflow has occurred on the 13-bit vertical frequency counter. Reset clears this bit, and will be updated every vertical frame. An overflow occurs when the period of Vsync frame exceeds 64.768ms (a vertical frame frequency lower than 15.258Hz). - 1 = A vertical frequency counter overflow has occurred - 0 = No vertical frequency counter overflow has occurred Technical Data MC68HC908BD48 — Rev. 1.0 ### CPW[1:0] — Clamp Pulse Width The CPW1 and CPW0 bits are used to select the output clamp pulse width. Reset clears these bits, selecting a default clamp pulse width between 0.33µs and 0.375µs. These bits always read as Zeros. CPW1 CPW0 Clamp Pulse Width 0 0 0.33 μs to 0.375 μs 0 1 0.5 μs to 0.542 μs 1 0 0.75 μs to 0.792 μs 1 1 2 μs to 2.042 μs **Table 16-7. Clamp Pulse Width** ### 16.6.4 Hsync Frequency Registers (HFRs) This register pair contains the 13-bit Hsync frequency count value and an overflow bit. Figure 16-7. Hsync Frequency High Register Figure 16-8. Hsync Frequency Low Register HFH[7:0], HFL[4:0] — Horizontal Line Frequency This read-only 13-bit contains the number of horizontal lines in a 32ms window. An internal 13-bit counter counts the Hsync pulses within a 32ms window in every 32.768ms period. If the FSHF bit in SPCR1 is set, only the most 11-bits (HFH[7:0] & HFL[4:2]) will be updated by the counter. Thus, providing a Hsync pulse count in a 8ms window in every 8.192ms. The most significant 8 bits of counted value is transferred to the high byte register, and the least significant 5 bits is transferred to an intermediate buffer. When the high byte register is read, the 5-bit counted value stored in the intermediate buffer will be uploaded to the low byte register. Therefore, user the program must read the high byte register first then low byte register in order to get the complete counted value of Hsync pulses. If the counter overflows, the overflow flag, HOVER, will be set, indicating the number of Hsync pulses in 32ms are more than 8191 (2<sup>13</sup>–1), i.e. a Hsync frequency greater than 256kHz. For the 32ms window, the HFHR and HFLR are such that the frequency step unit in the 5-bit of HFLR is 0.03125kHz, and the step unit in the 8-bit HFHR is 1kHz. Therefore, the Hsync frequency can be easily calculated by: Hsync Frequency = $[HFH + (HFL \times 0.03125)]kHz$ where: *HFH* is the value of HFH[7:0] *HFL* is the value of HFL[4:0] #### HOVER — Hsync Frequency Counter Overflow This read-only bit is set when an overflow has occurred on the 13-bit Hsync frequency counter. Reset clears this bit, and will be updated every count period. An overflow occurs when the number Hsync pulses exceed 8191, a Hsync frequency greater than 256kHz. 1 = A Hsync frequency counter overflow has occurred 0 = No Hsync frequency counter overflow has occurred ### 16.6.5 Sync Processor Control Register 1 (SPCR1) Figure 16-9. Sync Processor Control Register 1 (SPCR1) #### LVSIE — Low VSync Interrupt Enable When this bit is set, the LVSIF flag is enabled to generate an interrupt request to the CPU. When LVSIE is cleared, the LVSIF flag is prevented from generating an interrupt request to the CPU. Reset clears this bit. - 1 = Low Vsync interrupt enabled - 0 = Low Vsync interrupt disabled ### LVSIF — Low VSync Interrupt Flag This read-only bit is set when the value of VFR is higher than \$C00 (vertical frame frequency below 40.7Hz). LVSIF generates an interrupt request to the CPU if the LVSIE is also set. This bit is cleared by writing a "0" to it or reset. - 1 = Vertical frequency is below 40.7Hz - 0 = Vertical frequency is higher than 40.7Hz #### HPS[1:0] — HSYNC input Detection Pulse Width These two bits control the detection pulse width of HSYNC input. Reset clears these two bits, setting a default middle frequency of HSYNC input. **Table 16-8. HSYNC Polarity Detection Pulse Width** | HPS1 | HPS0 | Polarity Detection Pulse Width | |------|------|--------------------------------| | 0 | 0 | Long > 7μs and Short < 6μs | | 1 | Х | Long > 3.5μs and Short < 3μs | | 0 | 1 | Long > 14μs and Short < 12μs | MC68HC908BD48 — Rev. 1.0 ### ATPOL — Auto Polarity This bit, together with the VINVO or HINVO bits in SPCSR controls the output polarity of the VSYNCO or HSYNCO signals respectively. Reset clears this bit (see **Table 16-9**). | ATPOL | VINVO / HINVO | Sync Outputs:<br>VSYNCO/HSYNCO | |-------|---------------|---------------------------------| | 0 | 0 | Same polarity as sync input | | 0 | 1 | Inverted polarity of sync input | | 1 | 0 | Negative polarity sync output | | 1 | 1 | Positive polarity sync output | ### FSHF — Fast Horizontal Frequency Count This bit is set to shorten the measurement cycle of the horizontal frequency. If it is set, only HFH[7:0] and HFL[4:2] will be updated by the Hsync counter, providing a count in a 8ms window in every 8.192ms, with HFL[1:0] reading as zeros. Therefore, user can determine the horizontal frequency change within 8.192ms to protect critical circuitry. Reset clears this bit. - 1 = Number of Hsync pulses is counted in an 8ms window - 0 = Number of Hsync pulses is counted in a 32ms window #### 16.6.6 H&V Sync Output Control Register (HVOCR) Figure 16-10. H&V Sync Output Control Register (HVOCR) #### HVOCR[2:0] — H&V Output Select Bits These three bits select the frequencies of the internal generated free-running sync pulses for output to HSYNCO and VSYNCO pins, when the SOUT bit is set in the SPIOCR. Reset clears these bits, setting a default horizontal frequency of 31.25kHz and a vertical frequency of 60Hz, a video mode of 640×480. | HVOCR | HSY | NCO | VSY | Video Mode | | | |-------|--------------|-----------|----------------|------------|--------------|--| | пуоск | Pulse width | Frequency | Pulse width | Frequency | video iviode | | | 000 | Negative 2µs | 31.25kHz | Negative 192μs | 59.98 Hz | 640 × 480 | | | 001 | Negative 2μs | 43.48kHz | Negative 138μs | 84.92 Hz | 640 × 480 | | | 010 | Negative 2µs | 48.78kHz | Negative 123μs | 60.00 Hz | 1024 × 768 | | | 011 | Negative 2µs | 54.05kHz | Negative 111μs | 84.98 Hz | 800 × 600 | | | 100 | Negative 2µs | 60.61 kHz | Negative 99μs | 75.01 Hz | 1024 × 768 | | | 101 | Negative 2µs | 80.00kHz | Negative 75μs | 74.98 Hz | 1280 × 1024 | | | 110 | Negative 2µs | 90.91 kHz | Negative 66µs | 84.96 Hz | 1280 × 1024 | | | | | | | | | | 105.26kHz Table 16-10. Free-Running HSYNC and VSYNC Options ## 16.7 System Operation Negative 2 us 111 This Sync Processor is designed to assist in determining the video mode of incoming HSYNC and VSYNC of various frequencies and polarities, and DPMS modes. In the DPMS standard, a no sync pulses definition can be detected when the value of the Hsync Frequency Register (the number of Hsync pulses) is less than one or when the VOF bit is set. Since the Hsync Frequency Register is updated repeatedly in every 32.768ms, and a valid Vsync must have a frequency greater than 40.7Hz, a valid Vsync pulse will arrive within the 32.768ms window. Therefore, the user should read the Hsync Frequency Register every 32.768ms to determine the presence of Hsync and/or Vsync pulses. Negative 57 µs 85.02 Hz $1600 \times 1200$ ## Sync Processor # Section 17. Input/Output (I/O) Ports ### 17.1 Contents | 17.2 Introduction | 229 | |----------------------------------|-----| | 17.3 Port A | 233 | | 17.3.1 Port A Data Register | 233 | | 17.3.2 Data Direction Register A | 234 | | 17.3.3 Port A Options | 235 | | 17.4 Port B | 236 | | 17.4.1 Port B Data Register | 236 | | 17.4.2 Data Direction Register B | 237 | | 17.4.3 Port B Options | 238 | | 17.5 Port C | 239 | | 17.5.1 Port C Data Register | 239 | | 17.5.2 Data Direction Register C | 240 | | 17.5.3 Port C Options | 241 | | 17.6 Port D | 242 | | 17.6.1 Port D Data Register | 242 | | 17.6.2 Data Direction Register D | 243 | | 17.6.3 Port D Options | 245 | | 17.7 Port E | 247 | | 17.7.1 Port E Data Register | 247 | | 17.7.2 Data Direction Register E | | | 17.7.3 Port E Options | 250 | ### 17.2 Introduction Thirty-two (32) bidirectional input-output (I/O) pins form four parallel ports. All I/O pins are programmable as inputs or outputs. MC68HC908BD48 — Rev. 1.0 **NOTE:** Connect any unused I/O pins to an appropriate logic level, either $V_{DD}$ or $V_{SS}$ . Although the I/O ports do not require termination for proper operation, termination reduces excess current consumption and the possibility of electrostatic damage. **Table 17-1. I/O Port Register Summary** | Addr. | Register Name | | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | | |-----------------------------------------|----------------------------------|-----------------|-------|---------------------|--------|-----------|------------|-------|--------|-------|--|--| | \$0000 | Port A Data Register<br>(PTA) | Read:<br>Write: | PTA7 | PTA6 | PTA5 | PTA4 | PTA3 | PTA2 | PTA1 | PTA0 | | | | | , , | Reset: | | | | Unaffecte | d by reset | | | | | | | \$0001 | Port B Data Register<br>(PTB) | Read:<br>Write: | PTB7 | PTB6 | PTB5 | PTB4 | PTB3 | PTB2 | PTB1 | PTB0 | | | | | , | Reset: | | | | Unaffecte | d by reset | | | | | | | | | Read: | 0 | 0 | DTCE | DTC4 | PTC3 | PTC2 | PTC1 | DTCO | | | | \$0002 | Port C Data Register (PTC) | Write: | | | PTC5 | PTC4 | | | | PTC0 | | | | | ( | Reset: | | | | Unaffecte | d by reset | | | | | | | | | Read: | 0 | O PTD6 | PTD5 | PTD4 | PTD3 | PTD2 | PTD1 | PTD0 | | | | \$0003 | Port D Data Register<br>(PTD) | Write: | | | | | | | | | | | | | , | Reset: | | Unaffected by reset | | | | | | | | | | \$0004 | Data Direction Register A (DDRA) | Read:<br>Write: | DDRA7 | DDRA6 | DDRA5 | DDRA4 | DDRA3 | DDRA2 | DDRA1 | DDRA0 | | | | | , , | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | \$0005 | Data Direction Register B (DDRB) | Read:<br>Write: | DDRB7 | DDRB6 | DDRB5 | DDRB4 | DDRB3 | DDRB2 | DDRB1 | DDRB0 | | | | | , | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | Read: | 0 | 0 | DDRC5 | DDRC4 | DDRC3 | DDRC2 | DDRC1 | DDRC0 | | | | \$0006 Data Direction Register C (DDRC) | Write: | | | סטועט | אטוטט | כטאממ | DDNOZ | וטאטט | DDINGO | | | | | | , | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | = Unimplen | nented | | | | | | | | Table 17-1. I/O Port Register Summary (Continued) | Addr. | Register Name | | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | |-------------------------------------|-------------------------------------------|-----------------|---------|------------|---------|-----------|------------|---------|--------|--------| | \$0007 | Data Direction Register D (DDRD) | Read:<br>Write: | 0 | DDRD6 | DDRD5 | DDRD4 | DDRD3 | DDRD2 | DDRD1 | DDRD0 | | | (DDRD) | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | Read: | 0 | 0 | 0 | 0 | 0 | PTE2 | PTE1 | PTE0 | | \$0008 | Port E Data Register<br>(PTE) | Write: | | | | | | PIEZ | PIET | FIEU | | | | Reset: | | | | Unaffecte | d by reset | | | | | | D . D | Read: | 0 | 0 | 0 | 0 | 0 | DDRE2 | DDRE1 | DDRE0 | | \$0009 | Data Direction Register E (DDRE) | Write: | | | | | | DDINLZ | DDINET | DDICEO | | | , , | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | \$001D Configuration Register 0 (CONFIG0) | Read: | HSYNCOE | VSYNCOE | SOGE | 0 | 0 | 0 | 0 | 0 | | \$001D | | Write: | | | | | | | | | | | | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | PWM Control Register 1 | Read: | PWM7E | PWM6E | PWM5E | PWM4E | PWM3E | PWM2E | PWM1E | PWM0E | | \$0028 | (PWMCR1) | Write: | | | | | | | | | | | | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | Port D Configuration | Read: | 0 | IICDATE | IICSCLE | CLAMPE | DDCSCLE | DDCDATE | USBD-E | USBD+E | | \$0049 | Register (PDCR) | Write: | | | | | | | | | | | | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | \$0059 PWM Control Register (PWMCR2 | Read: | PWM15E | PWM14E | PWM13E | PWM12E | PWM11E | PWM10E | PWM9E | PWM8E | | | | (PWMCR2) | Write: | | | | | _ | | | | | | | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | = Unimplen | nented | | | | | | **Table 17-2. Port Control Register Bits Summary** | Port | Bit | DDR | | Module Contro | Pin | | |------|-----|-------|-----------|-------------------|-------------|---------------| | Port | Біі | DDK | Module | Register | Control Bit | FIII | | | 0 | DDRA0 | | | PWM8E | PTA0/PWM8 | | | 1 | DDRA1 | | | PWM9E | PTA1/PWM9 | | | 2 | DDRA2 | | | PWM10E | PTA2/PWM10 | | A | 3 | DDRA3 | PWM | PWMCR2 | PWM11E | PTA3/PWM11 | | | 4 | DDRA4 | PVVIVI | \$0059 | PWM12E | PTA4/PWM12 | | | 5 | DDRA5 | | | PWM13E | PTA5/PWM13 | | | 6 | DDRA6 | | | PWM14E | PTA6/PWM14 | | | 7 | DDRA7 | | | PWM15E | PTA7/PWM15 | | | 0 | DDRB0 | | | PWM0E | PTB0/PWM0 | | | 1 | DDRB1 | | | PWM1E | PTB1/PWM1 | | | 2 | DDRB2 | | | PWM2E | PTB2/PWM2 | | В | 3 | DDRB3 | PWM | PWMCR1 | PWM3E | PTB3/PWM3 | | В | 4 | DDRB4 | | \$0028 | PWM4E | PTB4/PWM4 | | | 5 | DDRB5 | | | PWM5E | PTB5/PWM5 | | | 6 | DDRB6 | | | PWM6E | PTB6/PWM6 | | | 7 | DDRB7 | | | PWM7E | PTB7/PWM7 | | | 0 | DDRC0 | | | | PTC0/ADC0 | | | 1 | DDRC1 | | ADSCR | | PTC1/ADC1 | | С | 2 | DDRC2 | ADC | | ADCH[4:0] | PTC2/ADC2 | | | 3 | DDRC3 | ADC | \$005D | ADCH[4.0] | PTC3/ADC3/ | | | 4 | DDRC4 | | | | PTC4/ADC4 | | | 5 | DDRC5 | | | | PTC5/ADC5 | | | 0 | DDRD0 | USB | | D+E | PTD0/D+ | | | 1 | DDRD1 | 036 | | D-E | PTD1/D- | | | 2 | DDRD2 | DDC12AB | DE 65 | DDCDATE | PTD2/DDCSDA | | D | 3 | DDRD3 | DDC12AB | PDCR<br>\$0049 | DDCSCLE | PTD3/DDCSCL | | | 4 | DDRD4 | SYNC | ] | CLAMPE | PTD4/CLAMP | | | 5 | DDRD5 | MMIIC | ] | IICSCLE | PTD5/IICSCL | | | 6 | DDRD6 | IVIIVIIIC | | IICDATE | PTD6/IICSDA | | | 0 | DDRE0 | SYNC/TIM | | SOGE | PTE0/SOG/TCH0 | | E | 1 | DDRE1 | SYNC | CONFIG0<br>\$001D | HSYNCOE | PTE1/HSYNCO | | | 2 | DDRE2 | JINO | , - | VSYNCOE | PTE2/VSYNCO | **Technical Data** MC68HC908BD48 — Rev. 1.0 #### 17.3 Port A Port A is an 8-bit special-function port that shares all eight of its pins with the pulse width modulator (PWM). #### 17.3.1 Port A Data Register The port A data register (PTA) contains a data latch for each of the eight port A pins. Figure 17-1. Port A Data Register (PTA) ### PTA7-PTA0 — Port A Data Bits These read/write bits are software programmable. Data direction of each port A pin is under the control of the corresponding bit in data direction register A. Reset has no effect on port A data. #### PWM15-PWM8 — PWM Outputs 15-8 The PWM output enable bits PWM15E–PWM8E, in PWM control register 2 (PWMCR2) enable port A pins as PWM output pins. (See 17.3.3 Port A Options.) #### 17.3.2 Data Direction Register A Data direction register A (DDRA) determines whether each port A pin is an input or an output. Writing a logic 1 to a DDRA bit enables the output buffer for the corresponding port A pin; a logic 0 disables the output buffer. Figure 17-2. Data Direction Register A (DDRA) DDRA7-DDRA0 — Data Direction Register A Bits These read/write bits control port A data direction. Reset clears DDRA7–DDRA0, configuring all port A pins as inputs. - 1 = Corresponding port A pin configured as output - 0 = Corresponding port A pin configured as input **NOTE:** Avoid glitches on port A pins by writing to the port A data register before changing data direction register A bits from 0 to 1. Figure 17-3 shows the port A I/O logic. Figure 17-3. Port A I/O Circuit **Technical Data** MC68HC908BD48 — Rev. 1.0 When bit DDRAx is a logic 1, reading address \$0000 reads the PTAx data latch. When bit DDRAx is a logic 0, reading address \$0000 reads the voltage level on the pin. The data latch can always be written, regardless of the state of its data direction bit. **Table 17-3** summarizes the operation of the port A pins. **Table 17-3. Port A Pin Functions** | PTAPUE Bit | DDRA Bit | PTA Bit | I/O Pin Mode | Accesses<br>to DDRA | Access | es to PTA | |------------|----------|------------------|----------------------------|---------------------|-----------|--------------------------| | | | | | Read/Write | | Write | | 0 | 0 | X <sup>(1)</sup> | Input, Hi-Z <sup>(2)</sup> | DDRA7-DDRA0 | Pin | PTA7-PTA0 <sup>(3)</sup> | | Х | 1 | Х | Output | DDRA7-DDRA0 | PTA7-PTA0 | PTA7-PTA0 | #### NOTES: - 1. X = Don't care - 2. Hi-Z = High impedance - 3. Writing affects data register, but does not affect input. ### 17.3.3 Port A Options The PWM control register 2 (PWMCR2) selects the port A pins for PWM function or as standard I/O function. See 11.4.2 PWM Control Registers 1 and 2 (PWMCR1:PWMCR2). Figure 17-4. PWM Control Register 1 (PWMCR1) PWM15E-PWM8E — PWM Output Enable 15-8 Setting a bit to "1" will configure the corresponding PTAx/PWMx pin for PWM output function. Reset clears these bits. - 1 = PTAx/PWMx pin configured as PWMx output pin - 0 = PTAx/PWMx pin configured as standard I/O pin #### 17.4 Port B Port B is an 8-bit special-function port that shares all eight of its pins with the pulse width modulator (PWM). **NOTE:** Port pins PTB7–PTB2 are not available in a 28-pin dual in-line package. #### 17.4.1 Port B Data Register The port B data register (PTB) contains a data latch for each of the eight port pins. Figure 17-5. Port B Data Register (PTB) #### PTB7-PTB0 — Port B Data Bits These read/write bits are software-programmable. Data direction of each port B pin is under the control of the corresponding bit in data direction register B. Reset has no effect on port B data. #### PWM7–PWM0 — PWM Outputs 7–0 The PWM output enable bits PWM7E–PWM0E, in PWM control register 1 (PWMCR1) enable port B pins as PWM output pins. (See 17.4.3 Port B Options.) ### 17.4.2 Data Direction Register B Data direction register B (DDRB) determines whether each port B pin is an input or an output. Writing a logic 1 to a DDRB bit enables the output buffer for the corresponding port B pin; a logic 0 disables the output buffer. Figure 17-6. Data Direction Register B (DDRB) DDRB7-DDRB0 — Data Direction Register B Bits These read/write bits control port B data direction. Reset clears DDRB7–DDRB0], configuring all port B pins as inputs. - 1 = Corresponding port B pin configured as output - 0 = Corresponding port B pin configured as input **NOTE:** Avoid glitches on port B pins by writing to the port B data register before changing data direction register B bits from 0 to 1. **NOTE:** For those devices packaged in a 28-pin dual in-line package, set DDRB7–DDRB2 to a 1 to configure PTB7–PTB2 as outputs. Figure 17-7 shows the port B I/O logic. Figure 17-7. Port B I/O Circuit When bit DDRBx is a logic 1, reading address \$0001 reads the PTBx data latch. When bit DDRBx is a logic 0, reading address \$0001 reads the voltage level on the pin. The data latch can always be written, regardless of the state of its data direction bit. **Table 17-4** summarizes the operation of the port B pins. **Table 17-4. Port B Pin Functions** | DDRB Bit | PTB Bit | I/O Pin Mode | Accesses<br>to DDRB | Accesses to PTB | | |----------|------------------|----------------------------|---------------------|-----------------|--------------------------| | | | | Read/Write | Read | Write | | 0 | X <sup>(1)</sup> | Input, Hi-Z <sup>(2)</sup> | DDRB7-DDRB0 | Pin | PTB7-PTB0 <sup>(3)</sup> | | 1 | Х | Output | DDRB7-DDRB0 | PTB7-PTB0 | PTB7-PTB0 | #### Notes: - 1. X = Don't care - 2. Hi-Z = High impedance - 3. Writing affects data register, but does not affect input. ### 17.4.3 Port B Options The PWM control register 1 (PWMCR1) selects the port B pins for PWM function or as standard I/O function. See 11.4.2 PWM Control Registers 1 and 2 (PWMCR1:PWMCR2). Figure 17-8. PWM Control Register 1 (PWMCR1) PWM7E-PWM0E — PWM Output Enable 7-0 Setting a bit to "1" will configure the corresponding PTBx/PWMx pin for PWM output function. Reset clears these bits. - 1 = PTBx/PWMx pin configured as PWMx output pin - 0 = PTBx/PWMx pin configured as standard I/O pin #### 17.5 Port C Port C is an 6-bit special-function port that shares all six of its pins with the analog-to-digital converter (ADC) module. **NOTE:** Port pin PTC5 is not available in a 28-pin dual in-line package. #### 17.5.1 Port C Data Register The port C data register (PTC) contains a data latch for each of the seven port C pins. **NOTE:** Bit 5 of PTC are not available in a 28-pin dual in-line package. Figure 17-9. Port C Data Register (PTC) #### PTC5-PTC0 — Port C Data Bits These read/write bits are software-programmable. Data direction of each port C pin is under the control of the corresponding bit in data direction register C. Reset has no effect on port C data. #### ADC5-ADC0 — Analog-to-Digital Input Bits ADC5—ADC0 are pins used for the input channels to the analog-to-digital converter module. The channel select bits in the **ADC Status** and **Control Register** define which port C pin will be used as an ADC input and overrides any control from the port I/O logic by forcing that pin as the input to the analog circuitry. NOTE: Care must be taken when reading port C while applying analog voltages to ADC5–ADC0 pins. If the appropriate ADC channel is not enabled, excessive current drain may occur if analog voltages are applied to the PTCx/ADCx pin, while PTC is read as a digital input. Those ports not selected as analog input channels are considered digital I/O ports. #### 17.5.2 Data Direction Register C Data direction register C (DDRC) determines whether each port C pin is an input or an output. Writing a logic 1 to a DDRC bit enables the output buffer for the corresponding port C pin; a logic 0 disables the output buffer. Figure 17-10. Data Direction Register C (DDRC) DDRC6-DDRC0 — Data Direction Register C Bits These read/write bits control port C data direction. Reset clears DDRC6–DDRC0, configuring all port C pins as inputs. - 1 = Corresponding port C pin configured as output - 0 = Corresponding port C pin configured as input **NOTE:** Avoid glitches on port C pins by writing to the port C data register before changing data direction register C bits from 0 to 1. Figure 17-11 shows the port C I/O logic. **NOTE:** For those devices packaged in a 28-pin dual in-line package, set DDRC5 to a 1 to configure PTC5 as output. Figure 17-11. Port C I/O Circuit When bit DDRCx is a logic 1, reading address \$0002 reads the PTCx data latch. When bit DDRCx is a logic 0, reading address \$0002 reads the voltage level on the pin. The data latch can always be written, regardless of the state of its data direction bit. **Table 17-5** summarizes the operation of the port C pins. | PTCPUE Bit | DDRC Bit | PTC Bit | I/O Pin Mode | Accesses to DDRC | Accesses to PTC | | |------------|----------|---------|----------------------------|------------------|-----------------|--------------------------| | | | | | Read/Write | Read | Write | | 0 | 0 | Х | Input, Hi-Z <sup>(2)</sup> | DDRC6-DDRC0 | Pin | PTC6-PTC0 <sup>(3)</sup> | | Х | 1 | Х | Output | DDRC6-DDRC0 | PTC6-PTC0 | PTC6-PTC0 | **Table 17-5. Port C Pin Functions** #### Notes: - 1. X = Don't care - 2. Hi-Z = High impedance - 3. Writing affects data register, but does not affect input. #### 17.5.3 Port C Options The ADCH4–ADCH0 bits in the ADC Status and Control Register (ADSCR) defines which PTCx/ADCx pin is used as an ADC input and overrides any control from the port I/O logic by forcing that pin as the input to the analog circuitry. See 12.8.1 ADC Status and Control Register. #### 17.6 Port D Port D is an 7-bit special-function port that shares two of its pins with the multi-master IIC (MMIIC) module, one of its pins with the sync processor, two of its pins with the DDC12AB module, and two of its pins with the USB module. **NOTE:** Port pins PTD6–PTD4 and PTD1–PTD0 are not available in a 28-pin dual in-line package. PTD1–PTD0 are 3.3V pins. ### 17.6.1 Port D Data Register The port D data register (PTD) contains a data latch for each of the eight port D pins. Figure 17-12. Port D Data Register (PTD) #### PTD6-PTD0 — Port D Data Bits These read/write bits are software-programmable. Data direction of each port D pin is under the control of the corresponding bit in data direction register D. Reset has no effect on port D data. IICSDA, IICSCL — Multi-master IIC Data and Clock pins The PTD6/IICSDA and PTD5/IICSCL pins are multi-master IIC data and clock pins. When the IICDATE and IICSCLE bits in the port D configuration register (PDCR) is clear, the PTD6/IICSDA and PTD5/IICSCL pins are available for general-purpose I/O. See 17.6.3 Port D Options. Technical Data MC68HC908BD48 — Rev. 1.0 #### CLAMP — Sync Processor Clamp pulse output pin The PTD4/CLAMP pin is the sync processor clamp pulse output pin. When the CLAMPE bit in the port D configuration register (PDCR) is clear, the PTD4/CLAMP pin is available for general-purpose I/O. See 17.6.3 Port D Options. #### DDCSCL, DDCSDA — DDC12AB Data and Clock pins The PTD3/DDCSCL and PTD2/DDCSDA pins are DDC12AB clock and data pins respectively. When the DDCSCLE and DDCDATE bits in the port D configuration register (PDCR) is clear, the PTD3/DDCSCL and PTD2/DDCSDA pins are available for general-purpose I/O. See 17.6.3 Port D Options. The PTD1/D- and PTD0/D+ pins are the USB port pins. When the USBD-E and USBD+E bits in the port D configuration register (PDCR) is clear, the PTD1/D- and PTD0/D+ pins are available for general-purpose I/O. See 17.6.3 Port D Options. ### 17.6.2 Data Direction Register D Data direction register D (DDRD) determines whether each port D pin is an input or an output. Writing a logic 1 to a DDRD bit enables the output buffer for the corresponding port D pin; a logic 0 disables the output buffer. Figure 17-13. Data Direction Register D (DDRD) DDRD6-DDRD0 — Data Direction Register D Bits These read/write bits control port D data direction. Reset clears DDRD6–DDRD0, configuring all port D pins as inputs. 1 = Corresponding port D pin configured as output 0 = Corresponding port D pin configured as input **NOTE:** Avoid glitches on port D pins by writing to the port D data register before changing data direction register D bits from 0 to 1. **NOTE:** For those devices packaged in a 28-pin dual in-line package, set DDRD6, 5, 4, 1 and 0 to a 1 to configure PTD6, 5, 4, 1 and 0 as outputs. Figure 17-14 shows the port D I/O logic. Figure 17-14. Port D I/O Circuit When bit DDRDx is a logic 1, reading address \$0003 reads the PTDx data latch. When bit DDRDx is a logic 0, reading address \$0003 reads the voltage level on the pin. The data latch can always be written, regardless of the state of its data direction bit. **Table 17-6** summarizes the operation of the port D pins. **Table 17-6. Port D Pin Functions** | PTDPUE Bit | DDRD Bit | PTD Bit | I/O Pin Mode | Accesses to DDRD | sses to DDRD Accesses to PTD | | |------------|----------|---------|----------------------------|------------------|------------------------------|--------------------------| | | | | | Read/Write | Read | Write | | 0 | 0 | Х | Input, Hi-Z <sup>(2)</sup> | DDRD7-DDRD0 | Pin | PTD7-PTD0 <sup>(3)</sup> | | Х | 1 | Х | Output | DDRD7-DDRD0 | PTD7-PTD0 | PTD7-PTD0 | #### Notes: - 1. X = Don't care - 2. Hi-Z = High impedance - 3. Writing affects data register, but does not affect input. **Technical Data** MC68HC908BD48 — Rev. 1.0 ### 17.6.3 Port D Options The port D configuration register (PDCR) selects the port D pins for module function or as standard I/O function. Figure 17-15. Port D Configuration Register (PDCR) #### IICDATE — MMIIC Data Pin Enable This bit is set to configure the PTD6/IICSDA pin for IICSDA function. Reset clears this bit. - 1 = PTD6/IICSDA pin configured as IICSDA pin - 0 = PTD6/IICSDA pin configured as standard I/O pin #### IICSCLE — MMIIC Clock Pin Enable This bit is set to configure the PTD5/IICSCL pin for IICSCL function. Reset clears this bit. - 1 = PTD5/IICSCL pin configured as IICSCL pin - 0 = PTD5/IICSCL pin configured as standard I/O pin #### CLAMP — CLAMP Pin Enable This bit is set to configure the PTD4/CLAMP pin for sync processor clamp pulse output. Reset clears this bit. - 1 = PTD4/CLAMP pin configured as CLAMP pin - 0 = PTD4/CLAMP pin configured as standard I/O pin ### DDCSCLE — DDC Clock Pin Enable This bit is set to configure the PTD3/DDCSCL pin for DDCSCL function. Reset clears this bit. - 1 = PTD3/DDCSCL pin configured as DDCSCL pin - 0 = PTD3/DDCSCL pin configured as standard I/O port #### DDCDATE — DDC Data Pin Enable This bit is set to configure the PTD2/DDCSDA pin for DDCSDA function. Reset clears this bit. - 1 = PTD2/DDCSDA pin configured as DDCSDA pin - 0 = PTD2/DDCSDA pin configured as standard I/O port #### USBD-E - USB D- Pin Enable This bit is set to configure the PTD1/D- pin for D- function. Reset clears this bit. - 1 = PTD1/D- pin configured as D- pin - 0 = PTD1/D- pin configured as standard I/O port #### USBD+E — USB D+ Pin Enable This bit is set to configure the PTD0/D+ pin for D+ function. Reset clears this bit. - 1 = PTD0/D+ pin configured as D+ pin - 0 = PTD0/D+ pin configured as standard I/O port #### 17.7 Port E Port E is a 3-bit special-function port that shares all of its pins with the sync processor. **NOTE:** Port pin PTE0 is not available in a 28-pin dual in-line package. #### 17.7.1 Port E Data Register The port E data register contains a data latch for each of the two port E pins. Figure 17-16. Port E Data Register (PTE) #### PTE2 and PTE0 — Port E Data Bits PTE2-PTE0 are read/write, software programmable bits. Data direction of each port E pin is under the control of the corresponding bit in data direction register E. #### VSYNCO — Vsync Output The PTE2/VSYNCO pin is the Vsync output from the sync processor. When the VSYNCOE is clear, the PTE2/VSYNCO pin is available for general-purpose I/O. See 17.7.3 Port E Options. #### HSYNC — Hsync Output The PTE1/HSYNCO pin is the Hsync output from the sync processor. When the HSYNCOE is clear, the PTE1/HSYNCO pin is available for general-purpose I/O. See 17.7.3 Port E Options. SOG/TCH0 — SOG Output or TCH0 Input The PTE0/SOG/TCH0 pin is the SOG input for the sync processor or the input capture of the TIM channel 0. See 17.7.3 Port E Options. #### 17.7.2 Data Direction Register E Data direction register E (DDRE) determines whether each port E pin is an input or an output. Writing a logic 1 to a DDRE bit enables the output buffer for the corresponding port E pin; a logic 0 disables the output buffer. Figure 17-17. Data Direction Register E (DDRE) DDRE2-DDRE0 — Data Direction Register E Bits These read/write bits control port E data direction. Reset clears DDRE2–DDRE0, configuring all port E pins as inputs. - 1 = Corresponding port E pin configured as output - 0 = Corresponding port E pin configured as input **NOTE:** Avoid glitches on port E pins by writing to the port E data register before changing data direction register E bits from 0 to 1. **NOTE:** For those devices packaged in a 28-pin dual in-line package, set DDRE0 to a 1 to configure PTE0 as an output. Figure 17-18 shows the port E I/O logic. Figure 17-18. Port E I/O Circuit When bit DDREx is a logic 1, reading address \$0008 reads the PTEx data latch. When bit DDREx is a logic 0, reading address \$0008 reads the voltage level on the pin. The data latch can always be written, regardless of the state of its data direction bit. **Table 17-7** summarizes the operation of the port E pins. **Table 17-7. Port E Pin Functions** | DDRE Bit | PTE Bit | I/O Pin Mode | Accesses to DDRE | Access | es to PTE | |----------|------------------|----------------------------|------------------|-----------|--------------------------| | | | | Read/Write | Read | Write | | 0 | X <sup>(1)</sup> | Input, Hi-Z <sup>(2)</sup> | DDRE1-DDRE0 | Pin | PTE1-PTE0 <sup>(3)</sup> | | 1 | Х | Output | DDRE1-DDRE0] | PTE1-PTE0 | PTE1-PTE0 | #### Notes: - 1. X = Don't care - 2. Hi-Z = High impedance - 3. Writing affects data register, but does not affect input. ### 17.7.3 Port E Options The configuration register 0 (CONFIG0) selects the port E pins for module function or as standard I/O function. Figure 17-19. Configuration Register 0 (CONFIG0) #### HSYNCOE — VSYNCO Enable This bit is set to configure the PTE1/HSYNCO pin for HSYNCO output function. Reset clears this bit. - 1 = PTE1/HSYNCO pin configured as HSYNCO pin - 0 = PTE1/HSYNCO pin configured as standard I/O pin #### VSYNCOE — VSYNCO Enable This bit is set to configure the PTE2/VSYNCO pin for VSYNCO output function. Reset clears this bit. - 1 = PTE2/VSYNCO pin configured as VSYNCO pin - 0 = PTE2/VSYNCO pin configured as standard I/O pin #### SOGE — SOG Enable This bit is set to configure the PTE0/SOG/TCH0 pin for SOG output function. Reset clears this bit. - 1 = PTE0/SOG/TCH0 pin configured as SOG pin - 0 = PTE0/SOG/TCH0 pin configured as standard I/O or TCH0 pin. TCH0 function is configured by ELS0B and ELS0A bits in TSC0 (bits 3 and 2 in \$0010). ## Section 18. External Interrupt (IRQ) #### 18.1 Contents | 18.2 | Introduction | . 251 | |------|------------------------------------|-------| | 18.3 | Features | . 251 | | 18.4 | Functional Description | . 252 | | 18.5 | ĪRQ Pin | . 254 | | 18.6 | IRQ Module During Break Interrupts | . 255 | | 18.7 | IRQ Status and Control Register | .255 | #### 18.2 Introduction The IRQ (external interrupt) module provides a maskable interrupt input. #### 18.3 Features Features of the IRQ module include: - A dedicated external interrupt pin (IRQ) - IRQ interrupt control bits - Hysteresis buffer - Programmable edge-only or edge and level interrupt sensitivity - Automatic interrupt acknowledge - Internal pullup resistor MC68HC908BD48 - Rev. 1.0 ### 18.4 Functional Description A logic 0 applied to the external interrupt pin can latch a CPU interrupt request. **Figure 18-1** shows the structure of the IRQ module. Interrupt signals on the $\overline{IRQ}$ pin are latched into the IRQ latch. An interrupt latch remains set until one of the following actions occurs: - Vector fetch A vector fetch automatically generates an interrupt acknowledge signal that clears the latch that caused the vector fetch. - Software clear Software can clear an interrupt latch by writing to the appropriate acknowledge bit in the interrupt status and control register (INTSCR). Writing a logic 1 to the ACK bit clears the IRQ latch. - Reset A reset automatically clears the interrupt latch. The external interrupt pin is falling-edge-triggered and is software-configurable to be either falling-edge or falling-edge and low-level-triggered. The MODE bit in the INTSCR controls the triggering sensitivity of the $\overline{\mbox{IRQ}}$ pin. When an interrupt pin is edge-triggered only, the interrupt remains set until a vector fetch, software clear, or reset occurs. When an interrupt pin is both falling-edge and low-level-triggered, the interrupt remains set until both of the following occur: - Vector fetch or software clear - Return of the interrupt pin to logic 1 The vector fetch or software clear may occur before or after the interrupt pin returns to logic 1. As long as the pin is low, the interrupt request remains pending. A reset will clear the latch and the MODE control bit, thereby clearing the interrupt even if the pin stays low. When set, the IMASK bit in the INTSCR mask all external interrupt requests. A latched interrupt request is not presented to the interrupt priority logic unless the IMASK bit is clear. **NOTE:** The interrupt mask (I) in the condition code register (CCR) masks all interrupt requests, including external interrupt requests. Figure 18-1. IRQ Module Block Diagram Table 18-1. IRQ I/O Register Summary ### 18.5 IRQ Pin A logic 0 on the $\overline{IRQ}$ pin can latch an interrupt request into the IRQ latch. A vector fetch, software clear, or reset clears the IRQ latch. If the MODE bit is set, the $\overline{IRQ}$ pin is both falling-edge-sensitive and low-level-sensitive. With MODE set, both of the following actions must occur to clear IRQ: - Vector fetch or software clear A vector fetch generates an interrupt acknowledge signal to clear the latch. Software may generate the interrupt acknowledge signal by writing a logic 1 to the ACK bit in the interrupt status and control register (INTSCR). The ACK bit is useful in applications that poll the IRQ pin and require software to clear the IRQ latch. Writing to the ACK bit prior to leaving an interrupt service routine can also prevent spurious interrupts due to noise. Setting ACK does not affect subsequent transitions on the IRQ pin. A falling edge that occurs after writing to the ACK bit another interrupt request. If the IRQ mask bit, IMASK, is clear, the CPU loads the program counter with the vector address at locations \$FFFA and \$FFFB. - Return of the IRQ pin to logic 1 As long as the IRQ pin is at logic 0, IRQ remains active. The vector fetch or software clear and the return of the $\overline{IRQ}$ pin to logic 1 may occur in any order. The interrupt request remains pending as long as the $\overline{IRQ}$ pin is at logic 0. A reset will clear the latch and the MODE control bit, thereby clearing the interrupt even if the pin stays low. If the MODE bit is clear, the $\overline{IRQ}$ pin is falling-edge-sensitive only. With MODE clear, a vector fetch or software clear immediately clears the IRQ latch. The IRQF bit in the INTSCR register can be used to check for pending interrupts. The IRQF bit is not affected by the IMASK bit, which makes it useful in applications where polling is preferred. Use the BIH or BIL instruction to read the logic level on the $\overline{IRQ}$ pin. **NOTE:** When using the level-sensitive interrupt trigger, avoid false interrupts by masking interrupt requests in the interrupt routine. ### 18.6 IRQ Module During Break Interrupts The BCFE bit in the SIM break flag control register (SBFCR) enables software to clear the latch during the break state. See **Section 20. Break Module (BRK)**. To allow software to clear the IRQ latch during a break interrupt, write a logic 1 to the BCFE bit. If a latch is cleared during the break state, it remains cleared when the MCU exits the break state. To protect CPU interrupt flags during the break state, write a logic 0 to the BCFE bit. With BCFE at logic 0 (its default state), writing to the ACK bit in the IRQ status and control register during the break state has no effect on the IRQ interrupt flags. ### 18.7 IRQ Status and Control Register The IRQ status and control register (INTSCR) controls and monitors operation of the IRQ module. The INTSCR: - Shows the state of the IRQ flag - Clears the IRQ latch - Masks IRQ interrupt request - Controls triggering sensitivity of the IRQ interrupt pin Figure 18-2. IRQ Status and Control Register (INTSCR) #### IRQF — IRQ Flag Bit This read-only status bit is high when the IRQ interrupt is pending. - $1 = \overline{IRQ}$ interrupt pending - $0 = \overline{IRQ}$ interrupt not pending ### ACK — IRQ Interrupt Request Acknowledge Bit Writing a logic 1 to this write-only bit clears the IRQ latch. ACK always reads as logic 0. Reset clears ACK. #### IMASK — IRQ Interrupt Mask Bit Writing a logic 1 to this read/write bit disables IRQ interrupt requests. Reset clears IMASK. - 1 = IRQ interrupt requests disabled - 0 = IRQ interrupt requests enabled #### MODE — IRQ Edge/Level Select Bit This read/write bit controls the triggering sensitivity of the $\overline{IRQ}$ pin. Reset clears MODE. - $1 = \overline{IRQ}$ interrupt requests on falling edges and low levels - $0 = \overline{IRQ}$ interrupt requests on falling edges only # Section 19. Computer Operating Properly (COP) ### 19.1 Contents | 19.2 | Introduction | |--------|------------------------------| | 19.3 | Functional Description | | 19.4 | I/O Signals | | 19.4.1 | OSCXCLK259 | | 19.4.2 | STOP Instruction | | 19.4.3 | COPCTL Write | | 19.4.4 | Power-On Reset | | 19.4.5 | Internal Reset | | 19.4.6 | Reset Vector Fetch260 | | 19.4.7 | COPD (COP Disable) | | 19.4.8 | | | 19.5 | COP Control Register261 | | 19.6 | Interrupts261 | | 19.7 | Monitor Mode | | 19.8 | Low-Power Modes | | 19.8.1 | Wait Mode | | 19.8.2 | Stop Mode | | 19.9 | COP Module During Break Mode | ### 19.2 Introduction The computer operating properly (COP) module contains a free-running counter that generates a reset if allowed to overflow. The COP module helps software recover from runaway code. Prevent a COP reset by clearing the COP counter periodically. The COP module can be disabled through the COPD bit in the CONFIG register. MC68HC908BD48 — Rev. 1.0 ### 19.3 Functional Description Figure 19-1 shows the structure of the COP module. Figure 19-1. COP Block Diagram The COP counter is a free-running 6-bit counter preceded by a 12-bit prescaler counter. If not cleared by software, the COP counter overflows and generates an asynchronous reset after $2^{18} - 2^4$ or $2^{13} - 2^4$ OSCXCLK cycles, depending on the state of the COP rate select bit, COPRS, in configuration register 1. With a $2^{18} - 2^4$ OSCXCLK cycle overflow option, a 6MHz crystal gives a COP timeout period of 43.688ms. Writing any value to location \$FFFF before an overflow occurs prevents a COP reset by clearing the COP counter and stages 12 through 5 of the prescaler. **NOTE:** Service the COP immediately after reset and before entering or after exiting stop mode to guarantee the maximum time before the first COP counter overflow. **Technical Data** MC68HC908BD48 — Rev. 1.0 A COP reset pulls the RST pin low for 32 OSCXCLK cycles and sets the COP bit in the SIM reset status register (SRSR). In monitor mode, the COP is disabled if the $\overline{RST}$ pin or the $\overline{IRQ1}$ is held at $V_{TST}$ . During the break state, $V_{TST}$ on the $\overline{RST}$ pin disables the COP. #### **NOTE:** Place COP clearing instructions in the main program and not in an interrupt subroutine. Such an interrupt subroutine could keep the COP from generating a reset even while the main program is not working properly. ### 19.4 I/O Signals The following paragraphs describe the signals shown in Figure 19-1. #### 19.4.1 OSCXCLK OSCXCLK is the crystal oscillator output signal. OSCXCLK frequency is equal to the crystal frequency. #### 19.4.2 STOP Instruction The STOP instruction clears the COP prescaler. #### 19.4.3 COPCTL Write Writing any value to the COP control register (COPCTL) (see 19.5 COP Control Register) clears the COP counter and clears bits 12 through 5 of the prescaler. Reading the COP control register returns the low byte of the reset vector. #### 19.4.4 Power-On Reset The power-on reset (POR) circuit clears the COP prescaler 4096 OSCXCLK cycles after power-up. MC68HC908BD48 — Rev. 1.0 ## **Computer Operating Properly (COP)** #### 19.4.5 Internal Reset An internal reset clears the COP prescaler and the COP counter. #### 19.4.6 Reset Vector Fetch A reset vector fetch occurs when the vector address appears on the data bus. A reset vector fetch clears the COP prescaler. #### 19.4.7 COPD (COP Disable) The COPD signal reflects the state of the COP disable bit (COPD) in the configuration register 1 (see Figure 19-2). ### 19.4.8 COPRS (COP Rate Select) The COPRS signal reflects the state of the COP rate select bit (COPRS) in the configuration register 1(see Figure 19-2). Figure 19-2. Configuration Register 1 (CONFIG1) COPRS — COP Rate Select Bit COPRS selects the COP timeout period. Reset clears COPRS. $1 = COP timeout period = 2^{13} - 2^4 OSCXCLK cycles$ $0 = COP \text{ timeout period} = 2^{18} - 2^4 OSCXCLK \text{ cycles}$ COPD — COP Disable Bit COPD disables the COP module. 1 = COP module disabled 0 = COP module enabled ### 19.5 COP Control Register The COP control register is located at address \$FFFF and overlaps the reset vector. Writing any value to \$FFFF clears the COP counter and starts a new timeout period. Reading location \$FFFF returns the low byte of the reset vector. Figure 19-3. COP Control Register (COPCTL) ### 19.6 Interrupts The COP does not generate CPU interrupt requests. #### 19.7 Monitor Mode When monitor mode is entered with $V_{TST}$ on the $\overline{IRQ}$ pin, the COP is disabled as long as $V_{TST}$ remains on the $\overline{IRQ}$ pin or the $\overline{RST}$ pin. When monitor mode is entered by having blank reset vectors and not having $V_{TST}$ on the $\overline{IRQ}$ pin, the COP is automatically disabled until a POR occurs. #### 19.8 Low-Power Modes The WAIT and STOP instructions put the MCU in low powerconsumption standby modes. MC68HC908BD48 — Rev. 1.0 ### **Computer Operating Properly (COP)** #### 19.8.1 Wait Mode The COP remains active during wait mode. To prevent a COP reset during wait mode, periodically clear the COP counter in a CPU interrupt routine. ### 19.8.2 Stop Mode Stop mode turns off the OSCXCLK input to the COP and clears the COP prescaler. Service the COP immediately before entering or after exiting stop mode to ensure a full COP timeout period after entering or exiting stop mode. To prevent inadvertently turning off the COP with a STOP instruction, a configuration option is available that disables the STOP instruction. When the STOP bit in the configuration register has the STOP instruction is disabled, execution of a STOP instruction results in an illegal opcode reset. ### 19.9 COP Module During Break Mode The COP is disabled during a break interrupt when $V_{TST}$ is present on the $\overline{RST}$ pin. # Section 20. Break Module (BRK) ### 20.1 Contents | 20.2 | Introduction | |--------|--------------------------------------------| | 20.3 | Features | | 20.4 | Functional Description | | 20.4.1 | Flag Protection During Break Interrupts266 | | 20.4.2 | CPU During Break Interrupts | | 20.4.3 | TIM During Break Interrupts266 | | 20.4.4 | COP During Break Interrupts | | 20.5 | Low-Power Modes | | 20.5.1 | Wait Mode | | 20.5.2 | Stop Mode | | 20.6 | Break Module Registers | | 20.6.1 | Break Status and Control Register267 | | 20.6.2 | Break Address Registers | | 20.6.3 | SIM Break Status Register268 | | 20.6.4 | SIM Break Flag Control Register | ### 20.2 Introduction This section describes the break module. The break module can generate a break interrupt that stops normal program flow at a defined address to enter a background program. MC68HC908BD48 — Rev. 1.0 #### 20.3 Features Features of the break module include: - Accessible input/output (I/O) registers during the break interrupt - CPU-generated break interrupts - Software-generated break interrupts - COP disabling during break interrupts ### 20.4 Functional Description When the internal address bus matches the value written in the break address registers, the break module issues a breakpoint signal to the CPU. The CPU then loads the instruction register with a software interrupt instruction (SWI) after completion of the current CPU instruction. The program counter vectors to \$FFFC and \$FFFD (\$FEFC and \$FEFD in monitor mode). The following events can cause a break interrupt to occur: - A CPU-generated address (the address in the program counter) matches the contents of the break address registers. - Software writes a logic 1 to the BRKA bit in the break status and control register. When a CPU-generated address matches the contents of the break address registers, the break interrupt begins after the CPU completes its current instruction. A return-from-interrupt instruction (RTI) in the break routine ends the break interrupt and returns the MCU to normal operation. Figure 20-1 shows the structure of the break module. Figure 20-1. Break Module Block Diagram Table 20-1. Break Module I/O Register Summary | Addr. | Register Name | | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | |--------------------------------------|--------------------------------------------|-----------------|-----------|--------|-----|-----|------------|----|------|-------| | | OIM Board Otat a Bardata | Read: | R | R | R | R | R | R | SBSW | R | | \$FE00 | SIM Break Status Register (SBSR) | Write: | IX | IX. | IX. | IX. | IX. | 10 | Note | TV . | | | , | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | \$FE03 | SIM Break Flag Control<br>Register (SBFCR) | Read:<br>Write: | BCFE | R | R | R | R | R | R | R | | | 29 2.12 (2 2 7 | Reset: | 0 | | | | | | | | | \$FE0C | Break Address Register<br>High (BRKH) | Read:<br>Write: | Bit 15 | 14 | 13 | 12 | 11 | 10 | 9 | Bit 8 | | | 9 (= /) | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | \$FE0D | Break Address Register<br>Low (BRKL) | Read:<br>Write: | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | | () | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | Read: | BRKE | BRKA | 0 | 0 | 0 | 0 | 0 | 0 | | \$FE0E | Break Status and Control Register (BRKSCR) | Write: | DKKE | DRNA | | | | | | | | | 1.09.0.0. (2.1.10011) | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Note: Writing a logic 0 clears SBSW. | | | = Unimple | mented | | R | = Reserved | d | | | MC68HC908BD48 — Rev. 1.0 ### 20.4.1 Flag Protection During Break Interrupts The BCFE bit in the SIM break flag control register (SBFCR) enables software to clear status bits during the break state. ### 20.4.2 CPU During Break Interrupts The CPU starts a break interrupt by: - Loading the instruction register with the SWI instruction - Loading the program counter with \$FFFC and \$FFFD (\$FEFC and \$FEFD in monitor mode) The break interrupt begins after completion of the CPU instruction in progress. If the break address register match occurs on the last cycle of a CPU instruction, the break interrupt begins immediately. ### 20.4.3 TIM During Break Interrupts A break interrupt stops the timer counters. ### 20.4.4 COP During Break Interrupts The COP is disabled during a break interrupt when $V_{TST}$ is present on the $\overline{RST}$ pin. #### 20.5 Low-Power Modes The WAIT and STOP instructions put the MCU in low powerconsumption standby modes. #### 20.5.1 Wait Mode If enabled, the break module is active in wait mode. In the break routine, the user can subtract one from the return address on the stack if SBSW is set (see **Section 7. System Integration Module (SIM)**). Clear the SBSW bit by writing logic 0 to it. Technical Data MC68HC908BD48 — Rev. 1.0 ### 20.5.2 Stop Mode A break interrupt causes exit from stop mode and sets the SBSW bit in the break status register. ### 20.6 Break Module Registers These registers control and monitor operation of the break module: - Break status and control register (BRKSCR) - Break address register high (BRKH) - Break address register low (BRKL) - SIM Break status register (SBSR) - SIM Break flag control register (SBFCR) #### 20.6.1 Break Status and Control Register The break status and control register (BRKSCR) contains break module enable and status bits. Figure 20-2. Break Status and Control Register (BRKSCR) BRKE — Break Enable Bit This read/write bit enables breaks on break address register matches. Clear BRKE by writing a logic 0 to bit 7. Reset clears the BRKE bit. - 1 = Breaks enabled on 16-bit address match - 0 = Breaks disabled on 16-bit address match #### BRKA — Break Active Bit This read/write status and control bit is set when a break address match occurs. Writing a logic 1 to BRKA generates a break interrupt. Clear BRKA by writing a logic 0 to it before exiting the break routine. Reset clears the BRKA bit. 1 = (When read) Break address match 0 = (When read) No break address match ### 20.6.2 Break Address Registers The break address registers (BRKH and BRKL) contain the high and low bytes of the desired breakpoint address. Reset clears the break address registers. Figure 20-3. Break Address Register High (BRKH) Figure 20-4. Break Address Register Low (BRKL) ### 20.6.3 SIM Break Status Register The SIM break status register (SBSR) contains a flag to indicate that a break caused an exit from wait mode. The flag is useful in applications requiring a return to wait mode after exiting from a break interrupt. Technical Data MC68HC908BD48 — Rev. 1.0 Figure 20-5. SIM Break Status Register (SBSR) ### SBSW — SIM Break Stop/Wait Bit This status bit is useful in applications requiring a return to wait or stop mode after exiting from a break interrupt. Clear SBSW by writing a logic 0 to it. Reset clears SBSW. - 1 = Stop mode or wait mode was exited by break interrupt - 0 = Stop mode or wait mode was not exited by break interrupt SBSW can be read within the break interrupt routine. The user can modify the return address on the stack by subtracting one from it. The following code is an example. ``` ; service routine software. This code should be executed at the end of the break ; service routine software. HIBYTE EQU 5 LOBYTE EOU If not SBSW, do RTI BRCLR SBSW, SBSR, RETURN ; See if wait mode or stop mode was exited by ; break. TST LOBYTE, SP ; If RETURNLO is not zero, ; then just decrement low byte. BNE DOLO DEC HIBYTE, SP ; Else deal with high byte, too. DOLO ; Point to WAIT/STOP opcode. DEC LOBYTE, SP RETURN PULH ; Restore H register. RTI ``` ;This code works if the H register has been pushed onto the stack in the break ### 20.6.4 SIM Break Flag Control Register The SIM break flag control register (SBFCR) contains a bit that enables software to clear status bits while the MCU is in a break state. Figure 20-6. SIM Break Flag Control Register (SBFCR) ### BCFE — Break Clear Flag Enable Bit This read/write bit enables software to clear status bits by accessing status registers while the MCU is in a break state. To clear status bits during the break state, the BCFE bit must be set. - 1 = Status bits clearable during break - 0 = Status bits not clearable during break # Section 21. Electrical Specifications ### 21.1 Contents | 21.2 | Introduction | 271 | |-------|-------------------------------------------------|--------------| | 21.3 | Absolute Maximum Ratings | 272 | | 21.4 | Functional Operating Range | 273 | | 21.5 | Thermal Characteristics | 273 | | 21.6 | DC Electrical Characteristics | 274 | | 21.7 | Control Timing | 275 | | 21.8 | Oscillator Characteristics | 275 | | 21.9 | ADC Characteristics | 276 | | 21.10 | USB DC Electrical Characteristics | 277 | | 21.11 | USB Low Speed Source Electrical Characteristics | 278 | | 21.12 | Timer Interface Module Characteristics | 278 | | 21.13 | DDC12AB/MMIIC Timing | 2 <b>7</b> 9 | | 21.14 | Sync Processor Timing | 280 | | 21.15 | Memory Characteristics | 281 | ### 21.2 Introduction This section contains electrical and timing specifications. MC68HC908BD48 — Rev. 1.0 ### 21.3 Absolute Maximum Ratings Maximum ratings are the extreme limits to which the MCU can be exposed without permanently damaging it. **NOTE:** This device is not guaranteed to operate properly at the maximum ratings. Refer to **21.6 DC Electrical Characteristics** for guaranteed operating conditions. | Characteristic | Symbol | Value | Unit | |-----------------------------------------------------------------------|-------------------|--------------------------------|------| | Supply Voltage | $V_{DD}$ | -0.3 to +5.5 | V | | Input Voltage | V <sub>IN</sub> | $V_{SS}$ -0.3 to $V_{DD}$ +0.3 | V | | Maximum Current Per Pin Excluding V <sub>DD</sub> and V <sub>SS</sub> | I | ±25 | mA | | Storage Temperature | T <sub>STG</sub> | -55 to +150 | °C | | Maximum Current Out of V <sub>SS</sub> | I <sub>MVSS</sub> | 100 | mA | | Maximum Current Into V <sub>DD</sub> | I <sub>MVDD</sub> | 100 | mA | #### NOTE: #### NOTE: This device contains circuitry to protect the inputs against damage due to high static voltages or electric fields; however, it is advised that normal precautions be taken to avoid application of any voltage higher than maximum-rated voltages to this high-impedance circuit. For proper operation, it is recommended that $V_{IN}$ and $V_{OUT}$ be constrained to the range $V_{SS} \leq (V_{IN} \text{ or } V_{OUT}) \leq V_{DD}$ . Reliability of operation is enhanced if unused inputs are connected to an appropriate logic voltage level (for example, either $V_{SS}$ or $V_{DD}$ .) <sup>1.</sup> Voltages referenced to V<sub>SS</sub>. ## 21.4 Functional Operating Range | Characteristic | Symbol | Value | Unit | |-----------------------------|-----------------|------------|------| | Operating Temperature Range | T <sub>A</sub> | 0 to 85 | °C | | Operating Voltage Range | V <sub>DD</sub> | 4.5 to 5.5 | V | ### 21.5 Thermal Characteristics | Characteristic | Symbol | Value | Unit | |-------------------------------------------------------------------------|------------------|------------------------------------------------------------------------|------| | Thermal Resistance<br>QFP (44 Pins)<br>SDIP (42 Pins)<br>PDIP (28 Pins) | $\theta_{JA}$ | 95<br>60<br>70 | °C/W | | I/O Pin Power Dissipation | P <sub>I/O</sub> | User Determined | W | | Power Dissipation <sup>(1)</sup> | P <sub>D</sub> | $P_D = (I_{DD} \times V_{DD}) + P_{I/O} = K/(T_J + 273 ^{\circ}C)$ | W | | Constant <sup>(2)</sup> | К | $P_{D} \times (T_{A} + 273 \text{ °C}) + P_{D}^{2} \times \theta_{JA}$ | W/°C | | Average Junction Temperature | TJ | $T_A + (P_D \times \theta_{JA})$ | °C | | Maximum Junction Temperature | T <sub>JM</sub> | 100 | °C | #### NOTES: <sup>1.</sup> Power dissipation is a function of temperature. <sup>2.</sup> K is a constant unique to the device. K can be determined for a known $T_A$ and measured $P_D$ . With this value of K, $P_D$ and $T_J$ can be determined for any value of $T_A$ . #### 21.6 DC Electrical Characteristics | Characteristic | Symbol | Min | Typ <sup>(2)</sup> | Max | Unit | |--------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------|-----------------------|--------------------|---------------------|----------------| | Output High Voltage<br>(I <sub>LOAD</sub> = -2.0mA) All I/O Pins | V <sub>OH</sub> | V <sub>DD</sub> – 0.8 | _ | _ | V | | Output Low Voltage<br>(I <sub>LOAD</sub> = 1.6mA) All I/O Pins | V <sub>OL</sub> | _ | _ | 0.4 | V | | Input High Voltage All ports, IRQ, RST, OSC1 | V <sub>IH</sub> | $0.7 \times V_{DD}$ | _ | V <sub>DD</sub> | V | | Input Low Voltage All ports, IRQ, RST, OSC1 | V <sub>IL</sub> | V <sub>SS</sub> | _ | $0.2 \times V_{DD}$ | V | | V <sub>DD</sub> Supply Current<br>Run, USB active<br>Run, USB suspended <sup>(3)</sup><br>Wait <sup>(4)</sup><br>Stop <sup>(5)</sup> 0°C to 85°C | I <sub>DD</sub> | _<br>_<br>_<br>_ | 10<br>8<br>4<br>2 | 15<br>12<br>8<br>5 | mA<br>mA<br>mA | | I/O Ports Hi-Z Leakage Current | I <sub>IL</sub> | _ | _ | ±10 | μΑ | | Input Current | I <sub>IN</sub> | _ | _ | ±1 | μΑ | | Capacitance Ports (as Input or Output) | C <sub>OUT</sub><br>C <sub>IN</sub> | | _ | 12<br>8 | pF | | POR ReArm Voltage <sup>(6)</sup> | V <sub>POR</sub> | 0 | _ | 100 | mV | | POR Rise Time Ramp Rate <sup>(7)</sup> | R <sub>POR</sub> | 0.035 | _ | _ | V/ms | | Monitor Mode Entry Voltage | V <sub>TST</sub> | V <sub>DD</sub> + 2.5 | | 9 | V | | Pull-up Resistor<br>RST, IRQ | R <sub>PU</sub> | 20 | 45 | 65 | kΩ | | Low-Voltage Inhibit, trip falling voltage | V <sub>TRIPF</sub> | 3.5 | 3.8 | 4.5 | V | | Low-Voltage Inhibit, trip rising voltage | V <sub>TRIPR</sub> | 3.5 | 4.0 | 4.5 | V | | Low-Voltage Inhibit Reset/Recover Hysteresis | V <sub>HYS</sub> | _ | 200 | _ | mV | - 1. $V_{DD}$ = 5.0 Vdc $\pm$ 10%, $V_{SS}$ = 0 Vdc, $T_A$ = $T_L$ to $T_H$ , unless otherwise noted. - Typical values reflect average measurements at midpoint of voltage range, 25 °C only. Run (operating) I<sub>DD</sub> measured using external square wave clock source. All inputs 0.2 V from rail. No dc loads. Less than 100 pF on all outputs. C<sub>L</sub> = 15 pF on OSC2. All ports configured as inputs. OSC2 capacitance linearly affects run I<sub>DD</sub>. Measured with all modules - Wait I<sub>DD</sub> measured using external square wave clock source (f<sub>OSCXCLK</sub> = 24MHz); all inputs 0.2 V from rail; no dc loads; less than 100 pF on all outputs. C<sub>L</sub> = 15pF on OSC2; USB in suspend mode, 15 KΩ ± 5% termination resistors on D+ and D− pins; all ports configured as inputs; OSC2 capacitance linearly affects wait I<sub>DD</sub>. - 5. STOP I<sub>DD</sub> measured with USB in suspend mode, OSC1 grounded, 1.5 K $\Omega$ ± 1% pull-up resistor on D+ pin and 15 K $\Omega$ ± 1% pull-down resistors on D+ and D- pins, no port pins sourcing current. - 6. Maximum is highest voltage that POR is guaranteed. - 7. If minimum V<sub>DD</sub> is not reached before the internal POR reset is released, RST must be driven low externally until minimum V<sub>DD</sub> is reached. ### 21.7 Control Timing | Characteristic | Symbol | Min | Max | Unit | |---------------------------------------------|------------------|-----|-----|------| | Internal Operating Frequency <sup>(2)</sup> | f <sub>OP</sub> | _ | 6 | MHz | | RST Input Pulse Width Low <sup>(3)</sup> | t <sub>IRL</sub> | 50 | _ | ns | #### NOTES: - 1. $V_{DD}$ = 4.5 to 5.5 Vdc, $V_{SS}$ = 0 Vdc; timing shown with respect to 20% $V_{DD}$ and 70% $V_{DD}$ , unless otherwise noted. - 2. Some modules may require a minimum frequency greater than dc for proper operation; see appropriate table for this information. - 3. Minimum pulse width reset is guaranteed to be recognized. It is possible for a smaller pulse width to cause a reset. #### 21.8 Oscillator Characteristics | Characteristic | Symbol | Min | Тур | Max | Unit | |-----------------------------------------------------------|----------------------|-----|----------------|-----|------| | Crystal Frequency <sup>(1)</sup> | f <sub>OSCXCLK</sub> | _ | 24 | _ | MHz | | External Clock<br>Reference Frequency <sup>(1), (2)</sup> | f <sub>OSCXCLK</sub> | dc | _ | 24 | MHz | | Crystal Load Capacitance <sup>(3)</sup> | C <sub>L</sub> | _ | 15 | _ | pF | | Crystal Fixed Capacitance <sup>(3)</sup> | C <sub>1</sub> | _ | $2 \times C_L$ | _ | | | Crystal Tuning Capacitance <sup>(3)</sup> | C <sub>2</sub> | _ | $2 \times C_L$ | _ | | | Feedback Bias Resistor | R <sub>B</sub> | _ | 10 | _ | MΩ | | Series Resistor <sup>(3), (4)</sup> | R <sub>S</sub> | _ | _ | _ | | #### NOTES: - The sync processor module is designed to function at f<sub>OSCXCLK</sub> = 24MHz. The values given here are oscillator specifications. - 2. No more than 10% duty cycle deviation from 50% - 3. Consult crystal vendor data sheet - 4. Not Required for high frequency crystals # **Electrical Specifications** ### 21.9 ADC Characteristics | Characteristic <sup>(1)</sup> | Symbol | Min | Max | Unit | Comments | |---------------------------------------------------------------------------|-------------------|---------------------------------|---------------------------------|-------------------------|--------------------------------------------------------------------| | Supply voltage | V <sub>DDAD</sub> | 4.5<br>(V <sub>DD</sub><br>min) | 5.5<br>(V <sub>DD</sub><br>max) | V | | | Input voltages | V <sub>ADIN</sub> | 0 | $\frac{2}{3}$ V <sub>DD</sub> | V | | | Resolution | B <sub>AD</sub> | 8 | 8 | Bits | | | Absolute accuracy $(V_{SS} = 0 \text{ V}, V_{DD} = 5 \text{ V} \pm 10\%)$ | A <sub>AD</sub> | _ | ± 2 | LSB | Includes quantization | | ADC internal clock | f <sub>ADIC</sub> | 0.375 | 6 | MHz | t <sub>AIC</sub> = 1/f <sub>ADIC</sub> , tested<br>only at 1.5 MHz | | Conversion range | R <sub>AD</sub> | $V_{SS}$ | $\frac{2}{3}$ V <sub>DD</sub> | V | | | Power-up time | t <sub>ADPU</sub> | 16 | | t <sub>AIC</sub> cycles | | | Conversion time | t <sub>ADC</sub> | 12 | 13 | t <sub>AIC</sub> cycles | | | Sample time <sup>(2)</sup> | t <sub>ADS</sub> | 4 | _ | t <sub>AIC</sub> cycles | | | Zero input reading <sup>(3)</sup> | Z <sub>ADI</sub> | 00 | 02 | Hex | | | Full-scale reading <sup>(3)</sup> | F <sub>ADI</sub> | FD | FF | Hex | | | Input capacitance | C <sub>ADI</sub> | _ | 8 | pF | Not tested | | Input leakage <sup>(4)</sup> Port C | _ | _ | ± 1 | μΑ | | NOTES: 1. $V_{DD}$ = 5.0 Vdc $\pm$ 10%, $V_{SS}$ = 0 Vdc, $T_A$ = $T_L$ to $T_H$ , unless otherwise noted. 2. Source impedances greater than 10 k $\Omega$ adversely affect internal RC charging time during input sampling. <sup>3.</sup> Zero-input/full-scale reading requires sufficient decoupling measures for accurate conversions. 4. The external system error caused by input leakage current is approximately equal to the product of R source and input current. Figure 21-1. ADC Input Voltage vs. Step Readings ### 21.10 USB DC Electrical Characteristics | Characteristic | Symbol | Conditions | Min | Тур | Max | Unit | |-----------------------------------|---------------------|--------------------------------|-----|-----|-----|------| | Hi-Z State Data Line Leakage | I <sub>LO</sub> | 0V <v<sub>IN&lt;3.3V</v<sub> | -10 | | +10 | μА | | Differential Input Sensitivity | V <sub>DI</sub> | (D+)-(D-) | 0.2 | | | V | | Differential Common Mode Range | V <sub>CM</sub> | Includes V <sub>DI</sub> range | 0.8 | | 2.5 | V | | Single Ended Receiver Threshold | V <sub>SE</sub> | | 0.8 | | 2.0 | V | | Static Output Low | V <sub>OL</sub> | R <sub>L</sub> of 1.5k to 3.6V | | | 0.3 | V | | Static Output High | V <sub>OH</sub> | R <sub>L</sub> of 15k to GND | 2.8 | | 3.6 | V | | Regulator Supply Voltage (2), (3) | V <sub>REGOUT</sub> | I <sub>L</sub> = 4 mA | 3.0 | 3.3 | 3.6 | V | #### NOTES: - 1. $V_{DD}$ = 5.0 Vdc $\pm$ 10%, $V_{SS}$ = 0 Vdc, $T_A$ = $T_L$ to $T_H$ , unless otherwise noted. - 2. Transceiver pullup resistor of 1.5K $\Omega$ $\pm$ 5% between VDD3 and D– and 15K $\Omega$ $\pm$ 5% to ground termination resistors on D+ and D–. - 3. No external current draw besides the USB required external resistors should be connected to the VDD3 pin. MC68HC908BD48 — Rev. 1.0 ### 21.11 USB Low Speed Source Electrical Characteristics | Characteristic | Symbol | Conditions<br>(Notes 1,2,3) | Min | Тур | Max | Unit | |-----------------------------------------------------------------------------------|----------------------------------------|-----------------------------------------------------------------------------|-----------------|----------------|--------------------|-----------| | Transition time: Rise Time Fall Time | T <sub>R</sub> | Notes 4, 5, 8<br>$C_L$ =50pF<br>$C_L$ =350pF<br>$C_L$ =50pF<br>$C_L$ =350pF | 75<br>75 | _ | <br>300<br><br>300 | ns | | Rise/Fall Time Matching | T <sub>RFM</sub> | T <sub>R</sub> /T <sub>F</sub> | 80 | _ | 120 | % | | Output Signal Crossover Voltage | V <sub>CRS</sub> | | 1.3 | _ | 2.0 | V | | Low Speed Data Rate | T <sub>DRATE</sub> | 1.5Mbs±1.5% | 1.4775<br>676.8 | 1.500<br>666.0 | 1.5225<br>656.8 | Mbs<br>ns | | Source Differential Driver Jitter<br>To Next Transition<br>For Paired Transitions | T <sub>UDJ1</sub><br>T <sub>UDJ2</sub> | C <sub>L</sub> =350pF<br>Notes 6, 7 | -25<br>-10 | | 25<br>10 | ns<br>ns | | Receiver Data Jitter Tolerance To Next Transition For Paired Transitions | T <sub>DJR1</sub><br>T <sub>DJR2</sub> | C <sub>L</sub> =350pF<br>Note 7 | -75<br>-45 | _ | 75<br>45 | ns<br>ns | | Source EOP Width | TEOPT | Note 7 | 1.25 | _ | 1.50 | μs | | Differential to EOP Transition<br>Skew | TDEOP | Note 7 | -40 | _ | 100 | ns | | Receiver EOP Width Must Reject as EOP Must Accept | T <sub>EOPR1</sub> | Note 7 | 330<br>675 | | _ | ns<br>ns | #### NOTES: - 1. All voltages measured from local ground, unless otherwise specified. - 2. All timings use a capacitive load of 50 pF, unless otherwise specified. - 3. Low speed timings have a $1.5k\Omega$ pull-up to 2.8V on the D- data line. - 4. Measured from 10% to 90% of the data signal. - 5. The rising and falling edges should be smoothly transitioning (monotonic). - 6. Timing differences between the differential data signals. - 7. Measured at crossover point of differential data signals. - 8. Capacitive loading includes 50pF of tester capacitance. #### 21.12 Timer Interface Module Characteristics | Characteristic | Symbol | Min | Max | Unit | |---------------------------|-------------------------------------|--------------------------|-----|------| | Input Capture Pulse Width | t <sub>TIH</sub> , t <sub>TIL</sub> | 125 | _ | ns | | Input Clock Pulse Width | t <sub>TCH</sub> , t <sub>TCL</sub> | (1/f <sub>OP</sub> ) + 5 | _ | ns | **Technical Data** MC68HC908BD48 — Rev. 1.0 ## 21.13 DDC12AB/MMIIC Timing ### 21.13.1 DDC12AB/MMIIC Interface Input Signal Timing | Characteristic | Symbol | Min | Max | Unit | |--------------------------------------------------------------------|---------------------|-----|-----|------------------| | START condition hold time | t <sub>HD.STA</sub> | 2 | _ | t <sub>CYC</sub> | | Clock low period | t <sub>LOW</sub> | 4 | _ | t <sub>CYC</sub> | | Clock high period | t <sub>HIGH</sub> | 4 | _ | t <sub>CYC</sub> | | Data set-up time | t <sub>SU.DAT</sub> | 250 | _ | ns | | Data hold time | t <sub>HD.DAT</sub> | 0 | _ | ns | | START condition set-up time<br>(for repeated START condition only) | t <sub>SU.STA</sub> | 2 | _ | t <sub>CYC</sub> | | STOP condition set-up time | t <sub>SU.STO</sub> | 2 | _ | t <sub>CYC</sub> | #### NOTES: ### 21.13.2 DDC12AB/MMIIC Interface Output Signal Timing | Characteristic | Symbol | Min | Max | Unit | |----------------------------------|---------------------|------------------|-----|------| | SDA/SCL rise time <sup>(2)</sup> | t <sub>R</sub> | _ | 1 | μs | | SDA/SCL fall time | t <sub>F</sub> | _ | 300 | ns | | Data set-up time | t <sub>SU.DAT</sub> | t <sub>LOW</sub> | _ | ns | | Data hold time | t <sub>HD.DAT</sub> | 0 | _ | ns | #### NOTES: - 1. $V_{DD}$ = 5.0 Vdc $\pm$ 10%, $V_{SS}$ = 0 Vdc; timing shown with respect to 20% $V_{DD}$ and 70% $V_{DD}$ , unless otherwise noted. - 2. With 200pF loading on the SDA/SCL pins. MC68HC908BD48 - Rev. 1.0 <sup>1.</sup> $V_{DD}$ = 5.0 Vdc $\pm$ 10%, $V_{SS}$ = 0 Vdc; timing shown with respect to 20% $V_{DD}$ and 70% $V_{DD}$ , unless otherwise noted. # **Electrical Specifications** # 21.14 Sync Processor Timing | Characteristic | Symbol | Min | Max | Unit | |-------------------------------------|--------------------|-----|------|------| | VSYNC input sync pulse | t <sub>VI.SP</sub> | 8 | 2048 | μs | | HSYNC input sync pulse | t <sub>HI.SP</sub> | 0.1 | 6 | μs | | VSYNC to VSYNCO delay (8pF loading) | t <sub>VVd</sub> | 30 | 40 | μs | | HSYNC to HSYNCO delay (8pF loading) | t <sub>HHd</sub> | 30 | 40 | μs | #### NOTES: <sup>1.</sup> $V_{DD}$ = 5.0 Vdc $\pm$ 10%, $V_{SS}$ = 0 Vdc; timing shown with respect to 20% $V_{DD}$ and 70% $V_{DD}$ , unless otherwise noted. ## 21.15 Memory Characteristics | Characteristic | Symbol | Min | Max | Unit | |--------------------------------------------|-----------------------------------|-----|------|--------| | RAM data retention voltage | V <sub>RDR</sub> | 2 | _ | V | | FLASH program bus clock frequency | _ | 1 | _ | MHz | | FLASH read bus clock frequency | f <sub>Read</sub> <sup>(1)</sup> | 32k | 8.4M | Hz | | FLASH page erase time | t <sub>Erase</sub> <sup>(2)</sup> | 2 | _ | ms | | FLASH mass erase time | t <sub>MErase</sub> (3) | 4 | _ | ms | | FLASH PGM/ERASE to HVEN set up time | t <sub>nvs</sub> | 5 | _ | μs | | FLASH high-voltage hold time | t <sub>nvh</sub> | 5 | _ | μs | | FLASH high-voltage hold time (mass erase) | t <sub>nvhl</sub> | 100 | _ | μs | | FLASH program hold time | t <sub>pgs</sub> | 10 | _ | μs | | FLASH program time | t <sub>PROG</sub> | 20 | 40 | μs | | FLASH return to read time | t <sub>rcv</sub> <sup>(4)</sup> | 1 | _ | μs | | FLASH cumulative program hv period | t <sub>HV</sub> <sup>(5)</sup> | _ | 4 | ms | | FLASH row erase endurance <sup>(6)</sup> | _ | 10k | _ | Cycles | | FLASH row program endurance <sup>(7)</sup> | _ | 10k | _ | Cycles | | FLASH data retention time <sup>(8)</sup> | _ | 10 | _ | Years | #### Notes: - 1. $f_{\mbox{Read}}$ is defined as the frequency range for which the FLASH memory can be read. - If the page erase time is longer than t<sub>Erase</sub> (Min), there is no erase-disturb, but it reduces the endurance of the FLASH memory. - 3. If the mass erase time is longer than t<sub>MErase</sub> (Min), there is no erase-disturb, but it reduces the endurance of the FLASH memory. - 4. t<sub>rcv</sub> is defined as the time it needs before the FLASH can be read after turning off the high voltage charge pump, by clearing HVEN to logic 0. - 5. t<sub>HV</sub> is defined as the cumulative high voltage programming time to the same row before next erase. t<sub>HV</sub> must satisfy this condition: t<sub>nvs</sub> + t<sub>nvh</sub> + t<sub>pgs</sub> + (t<sub>PROG</sub> × 64) ≤ t<sub>HV</sub> max. 6. The minimum row endurance value specifies each row of the FLASH memory is guaranteed to work for at - The minimum row endurance value specifies each row of the FLASH memory is guaranteed to work for at least this many erase / program cycles. - 7. The minimum row endurance value specifies each row of the FLASH memory is guaranteed to work for at least this many erase / program cycles. - 8. The FLASH is guaranteed to retain data over the entire operating temperature range for at least the minimum time specified. # **Electrical Specifications** # Section 22. Mechanical Specifications #### 22.1 Contents | 22.2 | Introduction | . 283 | |------|--------------------------------------------|-------| | 22.3 | 28-Pin Plastic Dual In-Line Package (PDIP) | . 284 | | 22.4 | 42-Pin Shrink Dual in-Line Package (SDIP) | .284 | | 22.5 | 44-Pin Plastic Quad Flat Pack (QFP) | .285 | #### 22.2 Introduction This section gives the dimensions for: - 28-pin plastic dual in-line package (case 710-02) - 42-pin shrink dual in-line package (case 858-01) - 44-pin plastic quad flat pack (case 824E-02) The following figures show the latest package drawings at the time of this publication. To make sure that you have the latest package specifications, contact one of the following: - Local Motorola Sales Office - Motorola Mfax - Phone 602-244-6609 - EMAIL rmfax0@email.sps.mot.com - Worldwide Web (wwweb) at http://motorola.com/sps Follow Mfax or Worldwide Web on-line instructions to retrieve the current mechanical specifications. MC68HC908BD48 — Rev. 1.0 ### 22.3 28-Pin Plastic Dual In-Line Package (PDIP) #### NOTES: - 1. POSITIONAL TOLERANCE OF LEADS (D), SHALL BE WITHIN 0.25 (0.010) AT MAXIMUM MATERIAL CONDITION, IN RELATION TO SEATING PLANE - AND EACH OTHER. 2. DIMENSION L TO CENTER OF LEADS WHEN - FORMED PARALLEL. 3. DIMENSION B DOES NOT INCLUDE MOLD FLASH. | | MILLIMETERS | | INC | HES | |-----|-------------|-------|-------|-------| | DIM | MIN | MAX | MIN | MAX | | Α | 36.45 | 37.21 | 1.435 | 1.465 | | В | 13.72 | 14.22 | 0.540 | 0.560 | | O | 3.94 | 5.08 | 0.155 | 0.200 | | D | 0.36 | 0.56 | 0.014 | 0.022 | | F | 1.02 | 1.52 | 0.040 | 0.060 | | G | 2.54 | BSC | 0.10 | 0 BSC | | Н | 1.65 | 2.16 | 0.065 | 0.085 | | ſ | 0.20 | 0.38 | 0.008 | 0.015 | | K | 2.92 | 3.43 | 0.115 | 0.135 | | L | 15.24 BSC | | 0.600 | BSC | | M | 0° | 15° | 0° | 15° | | N | 0.51 | 1.02 | 0.020 | 0.040 | Figure 22-1. 28-Pin PDIP (Case 710) # 22.4 42-Pin Shrink Dual in-Line Package (SDIP) - DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. - CONTROLLING DIMENSION: INCH. DIMENSION L TO CENTER OF LEAD WHEN - FORMED PARALLEL. DIMENSIONS A AND B DO NOT INCLUDE MOLD FLASH. MAXIMUM MOLD FLASH 0.25 (0.010). | | INCHES | | MILLIN | IETERS | |-----|-----------|-------|-----------|--------| | DIM | MIN | MAX | MIN | MAX | | Α | 1.435 | 1.465 | 36.45 | 37.21 | | В | 0.540 | 0.560 | 13.72 | 14.22 | | С | 0.155 | 0.200 | 3.94 | 5.08 | | D | 0.014 | 0.022 | 0.36 | 0.56 | | F | 0.032 | 0.046 | 0.81 | 1.17 | | G | 0.070 | BSC | 1.778 BSC | | | Н | 0.300 | BSC | 7.62 | BSC | | J | 0.008 | 0.015 | 0.20 | 0.38 | | K | 0.115 | 0.135 | 2.92 | 3.43 | | L | 0.600 BSC | | 15.24 | BSC | | М | 0° | 15° | 0° | 15° | | N | 0.020 | 0.040 | 0.51 | 1.02 | Figure 22-2. 42-Pin SDIP (Case 858) ### 22.5 44-Pin Plastic Quad Flat Pack (QFP) - DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. - 2. CONTROLLING DIMENSION: MILLIMETER. - 2. CONTROLLING DIMENSION, MILLIMIL IT. 3. DATUM PLANE I-I. IS LOCATED AT BOTTOM OF LEAD AND IS COINCIDENT WITH THE LEAD WHERE THE LEAD EXITS THE PLASTIC BODY AT THE BOTTOM OF THE PARTING LINE. - DATUMS -L-, -M- AND -N- TO BE DETERMINED AT DATUM PLANE -H-. - 5. DIMENSIONS S AND V TO BE DETERMINED AT SEATING PLANE -T-. - 6. DIMENSIONS A AND B DO NOT INCLUDE MOLD PROTRUSION. ALLOWABLE PROTRUSION IS 0.25 (0.010) PER SIDE. DIMENSIONS A AND B DO INCLUDE MOLD MISMATCH AND ARE DETERMINED AT DATUM PLANE -H-. - DIMENSION D DOES NOT INCLUDE DAMBAR PROTRUSION. DAMBAR PROTRUSION SHALL NOT CAUSE THE D DIMENSION TO EXCEED 0.530 (0.021). | | MILLIM | ETERS | INCI | HES | |-----|--------|-------|-----------|--------| | DIM | MIN | MAX | MIN | MAX | | Α | 9.90 | 10.10 | 0.390 | 0.398 | | В | 9.90 | 10.10 | 0.390 | 0.398 | | С | 2.00 | 2.21 | 0.079 | 0.087 | | D | 0.30 | 0.45 | 0.0118 | 0.0177 | | E | 2.00 | 2.10 | 0.079 | 0.083 | | F | 0.30 | 0.40 | 0.012 | 0.016 | | G | 0.80 E | 3SC | 0.031 | BSC | | J | 0.13 | 0.23 | 0.005 | 0.009 | | K | 0.65 | 0.95 | 0.026 | 0.037 | | M | 5° | 10° | 5° | 10° | | S | 12.95 | 13.45 | 0.510 | 0.530 | | ٧ | 12.95 | 13.45 | 0.510 | 0.530 | | W | 0.000 | 0.210 | 0.000 | 0.008 | | Υ | 5° | 10° | 5° | 10° | | A1 | 0.450 | REF | 0.018 | REF | | B1 | 0.130 | 0.170 | 0.005 | 0.007 | | C1 | 1.600 | REF | 0.063 REF | | | R1 | 0.130 | 0.300 | 0.005 | 0.012 | | R2 | 0.130 | 0.300 | 0.005 | 0.012 | | q1 | 5° | 10° | 5° | 10° | | q2 | 0° | 7° | 0° | 7° | Figure 22-3. 44-Pin QFP (Case 824E) MC68HC908BD48 — Rev. 1.0 # Mechanical Specifications # Section 23. Ordering Information ### 23.1 Contents | 23.2 | Introduction | 28 | |------|------------------|-----| | 23 3 | MC Order Numbers | 28- | ### 23.2 Introduction This section contains ordering numbers for the MC68HC908BD48. ### 23.3 MC Order Numbers Table 23-1. MC Order Numbers | MC order number <sup>(1)</sup> | Operating temperature range | |--------------------------------|-----------------------------| | MC68HC908BD48IB | 0 °C to +85 °C | | MC68HC908BD48IFB | 0 °C to +85 °C | 1. P = Plastic dual in-line package B = Shrink dual in-line package FB = Plastic quad flat pack I = Operating temperature range: 0 °C to +85 °C MC68HC908BD48 — Rev. 1.0 # Ordering Information Motorola reserves the right to make changes without further notice to any products herein. Motorola makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Motorola assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters which may be provided in Motorola data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. Motorola does not convey any license under its patent rights nor the rights of others. Motorola products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Motorola product could create a situation where personal injury or death may occur. Should Buyer purchase or use Motorola products for any such unintended or unauthorized application, Buyer shall indemnify and hold Motorola and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Motorola was negligent regarding the design or manufacture of the part. Motorola and A are registered trademarks of Motorola, Inc. Motorola, Inc. is an Equal Opportunity/Affirmative Action Employer. #### How to reach us: **USA/EUROPE/Locations Not Listed:** Motorola Literature Distribution; P.O. Box 5405, Denver, Colorado 80217. 1-800-441-2447 or 1-303-675-2140 **JAPAN:** Nippon Motorola Ltd. SPD, Strategic Planning Office 4-32-1, Nishi-Gotanda, Shinagawa-ku, Tokyo 141, Japan. 03-5487-8488 **Mfax<sup>TM</sup>, Motorola Fax Back System:** RMFAX0@email.sps.mot.com; http://sps.motorola.com/mfax/; TOUCHTONE 1-602-244-6609; US and Canada ONLY 1-800-774-1848 **HOME PAGE:** http://motorola.com/sps/