## MC68HC711D3 TECHNICAL DATA ## MC68HC711D3 ## **HCMOS MICROCONTROLLER UNIT** Motorola reserves the right to make changes without further notice to any products herein to improve reliability, function or design. Motorola does not assume any liability arising out of the application or use of any product or circuit described herein; neither does it convey any license under its patent rights nor the rights of others. Motorola products are not authorized for use as components in life support devices or systems intended for surgical implant into the body or intended to support or sustain life. Buyer agrees to notify Motorola of any such intended end use whereupon Motorola shall determine availability and suitability of its product or products for the use intended. Motorola and A are registered trademarks of Motorola, Inc. Motorola, Inc. is an Equal Employment Opportunity/Affirmative Action Employer. #### **PREFACE** #### **MCU Device Part Number Prefixes** Early MCU samples and devices are marked with an "XC" prefix. "XC" devices are tested but are not fully characterized or qualified over the full range of normal manufacturing process variations. After full characterization and qualification, devices will be marked with the "MC" prefix. #### **MCU Device Date Codes** Device markings indicate the week of manufacture and the mask set used. The data is coded as four numerical digits where the first two digits indicate the year and the last two digits indicate the work week. The date code "9015" would indicate the 15th week of the year 1990. #### MCU Device Mask Set Identification The mask set is identified by a four-character code consisting of a letter, two numerical digits, and a letter (e.g., C45A). Slight variations to the mask set identification code may result in an optional numerical digit preceding the standard four-character code (e.g., 2C45A). Whenever contacting a Motorola representative for assistance, please have the MCU device mask set and date code information available. #### XC68HC711D3 EPROM MCU Programming On XC68HC711D3 mask set C45A devices, the EPROM emulation mode of EPROM programming does not function correctly. Therefore, the 4K EPROM must be programmed using the special test or bootstrap modes. Motorola recommends that the M68HC11EVM Evaluation Module be used to program the EPROM MCU. Refer to EVM design upgrade number M68HC11EVM/DU9 for EVM hardware/software modifications and adapter information required to program the XC68HC711D3 EPROM MCU. Two new products (M68HC711D3PGMR Programmer Board and M68HC711D3EVB Evaluation Board) also provide XC68HC711D3 EPROM MCU programming. Contact your Motorola representative for product availability. The 4K EPROM MCU may be programmed using the special test and bootstrap modes of operation as described in the following paragraphs. Erasure of the EPROM MCU takes approximately 30 to 60 minutes using standard ultraviolet (UV) EPROM erasing equipment. Program the EPROM MCU at room temperature only. Cover device window with an opaque label after erasing and before programming the EPROM MCU. An external +11.75 to +12.75-volt supply must be connected to the XIRQ pin in order to program the EPROM MCU. The programming power supply should be limited to approximately 25 mA to prevent damage to internal MCU circuitry. The high-voltage supply must be off before +5-volt power is applied to or removed from the MCU device. A special bit, EPROM latch control (ELAT), implemented in bit 5 of the PPROG register, controls EPROM programming. When ELAT is clear, the EPROM array is in the read mode. When ELAT is set, the 4K EPROM array can be programmed but not read. The external programming voltage must be present on the XIRQ pin before ELAT is set. The following procedure details the sequence to perform byte programming of the 4K EPROM array. Note that the sequence is similar to EEPROM byte programming, except that the ELAT bit is used instead of the EELAT bit. | Step | <b>Comments</b> | |------------------------------------------------------|------------------------------------------------------| | 1. Write \$20 to PPROG. | Set ELAT bit $(PGM = 0)$ to enable EPROM latches. | | 2. Write data to EPROM. | | | 3. Write \$21 to PPROG. | Set PGM bit (ELAT = 1) to enable EPROM high voltage. | | 4. Delay 2 to 4 ms. | | | 5. Write \$20 to PPROG. | Turn off high voltage to EPROM array. | | <ol><li>Repeat steps 2 thru 5 as required.</li></ol> | | | 7. Write \$00 to PPROG. | Return to read mode. | MCU EPROM endurance and data retention performance is not characterized on "XC" devices. While the units have received the same stresses and tests as production MC68HC11 MCU devices, the reliability database has not been established. #### XC68HC711D3 EPROM MCU (C45A) ERRATA The RAM standby current and STOP mode current on C45A mask set devices are higher than expected: 100 μA maximum for RAM standby (ISB) 900 μA maximum for STOP mode (SIDD) The CPU will not exit STOP mode correctly when interrupted by IRQ or XIRQ if the instruction immediately preceding STOP is a column 4 or 5 accumulator inherent (opcodes \$4X and \$5X) instruction, such as NEGA, NEGB, COMA, COMB, etc. These single-byte, two-cycle instructions must be followed by a NOP, then the STOP command. If reset is used to exit STOP mode, the CPU will respond correctly. The MCU RAM and registers should not be remapped into the EPROM space (\$F000 to \$FFFF) on C45A mask set XC68HC711D3 EPROM MCU devices. ### **TABLE OF CONTENTS** | Paragrap<br>Number | | Page<br>Number | |--------------------|--------------------------------------------------------|----------------| | | Section 1 | | | | Introduction | | | 1.1 | The Motorola MC68HC711D3 MCU | | | 1.2 | Special Features | 1-1 | | | Section 2 | | | | Operating Modes and Signal Descriptions | | | 2.1 | Operating Modes | | | 2.1.1 | Single-Chip Mode | | | 2.1.2 | Expanded-Multiplexed Mode | | | 2.1.3 | Bootstrap Mode (BOOT) | | | 2.1.4 | Test Mode | | | 2.1.5 | PROM Emulation Mode (PROG) | | | 2.2 | Signal Description | | | 2.2.1 | VDD, VSS, and EVSS | 2-4 | | 2.2.2 | RESET | | | 2.2.3 | XTAL and EXTAL | | | 2.2.4 | E Clock | | | 2.2.5 | ĪRŌ/CĒ | | | 2.2.6 | XIRO/V <sub>pp</sub> | | | 2.2.7 | MODA/LİR and MODB/V <sub>STB</sub> Y | | | 2.2.8 | R/W | | | 2.2.9 | AS | | | 2.2.10 | Input/Output Lines (PA7-PA0, PB7-PB0, PC7-PC0, PD7-PD0 | )) 2-7 | | | Section 3 | | | | Memory and Control and Status Registers | | | 3.1 | Memory | 3-1 | | 3.2 | Control and Status Registers | | | 3.3 | RAM and I/O Mapping Register (INIT) | | ## **TABLE OF CONTENTS (Continued)** | Paragrap<br>Numbei | | Page<br>Number | |--------------------|------------------------------------------------|----------------| | | Section 4 | | | 4.4 | Input/Output Ports | 4.4 | | 4.1 | Port A (PORTA) | | | 4.2 | Port B | | | 4.2.1 | Port B Data Register (PORTB) | | | 4.2.2 | Port B Data Direction Register (DDRB) | | | 4.3 | Port C | | | 4.3.1 | Port C Control register (PIOC) | | | 4.3.2 | Port C Data Register (PORTC) | | | 4.3.3 | Port C Data Direction Register (DDRC) | | | 4.4<br>4.4.1 | Port D | | | 4.4.1 | Port D Data Register (PORTD) | | | 4.4.2 | Port D Data Direction Register (DDRD) | 4-5 | | | | | | | Section 5 | | | | Resets, Interrupts, and Low-Power Modes | | | 5.1 | Resets | | | 5.1.1 | RESET Pin | | | 5.1.2 | Power-On Reset (POR) | | | 5.1.3 | Computer Operating Properly (COP) Reset | | | 5.1.4 | Clock Monitor Reset | | | 5.1.5 | Configuration Options Register (OPTION) | | | 5.2 | Interrupts | | | 5.2.1 | Software Interrupt (SWI) | | | 5.2.2 | Illegal Opcode Trap | | | 5.2.3 | Real-Time Interrupt | | | 5.2.4 | Interrupt Mask Bits in the CCR | | | 5.2.5 | Priority Structure | 5-6 | | 5.2.6 | Highest Priority I Interrupt and Miscellaneous | F 40 | | <b>5</b> 0 | Register (HPRIO) | | | 5.3 | Low Power-Consumption Modes | | | 5.3.1 | STOP Mode | | | 5.3.2 | WAIT Mode | 5-16 | ## **TABLE OF CONTENTS (Continued)** | Paragrap | | Page | |----------|-------------------------------------------------------|--------| | Numbe | Title | Number | | | Section 6 | | | | Programmable Timer | | | 6.1 | Input Capture (IC) Function | . 6-1 | | 6.2 | Timer Control Register 2 (TCTL2) | . 6-3 | | 6.3 | Output Compare (OC) Function | . 6-3 | | 6.3.1 | Timer Compare Force Register (CFORC) | . 6-4 | | 6.3.2 | Output Compare 1 Mask Register (OC1M) | | | 6.3.3 | Output Compare Data Register (OC1D) | | | 6.3.4 | Timer Count Register (TCNT) | | | 6.3.5 | Timer Control Register 1 (TCTL1) | | | 6.3.6 | Timer Interrupt Mask Register 1 (TMSK1) | | | 6.3.7 | Timer Interrupt Flag Register 1 (TFLG1) | | | 6.3.8 | Timer Interrupt Mask Register 2 (TMSK2) | | | 6.3.9 | Timer Interrupt Flag Register 2 (TFLG2) | | | 6.4 | Pulse Accumulator | | | 6.4.1 | Pulse Accumulator Control Register (PACTL) | | | 6.4.2 | Pulse Accumulator Count Register (PACNT) | . 6-11 | | | Continu 7 | | | | Section 7 | | | 7.1 | Programmable Read-Only Memory (PROM) PROM Programming | . 7-1 | | 7.1 | Programming PROM Using PROG Mode | | | 7.2.1 | External Read and Verify (PROG Mode) | | | 7.2.1 | External Programming (PROG Mode) | | | 7.2.2 | PROM Programming Using the MCU | | | 7.3.1 | Configuration Control Register (CONFIG) | | | 7.3.2 | PROM Programming Control Register (PPROG) | | | 7.3.3 | PROM Programming Sequence | | | 7.3.4 | Protecting the PROM | | | 7.3.5 | Erasing the PROM | | | | | . , 0 | | | Section 8 | | | | Serial Communications Interface | | | 8.1 | Data Format | | | 8.2 | Transmit Operation | | | 8.3 | Receive Operation | . 8-3 | ## **TABLE OF CONTENTS (Continued)** | Paragrap<br>Numbe | | Page<br>Number | |----------------------|--------------------------------------------------|----------------| | 8.4 | Wakeup Feature | 8-3 | | 8.5 | SCI Registers | | | 8.5.1 | Serial Communications Data Register (SCDR) | 8-3 | | 8.5.2 | Serial Communications Control Register 1 (SCCR1) | 8-4 | | 8.5.3 | Serial Communications Control Register 2 (SCCR2) | 8-5 | | 8.5.4 | Serial Communications Status Register (SCSR) | 8-6 | | 8.5.5 | Baud Rate Register (BAUD) | 8-7 | | | Section 9 | | | | Serial Peripheral Interface | | | 9.1 | SPI Registers | | | 9.1.1 | Serial Peripheral Control Register (SPCR) | | | 9.1.2 | Serial Peripheral Status Register (SPSR) | | | 9.1.3 | Serial Peripheral Data I/O Register (SPDR) | 9-5 | | | Section 10 | | | | Programming Information | | | 10.1 | Programming Model | | | 10.1.1 | Accumulators (A, B, and D) | | | 10.1.2 | Index Register X (IX) | | | 10.1.3 | Index Register Y (IY) | | | 10.1.4 | Program Counter (PC) | | | 10.1.5 | Stack Pointer (SP) | | | 10.1.6 | Condition Code Register (CCR) | | | 10.1.6.1 | Carry/Borrow (C) | | | 10.1.6.2<br>10.1.6.3 | Overflow (V) | | | 10.1.6.3 | Zero (Z)<br>Negative (N) | | | 10.1.6.5 | Interrupt Mask (I) | | | 10.1.6.6 | Half-Carry (H) | | | 10.1.6.7 | X Interrupt Mask (X) | | | 10.1.6.8 | STOP Disable (S) | | | 10.2 | Instruction Set | | ## **TABLE OF CONTENTS (Concluded)** | Paragrap<br>Number | | Page<br>Number | |--------------------|------------------------------------|---------------------------------------| | Hambo | 11110 | · · · · · · · · · · · · · · · · · · · | | 10.3 | Addressing Modes | 10-12 | | 10.3.1 | Immediate | 10-12 | | 10.3.2 | Direct | 10-12 | | 10.3.3 | Extended | | | 10.3.4 | Indexed | 10-12 | | 10.3.5 | Relative | 10-13 | | 10.3.6 | Inherent | 10-13 | | 10.3.7 | Prebyte | 10-13 | | 10.4 | Opcode Map Summary | 10-14 | | | | | | | Section 11 | | | | Electrical Specifications | | | 11.1 | Maximum Ratings | 11-1 | | 11.2 | Thermal Characteristics | 11-1 | | 11.3 | Power Considerations | 11-2 | | 11.4 | DC Electrical Characteristics | 11-3 | | 11.5 | Control Timing | 11-5 | | 11.6 | Peripheral Port Timing | 11-10 | | 11.7 | Serial Peripheral Interface Timing | 11-11 | | 11.8 | Expansion Bus Timing | 11-14 | | | | | | | Section 12 | | | | Mechanical Data | | | 12.1 | Ordering Information | 12-1 | | 12.2 | Pin Assignments | | | 12.2.1 | 40-Pin Cerdip | | | 12.2.2 | 40-Pin Plastic DIP | 12-2 | | 12.2.3 | 44-Pin Plastic PLCC | 12-2 | | 12.3 | Package Dimensions | 12-3 | ### **LIST OF ILLUSTRATIONS** | Figure<br>Number | Title | Page<br>Number | |--------------------------|-----------------------------------------------------------------------------------------------------------------------------|----------------| | 1-1 | MC68HC711D3 Block Diagram | 1-2 | | 2-1 | Oscillator Connections | 2-5 | | 3-1<br>3-2 | Memory Map Control, Status, and I/O Registers | | | 5-1<br>5-2<br>5-3<br>5-4 | Interrupt Stacking Order Processing Flow Out of Resets Interrupt Priority Resolution Interrupt Source Resolution within SCI | 5-8<br>5-10 | | 6-1 | Timer Block Diagram | 6-2 | | 7-1 | MC68HC711D3 Block Diagram in PROG Mode | 7-4 | | 8-1 | SCI Block Diagram | 8-2 | | 9-1<br>9-2<br>9-3 | SPI Block Diagram | 9-3 | | 10-1 | Special Operations | 10-11 | | 11-1<br>11-2 | Test Methods Timer Inputs Timing Diagram | | | 11-3 | POR External Reset Timing Diagram | | | 11-4 | STOP Recovery Timing Diagram | | | 11-5 | WAIT Recovery from Interrupt Timing Diagram | | | 11-6 | Interrupt Timing Diagram | | | 11-7 | Port Write Timing Diagram | | | 11-8<br>11-9 | Port Read Timing DiagramSPI Timing Diagrams | | | 11-9 | Expansion Bus Timing Diagram | | | 11-10 | Expansion dus mining diagram | | ### **LIST OF TABLES** | Table<br>Number | Title | Page<br>Number | |-----------------|------------------------------------------------------------------------------------------------------|----------------| | 2-1<br>2-2 | Bootstrap Mode Jump Vectors Port Signal Functions | | | 5-1<br>5-2 | COP Timeout Periods Interrupt Vector Masks and Assignments | | | 6-1 | RTI Rate at Various Crystal Frequencies | . 6-11 | | 7-1 | 27256 Emulation | 7-2 | | 8-1<br>8-2 | Prescaler Highest Baud Rate Frequency Output Transmit Baud Rate Output for a Given Prescaler Output | | | 10-1<br>10-2 | Instructions, Addressing Modes, and Execution Times Opcode Map | | ## SECTION 1 INTRODUCTION This section depicts the general characteristics and special features of the MC68HC711D3 high-density complementary metal-oxide semiconductor (HCMOS) microcontroller unit (MCU). This document contains condensed information on the MC68HC711D3 MCU. For more detailed information, see M68HC11RM/AD, *M68HC11 Reference Manual* available at the local Motorola sales office. #### 1.1 THE MOTOROLA MC68HC711D3 MCU The MC68HC711D3 MCU contains highly sophisticated on-chip peripheral functions. This high-speed, low-power programmable read-only memory (PROM) MCU has a nominal bus speed of 2 MHz. The fully static design allows operations at frequencies down to dc. #### 1.2 SPECIAL FEATURES Refer to Figure 1-1 and the following list for hardware and software features of the MC68HC711D3: - Expanded 16-Bit Timer System with Four-Stage Programmable Prescaler - Enhanced Nonreturn-to-Zero (NRZ) Serial Communications Interface (SCI) - Power-Saving STOP and WAIT Modes - 64K Memory Addressability - Multiplexed Address/Data Bus - Serial Peripheral Interface (SPI) - 4K Bytes of Erasable Programmable Read-Only Memory (EPROM) or One-Time Programmable Read-Only Memory (OTPROM) - 8-Bit Pulse Accumulator Circuit - 192 Bytes of Static RAM (All Saved during Standby) - Real-Time Interrupt Circuit - Computer Operating Properly (COP) Watchdog System Figure 1-1. MC68HC711D3 Block Diagram ## SECTION 2 OPERATING MODES AND SIGNAL DESCRIPTIONS This section describes the operating modes and signals of the MC68HC711D3. #### 2.1 OPERATING MODES The MC68HC711D3 uses two dedicated pins, MODA and MODB, to select one of two normal operating modes or one of two special operating modes. A value reflecting the MCU status or mode selected is latched on bits SMOD and MDA of the HPRIO register on the rising edge of reset. The normal operating modes are the single-chip and expanded-multiplexed modes. The special operating modes are the bootstrap and test modes. Mode selection according to the values encoded on the MODA and MODB pins, and the value latched in the SMOD and MDA bits, are shown in the following table: | RESET | MODA | MODB | Mode Selected | SMOD | MDA | |-------|------|------|----------------------------------|------|-----| | 1 | 0 | 1 | (Normal) Single Chip | 0 | 0 | | 1 | 1 | 1 | (Normal) Expanded Multiplexed | 0 | 1 | | 1 | 0 | 0 | (Special) Bootstrap (BOOT) | 1 | 0 | | 1 | 1 | 0 | (Special) Test | 1 | 1 | | 0 | 0 | 0 | (Special) EPROM Emulation (PROG) | Х | Х | #### 2.1.1 Single-Chip Mode In the single-chip mode, the MCU functions as a self-contained microcontroller and has no external address or data bus. The 4K-byte EEPROM would contain all program code and is located at \$F000–\$FFFF. This mode provides maximum use of the pins for on-chip peripheral functions, and all the address and data activity occurs within the MCU. #### 2.1.2 Expanded-Multiplexed Mode In the expanded-multiplexed mode, the MCU can address up to 64K bytes of address space. High-order address bits are output on the port B pins. Low-order address bits and the bidirectional data bus are multiplexed on port C. The AS pin provides the control output used in demultiplexing the low-order address. The $R/\overline{W}$ pin is used to control the direction of data transfer on the port C bus. If this mode is entered out of reset, the EPROM is located at \$7000–\$7FFF and vector accesses are from external memory. To be in expanded-multiplexed mode with EPROM located at \$F000–\$FFFF, it is necessary to start in single-chip mode, executing out of EPROM, and then set the MDA bit of the HPRIO register to switch modes. #### NOTE R/W, AS, and the high-order address bus (port B) are inputs in single-chip mode and may need to be pulled up so that off-chip accesses cannot occur while the MCU is in single-chip mode. #### 2.1.3 Bootstrap Mode (BOOT) This special mode is similar to single-chip mode. The resident bootloader program contains a 256-byte program in a special on-chip ROM. The user downloads a small program into on-board RAM using the SCI port. Program control is passed to RAM when an idle line of at least four characters occurs. In this mode, all interrupt vectors are mapped to RAM (see Table 2-1), so that the user can set up a jump table, if desired. Bootstrap mode (BOOT) is entered out of reset if the voltage level on both MODA and MODB is low. The programming aspect of bootstrap mode used to program the PROM (EPROM or OTPROM) through the MCU is entered automatically if IRQ is low and programming voltage is available on the Vpp pin. IRQ should be pulled up while in reset with MODA and MODB configured for bootstrap mode to prevent unintentional programming of the EPROM. The PROG aspect of bootstrap mode, used for programming the MCU as though it were a standard 27256-type EPROM, is entered by holding a low signal on the MODA, MODB, and RESET pins. See **SECTION 7 PROGRAM-MABLE READ-ONLY MEMORY (PROM)** for details on the PROG mode. This versatile mode (BOOT) can be used for test and diagnostic functions on completed modules and for programming the on-board PROM. The serial receive logic is initialized by software in the bootloader ROM, which provides program control for the SCI baud rate and word format. Mode switching to other modes can occur under program control by writing to the SMOD and MDA bits of the HPRIO register. Two special bootloader functions allow either an immediate jump to RAM at memory address \$0000 or an immediate jump to EPROM at \$F000. Table 2-1. Bootstrap Mode Jump Vectors | Address | Vector | |-------------|----------------------------------------| | 00C4 | SCI | | 00C7 | SPI | | 00CA | Pulse Accumulator Input Edge | | 00CD | Pulse Accumulator Overflow | | 00D0 | Timer Overflow | | 00D3 | Timer Output Compare 5/Input Capture 4 | | 00D6 | Timer Output Compare 4 | | 00D9 | Timer Output Compare 3 | | 00DC | Timer Output Compare 2 | | 00DF | Timer Output Compare 1 | | 00E2 | Timer Input Capture 3 | | 00E5 | Timer Input Capture 2 | | 00E8 | Timer Input Capture 1 | | 00EB | Real-Time Interrupt | | 00EE | ĪRQ | | 00F1 | XIRQ | | 00F4 | SWI | | 00F7 | Illegal Opcode | | 00FA | COP Fail | | 00FD | Clock Monitor | | BF00 (Boot) | Reset | #### 2.1.4 Test Mode This special expanded mode is primarily intended for production testing. The user can access a number of special test control bits in this mode. Reset and interrupt vectors are fetched externally from locations \$BFC0-\$BFFF. A switch can be made from this mode to other modes under program control. #### 2.1.5 PROM Emulation Mode (PROG) PROM emulation mode, the PROG aspect of bootstrap mode, is used for programming the MCU as though it were a standard 27256-type EPROM. This mode is entered by holding a low signal on the MODA, MODB, and RESET pins. A socket adapter is required for OTPROM or EPROM programming in this mode. See **SECTION 7 PROGRAMMABLE READ-ONLY MEMORY (PROM)** for details on the PROG mode. #### 2.2 SIGNAL DESCRIPTION The following paragraphs describe the signals necessary to the various functions of the MCU. #### 2.2.1 $V_{DD}$ , $V_{SS}$ , and $EV_{SS}$ Power is supplied to the MCU using these two pins. $V_{DD}$ is power (+5 V $\pm$ 10%), $V_{SS}$ is ground (0 V), and $EV_{SS}$ is an extra ground pin available on the 44-pin PLCC packaging version of the MC68HC711D3. #### **2.2.2 RESET** This active-low bidirectional control pin is used as an input to initialize the MCU to a known startup state. It is also used as an open-drain output to indicate that an internal failure has been detected in either the clock monitor or in the computer operating properly (COP) circuit. In addition, the state of this pin is one of the factors governing the selection of the BOOT/PROG mode. #### 2.2.3 XTAL and EXTAL These pins provide the interface for either a crystal or a CMOS-compatible clock to control the internal clock generator circuitry. The frequency applied must be four times higher than the desired clock rate. Refer to Figure 2-1 for crystal and clock connections. #### 2.2.4 E Clock This pin provides an output for the internally generated E clock, which can be used for timing reference. The frequency of the E-clock output is one-fourth that of the input frequency at the XTAL and EXTAL pins. The E clock can be turned off in single-chip mode for greater noise immunity if desired. See **5.2.6 Highest Priority I Interrupt and Miscellaneous Register (HPRIO)** for details. #### 2.2.5 **IRQ/CE** The IRQ pin provides the capability for asynchronously applying interrupts to the MCU. Either negative edge-sensitive triggering or level-sensitive triggering is program selectable by using the IRQE bit of the OPTION register. This pin is configured as level sensitive during reset. While the PROM is <sup>\*</sup> Values include all stray capacitances. Figure 2-1. Oscillator Connections being programmed and verified in PROG mode, this pin provides the chip enable ( $\overline{\text{CE}}$ ) signal. An external resistor is required on $\overline{\text{IRQ}}$ to pull the pin to VDD to prevent accidental programming of the PROM during reset. #### 2.2.6 XIRQ/Vpp The $\overline{\text{XIRQ}}$ pin provides the capability for asynchronously applying non-maskable interrupts to the MCU after a power-on reset (POR). During reset, the X bit in the condition code register is set, masking any interrupt until enabled by software. This level-sensitive input requires an external pullup resistor to $V_{DD}$ . In the programming configuration of the bootstrap mode (PROG), this pin is used to supply EPROM or OTPROM programming voltage, Vpp, to the MCU. To avoid programming accidents during reset, this pin should be equal to $V_{DD}$ during normal operation unless $\overline{XIRQ}$ is active. #### 2.2.7 MODA/LIR and MODB/V<sub>STBY</sub> As reset transitions, these pins are used to latch the part into one of the four CPU controlled modes of operation. The LIR output can be used as an aid to debugging once reset is completed. The open-drain LIR pin goes to an active low during the first E-clock cycle of each instruction and remains low for the duration of that cycle. The VSTBY input is used to retain RAM contents during power-down. #### 2.2.8 R/W This pin provides two different functions, depending on the operating mode. In single-chip mode and bootstrap mode, the pin functions as input/output port D bit 7. In the expanded-multiplexed and test modes, the pin provides the read-write $(R/\overline{W})$ function. $R/\overline{W}$ is used to control the direction of transfers on the external data bus. #### 2.2.9 AS This pin provides two different functions, depending on the operating mode. In single-chip and bootstrap modes, the pin functions as input/output port D bit 6. In the expanded-multiplexed and test modes, it provides the address strobe (AS) function. AS is used to demultiplex the address and data signals at port C. <sup>\*</sup> Values include all stray capacitances. Figure 2-1. Oscillator Connections being programmed and verified in PROG mode, this pin provides the chip enable ( $\overline{\text{CE}}$ ) signal. An external resistor is required on $\overline{\text{IRQ}}$ to pull the pin to VDD to prevent accidental programming of the PROM during reset. #### 2.2.6 XIRQ/Vpp The XIRQ pin provides the capability for asynchronously applying non-maskable interrupts to the MCU after a power-on reset (POR). During reset, the X bit in the condition code register is set, masking any interrupt until enabled by software. This level-sensitive input requires an external pullup resistor to V<sub>DD</sub>. In the programming configuration of the bootstrap mode (PROG), this pin is used to supply EPROM or OTPROM programming voltage, Vpp, to the MCU. To avoid programming accidents during reset, this pin should be equal to $V_{DD}$ during normal operation unless $\overline{XIRQ}$ is active. #### 2.2.7 MODA/LIR and MODB/V<sub>STBY</sub> As reset transitions, these pins are used to latch the part into one of the four CPU controlled modes of operation. The LIR output can be used as an aid to debugging once reset is completed. The open-drain LIR pin goes to an active low during the first E-clock cycle of each instruction and remains low for the duration of that cycle. The VSTBY input is used to retain RAM contents during power-down. #### 2.2.8 R/W This pin provides two different functions, depending on the operating mode. In single-chip mode and bootstrap mode, the pin functions as input/output port D bit 7. In the expanded-multiplexed and test modes, the pin provides the read-write (R/ $\overline{W}$ ) function. R/ $\overline{W}$ is used to control the direction of transfers on the external data bus. #### 2.2.9 AS This pin provides two different functions, depending on the operating mode. In single-chip and bootstrap modes, the pin functions as input/output port D bit 6. In the expanded-multiplexed and test modes, it provides the address strobe (AS) function. AS is used to demultiplex the address and data signals at port C. #### 2.2.10 Input/Output Lines (PA7-PA0, PB7-PB0, PC7-PC0, PD7-PD0) In the 44-pin plastic leaded chip carrier (PLCC) package, there are 32 input/output (I/O) lines which are arranged into four 8-bit ports, ports A, B, C, and D. The lines of ports B, C, and D are fully bidirectional. Port A has two bidirectional, three input-only and three output-only lines in the 44-pin PLCC packaging. In the 40-pin DIP, two of the output-only lines are not bonded. Each of these four ports serves a purpose other than I/O, depending on the operating mode or peripheral functions selected. Note that ports B, C, and two bits of port D are available for I/O only in single-chip and boot modes. Table 2-2 is a summary of pin functions to operating modes, by line and by port. **Table 2-2. Port Signal Functions** | Port | Bit | Single-Chip and<br>Bootstrap Modes | Expanded-Nonmultiplexed and Special Test Modes | | | | |--------|------------|------------------------------------|------------------------------------------------|--|--|--| | A | 0 | PA0/IC3 | PA0/IC3 | | | | | A | 1 | PA1/IC2 | PA1/IC2 | | | | | A | 2 | PA2/IC1 | PA2/IC1 | | | | | A | 3 | PA3/OC5/IC4 (and/or OC1) | PA3/OC5/IC4 (and/or OC1) | | | | | A | 4* | PA4/OC4 (and/or OC1) | PA4/OC4 (and/or OC1) | | | | | A | 5 | PA5/OC3 (and/or OC1) | PA5/OC3 (and/or OC1) | | | | | A | 6 <b>*</b> | PA6/OC2 (and/or OC1) | PA6/OC2 (and/or OC1) | | | | | A | 7 | PA7/PAI (and/or OC1) | PA7/PAI (and/or OC1) | | | | | В | 0 | PB0 | A8 | | | | | В | 1 | PB1 | A9 | | | | | В | 2 | PB2 | A10 | | | | | В | 3. | PB3 | A11 | | | | | В | 4 | PB4 | A12 | | | | | В | 5 | PB5 | A13 | | | | | В | 6 | PB6 | A14 | | | | | В | 7 | PB7 | A15 | | | | | С | 0 | PC0 | A0/D0 | | | | | C | 1 | PC1 | A1/D1 | | | | | C | 2 | PC2 | A2/D2 | | | | | C | 3 | PC3 | A3/D3 | | | | | C | 4 | PC4 | A4/D4 | | | | | 000000 | 5 | PC5 | A5/D5 | | | | | C | 6 | PC6 | A6/D6 | | | | | C | 7 | PC7 | A7/D7 | | | | | D | 0 | PD0/RxD | PD0/RxD | | | | | D | 1 | PD1/TxD | PD1/TxD | | | | | D | 2 | PD2/MISO | PD2/MISO | | | | | D | 3 | PD3/MOSI | PD3/MOSI | | | | | D | 4 | PD4/ <u>SC</u> K | PD4/ <u>SC</u> K | | | | | D | 5 | PD5/SS | PD5/SS | | | | | D | 6 | PD6 | AS | | | | | D | 7 | PD7 | R/W | | | | <sup>\*</sup>In the 40-pin package, pins A4 and A6 are not bonded. Their attendant I/O and output compare functions are not available externally. They may still be used as internal software timers. # SECTION 3 MEMORY AND CONTROL AND STATUS REGISTERS This section describes the memory and the mapping of the control and status registers of the MC68HC711D3 MCU. #### 3.1 MEMORY Figure 3-1 illustrates the memory map for both normal modes of operation (single-chip and expanded-multiplexed), as well as for both special modes of operation (bootstrap and test modes). In the single-chip mode, the MCU does not generate external addresses. The internal memory locations are shown in the shaded areas, and the contents of these shaded areas are explained on the right side of the diagram. In the expanded-multiplexed mode, the memory locations are basically the same as in the single chip, except that the memory locations between shaded areas are for externally addressed memory and I/O. The special bootstrap mode is similar to the single-chip mode, except that the bootstrap program ROM is located at memory locations \$BF00-\$BFFF, vectors included. The special test mode is similar to the expanded-multiplexed, except the interrupt vectors are at external memory locations. #### 3.2 CONTROL AND STATUS REGISTERS Figure 3-2 is a representation of all 64 bytes of control and status registers, I/O and data registers, and reserved locations that make up the internal register block. This block may be mapped to any 4K boundary in memory, but reset locates it at \$0000–\$003F. This mappability factor and the default starting addresses are indicated by the use of a bold **0** as the starting character of a register's address. Figure 3-1. Memory Map #### 3.3 RAM AND I/O MAPPING REGISTER (INIT) The INIT register is a special-purpose 8-bit register that is used during initialization to change the default locations of RAM and control registers within the MCU memory map. It can be written to only once within the first 64 E-clock cycles after a reset in normal modes. Thereafter, it becomes a read-only register. RAM3–RAM0 (INIT bits 7–4) specify the starting address for the 192 bytes of static RAM. REG3–REG0 (INIT bits 3–0) specify the starting address for the control and status register block. In each case, the four RAM or REG bits become the four upper bits of the 16-bit address of the RAM or register. Since the INIT register is set to \$00 by reset, the internal registers begin at \$0000 and RAM begins at \$0040. Throughout this document, control and status register addresses are displayed with the high-order digit shown as a bold **0**. This convention indicates that the register block may be relocated to any 4K memory page, but that its default location is \$0000. RAM and the control and status registers can be relocated independently. If the control and status registers are relocated in such a way as to conflict with PROM, then the register block takes priority, and the EPROM or OTPROM at those locations becomes inaccessible. No harmful conflicts result. Lower priority resources simply become inaccessible. Similarly, if an internal resource conflicts with an external device, no harmful conflict results, since data from the external device is not applied to the internal data bus. Thus, it cannot interfere with the internal read. #### **NOTE** There are unused register locations in the 64-byte control and status register block. Reads of these unused registers return data from the undriven internal data bus, not from another source that happens to be located at the same address. | <b>\$0</b> 000 | PA7 | PA6 | PA5 | PA4 | PA3 | PA2 | PA1 | PA0 | PORTA | |----------------------------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|----------------|----------------|------------| | <b>\$0</b> 001 | | | | | | | | | Rsvd. | | <b>\$0</b> 002 | | | CWOM | | | | | | PIOC | | <b>\$0</b> 003 | PC7 | PC6 | PC5 | PC4 | PC3 | PC2 | PC1 | PC0 | PORTC | | \$ <b>0</b> 004 | PB7 | PB6 | PB5 | PB4 | PB3 | PB2 | PB1 | PB0 | PORTB | | \$ <b>0</b> 005 | | | | | | | | | Rsvd. | | \$ <b>0</b> 006 | DDB7 | DDB6 | DDB5 | DDB4 | DDB3 | DDB2 | DDB1 | DDB0 | DDRB | | , | | · | | | | | | | -<br>- | | <b>\$0</b> 007 | DDC7 | DDC6 | DDC5 | DDC4 | DDC3 | DDC2 | DDC1 | DDC0 | DDRC | | \$ <b>0</b> 008 | PD7 | PD6 | PD5 | PD4 | PD3 | PD2 | PD1 | PD0 | PORTD | | <b>\$0</b> 009 | DDD7 | DDD6 | DDD5 | DDD4 | DDD3 | DDD2 | DDD1 | DDD0 | DDRD | | \$ <b>0</b> 00A | | | | | | | | | Rsvd. | | <b>\$0</b> 00B | FOC1 | FOC2 | FOC3 | FOC4 | FOC5 | 0 | 0 | 0 | CFORC | | <b>\$0</b> 00C | 0C1M7 | 0C1M6 | 0C1M5 | 0C1M4 | 0C1M3 | 0 | 0 | 0 | 0С1М | | <b>\$0</b> 00D | OC1D7 | OC1D6 | OC1D5 | OC1D4 | OC1D3 | 0 | 0 | 0 | OC1D | | \$ <b>0</b> 00E | Bit 15 | Bit 14 | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 9 | Bit 8 | TENT | | <b>\$0</b> 00F | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | ] | | <b>\$0</b> 010 | Bit 15 | Bit 14 | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 9 | Bit 8 | TIC1 | | <b>\$0</b> 011 | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | ] | | <b>\$0</b> 012 | Bit 15 | Bit 14 | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 9 | Bit 8 | TIC2 | | <b>\$0</b> 013 | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | ] | | <b>\$0</b> 014 | Bit 15 | Bit 14 | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 9 | Bit 8 | TIC3 | | <b>\$0</b> 015 | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | ] | | <b>\$0</b> 016 | Bit 15 | Bit 14 | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 9 | Bit 8 | Тост | | <b>\$0</b> 017 | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | | | 60010 | D:+ 15 | Dia 14 | D:+ 12 | D:4 12 | D:4 11 | D:4 10 | Dia 0 | Dit 0 | -<br>]тос2 | | <b>\$0</b> 018<br><b>\$0</b> 019 | Bit 15<br>Bit 7 | Bit 14<br>Bit 6 | Bit 13<br>Bit 5 | Bit 12<br>Bit 4 | Bit 11<br>Bit 3 | Bit 10<br>Bit 2 | Bit 9<br>Bit 1 | Bit 8<br>Bit 0 | 1002 | | | | | | r | | · | | | <br>¬ | | \$001A | Bit 15 | Bit 14 | Bit 13 | Bit 12 | Bit 11<br>Bit 3 | Bit 10<br>Bit 2 | Bit 9 | Bit 8 | TOC3 | | <b>\$0</b> 01B | Bit 7 | Bit 6 | Bit 5 | Bit 4 | ысэ | DIL Z | Bit 1 | Bit 0 | _<br>_ | | <b>\$0</b> 01C | Bit 15 | Bit 14 | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 9 | Bit 8 | TOC4 | | <b>\$0</b> 01D | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | ل | | <b>\$0</b> 01E | Bit 15 | Bit 14 | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 9 | Bit 8 | T1405 | | <b>\$0</b> 01F | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | ] | | \$ <b>0</b> 020 | OM2 | OL2 | 0M3 | OL3 | OM4 | OL4 | OM5 | OL5 | TCTL1 | | \$ <b>0</b> 021 | EDG4B | EDG4A | EDG1B | EDG1A | EDG2B | EDG2A | EDG3B | EDG3A | TCTL2 | | <b>\$0</b> 022 | 0C1I | 0C2I | 0C3I | OC41 | 14051 | IC1I | IC2I | IC3I | TMSK1 | | <b>\$0</b> 023 | 0C1F | OC2F | 0C3F | OC4F | 1405F | IC1F | IC2F | IC3F | TFLG1 | | | | • | | • | | • | | | | Figure 3-2. Control, Status, and I/O Registers (Sheet 1 of 2) | \$ <b>0</b> 024 | TOI | RTII | PA0VI | PAII | 0 | 0 | PR1 | PR0 | TMSK2 | |----------------------|-------|-------|-------|-------|-------|-------|-------|-------|--------| | <b>\$0</b> 025 | TOF | RTIF | PAOVF | PAIF | 0 | 0 | 0 | 0 | TFLG2 | | \$ <b>0</b> 026 | DDRA7 | PAEN | PAMOD | PEDGE | DDRA3 | 14/05 | RTR1 | RTR0 | PACTL | | \$ <b>0</b> 027 | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | PACNT | | \$ <b>0</b> 028 | SPIE | SPE | DW0M | MSTR | CPOL | СРНА | SPR1 | SPR0 | SPCR | | <b>\$0</b> 029 | SPIF | WCOL | 0 | MODF | 0 | 0 | 0 | 0 | SPSR | | \$ <b>0</b> 02A | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | SPDR | | \$ <b>0</b> 02B | TCLR | 0 | SCP1 | SCP0 | RCKB | SCR2 | SCR1 | SCR0 | BAUD | | \$ <b>0</b> 02C | R8 | T8 | 0 | М | WAKE | 0 | 0 | 0 | SCCR1 | | \$ <b>0</b> 02D | TIE | TCIE | RIE | ILIE | TE | RE | RWU | SBK | SCCR2 | | \$ <b>0</b> 02E | TDRE | TC | RDRF | IDLE | OR | NF | FE | 0 | SCSR | | \$ <b>0</b> 02F | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | SCDR | | <b>\$0</b> 030 | | | | | | | | | Rsvd. | | to<br><b>\$0</b> 038 | | | | - | | | | | Rsvd. | | \$ <b>0</b> 039 | 0 | 0 | IRQE | DLY | CME | 0 | CR1 | CR0 | OPTION | | <b>\$0</b> 03A | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | COPRST | | <b>\$0</b> 03B | MBE | 0 | ELAT | EXCOL | EXROW | 0 | 0 | PGM | PPROG | | <b>\$0</b> 03C | RBOOT | SMOD | MDA | IRVNE | PSEL3 | PSEL2 | PSEL1 | PSEL0 | HPRIO | | \$ <b>0</b> 03D | RAM3 | RAM2 | RAM1 | RAM0 | REG3 | REG2 | REG1 | REG0 | INIT | | <b>\$0</b> 03E | TILOP | EPTST | OCCR | СВҮР | DISR | FCM | FCOP | 0 | TEST1 | | \$ <b>0</b> 03F | 0 | 0 | 0 | 0 | 0 | NOCOP | EPON | 0 | CONFIG | Figure 3-2. Control, Status, and I/O Registers (Sheet 2 of 2) # SECTION 4 INPUT/OUTPUT PORTS The MC68HC711D3 is equipped with four 8-bit I/O ports (A, B, C, and D). In the 40-pin version, ports A bits 4 and 6 are not bonded. Port functions are controlled by the particular mode of operation selected, as shown in Table 2-2 Port Signal Functions. In the single-chip and bootstrap modes, all the ports are configured as parallel I/O data ports. In expanded-multiplexed and test modes, ports B, C, and lines D6 (AS) and D7 (R/ $\overline{\text{W}}$ ) are configured as a memory expansion bus, with ports B as the high-order address bus, port C as the multiplexed address and data bus, AS as the demultiplexing signal, and R/ $\overline{\text{W}}$ as data bus direction control. The remaining ports are unaffected by mode changes. Ports A and D can be used as general-purpose I/O ports, though each has an alternate function. Port A bits handle the timer functions. Port D handles the SPI and SCI functions in addition to its bus direction control functions. ## 4.1 PORT A (PORTA) In both the normal operating modes, port A can be configured for four timer input capture (IC) functions and three timer output compare (OC) functions, or for four OC and three IC functions, and either a pulse accumulator input (PAI) or a fifth OC function. Pins PA6 and PA4 are not bonded in the 40-pin DIP, and their OC output functions are unavailable, but their software interrupts are available. | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | _ | |-------------------------|-----|------|-----|------|---------|-----|--------|-----|-------| | \$ <b>0</b> 000 | PA7 | PA6* | PA5 | PA4* | PA3 | PA2 | PA1 | PA0 | PORTA | | RESET: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | Alternate Pin Function: | PAI | OC2 | OC3 | OC4 | OC5/IC4 | IC1 | IC2 | IC3 | | | | OC1 | OC1 | OC1 | OC1 | OC1 | | noman. | | | <sup>\*</sup>Pin is not bonded in the 40-pin version. PORTA can be read any time. Inputs return the pin level, whereas outputs return the pin driver input level. If written, PORTA stores the data in an internal latch. It drives the pins only if they are configured as outputs. Writes to PORTA do not change the pin state when the pins are configured for timer output compares. Out of reset, port A bits 7, and 3–0 are general high-impedance inputs, while bits 6–4 are outputs, driving low. On bidirectional lines PA7 and PA3, the timer forces the I/O state to be an output if the associated output compare is enabled. In this case, the data direction bits DDRA7 and DDRA3 in PACTL will not be changed or have any effect on those bits. When the output compare functions associated with these pins are disabled, the DDR bits in PACTL govern the I/O state. #### 4.2 PORT B Port B is an 8-bit, general-purpose I/O port with a data register (PORTB) and a data direction register (DDRB). In the single-chip mode, port B pins are general-purpose I/O pins (PB7–PB0). In the expanded-multiplexed mode, all of the port B pins act as the high-order address bits (A15–A8) of the address bus. ## 4.2.1 Port B Data Register (PORTB) | _ | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | _ | |-------------------|-----|----------|----------|----------|----------|----------|---------|---------|-------| | \$ <b>0</b> 004 [ | PB7 | PB6 | PB5 | PB4 | PB3 | PB2 | PB1 | PB0 | PORTB | | RESET: | • | 0<br>A14 | 0<br>A13 | 0<br>A12 | 0<br>A11 | 0<br>A10 | 0<br>A9 | 0<br>A8 | | PORTB can be read at any time. Inputs return the sensed levels at the pin, while outputs return the input level of the port B pin drivers. If PORTB is written, the data is stored in an internal latch and can be driven only if port B is configured for general-purpose outputs in single-chip or bootstrap mode. Port B pins are general-purpose inputs out of reset in single-chip and bootstrap modes. These pins are outputs (the high-order address bits) out of reset in expanded multiplexed and test modes. # 4.2.2 Port B Data Direction Register (DDRB) | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |----------------|------|------|------|------|------|------|------|------|------| | <b>\$0</b> 006 | DDB7 | DDB6 | DDB5 | DDB4 | DDB3 | DDB2 | DDB1 | DDB0 | DDRB | | RESET. | 0 | n | 0 | 0 | 0 | 0 | 0 | 0 | | - 1 = Corresponding Port B pin is configured as output. - 0 = Corresponding Port B pin is configured for input only. ### 4.3 PORT C Port C is an 8-bit, general-purpose I/O port with a data register (PORTC) and a data direction register (DDRC). In the single-chip mode, port C pins are general-purpose I/O pins (PC7–PC0). In the expanded-multiplexed mode, port C pins are configured as multiplexed address/data pins. During the address cycle, bits 7–0 of the address are output on PC7–PC0. During the data cycle, bits 7–0 (PC7–PC0) are bidirectional data pins controlled by the R/W signal. # 4.3.1 Port C Control Register (PIOC) CWOM — Port C Wire-OR Mode Bit 1 = Port C outputs are open drain (to facilitate testing). 0 = Port C operates normally. # 4.3.2 Port C Data Register (PORTC) PORTC can be read at any time. Inputs return the sensed levels at the pin, while outputs return the input level of the port C pin drivers. If PORTC is written, the data is stored in an internal latch and can be driven only if port C is configured for general-purpose outputs in single-chip or bootstrap mode. Port C pins are general-purpose inputs out of reset in single-chip and bootstrap modes. These pins are multiplexed low-order address and data bus lines out of reset in expanded-multiplexed and test modes. ## 4.3.3 Port C Data Direction Register (DDRC) | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |----------------|------|------|------|------|------|------|------|------|------| | <b>\$0</b> 007 | DDC7 | DDC6 | DDC5 | DDC4 | DDC3 | DDC2 | DDC1 | DDC0 | DDRC | | RESET: | 0 | n | 0 | 0 | n | 0 | 0 | 0 | | - 1 = Corresponding Port C pin is configured as output. - 0 = Corresponding Port C pin is configured for input only. #### 4.4 PORT D Port D is an 8-bit, general-purpose I/O port with a data register (PORTD) and a data direction register (DDRD). The eight port D bits (D7–D0) can be used for general-purpose I/O, for the SCI and SPI subsystems, or for bus data direction control. # 4.4.1 Port D Data Register (PORTD) | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | _ | |--------------------------------------------------|-----------------|---------------|---------------|----------------|-----------------|-----------------|----------------|----------------|-------| | <b>\$0</b> 008 | PD7 | PD6 | PD5 | PD4 | PD3 | PD2 | PD1 | PD0 | PORTD | | RESET:<br>Alternate Pin Function:<br>(PROG mode) | 0_<br>R/W<br>07 | 0<br>AS<br>06 | 0<br>SS<br>05 | 0<br>SCK<br>04 | 0<br>MOSI<br>03 | 0<br>MISO<br>02 | 0<br>TxD<br>01 | 0<br>RxD<br>00 | | PORTD can be read at any time and inputs return the sensed levels at the pin; whereas, outputs return the input level of the port D pin drivers. If PORTD is written, the data is stored in an internal latch, and can be driven only if port D is configured for general-purpose output. This port shares functions with the on-chip SCI and SPI subsystems, while bits 6 and 7 control the direction of data flow on the bus in expanded and special test modes. In EPROM programming (PROG) mode this port is the data bus (O7–O0). ## 4.4.2 Port D Data Direction Register (DDRD) | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | _ | |----------------|------|------|------|------|------|------|------|------|------| | <b>\$0</b> 009 | DDD7 | DDD6 | DDD5 | DDD4 | DDD3 | DDD2 | DDD1 | DDD0 | DDRD | | RESET: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | When port D is a general-purpose I/O port, then the DDRD register controls the direction of the I/O pins as follows: - 1 = Configures the corresponding port D pin for output. - 0 = Configures the corresponding port D pin for input only. In expanded and test modes, bits 6 and 7 are dedicated to AS and $R/\overline{W}$ . When port D is functioning with the SPI system enabled, bit 5 is dedicated as the slave select (SS) input. In SPI slave mode, DDD5 has no meaning or effect. In SPI master mode, DDD5 affects port D bit 5 as follows: - 1 = Port D bit 5 is configured as a general-purpose output line. - 0 = Port D bit 5 is an error-detect input to the SPI. If the SPI is enabled and expects port D bits 2, 3, and 4 (MISO, MOSI, and SCK) to be inputs, then they will be inputs, regardless of the state of DDRD bits 2, 3, and 4. If the SPI expects port D bits 2, 3, and 4 to be outputs, they can be outputs only if DDRD bits 2, 3, and 4 are set. # SECTION 5 RESETS, INTERRUPTS, AND LOW-POWER MODES This section describes the internal and external resets and interrupts of the MC68HC711D3 and its two low power-consumption modes. ### 5.1 RESETS The MCU can be reset in any of the following four ways: - An active-low input to the RESET pin - A power-on reset function - A clock monitor failure - A computer operating properly (COP) watchdog-timer timeout The RESET input consists mainly of a Schmitt trigger that senses the RESET line logic level. ## 5.1.1 RESET Pin To request an external reset, the RESET pin must be held low for at least eight E-clock cycles, or for one E-clock cycle if no distinction is needed between internal and external resets. # 5.1.2 Power-on Reset (POR) Power-on reset occurs when a positive transition is detected on V<sub>DD</sub>. This reset is used strictly for power turnon conditions and should not be used to detect any drop in the power supply voltage. If the external RESET pin is low at the end of the power-on delay time, the processor remains in the reset condition until RESET goes high. # **5.1.3 Computer Operating Properly (COP) Reset** The MCU contains a watchdog timer that automatically times out unless it is serviced within a specific time by a program reset sequence. If the COP watchdog timer is allowed to timeout, a reset is generated, which drives the RESET pin low to reset the MCU and the external system. In the MC68HC711D3, the COP reset function is enabled out of reset in normal modes. If the user does not want the COP enabled, he must write a 1 to the NOCOP bit of the configuration control register (CONFIG) after reset. This bit is writable only once after reset in normal modes (see **Section 7.3.1 Configuration Control Register (CONFIG)** for more information). Protected control bits (CR1 and CR0) in the configuration options register (OPTION) allow the user to select one of four COP timeout rates. Table 5-1 shows the relationship between CR1 and CR0 and the COP timeout period for various system clock frequencies. | CR1 | CR0 | E÷2 <sup>15</sup><br>Divided<br>By | XTAL = 2 <sup>23</sup> Timeout - 0/ + 15.6 ms | XTAL = 8.0 MHz<br>Timeout<br>- 0/+ 16.4 ms | XTAL =<br>4.9152 MHz<br>Timeout<br>-0/+26.7 ms | XTAL = 4.0 MHz<br>Timeout<br>- 0/ + 32.8 ms | XTAL =<br>3.6864 MHz<br>Timeout<br>-0/+35.6 ms | |-----|-----|------------------------------------|-----------------------------------------------|--------------------------------------------|------------------------------------------------|---------------------------------------------|------------------------------------------------| | 0 | 0 | 1 | 15.625 ms | 16.384 ms | 26.667 ms | 32.768 ms | 35.556 ms | | 0 | 1 | 4 | 62.5 ms | 65.536 ms | 106.67 ms | 131.07 ms | 142.22 ms | | 1 | 0 | 16 | 250 ms | 262.14 ms | 426.67 ms | 524.29 ms | 568.89 ms | | 1 | 1 | 64 | 1 s | 1.049 s | 1.707 s | 2.1 s | 2.276 s | | | | E= | 2.1 MHz | 2.0 MHz | 1.2288 MHz | 1.0 MHz | 921.6 kHz | **Table 5-1. COP Timeout Periods** The sequence for resetting the watchdog timer is as follows: - 1. Write \$55 to the COP reset register (COPRST). - 2. Write \$AA to the COPRST register. Both writes must occur in this sequence prior to the timeout, but any number of instructions can be executed between the two writes. #### 5.1.4 Clock Monitor Reset The MCU contains a clock monitor circuit that measures the E-clock frequency. If the E-clock input rate is above approximately 200 kHz, then the clock monitor does not generate an MCU reset. If the E-clock signal is lost or its frequency falls below 10 kHz, then an MCU reset can be generated, and the RESET pin is driven low to reset the external system. ## 5.1.5 Configuration Options Register (OPTION) The OPTION register is a special-purpose register with several time-protected bits. OPTION is used during initialization to configure internal system options. Bits 5, 4, 2, 1, and 0 can only be written once during the first 64 E-clock cycles after reset in normal modes (where the HPRIO register bit 6 (SMOD) is cleared). In special modes (where SMOD = 1), the bits can be written at any time. Bit 3 can be written at any time. #### Bits 7, 6, 2 Not used; always read zero. ## IRQE — IRQ Edge/Level Sensitivity Select This bit can be written only once during the first 64 E-clock cycles after reset in normal modes. - 1 = IRQ is configured to respond only to falling edges. - 0 = IRQ is configured for low-level wired-OR operation. ## DLY — STOP Mode Exit Turnon Delay This bit is set during reset and can be written only once during the first 64 E-clock cycles after reset in normal modes. If an external clock source rather than a crystal is used, the stabilization delay can be inhibited since the clock source is assumed to be stable. - 1 = A stabilization delay of 4064 E-clock cycles is imposed before processing resumes after a STOP mode wakeup. - 0 = No stabilization delay is imposed after STOP recovery. #### CME — Clock Monitor Enable - 1 = Clock monitor circuit is enabled. - 0 = Clock monitor circuit is disabled. #### CR1, CR0 — COP Timer Rate Selects The COP system is driven by a constant frequency of E divided by 2 to the 15th power. These two bits specify an additional divide-by value to arrive at the COP timeout rate. These bits are cleared during reset and can only be written once during the first 64 E-clock cycles after reset in normal modes. The value of these bits is shown in the following table: | CR1 | CR0 | E÷2 <sup>15</sup> Divided By | |-----|-----|------------------------------| | 0 | 0 | 1 | | 0 | 1 | 4 | | 1 | 0 | 16 | | 1 | 1 | 64 | ## **5.2 INTERRUPTS** Excluding reset-type interrupts, there are 17 hardware interrupts and one software interrupt that can be generated from all the possible sources. These interrupts can be divided into two categories: maskable and nonmaskable. Fifteen of the interrupts can be masked using the I bit of the CCR. All the onchip (hardware) interrupts are individually maskable by local control bits. The software interrupt is nonmaskable. The external input to the $\overline{\text{XIRQ}}$ pin is considered a nonmaskable interrupt because it cannot be masked by software once it is enabled. However, it is masked during reset and upon receipt of an interrupt at the $\overline{\text{XIRQ}}$ pin. Illegal opcode is also a nonmaskable interrupt. Table 5-2 provides a list of the interrupts with a vector location in memory for each, as well as the actual condition code and control bits that mask each interrupt. Figure 5-1 shows the interrupt stacking order. Figure 5-1. Interrupt Stacking Order Table 5-2. Interrupt Vector Masks and Assignments | Vector<br>Address | Interrupt Source | Condition Code<br>Register Mask | Local<br>Mask | |------------------------|-----------------------------------------------|---------------------------------|---------------| | FFC0,FFC1 | Reserved | | | | * | * | | | | * | * | | · | | FFD4,FFD5<br>FFD6,FFD7 | Reserved<br>SCI Serial System | —<br>I Bit | _ | | FFD0,FFD7 | Receive Data Register Full | — — | RIE | | | Receive Overrun | | RIE | | | Idle Line Detect | _ | ILIE | | | Transmit Data Register Empty | _ | TIE | | | Transmit Complete | | TCIE | | FFD8,FFD9 | SPI Serial Transfer Complete | l Bit | SPIE | | FFDA,FFDB | Pulse Accumulator Input Edge | l Bit | PAII | | FFDC,FFDD | Pulse Accumulator Overflow | l Bit | PAOVI | | FFDE,FFDF | Timer Overflow | l Bit | TOI | | FFE0,FFE1 | Timer IC4/OC5 | l Bit | 14051 | | FFE2,FFE3 | Timer Output Compare 4 | l Bit | OC4I<br>OC3I | | FFE4,FFE5<br>FFE6,FFE7 | Timer Output Compare 3 Timer Output Compare 2 | l Bit<br>l Bit | OC3I | | FFE8,FFE9 | Timer Output Compare 2 | l Bit | OC11 | | FFEA,FFEB | Timer Input Capture 3 | l Bit | IC3I | | FFEC,FFED | Timer Input Capture 2 | l Bit | IC2I | | FFEE,FFEF | Timer Input Capture 1 | l Bit | IC1I | | FFF0,FFF1 | Real-Time Interrupt | l Bit | RTII | | FFF2,FFF3 | IRQ — External Pin | l Bit | None | | FFF4,FFF5 | XIRQ Pin (Psuedo-Nonmaskable) | X Bit | None | | FFF6,FFF7 | SWI | None | None | | FFF8,FFF9 | Illegal Opcode Trap | None | None | | FFFA,FFFB | COP Failure (Reset) | None | NOCOP | | FFFC,FFFD | Clock Monitor Fail (Reset) | None | CME | | FFFE,FFFF | RESET | None | None | ## 5.2.1 Software Interrupt (SWI) The SWI is executed the same as any other instruction and takes precedence over interrupts only if the other interrupts are masked (with I and X bits in the CCR set). SWI execution is similar to that of the maskable interrupts in that it sets the I bit, stacks the CPU registers, etc. #### **NOTE** The SWI instruction cannot be executed as long as another interrupt is pending. However, once the SWI instruction has begun, no other interrupt can be honored until the first instruction in the SWI service routine is completed. ## 5.2.2 Illegal Opcode Trap Since not all possible opcodes or opcode sequences are defined, an illegal opcode detection circuit has been included in the MCU. When an illegal opcode is detected, an interrupt is requested to the illegal opcode vector. The illegal opcode vector should never be left uninitialized. ## 5.2.3 Real-Time Interrupt The real-time interrupt provides a programmable periodic interrupt. This interrupt is maskable by either the I bit in the CCR or the RTI enable (RTII) bit of the timer interrupt mask register 2 (TMSK2). The rate is based on the MCU E clock and is software selectable to be $E \div 2^{13}$ , $E \div 2^{14}$ , $E \div 2^{15}$ , or $E \div 2^{16}$ . See PACTL, TMSK2, and TFLG2 register descriptions in the programamble timer section for control and status bit information. ## 5.2.4 Interrupt Mask Bits in the CCR Upon reset, both the X bit and I bit of the CCR are set to inhibit all maskable interrupts and $\overline{XIRQ}$ . After minimum system initialization, software may clear the X bit by a TAP instruction, thus enabling $\overline{XIRQ}$ interrupts. Thereafter, software cannot set the X bit. So, an $\overline{XIRQ}$ interrupt is effectively a non-maskable interrupt. Since the operation of the I-bit-related interrupt structure has no effect on the X bit, the internal $\overline{XIRQ}$ pin remains effectively non-masked. In the interrupt priority logic, the $\overline{XIRQ}$ interrupt is a higher priority than any source that is maskable by the I bit. All I-bit-related interrupts operate normally with their own priority relationship. When an I-bit-related interrupt occurs, the I bit is automatically set by hardware after stacking the CCR byte. The X bit is not affected. When an X-bit-related interrupt occurs, both the X and the I bit are automatically set by hardware after stacking the CCR. A return from interrupt (RTI) instruction restores the X and I bits to their preinterrupt request state. # **5.2.5 Priority Structure** Interrupts obey a fixed hardware priority circuit to resolve simultaneous requests. However, one l-bit-related interrupt source may be elevated to the highest I bit priority in the resolution circuit. Six interrupt sources are not masked by the I bit of the CCR and have the following fixed priority relationship: - 1. Reset - 2. Clock Monitor Failure - 3. COP Failure - 4. Illegal Opcode - 5. SWI - 6. XIRQ SWI is actually an instruction and has highest priority, other than resets, in that once the SWI opcode is fetched, no other interrupt can be honored until the SWI vector has been fetched. Each of the previous sources is an input to the priority resolution circuit. The highest I-bit-masked priority input to the resolution circuit is assigned to be connected to any one of the remaining I-bit-related interrupt sources. This assignment is made under the software control of the HPRIO register. To avoid timing races, the HPRIO register can only be written while the I-bit-related interrupts are inhibited (I bit of CCR is logic one). An interrupt that is assigned to this higher priority position is still subject to masking by any associated control bits or by the I bit in the CCR. The interrupt vector address is not affected by assigning a source to the higher priority position. Figures 5-2, 5-3, and 5-4 illustrate the interrupt process as it relates to normal processing. Figure 5-2 shows how the CPU begins from a reset, and how interrupt detection relates to normal opcode fetches. Figure 5-3 is an expansion of a block in Figure 5-2 and shows how interrupt priority is resolved. Figure 5-4 is an expansion of the SCI interrupt block in Figure 5-3 and shows the resolution of interrupt sources within the SCI subsystem. Figure 5-2. Processing Flow Out of Resets (Sheet 1 of 2) Figure 5-2. Processing Flow Out of Resets (Sheet 2 of 2) Figure 5-3. Interrupt Priority Resolution (Sheet 1 of 2) Figure 5-3. Interrupt Priority Resolution (Sheet 2 of 2) Figure 5-4. Interrupt Source Resolution within SCI ## 5.2.6 Highest Priority I Interrupt and Miscellaneous Register (HPRIO) Four bits of this register (PSEL3–PSEL0) are used to select one of the I-bit-related interrupt sources and to elevate it to the highest-I-bit masked position of the priority resolution circuit. In addition, four miscellaneous system control bits are included in this register. | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |----------------|-------|------|-----|-------|-------|-------|-------|-------|-------| | <b>\$0</b> 03C | RBOOT | SMOD | MDA | IRVNE | PSEL3 | PSEL2 | PSEL1 | PSEL0 | HPRIO | | RESET: | * | * | * | * | 0 | 1 | 0 | 1 | _ | <sup>\* =</sup> The reset condition of bits 7, 6, 5, and 4 depends on the mode selected at power-up initialization. #### RBOOT — Read Bootstrap ROM This bit can be read at any time. It can be written only in special modes (SMOD = 1). In special bootstrap mode, it is set during reset. Reset clears it in all other modes. - 1 = Bootloader ROM is enabled in the memory map at \$BF00-\$BFFF. - 0 = Bootloader ROM is disabled and is not in the memory map. ### SMOD and MDA — Special Mode Select, and Mode Select A These two bits can be read at any time. These bits reflect the status of the MODA and MODB input pins at the rising edge of reset. SMOD may be written to only in special modes. It cannot be written to a one after being cleared without an interim reset. MDA may be written at any time in special modes, but only once in normal modes. An interpretation of the values of these two bits is shown in the following table: | Input Pins | | | Latched | at Reset | |------------|------|----------------------|---------|----------| | MODB | MODA | Mode Description | SMOD | MDA | | 1 | 0 | Single Chip | 0 | 0 | | 1 | 1 | Expanded Multiplexed | 0 | 1 | | 0 | 0 | Special Bootstrap | 1 | 0 | | 0 | 1 | Special Test | 1 | 1 | ## IRVNE — Internal Read Visibility Enable/Not E This bit may be read at any time. It may be written once in any mode. IRVNE is set during reset in special test mode only, and cleared by reset in the other modes. In expanded and test modes, this bit determines whether the internal read visibility is on or off: - 1 = Data from internal reads is driven out on the external data bus in expanded modes. - 0 = Data from internal reads is not visible on the external data bus. In single-chip and bootstrap modes, IRVNE determines whether the E clock is driven out or forced low: - 1 = E pin is driven low. - 0 = E clock is driven out of the chip. | Mode | IRVNE<br>Out of<br>Reset | E Clock<br>Out of<br>Reset | IRV<br>Out of<br>Reset | IRVNE<br>Affects<br>Only | IRVNE<br>May Be<br>Written | |----------------------|--------------------------|----------------------------|------------------------|--------------------------|----------------------------| | Single Chip | 0 | On | Off | E | Once | | Expanded Multiplexed | 0 | On | Off | IRV | Once | | Bootstrap | 0 | On | Off | Е | Once | | Special Test | 1 | On | On | IRV | Once | #### NOTE To prevent bus conflicts, when using internal read visibility, the user must disable all external devices from driving the data bus during any internal access. ## PSEL3-PSEL0 — Priority Selects These four bits are used to specify one I-bit-related interrupt source, which then becomes the highest priority I-bit-related interrupt source. These bits may be written only while the I bit in the CCR is set, inhibiting I-bit-related interrupts. An interpretation of the value of these bits is shown in the following table: | PSEL3 | PSEL2 | PSEL1 | PSEL0 | Interrupt Source Promoted | |-------|-------|-------|-------|------------------------------| | 0 | 0 | 0 | 0 | Timer Overflow | | 0 | 0 | 0 | 1 | Pulse Accumulator Overflow | | 0 | 0 | 1 | 0 | Pulse Accumulator Input Edge | | 0 | 0 | 1 | 1 | SPI Serial Transfer Complete | | 0 | 1 | 0 | 0 | SCI Serial System | | 0 | 1 | 0 | 1 | Reserved (Default to IRQ) | | 0 | 1 | 1 | 0 | IRQ (External Pin) | | 0 | 1 | 1 | 1 | Real-Time Interrupt | | 1 | 0 | 0 | 0 | Timer Input Capture 1 | | 1 1 | 0 | 0 | 1 | Timer Input Capture 2 | | 1 | 0 | 1 | 0 | Timer Input Capture 3 | | 1 | 0 | 1 | 1 | Timer Output Compare 1 | | 1 | 1 | 0 | 0 | Timer Output Compare 2 | | 1 | 1 | 0 | 1 | Timer Output Compare 3 | | 1 | 1 | 1 | 0 | Timer Output Compare 4 | | 1 | 1 | 1 | 1 | Timer IC4/OC5 | During reset, PSEL3-PSEL0 are initialized to 0101, which corresponds to "Reserved (Default to IRQ)." IRQ becomes the highest priority I-bit-related interrupt source. ## 5.3 LOW POWER-CONSUMPTION MODES The MC68HC11 Family of MCUs has two programmable low power-consumption modes: stop and wait. In the wait mode, the on-chip oscillator remains active. In the stop mode, the oscillator is stopped. The following paragraphs describe these two low power-consumption modes. #### 5.3.1 STOP Mode The STOP instruction places the MCU in its lowest power-consumption mode, provided the S bit in the CCR is cleared. In this mode, all clocks are stopped, thereby halting all internal processing. To exit the stop mode, a low level must be applied to either the IRQ, XIRQ, or RESET pin. An external interrupt used at IRQ is only effective if the I bit in the CCR is cleared. An external interrupt applied at the XIRQ input is effective, regardless of the setting of the X bit of the CCR. However, the actual recovery sequence differs, depending on the X bit setting. If the X bit is cleared, the MCU starts with the stacking sequence leading to the normal service of the XIRQ request. If the X bit is set, the processing always continues with the instruction immediately following the STOP instruction. A low input to the RESET pin always results in an exit from the stop mode, and the start of MCU operations is determined by the reset vector. The CPU will not exit STOP mode correctly when interrupted by $\overline{IRQ}$ or $\overline{XIRQ}$ if the instruction preceding STOP is a column 4 or 5 accumulator inherent (opcodes \$4X and \$5X) instruction, such as NEGA, NEGB, COMA, COMB, etc. These single-byte, two-cycle instructions must be followed by an NOP, then the STOP command. If reset is used to exit STOP mode, the CPU will respond properly. A restart delay is required if the internal oscillator is being used. The delay allows the oscillator to stabilize when exiting the stop mode. If a stable external oscillator is being used, the delay (DLY) bit in the OPTION register can be cleared to bypass the delay. If the DLY bit is clear, the RESET pin would not normally be used to exit the stop mode. The reset sequence sets the DLY bit, and the restart delay would be reimposed. ### 5.3.2 WAIT Mode The wait (WAI) instruction places the MCU in a low power-consumption mode. The wait mode consumes more power than the stop mode since the oscillator is kept running. Upon execution of the WAI instruction, the machine state is stacked and program execution stops. The wait state can be exited only by an unmasked interrupt or RESET. If the I bit of the CCR is set and the COP is disabled, the timer system is turned off by WAI to further reduce power consumption. The amount of power savings is application dependent. It also depends upon the circuitry connected to the MCU pins, and upon subsystems such as the timer, SPI, or SCI that were or were not active when the wait mode was entered. # SECTION 6 PROGRAMMABLE TIMER The timer system uses a "time-of-day" approach in that all timing functions are related to a single, 16-bit, free-running counter. The free-running counter is clocked by the output of a programmable prescaler. The prescaler is clocked by the E clock and divides this clock by 1, 4, 8, or 16. The prescaler control bits, found in the TMSK2 register, can only be written once during the first 64 cycles after a reset. The free-running counter (TCNT register) can be read by software at any time without affecting its value since it is clocked and read on the opposite half-cycle of the E clock. The counter is cleared on reset, is a read-only register, and repeats every 65,536 counts. When the count changes from \$FFFF to \$0000, the timer overflow flag (TOF) bit is set in the timer interrupt flag register 2 (TFLG2). The overflow flag also generates an internal interrupt if the timer overflow interrupt enable (TOI) bit of the timer interrupt mask register 2 (TMSK2) is set. The timer has three input capture and four output compare function registers plus an additional register that can perform either function under software control. Figure 6-1 is a block diagram of the timer, whose functions and registers of the timer are explained in the following paragraphs. # **6.1 INPUT CAPTURE (IC) FUNCTION** There are three, regular, 16-bit, read-only input capture registers (TIC1, TIC2, and TIC3) and a register that can serve as either the fourth IC register or the fifth output compare register (TI4O5). These registers are not initialized by reset. Each IC register is used to latch the value of the free-running counter when a selected transition at an external pin is detected. External devices provide the inputs to IC4–IC1 on the PA3–PA0 pins, and an interrupt can be generated when an input capture edge is detected. The time of detection can be read from the appropriate timer register as part of the interrupt routine. The control and status bits to implement the input capture functions are contained in the PACTL, TCTL2, TMSK1, and TFLG1 registers. To configure port A bit 3 as an input capture, the user must clear the DDRA3 bit of the PACTL register. Note that this bit is cleared out of reset. Additionally, to enable PA3 as the fourth input capture, the I4/O5 bit in the PACTL register must be <sup>\*</sup>Port A pin actions controlled by PACTL, OC1M, OC1D, TCTL1, and TCTL2 registers. Figure 6-1. Timer Block Diagram set. Otherwise, PA3 is configured as a fifth output compare out of reset, with bit I4/O5 being cleared. If the DDRA bit DDA3 is set (configuring PA3 as an output) and IC4 is enabled, then writes to PA3 cause edges on the pin to result in input captures. When the TI4O5 register is acting as IC4, it cannot be written to. ## **6.2 TIMER CONTROL REGISTER 2 (TCTL2)** #### EDGxB and EDGxA — Input Capture Edge Control There are four pairs of these bits. Each pair is cleared to zero by reset and is encoded to configure the input capture edge detector circuit for IC4–IC1. Coding is as follows: | EDGxB | EDGxA | xA Configuration | | | |-------|-------|---------------------------------------|--|--| | 0 | 0 | Capture Disabled | | | | 0 | 1 | Capture on Rising Edges Only | | | | 1 | 0 | Capture on Falling Edges Only | | | | 1 | 1 | Capture on Any Rising or Falling Edge | | | #### NOTE IC4 functions only if the I4/O5 bit of the PACTL register is set. ## 6.3 OUTPUT COMPARE (OC) FUNCTION There are four 16-bit read/write output compare registers (TOC1, TOC2, TOC3, and TOC4) and a fifth register (TI4O5) that can function under software control as either IC4 or OC5. Each of the OC registers is set to \$FFFF on reset. A value written to an OC register is compared to the free-running counter value during each E-clock cycle. If a match is found, the particular output compare flag is set in the timer interrupt flag register 1 (TFLG1). An interrupt is then generated, provided that particular interrupt is enabled in the timer interrupt mask register 1 (TMSK1). In addition to the interrupt, a specified action may be initiated at a timer output pin(s). For OC5–OC2, the pin action is controlled by pairs of bits (OMx and OLx) in the TCTL1 register. The output action is taken on each successful compare, regardless of whether or not the OCxF flag in the TFLG1 register was previously clear. OC1 is different from the other output compares in that a successful OC1 compare can affect any or all five of the OC pins. The OC1 output action to be taken when a match is found is controlled by two 5-bit registers: the output compare 1 mask register (OC1M) and the output compare 1 data register (OC1D). OC1M specifies which port A outputs are to be used, and OC1D specifies what data is placed on these port pins. Upon reset, bit I4/O5 of PACTL is configured as OC5. The OC5 function is then enabled when bits OM5 and OL5 of TCTL1 are appropriately set. Note that although the DDRA3 bit of the PACTL register configures port A bit 3 as an input out of reset, the PA3 pin with an enabled output compare is forced to be an output. The DDRA3 bit does not change, however. The DDRA3 bits revert to I/O control once the associated output compare is disabled. The control and status bits to implement the output compare functions are contained in the PACTL, CFORC, OC1M, OC1D, TCTL1, TMSK1, and TFLG1 registers. ## **6.3.1 Timer Compare Force Register (CFORC)** This write-only register is used to force early output compare actions. This compare force function is not recommended for use with the output toggle function, because a normal compare occurring immediately before or after the force can result in an undesirable operation. FOC5–FOC1 — Force Output Compare x Action - 1 = Causes the action programmed for output compare x to take place, except the output compare x flag (OCxF) of TFLG1 is not set. - 0 = Not affected. Bits 2-0 — Not implemented; always read zero. ## 6.3.2 Output Compare 1 Mask Register (OC1M) This register is used with OC1 to specify the bits of port A that are affected as the result of a successful OC1 compare. The bits of the OC1M register correspond bit for bit with lines of port A (lines 7–3, only). OC1M7-OC1M3 — Output Compare Masks 1 = OC1 is enabled to control the corresponding pin of port A. 0 = OC1 is disabled. Bits 2–0 — Not implemented; always read zero. # 6.3.3 Output Compare Data Register (OC1D) This register is used with OC1 to specify the data that is to be stored on the affected pin of port A as the result of a successful OC1 compare. When a successful OC1 compare occurs, for each bit that is set in OC1M, the corresponding data bit in OC1D is stored in the corresponding bit of port A. | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | _ | |-----------------|-------|-------|-------|-------|-------|---|---|---|------| | \$ <b>0</b> 00D | OC1D7 | OC1D6 | OC1D5 | OC1D4 | OC1D3 | 0 | 0 | 0 | 0C1D | | RESET: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bits 2-0 — Not implemented; always read zero. ## **6.3.4 Timer Count Register (TCNT)** This 16-bit read-only register contains the prescaled value of the 16-bit timer. A full counter read should first address the most significant byte (MSB). A read of this address causes the least significant byte (LSB) to be latched into a buffer for the next CPU cycle so that a double-byte read will return the full 16-bit state of the counter at the time of the MSB read cycle. ## 6.3.5 Timer Control Register 1 (TCTL1) The bits of this register are used to specify the action taken as the result of a successful OCx compare. OM2-OM5 — Output Mode OL2-OL5 — Output Level These control bit pairs are encoded to specify the action taken as the result of a successful OCx compare. OC5 functions only if the I4/O5 bit in the PACTL register is clear. Coding is as follows: | ОМх | OLx | Action Taken Upon Successful Compare | |-----|-----|------------------------------------------| | 0 | 0 | Timer Disconnected from Output Pin Logic | | 0 | 1 | Toggle OCx Output Line | | 1 | 0 | Clear OCx Output Line (to Zero) | | 1 | 1 | Set OCx Output Line (to One) | ## 6.3.6 Timer Interrupt Mask Register 1 (TMSK1) This 8-bit register is used to enable or inhibit the timer input capture and output compare interrupts. | _ | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | _ | |----------------|------|------|------|------|-------|------|------|------|---------| | <b>\$0</b> 022 | 0C1I | 0C2I | 0C3I | OC4I | 14051 | IC1I | IC2I | IC3I | ] TMSK1 | | RESET: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | OCxI — Output Compare x Interrupt 1 = Interrupt sequence requested if bit OCxF of TFLG1 is set. 0 = Interrupt inhibited. ICxI — Input Capture x Interrupt 1 = Interrupt sequence requested if bit ICxF of TFLG1 is set. 0 = Interrupt inhibited. 14051 — Input Capture 4 or Output Capture 5 Interrupt When the I4/O5 bit of PACTL is set, the I4O5I bit acts as the IC4 interrupt bit. When I4/O5 is cleared, the I4O5I bit acts as the OC5 interrupt control bit. 1 = Interrupt sequence is requested. 0 = Interrupt is inhibited. ## 6.3.7 Timer Interrupt Flag Register 1 (TFLG1) This register is used to indicate the occurrence of timer system events. With the TMSK1 register, TFLG1 allows the timer subsystem to operate in either a polled or interrupt driven system. Each bit of TFLG1 has a corresponding bit in TMSK1 in the same bit position. #### OCxF — Output Compare x Flag These bits are set each time the timer counter matches the output compare register x value. ## 1405F — Input Capture 4/Output Compare 5 Flag This bit functions as the flag for either input capture 4 or output compare 5. The flag is set by hardware as IC4 or OC5, depending on which function was enabled by bit I4/O5 of PACTL at the time of interrupt. #### ICxF — Input Capture x Flag These bits are set each time a selected active edge is detected on the ICx input line. These flag bits are cleared by writing a one to the corresponding bit position. ## 6.3.8 Timer Interrupt Mask Register 2 (TMSK2) This register is used to control whether or not a hardware interrupt sequence is requested as the result of a status bit being set in the timer interrupt flag register (TFLG1). The two timer prescaler bits are also included in this register. | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | _ | |-----------------|-----|------|-------|------|---|---|-----|-----|-------| | \$ <b>0</b> 024 | TOI | RTII | PAOVI | PAII | 0 | 0 | PR1 | PR0 | TMSK2 | | RESET: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | TOI — Timer Overflow Interrupt Enable 1 = Interrupt requested when bit TOF of TFLG2 is set. 0 = Timer overflow interrupt is disabled. RTII — Real-Time Interrupt Enable 1 = Interrupt requested when bit RTIF of TFLG2 is set. 0 = Real-time interrupt is disabled. PAOVI — Pulse Accumulator Overflow Interrupt Enable 1 = Interrupt requested when bit PAOVF of TFLG2 is set. 0 = Pulse accumulator overflow interrupt disabled. PAII — Pulse Accumulator Interrupt Enable 1 = Interrupt requested when bit PAIF of TFLG2 is set. 0 = Pulse accumulator interrupt disabled. Bits 3–2 — Not implemented; always read zero. PR1 and PR0 — Timer Prescaler Select These bits are used to select the prescaler divide-by ratio. They can be written once in the first 64 E-clock cycles out of reset in normal modes. They can be written at any time in special modes. The value of these bits is decoded as follows: | PR1 | PR0 | Divide By | |-----|-----|-----------| | 0 | 0 | 1 | | 0 | 1 | 4 | | 1 | 0 | 8 | | 1 | 1 | 16 | ## 6.3.9 Timer Interrupt Flag Register 2 (TFLG2) Bits of this register indicate the occurrence of timer system events. Coupled with the four high-order bits of TMSK2, the bits of TFLG2 allow the timer subsystem to operate in either a polled or interrupt driven system. Each bit of TFLG2 corresponds to a bit in TMSK2 in the same position. TOF — Timer Overflow This bit is set each time the 16-bit free-running counter advances from a value of \$FFFF-\$0000. RTIF — Real-Time Interrupt Flag This bit is set at each rising edge of the selected tap point. PAOVF — Pulse Accumulator Overflow Interrupt Flag This bit is set when the count in the pulse accumulator rolls over from \$FF-\$00. PAIF — Pulse Accumulator Input-Edge Interrupt Flag This bit is set when an active edge is detected on the PAI input pin. In the event mode, the event edge triggers PAIF. In gated time accumulator mode, the trailing edge of the gate signal at the PAI input triggers PAIF. Bits 3-0 — Not implemented; always read zero. These flag bits are cleared by writing a one to the corresponding bit position. #### **6.4 PULSE ACCUMULATOR** The pulse accumulator is an 8-bit counter that can operate in either of two modes, depending on the state of a control bit in the PACTL register. These modes are the event counting mode and the gated time accumulation mode. In the event counting mode, the 8-bit counter is clocked to increasing values by an external pin. The maximum clocking rate for the external event counting mode is the E clock divided by two. In the gated time accumulation mode, a free-running E-clock/64 signal drives the 8-bit counter, but only while the external PAI input pin is activated. The pulse accumulator uses port A bit 7 as the PAI input, but the pin can also be used as general-purpose I/O or as an output compare. Note that even when port A bit 7 is configured as an output, the pin still drives the input to the pulse accumulator. ## 6.4.1 Pulse Accumulator Control Register (PACTL) Four of this register's bits control an 8-bit pulse accumulator system. Another bit enables either the output compare 5 function or the input capture 4 function, while two other bits select the rate for the real-time interrupt system. | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |----------------|-------|------|-------|-------|-------|-------|------|------|-------| | <b>\$0</b> 026 | DDRA7 | PAEN | PAMOD | PEDGE | DDRA3 | 14/05 | RTR1 | RTR2 | PACTL | | RESET: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | DDRA7 — Data Direction Control for Port A bit 7 1 = PA7 is an output. 0 = PA7 is an input only. PAEN — Pulse Accumulator System Enable. 1 = Pulse accumulator is on. 0 = Pulse accumulator is off. (No flags can be set; counter is stopped.) PAMOD — Pulse Accumulator Mode 1 = Gated time accumulation mode. 0 = Event counter mode. ## PEDGE — Pulse Accumulator Edge Control This bit has different meanings, depending on the state of the PAMOD bit, as shown in the following table: | PAMOD | PEDGE | Action on Clock | |-------|-------|-----------------------------------------| | 0 | 0 | PAI falling edge increments the counter | | 0 | 1 | PAI rising edge increments the counter | | 1 | 0 | A zero on PAI inhibits counting. | | 1 | 1 | A one on PAI inhibits counting. | DDRA3 — Data Direction Control for Port A bit 3 1 = PA3 is an output. 0 = PA3 is an input only. 14/O5 — Configure TI4O5 Register for IC or OC 1 = IC4 function is enabled. 0 = OC5 function is enabled. ### RTR1-RTR0 — Real-Time Interrupt (RTI) Rate The value of these pins, decoded, selects one of four rates for the real-time periodic interrupt circuits. After reset, a full RTI period elapses before the first RTI interrupt. RTI rates are shown in Table 6-1. Table 6-1. RTI Rate at Various Crystal Frequencies | RTR1 | RTR0 | Divide<br>E<br>By | XTAL = 2 <sup>23</sup> | XTAL =<br>8.0 MHz | XTAL =<br>4.9152 MHz | XTAL =<br>4.0 MHz | XTAL =<br>3.6864 MHz | |------|------|-------------------|------------------------|-------------------|----------------------|-------------------|----------------------| | 0 | 0 | 2 <sup>13</sup> | 3.91 ms | 4.10 ms | 6.67 ms | 8.19 ms | 8.89 ms | | 0 | 1 | 2 <sup>14</sup> | 7.81 ms | 8.19 ms | 13.33 ms | 16.38 ms | 17.78 ms | | 1 | 0 | 2 <sup>15</sup> | 15.62 ms | 16.38 ms | 26.67 ms | 32.77 ms | 35.56 ms | | 1 | 1 | 2 <sup>16</sup> | 31.25 ms | 32.77 ms | 53.33 ms | 65.54 ms | 71.11 ms | | | | E= | 2.1 MHz | 2.0 MHz | 1.2288 MHz | 1.0 MHz | 921.6 kHz | ## 6.4.2 Pulse Accumulator Count Register (PACNT) This 8-bit read/write register contains the count of external input events at the PAI input or the accumulated count while the PAI input is active in gated time accumulation mode. # SECTION 7 PROGRAMMABLE READ-ONLY MEMORY (PROM) The MC68HC711D3 has 4K bytes of PROM, either EPROM or OTPROM. The PROM address is \$F000-\$FFFF in all modes except expanded multiplexed. In expanded-multiplexed mode, the PROM is located at \$7000-\$7FFF after reset. #### 7.1 PROM PROGRAMMING There are two separate methods of programming the on-chip PROM of an MC68HC711D3. In the first method (PROG mode), certain pins of the MCU are made to emulate the pins of a 27256-type EPROM, and may be programmed as a standard EPROM. In the second method (MCU mode), the PROM is programmed through the MCU in the bootstrap or test modes. #### 7.2 PROGRAMMING PROM USING PROG MODE In order to make the MC68HC711D3 emulate a standard 27256-type EPROM, the MCU must be shifted into a new programming mode called PROG, and a footprint conversion must be made using an adapter. The MCU enters PROG when pins MODA, MODB, and RESET are held low. No clocks are necessary. Table 7-1 shows which MCU pins emulate EPROM pins in this mode: Table 7-1. 27256 Emulation | MCU Pins | EPROM Pins | |----------|------------| | PC7-PC0 | A7-A0 | | PB4-PB0 | A12-A8 | | PB6-PB5 | GND | | NC | A14-A13 | | PB7 | ŌE | | PD7-PD0 | 07-00 | | XIRQ | VPP | | ĪRQ | CE | | $V_{DD}$ | VCC | | VSS | GND | | MODA | GND | | MODB | GND | | RESET | GND | | PA3-PA0 | GND | | PA6-PA4 | NC | | PA7 | GND | | EXTAL | GND | | XTAL | NC | | E | NC | NOTE: MCU addresses A14-A13 and EPROM addresses A14-A13 are not connected. A12 is connected, but treated as a "don't care" to allow a potential upgrade to 8K EPROM. The 4K PROM repeats eight times in the 32K programming space of the 27256. # 7.2.1 External Read and Verify (PROG Mode) To read and verify the OTPROM or EPROM, the MCU is placed in PROG mode. $\overline{OE}$ (MCU pin PB7) is held high to deselect the PROM. $\overline{CE}$ may be high or low at this point. An address is presented. After a setup time, $\overline{OE}$ and $\overline{CE}$ (if not already low) are brought low to allow the address to decode the EPROM location. After access time is completed, data becomes valid on the data bus and is read. $\overline{OE}$ is brought high before presenting the next address. When verifying only, it is acceptable to leave both $\overline{OE}$ and $\overline{CE}$ low and present addresses. The data is presented out of the data bus after a setup time. In PROG mode, reads must be sequential. That is, A0 must toggle between reads. # 7.2.2 External Programming (PROG Mode) To program the OTPROM or EPROM, the MCU is placed in PROG mode. $\overline{\text{CE}}$ is held high while the Vpp ( $\overline{\text{XIRQ}}$ ) pin is brought to programming voltage level. $\overline{\text{OE}}$ is held high throughout. The address and data to be programmed are presented. After a setup time, $\overline{\text{CE}}$ is brought low. This state is held for the duration of programming time. $\overline{\text{CE}}$ must be brought high before the address and data are changed to program the next location. The correlation between MCU and PROG mode pins is shown in Figure 7-1. The erased state of each byte of PROM is \$FF. Each bit of the EPROM or OTPROM is programmable to 0 on a per byte basis. Once an EPROM bit is programmed to 0, it may not be reprogrammed to 1 without ultraviolet (UV) erasure. OTPROM cannot be erased or reprogrammed. Bytes may be programmed in any order. ## 7.3 PROM PROGRAMMING USING THE MCU Programming the OTPROM or EPROM through the MCU is allowed only in special test and bootstrap modes. With the EPON bit of the CONFIG register set, the various control bits of the PPROG register are manipulated to program the PROM locations. The erased state of a PROM byte is \$FF. Figure 7-1. MC68HC711D3 Block Diagram in PROG Mode # 7.3.1 Configuration Control Register (CONFIG) The configuration control register controls the presence of OTPROM or EPROM in the memory map and enables the COP watchdog system. This register is writable only once in expanded and single-chip modes (SMOD=0). In these modes, the COP watchdog timer is enabled out of reset. In all modes, except normal expanded, EPROM is enabled and located at \$F000-\$FFFF. In normal expanded, EPROM is enabled and located at \$7000-\$7FFF. Should the user wish to be in expanded mode, but with EPROM mapped at \$F000-\$FFFF, he must reset in single-chip mode, and write a one to the MDA bit in the HPRIO register. Bits 7-3 and 0 — Not implemented; always read zero. #### NOCOP — Computer Operating Properly System Disable This bit is cleared out of reset in normal modes (single chip and expanded), enabling the COP system. It is writable only once after reset in these modes (SMOD=0). In the special modes (test and bootstrap) (SMOD=1), this bit comes out of reset set, and is writable any time. - 1 = COP system is disabled. - 0 = COP system is enabled, reset forced on timeout. #### **EPON** — PROM Enable This bit is set out of reset, enabling the EPROM or OTPROM in all modes. This bit is writable once in normal modes (SMOD=0), but is writable at any time in special modes (SMOD=1). - 1 = PROM is present in the memory map. - 0 = PROM is disabled from the memory map. #### **NOTE** In expanded mode out of reset, the EPROM or OTPROM is located at \$7000–\$7FFF. In all other modes, the PROM resides at \$F000–\$FFFF. # 7.3.2 PROM Programming Control Register (PPROG) This register is used to control the programming of the OTPROM or EPROM. PPROG is cleared on reset so that the PROM is configured for normal read. MBE — Multiple Byte Program Enable This bit is reserved for testing. Bit 6 — Not implemented; always reads zero. #### ELAT — EPROM (OTPROM) Latch Control - 1 = PROM address and data bus are configured for programming. Writes to PROM cause address and data to be latched. The PROM cannot be read. - 0 = PROM address and data bus are configured for normal reads. PROM cannot be programmed. EXCOL — Select Extra Columns This bit is reserved for testing. EXROW — Select Extra Row This bit is reserved for testing. Bits 2, 1 — Not implemented; always read zero. PGM — EPROM (OTPROM) Program Command This bit may be written only when ELAT = 1. 1 = Programming power is switched on to PROM array. 0 = Programming power is switched off. ## 7.3.3 PROM Programming Sequence Before programming, ensure that $V_{PP}$ voltage is available on the $\overline{XIRQ}$ pin. Note that XIRQ must not become active (be brought low) during programming. This state would disrupt or corrupt the programming of the OTPROM or EPROM. The proper sequence for programming the PROM through the MCU (with EPON bit set in CONFIG) is as follows: | Step | Comments | |--------------------------------------------------------------------------|---------------------------------------------------| | 1. Write \$20 to PPROG. | Set ELAT bit (PGM = 0) to enable PROM latches. | | <ul><li>2. Write data to PROM.</li><li>3. Write \$21 to PPROG.</li></ul> | Set PGM bit (ELAT=1) to enable PROM high voltage. | | 4. Delay 2 to 4 ms. 5. Write \$20 to PPROG. | Turn off high voltage to PROM array. | | 6. Repeat steps 2–5, as needed. | rum on mgm voltage to t now array. | | 7. Write \$00 to PPROG. | Return to read mode. | # 7.3.4 Protecting the PROM Some precautions are necessary in order to protect the OTPROM or EPROM. For systems which do not make use of the on-chip programming capability, but program the MC68HC711D3 as a standard EPROM, voltage on the $\overline{\text{XIRO}}$ /VPP pin should never be permitted to be greater than VDD. The PROM cannot be programmed or corrupted without high voltage on the $\overline{\text{XIRO}}$ pin. Systems that use the on-chip programming feature require that Vpp voltage be available. Regardless of which mode the MCU is in, if the part is operating with Vpp voltage present on the $\overline{XIRQ}/Vpp$ pin, then the $\overline{IRQ}/\overline{CE}$ pin must be pulled to a high level in reset. The pin configuration necessary to place the MCU in bootstrap mode (MODA, MODB, and $\overline{RESET}$ pins being low) is also the configuration that places the MCU in the PROG state. If, at the same time, Vpp is present and $\overline{IRQ}$ is low, then the PROM is being programmed. A pullup resistor on the $\overline{IRQ}$ line prevents this situation by ensuring the $\overline{IRQ}$ pin is high leaving reset. PROM should be programmed at room temperature only. An opaque label should be placed over the quartz window of EPROM (windowed) packages after programming. # 7.3.5 Erasing the PROM OTPROM MCU devices are shipped in an erased state. Once programmed, they cannot be erased. Electrical erasing procedures cannot be performed on either OTPROM (nonwindowed packages) or EPROM devices (windowed packages). EPROM devices can be erased by exposure to a high-intensity UV light with a wavelength of 2537 Å. The recommended integrated dosage (UV intensity × exposure time) is 15 Ws/cm<sup>2</sup>. UV lamps should be used without shortwave filters, and the EPROM device should be positioned about one inch from the UV lamp. The erased state of an EPROM location is \$FF. # SECTION 8 SERIAL COMMUNICATIONS INTERFACE The serial communications interface (SCI) allows the MCU to be efficiently interfaced with peripheral devices that require an asynchronous serial data format. The SCI uses a standard nonreturn-to-zero (NRZ) format with a variety of baud rates derived from the crystal clock circuit. Interfacing is accomplished using port D pins. PD0 is used for receive data (RxD), and PD1 for transmit data (TxD). The baud-rate generation circuit contains a programmable prescaler and divider clocked by the E clock. Figure 8-1 shows a block diagram of the SCI. #### **8.1 DATA FORMAT** The serial data format requires the following: - 1. An idle line in the high state prior to transmission/reception of a message - 2. A start bit (logic zero) that is transmitted/received, indicating the start of each character - 3. Data that is transmitted and received least significant bit (LSB) first - 4. A stop bit (logic one) used to indicate the end of a frame. A frame consists of a start bit, a character of eight or nine data bits, and a stop bit. - 5. A break is defined as the transmission or reception of a logic zero for some multiple number of frames. Selection of the word length is controlled by the M bit of the serial communications interface control register 1 (SCCR1). ## **8.2 TRANSMIT OPERATION** The SCI transmitter includes a parallel transmit data register, called the SCDR, and a serial shift register that puts data from the SCDR into serial form. The contents of the serial shift register can be written only through the SCDR. This double-buffered system allows a character to be shifted out serially while another character is waiting in the SCDR to be transferred into the serial shift NOTE: The serial communications data register (SCDR) is controlled by the internal R/W signal. It is the transmit data register when written and received data register when read. Figure 8-1. SCI Block Diagram register. The output of the serial shift register is applied to PD1 as long as transmission is in progress or the transmit enable (TE) bit of the serial communication control register (SCCR2) is set. ## 8.3 RECEIVE OPERATION In receive operations, the transmit sequence is reversed. Data is received in the serial shift register and is transferred to a parallel receive data register (the SCDR) as a complete word. This double-buffered system allows a character to be shifted in serially while another character is already in the SCDR. An advanced data recovery scheme is used to distinguish valid data from noise in the serial data stream. The data input is selectively sampled to detect receive data, and a majority voting circuit determines the value and integrity of each bit. #### 8.4 WAKEUP FEATURE The wakeup feature reduces SCI service overhead in multiple receiver systems. Software for each receiver evaluates the first character(s) of each message. If the message is intended for a different receiver, the SCI can be placed in a sleep mode, stopping the rest of the message from generating requests for service. Whenever a new message begins, logic causes the sleeping receivers to awaken and evaluate the initial character(s) of the new message. Two methods of wakeup are available: idle-line wakeup or address-mark wakeup. In idle-line wakeup, a sleeping receiver awakens as soon as the RxD line becomes idle. In the address-mark wakeup, a one in the most significant bit (MSB) of a character is used to indicate that the message is an address that wakes up all sleeping receivers. ## 8.5 SCI REGISTERS The following paragraphs describe the operations of the five addressable registers used in the SCI. # 8.5.1 Serial Communications Data Register (SCDR) The SCDR register is a parallel register that performs two functions. It is the receive data register when it is read and the transmit data register when it is written. Figure 8-1 shows the SCDR as two separate registers whose single address is \$002F. # 8.5.2 Serial Communications Control Register 1 (SCCR1) The SCCR1 register provides the control bits to determine word length and select the method used for the wakeup feature. #### R8 — Receive Data Bit 8 This bit functions as the ninth serial data bit received when the SCI system is configured for nine data bit operation (the M bit is set). #### T8 — Transmit Data Bit 8 This bit functions as the ninth data bit to be transmitted when the SCI system is configured for nine data bit operation (the M bit is set). Bits 5, 2–0 — Not implemented; always read zero. ## M — SCI Character Length - 1 = One start bit, nine data bits, one stop bit system now configured for nine data bit operation. - 0 = One start bit, eight data bits, one stop bit system now configured for eight data bit operation. WAKE — Wakeup Method Select - 1 = Address Mark - 0 = Idle Line # 8.5.3 Serial Communications Control Register 2 (SCCR2) The SCCR2 register provides the control bits that enable or disable individual SCI functions. ## TIE — Transmit Interrupt Enable - 1 = SCI interrupt requested (if TDRE bit of SCSR is set) - 0 = TDRE interrupts disabled ## TCIE — Transmit Complete Interrupt Enable - 1 = SCI interrupt requested (if TC bit of SCSR is set) - 0 = TC interrupts disabled ## RIE — Receive Interrupt Enable - 1 = SCI interrupt requested (if RDRF or OR bit of SCSR is set) - 0 = Receive data register full (RDRF) or overrun error (OR) interrupts disabled ## ILIE — Idle-Line Interrupt Enable - 1 = SCI interrupt requested (if IDLE bit of SCSR is set) - 0 = Idle-line detect (IDLE) interrupts disabled ## TE — Transmit Enable - 1 = Transmit shift register output applied to the TxD line - 0 = PD1 pin reverts to general-purpose I/O as soon as current transmitter activity finishes. #### RE — Receive Enable - 1 = Receiver enabled - 0 = Receiver disabled and RDRF, IDLE, OR, NF, and FE interrupts inhibited # RWU — Receiver Wakeup When set by the user's software, this bit puts the receiver to sleep and enables the wakeup function. If the WAKE bit of SCCR1 is logic zero, RWU is cleared by the SCI logic after receiving 10 (M bit of SCCR1=0) or 11 (M=1) consecutive ones. If WAKE is logic one, RWU is cleared by the SCI logic after receiving a data word whose MSB is set. ## SBK — Send Break If this bit is toggled (set and cleared), the transmitter sends 10 or 11 consecutive zeros, depending on the setting of the M bit of SCCR1, then reverts to idle or sending data. If SBK remains set, the transmitter continually sends whole frames of zeros in groups of 10 or 11 until SBK is cleared. ## 8.5.4 Serial Communications Status Register (SCSR) The SCSR provides inputs to the interrupt logic circuits for generation of the SCI system interrupt. ## TDRE — Transmit Data Register Empty This bit is set automatically as the contents of SCDR are transferred to the serial shift register in a transmit operation. New data is not transmitted unless the SCSR register is read before the data is writing to SCDR. TDRE is cleared by a read of SCSR followed by a write to SCDR. ## TC — Transmit Complete This bit is set automatically when all data frame, preamble, or break condition transmissions are complete. When TC is set, the serial line goes idle (continuous mark). TC is cleared by a read of SCSR followed by a write to SCDR. ## RDRF — Receive Data Register Full This bit is set automatically when a character is transferred from the serial shift register to SCDR in a receive operation. RDRF is cleared by a read of SCSR followed by a read of SCDR. #### IDLE — Idle-Line Detect This bit is inhibited while the RWU bit of SCCR2 is set. IDLE is set automatically when the receiver serial input detects an idle line. This bit is cleared by a read of SCSR followed by a read of SCDR. #### OR — Overrun Error This bit is automatically set when a new character is ready to transfer from the receiver shift register to the SCDR and the SCDR is already full (RDRF bit set). Data transfer is inhibited until this bit is cleared. OR is cleared by a read of SCSR followed by a read of SCDR. ## NF — Noise Flag This bit is automatically set if there is noise on any of the received bits, including the start and stop bits. This bit is not set until the RDRF flag is set. It is not set in the case of an overrun. NF is cleared by a read of SCSR followed by a write to SCDR. #### FE — Framing Error This bit is automatically set when no stop bit is detected in the received data character. The FE bit is set at the same time as the RDRF flag is set. If the byte received causes both framing and overrun errors, only the overrun error is recognized. This flag inhibits further transfers until it is cleared. FE is cleared by a read of SCSR followed by a read of SCDR. Bit 0 — Not implemented; always reads zero. # 8.5.5 Baud Rate Register (BAUD) This register is used to select different baud rates that can be used as the rate control for the receiver and transmitter. #### TCLR — Clear Baud Rate Counters (Test) This bit is used to clear the baud rate counter chain during factory testing. TCLR is zero and cannot be set while the MCU is in normal operating modes. Bit 6 — Not implemented; always reads zero. #### SCP1 and SCP0 — SCI Baud Rate Prescaler Selects These bits control a prescaler whose output is the input for a second divider that is controlled by the SCR2–SCR0 bits. Refer to Table 8-1. #### RCKB — SCI Baud Rate Clock Check (Test) This bit is used during factory testing to enable the exclusive OR of the receiver clock and transmitter clock to be driven out of the TxD pin. RCKB is zero and cannot be set while in normal operating modes. #### SCR2-SCR0 — SCI Baud Rate Selects These bits select the baud rate for both the transmitter and the receiver. The prescaler output selected by SCP1 and SCP0 is further divided by the setting of these bits. Refer to Table 8-2. **Table 8-1. Prescaler Highest Baud Rate Frequency Output** | | CP<br>it | Clock* | | Crystal Frequency (MHz) | | | | | | | | |---|----------|------------|----------------|-------------------------|--------------|---------------|--------------|--|--|--|--| | 1 | 0 | Divided By | 8.3886 | 8.0 | 4.9152 | 4.0 | 3.6864 | | | | | | 0 | 0 | 1 | 131.072 K Baud | 125.000 K Baud | 76.80 K Baud | 62.50 K Baud | 57.60 K Baud | | | | | | 0 | 1 | 3 | 43.690 K Baud | 41.666 K Baud | 25.60 K Baud | 20.833 K Baud | 19.20 K Baud | | | | | | 1 | 0 | 4 | 32.768 K Baud | 31.250 K Baud | 19.20 K Baud | 15.625 K Baud | 14.40 K Baud | | | | | | 1 | 1 | 13 | 10.082 K Baud | 9600 Baud | 5.907 K Baud | 4800 Baud | 4430 Baud | | | | | <sup>\*</sup>The internal processor clock **Table 8-2. Transmit Baud Rate Output for a Given Prescaler Output** | SC | RI | Bit | Divided | R | epresentative Hi | ghest Prescaler | Baud Rate Outpu | ıt | |----|----|-----|---------|----------------|---------------------------------------------|-----------------|-----------------|-----------| | 2 | 1 | 0 | Ву | 131.072 K Baud | 31.072 K Baud 32.768 K Baud 76.80 K Baud 19 | | 19.20 K Baud | 9600 Baud | | 0 | 0 | 0 | 1 | 131.072 K Baud | 32.768 K Baud | 76.80 K Baud | 19.20 K Baud | 9600 Baud | | 0 | 0 | 1 | 2 | 65.536 K Baud | 16.384 K Baud | 38.40 K Baud | 9600 Baud | 4800 Baud | | 0 | 1 | 0 | 4 | 32.768 K Baud | 8.192 K Baud | 19.20 K Buad | 4800 Baud | 2400 Baud | | 0 | 1 | 1 | 8 | 16.384 K Baud | 4.096 K Baud | 9600 Baud | 2400 Baud | 1200 Baud | | 1 | 0 | 0 | 16 | 8.192 K Baud | 2.048 K Baud | 4800 Baud | 1200 Baud | 600 Baud | | 1 | 0 | 1 | 32 | 4.096 K Baud | 1.024 K Baud | 2400 Baud | 600 Baud | 300 Baud | | 1 | 1 | 0 | 64 | 2.048 K Baud | 512 Baud | 1200 Baud | 300 Baud | 150 Baud | | 1 | 1 | 1 | 128 | 1.024 K Baud | 256 Baud | 600 Baud | 150 Baud | 75 Baud | # SECTION 9 SERIAL PERIPHERAL INTERFACE The serial peripheral interface (SPI) is a high-speed synchronous serial I/O system. The SPI can be used for simple I/O expansion or for allowing several MCUs to be interconnected in a multimaster configuration. Clock phase and polarity are software programmable to allow direct compatibility with a large number of peripheral devices. The SPI system can be configured as either a master or a slave. Four basic signal lines are associated with the SPI system: the master-out slave-in (MOSI), the master-in slave-out (MISO), the serial clock (SCK), and the slave select (SS) pins. The SPI signals are assigned to port D bits 5–2 as shown in Figure 9-1. Note that SPI outputs must have the corresponding bits set in the port D data direction register (DDRD). However, any SPI input line is forced to be an input, regardless of the DDRD bit settings. A series of eight SCK clock cycles are generated to synchronize data transfer. When a master device transmits data to a slave device via the MOSI line, the slave responds by sending data to the master device via the MISO line. This exchange implies full-duplex transmission with both data out and data in synchronized to the same clock signal. The byte transmitted is replaced by the byte received, thereby eliminating the need for separate transmit-empty and receiver-full status bits. A single status bit (SPIF) is used to signify that the I/O operation has been completed. Figure 9-1 is a block diagram of the SPI. The SPI is double buffered on read, but not on write. If a write is attempted during data transfer, the transfer is uninterrupted, and the write is unsuccessful. This condition will cause the write collision (WCOL) bit of the SPSR register to be set. After a data byte is shifted, the SPIF flag of SPSR is set. In the master mode, the SCK pin is an output. Depending on the CPOL bit of the SPCR register, SCK idles high or low until data is written to the shift register. Once data is written, eight clocks are generated to shift the eight bits of data. Then SCK goes idle again. Figure 9-1. SPI Block Diagram In the slave mode, the slave start logic receives a logic low at the $\overline{SS}$ pin and a clock input at the SCK pin. Thus, the slave is synchronized with the master. Data from the master is received serially at the slave MOSI line and loads the 8-bit shift register. Once the 8-bit shift register is loaded, its data is parallel transferred to the read buffer. During a write cycle, data is written into the shift register. The slave then waits for a clock train from the master to shift the data out on the slave's MISO line. Figure 9-2 illustrates the MOSI, MISO, SCK, and $\overline{SS}$ master-slave interconnections. #### **NOTE** After a byte transfer in slave mode, SCK must be in its inactive state for at least two E-clock cycles before the next byte transfer. Figure 9-2. SPI Master-Slave Interconnections #### 9.1 SPI REGISTERS There are three registers in the SPI that provide control, status, and data storage functions. These registers are described in the following paragraphs. # 9.1.1 Serial Peripheral Control Register (SPCR) | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | _ | |-----------------|------|-----|------|------|------|------|------|------|------| | \$ <b>0</b> 028 | SPIE | SPE | DWOM | MSTR | CPOL | СРНА | SPR1 | SPR0 | SPCR | | RESET: | 0 | 0 | 0 | 0 | 0 | 0 | U | U | | SPIE — Serial Peripheral Interrupt Enable 1 = SPI interrupt is requested (if bit SPIF or MODF of SPSR = 1). 0 = SPI (SPIF) interrupts are disabled. SPE — Serial Peripheral System Enable 1 = SPI system is on. 0 = SPI system is off. DWOM — Port D Wired-OR Mode Option This bit affects port D bits 5-0 together. 1 = Port D bits 5-0 outputs act as open-drain outputs. 0 = Port D outputs are normal CMOS outputs. MSTR — Master Mode Select 1 = Master mode is selected. 0 = Slave mode is selected. #### CPOL — Clock Polarity This bit selects the polarity of the SCK clock. It is used with the CPHA control bit to produce the desired clock-data relationship between master and slave. (Refer to Figure 9-3.) - 1 = SCK line idles high. - 0 = SCK line idles low. #### CPHA — Clock Phase This bit selects one of two fundamentally different clock protocols when considered with the CPOL setting. (Refer to Figure 9-3.) - 1 = Data is sampled midway through the SCK period. SS to the slave can be left low between transfers. - 0=Transfer begins when $\overline{SS}$ goes low. Data is sampled on the initial edge of SCK. $\overline{SS}$ to the slave must be negated and then asserted between bytes. #### SPR1 and SPR0 — SPI Clock Rate Selects These two bits select one of four baud rates to be used as SCK if the SPI is set as a master. They have no effect in the slave mode. Their value decodes as follows: | Bit<br>SPR1 | Bit<br>SPR0 | MCU E Clock<br>Divide By | Frequency at<br>E=2 MHz (Baud Rate) | |-------------|-------------|--------------------------|-------------------------------------| | 0 | 0 | 2 | 1.0 MHz | | 0 | 1 | 4 | 500 kHz | | 1 | 0 | 16 | 125 kHz | | 1 | 1 | 32 | 62.5 kHz | Figure 9-3. SPI Data Clock Timing Diagram ## 9.1.2 Serial Peripheral Status Register (SPSR) #### SPIF — SPI Transfer Complete Flag This flag is automatically set when data transfer is complete between processor and external device. The flag is cleared by a read of SPSR followed by a read or write of SPDR. #### WCOL — Write Collision This bit is set automatically when an attempt is made to write to the SPI data register while data is being transferred. The bit is cleared by a read of SPSR followed by a read or write of SPDR. Bits 5, 3–0 — Not implemented; always read zero. #### MODF — Mode Fault This bit indicates the possibility of a multimaster conflict for system control and allows a proper exit from system operation to a reset or default system state. MODF is only set when a master device has its $\overline{SS}$ pin pulled low. The SPI system is then effectively terminated by the following actions: - 1. The DDRD bits are cleared to disable SPI outputs. - 2. The MSTR bit is cleared to reconfigure the SPI as slave. - 3. The SPE bit is cleared to disable the SPI. - 4. An SPI interrupt is generated if SPIF is set. This bit is cleared by a read of SPSR followed by a write to SPCR. The SPE and MSTR control bits can be restored to their original state by user software once the MODF bit has been cleared. The DDRD bits must be restored after a mode fault. # 9.1.3 Serial Peripheral Data I/O Register (SPDR) Located at address \$002A, this register is used to transmit and receive data on the serial bus. A write to this register by a master initiates transmission/reception of another byte. A slave writes data to this register for later transmission to a master. When transmission is complete, the SPIF status bit is set in the SPSR register of both the master and slave device. When a read is performed on the SPDR, a buffer is actually being read. The first SPIF must be cleared by the time a second transfer of data from the shift register to the read buffer is initiated, or an overrun condition will exist. In case of an overrun, the byte causing the overrun is lost. # SECTION 10 PROGRAMMING INFORMATION #### 10.1 PROGRAMMING MODEL The M68HC11 Family of MCUs has eight central processing unit (CPU) registers available to the programmer. Each register is explained in the following paragraphs. ## 10.1.1 Accumulators (A, B, and D) Accumulators A and B are general-purpose 8-bit registers used to hold operands and the results of arithmetic calculations or data manipulations. These two accumulators are treated as a single double-byte accumulator (D accumulator) for some instructions. # 10.1.2 Index Register X (IX) The IX register is a 16-bit register used for the indexed addressing mode. It provides a 16-bit value that can be added to an 8-bit offset provided in an instruction to create an effective address. The IX register can also be used as either a counter or temporary storage area. # 10.1.3 Index Register Y (IY) The IY register is a 16-bit register used for the indexed addressing mode, similar to the IX register. However, most instructions using the IY register are two-byte opcodes and require an extra byte of machine code and an extra cycle of execution time. The IY register can also be used as a counter or temporary storage area. | 15 | | 0 | |----|----|---| | | ΙΥ | | # 10.1.4 Program Counter (PC) The PC is a 16-bit register that contains the address of the next instruction to be executed. | 15 | 0 | | |----|----|---| | | PC | 1 | ## 10.1.5 Stack Pointer (SP) The SP is a 16-bit register that contains the address of the next free location on the stack. The stack is configured as a sequence of last-in first-out (LIFO) read/write registers that allow important data to be stored during interrupts and subroutine calls. Each time a new byte is added to the stack, the SP is decremented. Each time a byte is removed, the SP is incremented. # 10.1.6 Condition Code Register (CCR) The CCR is an 8-bit register in which five bits are used to indicate the results of the instruction just executed and three bits are mask bits for interrupt and stop. These bits can be individually tested by a program, and specific action can be taken as a result of their state. Each bit is explained in the following paragraphs. - 10.1.6.1 CARRY/BORROW (C). When set, the C bit indicates that a carry or borrow out of the arithmetic logic unit (ALU) occurred during the last arithmetic operation. This bit is also affected during shift and rotate instructions. - **10.1.6.2 OVERFLOW (V)**. The V bit is set if an arithmetic overflow occurred as a result of the operation. Otherwise, the V bit is cleared. - **10.1.6.3 ZERO (Z).** When set, the Z bit indicates the result of the last arithmetic, logical, or data manipulation operation was zero. - **10.1.6.4 NEGATIVE (N)**. When set, the N bit indicates that the result of the last arithmetic, logical, or data manipulation operation was negative. - 10.1.6.5 INTERRUPT MASK (I). The I bit is set by either hardware or program instruction to disable (mask) all maskable interrupt sources, both external or internal. - **10.1.6.6 HALF-CARRY (H).** The H bit is set during ADD, ABA, and ADC operations to indicate that a carry occurred between bits 3 and 4. This bit is mainly useful in binary-coded decimal (BCD) calculations. - **10.1.6.7 X INTERRUPT MASK (X)**. The X bit is set only by hardware (RESET or XIRQ) and is cleared only by the program instructions, such as transfer A to CC register (TAP), or return from interrupt (RTI). - **10.1.6.8 STOP DISABLE (S)**. Under program control, the S bit is set to disable the STOP instruction. It is cleared to enable the STOP instruction. The STOP instruction is treated as no operation (NOP) if the S bit is set. #### 10.2 INSTRUCTION SET The central processing unit (CPU) of the MC68HC11 is basically a proper extension of the MC6801 CPU. In addition to its ability to execute all M6800 and M6801 instructions, 91 new opcodes are provided by the paged opcode map. Major functional additions include a second 16-bit index register (the Y register), two types of $16 \times 16$ divide instructions, STOP and WAIT instructions, and bit manipulation instructions. Table 10-1 shows all the MC68HC711D3 instructions in all possible addressing modes. For each instruction, the operand construction is shown as well as the number of machine code bytes and the execution time in CPU E-clock cycles. Notes provided at the end of the table explain the letters in the Operand and Execution Time columns for some instructions. Definitions of "Special Ops" found in the Boolean Expression column are found in Figure 10-1. Table 10-1. Instructions, Addressing Modes, and Execution Times (Sheet 1 of 7) | Source<br>Form(s) | Operation | Boolean<br>Expression | Addressing<br>Mode for | | ne Coding<br>adecimal) | Bytes | Cycles | Condition Codes | |---------------------|------------------------------|-------------------------------|-----------------------------------------------|-------------------------------|-------------------------------|-----------------------|-----------------------|-----------------| | Form(s) | | Expression | Operand | Opcode | Operand(s) | Byt | Š | SXHINZVC | | ABA | Add Accumulators | A + B <b>♦</b> A | INH | 1B | | 1 | 2 | :-::: | | ABX | Add B to X | IX + 00:B <b>♦</b> IX | INH | 3A | | 1 | 3 | | | ABY | Add B to Y | IY + 00:B <b>♦</b> IY | INH | 18 3A | | 2 | 4 | | | ADCA (opr) | Add with Carry to A | A + M + C ♠ A | A IMM A DIR A EXT A IND,X A IND,Y | 89<br>99<br>B9<br>A9<br>18 A9 | ii<br>dd<br>hh II<br>ff<br>ff | 2<br>2<br>3<br>2<br>3 | 2<br>3<br>4<br>4<br>5 | | | ADCB (opr) | Add with Carry to B | B + M + C <b>♦</b> B | B IMM B DIR B EXT B IND,X B IND,Y | C9<br>D9<br>F9<br>E9<br>18 E9 | ii<br>dd<br>hh II<br>ff<br>ff | 2<br>2<br>3<br>2<br>3 | 2<br>3<br>4<br>4<br>5 | | | ADDA (opr) | Add Memory to A | A+M ♦ A | A IMM A DIR A EXT A IND,X A IND,Y | 8B<br>9B<br>BB<br>AB<br>18 AB | ii<br>dd<br>hh II<br>ff<br>ff | 2 2 3 2 3 | 2<br>3<br>4<br>4<br>5 | | | ADDB (opr) | Add Memory to B | B + M <b>♦</b> B | B IMM B DIR B EXT B IND,X B IND,Y | CB<br>DB<br>FB<br>EB<br>18 EB | ii<br>dd<br>hh II<br>ff<br>ff | 2<br>2<br>3<br>2<br>3 | 2<br>3<br>4<br>4<br>5 | | | ADDD (opr) | Add 16-Bit to D | D+M:M+1 ▶ D | IMM<br>DIR<br>EXT<br>IND,X<br>IND,Y | C3<br>D3<br>F3<br>E3<br>18 E3 | jj kk<br>dd<br>hh II<br>ff | 3<br>2<br>3<br>2<br>3 | 4<br>5<br>6<br>6<br>7 | | | ANDA (opr) | AND A with Memory | A•M ♦ A | A IMM<br>A DIR<br>A EXT<br>A IND,X<br>A IND,Y | 84<br>94<br>B4<br>A4<br>18 A4 | ii<br>dd<br>hh II<br>ff<br>ff | 2<br>2<br>3<br>2<br>3 | 2<br>3<br>4<br>4<br>5 | | | ANDB (opr) | AND B with Memory | B•M ♦ B | B IMM B DIR B EXT B IND,X B IND,Y | C4<br>D4<br>F4<br>E4<br>18 E4 | ii<br>dd<br>hh II<br>ff<br>ff | 2<br>2<br>3<br>2<br>3 | 2<br>3<br>4<br>4<br>5 | | | ASL (opr) ASLA ASLB | Arithmetic Shift Left | □ ( | EXT<br>IND,X<br>IND,Y<br>A INH<br>B INH | 78<br>68<br>18 68<br>48<br>58 | hh II<br>ff<br>ff | 3<br>2<br>3<br>1 | 6<br>6<br>7<br>2 | | | ASLD | Arithmetic Shift Left Double | □ <b>4</b> □ □ ↓ ↓ 0 C b15 b0 | INH | 05 | | 1 | 3 | | | ASR (opr) ASRA ASRB | Arithmetic Shift Right | b7 b0 C | EXT<br>IND,X<br>IND,Y<br>A INH<br>B INH | 77<br>67<br>18 67<br>47<br>57 | hh II<br>ff<br>ff | 3<br>2<br>3<br>1 | 6<br>6<br>7<br>2 | | | BCC (rel) | Branch if Carry Clear | ? C = 0 | REL | 24 | rr | 2 | 3 | | | BCLR (opr)<br>(msk) | Clear Bit(s) | M•(mm) ≱ M | DIR<br>IND,X<br>IND,Y | 15<br>1D<br>18 1D | dd mm<br>ff mm | 3 3 4 | 6<br>7<br>8 | | | BCS (rel) | Branch if Carry Clear | ? C = 1 | REL | 25 | rr | 2 | 3 | | | BEQ (rel) | Branch if = Zero | ? Z = 1 | REL | 27 | rr | 2 | 3 | | Table 10-1. Instructions, Addressing Modes, and Execution Times (Sheet 2 of 7) | Source<br>Form(s) | Operation | Boolean<br>Expression | Addressing<br>Mode for | 1 | ine Coding<br>adecimal) | Bytes | Cycles | Condition Codes | |------------------------------|---------------------------|---------------------------|-----------------------------------|-------------------------------|----------------------------------|-----------------------|-----------------------|-----------------| | 1 Offit(s) | | Expression | Operand | Opcode | Operand(s) | Byt | Š | SXHINZVC | | BGE (rel) | Branch if ≥ Zero | ? N ⊕ V = 0 | REL | 2C | rr | 2 | 3 | | | BGT (rel) | Branch if > Zero | ? Z + (N + V) = 0 | REL | 2E | rr | 2 | 3 | | | BHI (rel) | Branch if Higher | ? C + Z = 0 | REL | 22 | rr | 2 | 3 | | | BHS (rel) | Branch if Higher or Same | ? C = 0 | REL | 24 | rr | 2 | 3 | | | BITA (opr) | Bit(s) Test A with Memory | A*M | A IMM A DIR A EXT A IND,X A IND,Y | 85<br>95<br>B5<br>A5<br>18 A5 | ii<br>dd<br>hh II<br>ff<br>ff | 2<br>2<br>3<br>2<br>3 | 2<br>3<br>4<br>4<br>5 | | | BITB (opr) | Bit(s) Test B with Memory | B•M | B IMM B DIR B EXT B IND,X B IND,Y | C5<br>D5<br>F5<br>E5<br>18 E5 | ii<br>dd<br>hh II<br>ff<br>ff | 2<br>2<br>3<br>2<br>3 | 2<br>3<br>4<br>4<br>5 | | | BLE (rel) | Branch if ≤ Zero | ? Z + (N ⊕ V) = 1 | REL | 2F | rr | 2 | 3 | | | BLO (rel) | Branch if Lower | ? C = 1 | REL | 25 | rr | 2 | 3 | | | BLS (rei) | Branch if Lower or Same | ? C + Z = 1 | REL | 23 | rr | 2 | 3 | | | BLT (rel) | Branch If < Zero | ? N ⊕ V=1 | REL | 2D | rr | 2 | 3 | | | BMI (rel) | Branch if Minus | ? N = 1 | REL | 2B | rr | 2 | 3 | | | BNE (rel) | Branch if Not = Zero | ? Z = 0 | REL | 26 | rr | 2 | 3 | | | BPL (rel) | Branch if Plus | ? N = 0 | REL | 2A | rr | 2 | 3 | | | BRA (rel) | Branch Always | ? 1 = 1 | REL | 20 | rr | 2 | 3 | | | BRCLR(opr)<br>(msk)<br>(rel) | Branch if Bit(s) Clear | ? M•mm = 0 | DIR<br>IND,X<br>IND,Y | 13<br>1F<br>18 1F | dd mm rr<br>ff mm rr<br>ff mm rr | 4<br>4<br>5 | 6<br>7<br>8 | | | BRN (rel) | Branch Never | ? 1 = 0 | REL | 21 | rr | 2 | 3 | | | BRSET(opr)<br>(msk)<br>(rel) | Branch if Bit(s) Set | ? ( <del>M</del> )•mm = 0 | DIR<br>IND,X<br>IND,Y | 12<br>1E<br>18 1E | dd mm rr<br>ff mm rr<br>ff mm rr | 4<br>4<br>5 | 6<br>7<br>8 | | | BSET (opr)<br>(msk) | Set Bit(s) | M+mm • M | DIR<br>IND,X<br>IND,Y | 14<br>1C<br>18 1C | dd mm<br>ff mm<br>ff mm | 3<br>3<br>4 | 6<br>7<br>8 | | | BSR (rel) | Branch to Subroutine | See Special Ops | REL | 8D | rr | 2 | 6 | | | BVC (rel) | Branch if Overflow Clear | ? V = 0 | REL | 28 | rr | 2 | 3 | | | BVS (rel) | Branch if Overflow Set | ? V = 1 | REL | 29 | rr | 2 | 3 | | | СВА | Compare A to B | A – B | INH | 11 | | 1 | 2 | | | CLC | Clear Carry Bit | 0 <b>C</b> | INH | 0C | | 1 | 2 | 0 | | CLI | Clear Interrupt Mask | 0 • 1 | INH | 0E | | 1 | 2 | 0 | | CLR (opr) | Clear Memory Byte | 0 <b>h</b> M | EXT<br>IND,X<br>IND,Y | 7F<br>6F<br>18 6F | hh II<br>ff<br>ff | 3<br>2<br>3 | 6<br>6<br>7 | 0100 | | CLRA | Clear Accumulator A | 0 <b>A</b> | A INH | 4F | | 1 | 2 | 0100 | | CLRB | Clear Accumulator B | 0 <b>♦</b> B | B INH | 5F | | 1 | 2 | 0100 | | CLV | Clear Overflow Flag | 0 • V | INH | 0A | | 1 | 2 | 0 | | CMPA (opr) | Compare A to Memory | A – M | A IMM A DIR A EXT A IND,X A IND,Y | 81<br>91<br>B1<br>A1<br>18 A1 | ii<br>dd<br>hh II<br>ff<br>ff | 2<br>2<br>3<br>2<br>3 | 2<br>3<br>4<br>4<br>5 | | Table 10-1. Instructions, Addressing Modes, and Execution Times (Sheet 3 of 7) | Source | Operation | Boolean | Addressing<br>Mode for | 3 | ne Coding<br>adecimal) | | | Condition Codes | |------------|--------------------------------|--------------------------------|-----------------------------------------------|-------------------------------------------|----------------------------------|-----------------------|-----------------------|-----------------| | Form(s) | | Expression | Operand | Opcode | Operand(s) | | | SXHINZVC | | CMPB (opr) | Compare B to Memory | В-М | B IMM B DIR B EXT B IND,X B IND,Y | C1<br>D1<br>F1<br>E1<br>18 E1 | ii<br>dd<br>hh II<br>ff<br>ff | 2 2 3 2 3 | 2<br>3<br>4<br>4<br>5 | | | COM (opr) | Ones Complement Memory<br>Byte | \$FF-M <b>♦</b> M | EXT<br>IND,X<br>IND,Y | 73<br>63<br>18 63 | hh II<br>ff<br>ff | 3<br>2<br>3 | 6<br>6<br>7 | \$\$01 | | COMA | Ones Complement A | \$FF-A ♦ A | A INH | 43 | | 1 | 2 | | | сомв | Ones Complement B | \$FF-B ♦ B | B INH | 53 | | 1 | 2 | \$ \$ 0 1 | | CPD (opr) | Compare D to Memory<br>16-Bit | D – M:M+1 | IMM<br>DIR<br>EXT<br>IND,X<br>IND,Y | 1A 83<br>1A 93<br>1A B3<br>1A A3<br>CD A3 | jj kk<br>dd<br>hh II<br>ff<br>ff | 4<br>3<br>4<br>3<br>3 | 5<br>6<br>7<br>7<br>7 | | | CPX (opr) | Compare X to Memory<br>16-Bit | IX - M:M + 1 | IMM<br>DIR<br>EXT<br>IND,X<br>IND,Y | 8C<br>9C<br>BC<br>AC<br>CD AC | jj kk<br>dd<br>hh II<br>ff<br>ff | 3<br>2<br>3<br>2<br>3 | 4<br>5<br>6<br>6<br>7 | | | CPY (opr) | Compare Y to Memory<br>16-Bit | IY - M:M + 1 | IMM<br>DIR<br>EXT<br>IND,X<br>IND,Y | 18 8C<br>18 9C<br>18 BC<br>1A AC<br>18 AC | jj kk<br>dd<br>hh II<br>ff<br>ff | 4<br>3<br>4<br>3<br>3 | 5<br>6<br>7<br>7<br>7 | | | DAA | Decimal Adjust A | Adjust Sum to BCD | INH | 19 | | 1 | 2 | | | DEC (opr) | Decrement Memory Byte | M – 1 <b>♦</b> M | EXT<br>IND,X<br>IND,Y | 7A<br>6A<br>18 6A | hh II<br>ff<br>ff | 3<br>2<br>3 | 6<br>6<br>7 | | | DECA | Decrement Accumulator A | A – 1 ≱ A | A INH | 4A | | 1 | 2 | | | DECB | Decrement Accumulator B | B-1 <b>♦</b> B | B INH | 5A | | 1 | 2 | | | DES | Decrement Stack Pointer | SP−1 ♦ SP | INH | 34 | | 1 | 3 | | | DEX | Decrement Index Register X | IX−1 ≱ IX | INH | 09 | | 1 | 3 | | | DEY | Decrement Index Register Y | IY-1 ♦ IY | INH | 18 09 | | 2 | 4 | \$ | | EORA (opr) | Exclusive OR A with Memory | A ⊕ M <b>∳</b> A | A IMM<br>A DIR<br>A EXT<br>A IND,X<br>A IND,Y | 88<br>98<br>B8<br>A8<br>18 A8 | ii<br>dd<br>hh II<br>ff<br>ff | 2<br>2<br>3<br>2<br>3 | 2<br>3<br>4<br>4<br>5 | | | EORB (opr) | Exclusive OR B with Memory | B⊕M∳B | B IMM B DIR B EXT B IND,X B IND,Y | C8<br>D8<br>F8<br>E8<br>18 E8 | ii<br>dd<br>hh II<br>ff<br>ff | 2<br>2<br>3<br>2<br>3 | 2<br>3<br>4<br>4<br>5 | | | FDIV | Fractional Divide 16 by 16 | D/IX <b>♦</b> IX; r <b>♦</b> D | INH | 03 | | 1 | 41 | | | IDIV | Integer Divide 16 by 16 | D/IX <b>♦</b> IX; r <b>♦</b> D | INH | 02 | | 1 | 41 | \$ 0 \$ | | INC (opr) | Increment Memory Byte | M + 1 <b>▶</b> M | EXT<br>IND,X<br>IND,Y | 7C<br>6C<br>18 6C | hh II<br>ff<br>ff | 3<br>2<br>3 | 6<br>6<br>7 | | | INCA | Increment Accumulator A | A+1 <b>♦</b> A | A INH | 4C | | 1 | 2 | | | INCB | Increment Accumulator B | B+1 <b>♦</b> B | B INH | 5C | | 1 | 2 | | | INS | Increment Stack Pointer | SP+1 ♦ SP | INH | 31 | | 1 | 3 | | Table 10-1. Instructions, Addressing Modes, and Execution Times (Sheet 4 of 7) | Source<br>Form(s) | Operation | Boolean<br>Expression | Addressing<br>Mode for | | ine Coding<br>adecimal) | se | Cycles | Condition Codes | |---------------------------|----------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------|-------------------------------------------|----------------------------------|-----------------------|-----------------------|-----------------| | 1 01111(3) | | LAPIESSION | Operand | Opcode | Operand(s) | Bytes | Š | SXHINZVC | | INX | Increment Index Register X | IX+1 ≱ IX | INH | 08 | | 1 | 3 | \$ | | INY | Increment Index Register Y | IY+1 ≱ IY | INH | 18 08 | | 2 | 4 | | | JMP (opr) | Jump | See Special Ops | EXT<br>IND,X<br>IND,Y | 7E<br>6E<br>18 6E | hh II<br>ff<br>ff | 3<br>2<br>3 | 3<br>3<br>4 | | | JSR (opr) | Jump to Subroutine | See Special Ops | DIR<br>EXT<br>IND,X<br>IND,Y | 9D<br>BD<br>AD<br>18 AD | dd<br>hh II<br>ff<br>ff | 2<br>3<br>2<br>3 | 5<br>6<br>6<br>7 | | | LDAA (opr) | Load Accumulator A | M <b>♦</b> A | A IMM A DIR A EXT A IND,X A IND,Y | 86<br>96<br>86<br>A6<br>18 A6 | ii<br>dd<br>hh II<br>ff<br>ff | 2<br>2<br>3<br>2<br>3 | 2<br>3<br>4<br>4<br>5 | | | LDAB (opr) | Load Accumulator B | M∲B | B IMM B DIR B EXT B IND,X B IND,Y | C6<br>D6<br>F6<br>E6<br>18 E6 | ii<br>dd<br>hh II<br>ff<br>ff | 2<br>2<br>3<br>2<br>3 | 2<br>3<br>4<br>4<br>5 | | | LDD (opr) | Load Double Accumulator D | M ♦ A,M+1 ♦ B | IMM<br>DIR<br>EXT<br>IND,X<br>IND,Y | CC<br>DC<br>FC<br>EC<br>18 EC | jj kk<br>dd<br>hh II<br>ff<br>ff | 3 2 3 2 3 | 3<br>4<br>5<br>5<br>6 | | | LDS (opr) | Load Stack Pointer | M:M+1 ♦ SP | IMM<br>DIR<br>EXT<br>IND,X<br>IND,Y | 8E<br>9E<br>BE<br>AE<br>18 AE | jj kk<br>dd<br>hh II<br>ff<br>ff | 3<br>2<br>3<br>2<br>3 | 3<br>4<br>5<br>5<br>6 | | | LDX (opr) | Load Index Register X | M:M+1 ♦ IX | IMM<br>DIR<br>EXT<br>IND,X<br>IND,Y | CE<br>DE<br>FE<br>EE<br>CD EE | jj kk<br>dd<br>hh II<br>ff<br>ff | 3<br>2<br>3<br>2<br>3 | 3<br>4<br>5<br>5<br>6 | | | LDY (opr) | Load Index Register Y | M:M+1 ♦ IY | IMM<br>DIR<br>EXT<br>IND,X<br>IND,Y | 18 CE<br>18 DE<br>18 FE<br>1A EE<br>18 EE | jj kk<br>dd<br>hh II<br>ff<br>ff | 4<br>3<br>4<br>3<br>3 | 4<br>5<br>6<br>6 | | | LSL (opr)<br>LSLA<br>LSLB | Logical Shift Left | □ ( | EXT<br>IND,X<br>IND,Y<br>A INH<br>B INH | 78<br>68<br>18 68<br>48<br>58 | hh II<br>ff<br>ff | 3<br>2<br>3<br>1 | 6<br>6<br>7<br>2<br>2 | | | LSLD | Logical Shift Left Double | □ | INH | 05 | | 1 | 3 | | | LSR (opr)<br>LSRA<br>LSRB | Logical Shift Right | 0 + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1) + (1 | EXT<br>IND,X<br>IND,Y<br>A INH<br>B INH | 74<br>64<br>18 64<br>44<br>54 | hh II<br>ff<br>ff | 3<br>2<br>3<br>1 | 6<br>6<br>7<br>2<br>2 | 0 * * * | | LSRD | Logical Shift Right Double | 0 h | INH | 04 | | 1 | 3 | 0 | | MUL | Multiply 8 by 8 | A×B∳D | INH | 3D | | 1 | 10 | | Table 10-1. Instructions, Addressing Modes, and Execution Times (Sheet 5 of 7) | Source<br>Form(s) | Operation | Boolean<br>Expression | Addressing<br>Mode for | • | ine Coding<br>adecimal) | es | Cycles | Condition Codes | |-----------------------|--------------------------------|----------------------------|-----------------------------------------------|-------------------------------|-------------------------------|-----------------------|-----------------------|-----------------| | ronn(s) | | Expression | Operand | Opcode | Operand(s) | Bytes | င် | SXHINZVC | | NEG (opr) | Twos Complement Memory<br>Byte | 0 – M <b>∳</b> M | EXT<br>IND,X<br>IND,Y | 70<br>60<br>18 60 | hh II<br>ff<br>ff | 3<br>2<br>3 | 6<br>6<br>7 | | | NEGA | Twos Complement A | 0 – A <b>♦</b> A | A INH | 40 | | 1 | 2 | | | NEGB | Twos Complement B | 0 - B ♦ B | B INH | 50 | | 1 | 2 | | | NOP | No Operation | No Operation | INH | 01 | | 1 | 2 | | | ORAA (opr) | OR Accumulator A (Inclusive) | A + M <b>♦</b> A | A IMM A DIR A EXT A IND,X A IND,Y | 8A<br>9A<br>BA<br>AA<br>18 AA | ii<br>dd<br>hh II<br>ff<br>ff | 2<br>2<br>3<br>2<br>3 | 2<br>3<br>4<br>4<br>5 | | | ORAB (opr) | OR Accumulator B (Inclusive) | B + M <b>♦</b> B | B IMM B DIR B EXT B IND,X B IND,Y | CA<br>DA<br>FA<br>EA<br>18 EA | ii<br>dd<br>hh II<br>ff<br>ff | 2<br>2<br>3<br>2<br>3 | 2<br>3<br>4<br>4<br>5 | | | PSHA | Push A onto Stack | A ♦ Stk,SP = SP - 1 | A INH | 36 | | 1 | 3 | | | PSHB | Push B onto Stack | B ♦ Stk,SP = SP - 1 | B INH | 37 | | 1 | 3 | | | PSHX | Push X onto Stack (Lo First) | IX ♦ Stk,SP = SP - 2 | INH | 3C | | 1 | 4 | | | PSHY | Push Y onto Stack (Lo First) | IY ♦ Stk,SP = SP - 2 | INH | 18 3C | | 2 | 5 | | | PULA | Pull A from Stack | SP = SP + 1,A <b>♦</b> Stk | A INH | 32 | | 1 | 4 | | | PULB | Pull B from Stack | SP = SP + 1,B <b>♦</b> Stk | B INH | 33 | | 1 | 4 | | | PULX | Pull X from Stack (Hi First) | SP = SP + 2,IX ♦ Stk | INH | 38 | | 1 | 5 | | | PULY | Pull Y from Stack (Hi First) | SP = SP + 2,IY ♠ Stk | INH | 18 38 | | 2 | 6 | | | ROL (opr) ROLA ROLB | Rotate Left | C 67 ← 60 C | EXT<br>IND,X<br>IND,Y<br>A INH<br>B INH | 79<br>69<br>18 69<br>49<br>59 | hh II<br>ff<br>ff | 3<br>2<br>3<br>1 | 6<br>6<br>7<br>2<br>2 | | | ROR (opr) RORA RORB | Rotate Right | C b7 — b0 C | EXT<br>IND,X<br>IND,Y<br>A INH<br>B INH | 76<br>66<br>18 66<br>46<br>56 | hh II<br>ff<br>ff | 3<br>2<br>3<br>1 | 6<br>6<br>7<br>2<br>2 | | | RTI | Return from Interrupt | See Special Ops | INH | 3B | | 1 | 12 | * . * * * * * * | | RTS | Return from Subroutine | See Special Ops | INH | 39 | | 1 | 5 | | | SBA | Subtract B from A | A – B <b>♦</b> A | INH | 10 | | 1 | 2 | | | SBCA (opr) | Subtract with Carry from A | A-M-C ♦ A | A IMM A DIR A EXT A IND,X A IND,Y | 82<br>92<br>B2<br>A2<br>18 A2 | ii<br>dd<br>hh II<br>ff<br>ff | 2<br>2<br>3<br>2<br>3 | 2<br>3<br>4<br>4<br>5 | | | SBCB (opr) | Subtract with Carry from B | B – M – C <b>♦</b> B | B IMM<br>B DIR<br>B EXT<br>B IND,X<br>B IND,Y | C2<br>D2<br>F2<br>E2<br>18 E2 | ii<br>dd<br>hh II<br>ff<br>ff | 2<br>2<br>3<br>2<br>3 | 2<br>3<br>4<br>4<br>5 | | | SEC | Set Carry | 1 <b>♦</b> C | INH | OD | | 1 | 2 | 1 | | SEI | Set Interrupt Mask | 1 <b>♦</b> l | INH | OF | | 1 | 2 | 1 | | SEV | Set Overflow Flag | 1 <b>♦</b> V | INH | ОВ | | 1 | 2 | 1 _ | Table 10-1. Instructions, Addressing Modes, and Execution Times (Sheet 6 of 7) | Source<br>Form(s) | Operation | Boolean<br>Expression | Addressing<br>Mode for | (Hex | ine Coding<br>adecimal) | Bytes | Cycles | Condition Codes | |-------------------|-----------------------------|-------------------------------|-----------------------------------------------|----------------------------------|----------------------------------|-----------------------|-----------------------|-----------------| | | | | Operand | Opcode | Operand(s) | By | Ś | SXHINZVC | | STAA (opr) | Store Accumulator A | A • M | A DIR<br>A EXT<br>A IND,X<br>A IND,Y | 97<br>B7<br>A7<br>18 A7 | dd<br>hh II<br>ff<br>ff | 2<br>3<br>2<br>3 | 3<br>4<br>4<br>5 | | | STAB (opr) | Store Accumulator B | B♦M | B DIR<br>B EXT<br>B IND,X<br>B IND,Y | D7<br>F7<br>E7<br>18 E7 | dd<br>hh II<br>ff<br>ff | 2<br>3<br>2<br>3 | 3<br>4<br>4<br>5 | | | STD (opr) | Store Accumulator D | A <b>♦</b> M,B <b>♦</b> M + 1 | DIR<br>EXT<br>IND,X<br>IND,Y | DD<br>FD<br>ED<br>18 ED | dd<br>hh II<br>ff<br>ff | 2<br>3<br>2<br>3 | 4<br>5<br>5<br>6 | | | STOP | Stop Internal Clocks | | INH | CF | | 1 | 2 | | | STS (opr) | Store Stack Pointer | SP <b>)</b> M:M + 1 | DIR<br>EXT<br>IND,X<br>IND,Y | 9F<br>BF<br>AF<br>18 AF | dd<br>hh II<br>ff<br>ff | 2<br>3<br>2<br>3 | 4<br>5<br>5<br>6 | | | STX (opr) | Store Index Register X | IX <b>♦</b> M:M + 1 | DIR<br>EXT<br>IND,X<br>IND,Y | DF<br>FF<br>EF<br>CD EF | dd<br>hh II<br>ff<br>ff | 2<br>3<br>2<br>3 | 4<br>5<br>5<br>6 | \$ 0 _ | | STY (opr) | Store Index Register Y | IY ▶ M:M + 1 | DIR<br>EXT<br>IND,X<br>IND,Y | 18 DF<br>18 FF<br>1A EF<br>18 EF | dd<br>hh II<br>ff<br>ff | 3<br>4<br>3<br>3 | 5<br>6<br>6 | \$ \$ 0 | | SUBA (opr) | Subtract Memory from A | A M ♦ A | A IMM<br>A DIR<br>A EXT<br>A IND,X<br>A IND,Y | 80<br>90<br>B0<br>A0<br>18 A0 | ii<br>dd<br>hh II<br>ff<br>ff | 2<br>2<br>3<br>2<br>3 | 2<br>3<br>4<br>4<br>5 | | | SUBB (opr) | Subtract Memory from B | B – M ♦ B | B IMM B DIR B EXT B IND,X B IND,Y | C0<br>D0<br>F0<br>E0<br>18 E0 | ii<br>dd<br>hh II<br>ff<br>ff | 2<br>2<br>3<br>2<br>3 | 2<br>3<br>4<br>4<br>5 | | | SUBD (opr) | Subtract Memory from D | D − M:M + 1 ♠ D | IMM<br>DIR<br>EXT<br>IND,X<br>IND,Y | 83<br>93<br>83<br>A3<br>18 A3 | jj kk<br>dd<br>hh II<br>ff<br>ff | 3<br>2<br>3<br>2<br>3 | 4<br>5<br>6<br>6<br>7 | | | SWI | Software Interrupt | See Special Ops | INH | 3F | | 1 | 14 | 1 | | ТАВ | Transfer A to B | A∳B | INH | 16 | | 1 | 2 | | | ТАР | Transfer A to CC Register | A ≱ CCR | INH | 06 | | 1 | 2 | ****** | | ТВА | Transfer B to A | В♦А | INH | 17 | | 1 | 2 | 🛊 🛊 0 | | TEST | TEST (Only in Test Modes) | Address Bus Counts | INH | 00 | | | * | | | TPA | Transfer CC Register to A | CCR ≱ A | INH | 07 | | 1 | 2 | | | TST (opr) | Test for Zero or Minus | M - 0 | EXT<br>IND,X<br>IND,Y | 7D<br>6D<br>18 6D | hh II<br>ff<br>ff | 3<br>2<br>3 | 6<br>6<br>7 | | | TSTA | | A-0 | A INH | 4D | | 1 | 2 | | | TSTB | | B-0 | B INH | 5D | | 1 | 2 | | | TSX | Transfer Stack Pointer to X | SP + 1 ♦ IX | INH | 30 | | 1 | 3 | | | TSY | Transfer Stack Pointer to Y | SP+1 ♦ IY | INH | 18 30 | | 2 | 4 | | Table 10-1. Instructions, Addressing Modes, and Execution Times (Sheet 7 of 7) | Source<br>Form(s) | Operation | Boolean | Addressing<br>Mode for | 1 | ine Coding<br>adecimal) | se | cles | Condition Codes | | | |-------------------|-----------------------------|--------------------|------------------------|--------|-------------------------|-------|------|-----------------|--|--| | | | Expression | Operand | Opcode | Operand(s) | Bytes | ζ | SXHINZVC | | | | TXS | Transfer X to Stack Pointer | IX – 1 <b>♦</b> SP | INH | 35 | | 1 | 3 | | | | | TYS | Transfer Y to Stack Pointer | IY – 1 <b>≱</b> SP | INH | 18 35 | | 2 | 4 | | | | | WAI | Wait for Interrupt | Stack Regs & WAIT | INH | 3E | | 2 | ** | | | | | XGDX | Exchange D with X | IX ♦ D, D ♦ IX | INH | 8F | | 1 | 3 | | | | | XGDY | Exchange D with Y | IY ♦ D, D ♦ IY | INH | 18 8F | | 2 | 4 | | | | #### Cycle \*Infinity or Until Reset Occurs \*\*Twelve cycles are used beginning with the opcode fetch. A wait state is entered which remains in effect for an integer number of MPU E-clock cycles (n) until an interrupt is recognized. Finally, two additional cycles are used to fetch the appropriate interrupt vector (14+n total) #### Operands dd = 8-Bit Direct Address (\$0000-\$00FF) (High Byte Assumed to be \$00) ff = 8-Bit Positive Offset \$00 (0) to \$FF (255) (Is Added to Index) hh - High-Order Byte of 16-Bit Extended Address ii = One Byte of Immediate Data jj = High-Order Byte of 16-Bit Immediate Data kk = Low-Order Byte of 16-Bit Immediate Data = Low-Order Byte of 16-Bit Extended Address mm = 8-Bit Mask (Set Bits to be Affected) rr = Signed Relative Offset \$80 (-128) to \$7F (+127) (Offset Relative to the Address Following the Machine Code Offset Byte) #### **Condition Codes** Bit Not Changed 0 Bit Always Cleared 1 Bit Always Set a Bit Cleared or Set, Depending on Operation Bit Can Be Cleared, Cannot Become Set Figure 10-1. Special Operations #### 10.3 ADDRESSING MODES The MC68HC11 MCU uses six different addressing modes that provide the programmer with an opportunity to optimize code for all situations. Some instructions require an additional byte before the opcode to accommodate a multipage opcode map. This byte is called the prebyte. The term effective address (EA) is used in describing the various addressing modes. The effective address is the address from which the argument for an instruction is fetched or stored. #### 10.3.1 Immediate In the immediate addressing mode, the operand is contained in the byte immediately following the opcode. These are two- or three-byte instructions, (four-byte if a prebyte is required). #### 10.3.2 Direct In the direct addressing mode, the low-order address of the operand address is contained in a single byte following the opcode, and the high-order byte of an address is assumed to be \$00. Direct addressing allows the user to directly address \$0000–\$00FF using two-byte instructions. Execution time is reduced by eliminating the additional memory access. In most applications, this 256-byte area is reserved for frequently referenced data. In this MCU, software can configure the memory map so that internal registers and RAM or external memory space can occupy these addresses. #### 10.3.3 Extended In the extended addressing mode, the effective address of the argument is contained in the two bytes following the opcode byte. These are three-byte instructions, or four-byte if a prebyte is required. One or two bytes are needed for the opcode and two for the effective address. ## 10.3.4 Indexed In the indexed addressing mode, one of the index registers, either X or Y, is used in calculating the effective address. In this case, the effective address is variable and depends on two factors, the current contents of the index register (X or Y) being used, and the 8-bit unsigned offset contained in the instruction. This addressing mode allows the programmer to reference any memory location in the 64K-byte address space. These are usually two- or three-byte instructions, depending on whether a prebyte is required. They consist of the opcode plus the 8-bit offset and perhaps a prebyte. #### 10.3.5 Relative The relative addressing mode is used only in branch instructions. In relative addressing, the contents of the 8-bit signed byte following the opcode, the offset, is added to the PC. This addition is done if, and only if, the branch conditions are true. Otherwise, control proceeds to the next instruction. Relative addressing instructions are usually two-byte instructions. ## 10.3.6 Inherent In the inherent addressing mode, all the information necessary to execute the instruction is contained in the opcode. Operations specifying only the index register or accumulator, as well as the control instruction with no other arguments, are included in this addressing mode. These are one- or twobyte instructions. # 10.3.7 Prebyte To expand the number of instructions used in this MCU, a prebyte has been added to certain instructions. The instructions affected are usually associated with index register Y. Accessing opcodes from page 2, 3, or 4 would require a prebyte. ## 10.4 OPCODE MAP SUMMARY Table 10-2 is an opcode map for the instructions and addressing modes used by the MC68HC711D3. Table 10-2. Opcode Map | | | | D | ĮR | | OPCOL | DE MAP F | PAGE 1 | | | AC | CA | | ACCB | | | | | | | |------|-----|-------|-------|------|------|-------|-----------------------|--------|-----|------|------|-------|------|------|------|-------|------|---|--|--| | | | INH | INH | REL | INH | ACCA | ACCB | IND,X | EXT | IMM | DIR | IND,X | EXT | IMM | DIR | IND,X | EXT | ] | | | | | MSB | 0000 | 0001 | 0010 | 0011 | 0100 | 0100 0101 0110 0111 1 | | | 1000 | 1001 | 1010 | 1011 | 1100 | 1101 | 1110 | 1111 | ] | | | | LSB | | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | Α | В | С | D | E | F | 1 | | | | 0000 | 0 | TEST* | SBA | BRA | TSX | | NI | EG | | | SUB | | | | | | | | | | | 0001 | 1 | NOP | CBA | BRN | INS | | | | | | | | Cf | MP | | | | 1 | | | | 0010 | 2 | IDIV | BRSET | ВНІ | PULA | | | | | | | | SI | ВС | | | | 2 | | | | 0011 | 3 | FDIV | BRCLR | BLS | PULB | | CC | МС | | | SL | JBD | | | AC | DD | | 3 | | | | 0100 | 4 | LSRD | BSET | BCC | DES | | LS | SR | | AND | | | | | | | | | | | | 0101 | 5 | ASLD | BCLR | BCS | TXS | | | | | BIT | | | | | | | | | | | | 0110 | 6 | TAP | TAB | BNE | PSHA | | R | OR | | LDA | | | | | | | | 6 | | | | 0111 | 7 | TPA | TBA | BEQ | PSHB | | A | SR | | | | STA | | | STA | | | | | | | 1000 | 8 | INX | PG 2 | BVC | PULX | | А | SL | | | | | | | 8 | | | | | | | 1001 | 9 | DEX | DAA | BVS | RTS | | R | OL | | | ADC | | | | | | | | | | | 1010 | Α | CLV | PG 3 | BPL | ABX | | D | EC | | ORA | | | | | | | | | | | | 1011 | В | SEV | ABA | вмі | RTI | | | | | | | | Α | DD | | | | В | | | | 1100 | С | CLC | BSET | BGE | PSHX | | IN | VC | | | С | PX | | | LI | DD | | С | | | | 1101 | D | SEC | BCLR | BLT | MUL | | T | ST | | BSR | | JSR | | PG 4 | | STD | | D | | | | 1110 | Ε | CLI | BRSET | BGT | WAI | | | JI | ИP | | L | DS | | | LI | DX | | Ε | | | | 1111 | F | SEI | BRCLR | BLE | SWI | | С | LR | | XGDX | | STS | | STOP | | STX | | F | | | | | | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | Α | В | С | D | E | F | | | | | | | | INI | D,X | | | | | | | | | | | | | | | | | OPCODE MAP PAGE 2 (18xx) ACCA ACCB DIR IND,Y IMM DIR IND,Y INH IND,Y IMM EXT EXT 1111 мѕв 0000 0001 0011 0100 0110 0111 1000 1001 1010 1011 1100 1101 1110 0010 0101 Α Ε .SB SUB TSY NEG SUB 0000 СМР 0001 CMP 2 SBC SBC 3 COM SUBD ADDD 0011 4 0100 LSR AND AND 5 BIT BIT TYS 0101 6 LDA LDA 0110 ROR 7 STA 0111 ASR STA PULY ASL EOR EOR 8 1000 INY 9 1001 9 DEY ROL ADC ORA ORA Α ABY DEC 1010 В В ADD ADD 1011 С LDD 1100 BSET PSHY INC CPY 1101 D BCLR TST JSR STD D Ε Ε 1110 BRSET JMP LDS LDY F CLR F BRCLR STS 1111 XGDY STY IND,Y Table 10-2. Opcode Map (Continued) | | | OPCODE MAP PAGE 3 (1Axx) | | | | | | | | | AC | CA | | ACCB | | | | | | | |------|-----|--------------------------|------|------|------|------|------|------|------|------|------|-------|------|------|------|-------|------|---|--|--| | | ſ | | | | | | | | | IMM | DIR | IND,X | EXT | | | IND,X | | | | | | | MSB | 0000 | 0001 | 0010 | 0011 | 0100 | 0101 | 0110 | 0111 | 1000 | 1001 | 1010 | 1011 | 1100 | 1101 | 1110 | 1111 | ] | | | | LSB | | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | Α | В | С | D | E | F | L | | | | 0000 | 0 | | | | | | | | | | | | | | | | | 0 | | | | 0001 | 1 | | | | | | | | | | | | | | | | | 1 | | | | 0010 | 2 | | | | | | | | | | | | | | | | | 2 | | | | 0011 | 3 | | | | | | | | | | C | PD | | | | | | 3 | | | | 0100 | 4 | | | | | | | | | | | | | | | | | 4 | | | | 0101 | 5 | | | | | | | | | | | | | | | | | 5 | | | | 0110 | 6 | | | | | | | | | | | | | | | | | 6 | | | | 0111 | 7 | | | | | | | | | | | | | | | | | 7 | | | | 1000 | 8 | | | | | | | | | | | | | | | | | 8 | | | | 1001 | 9 | | | | | | | | | | | | | | | | | 9 | | | | 1010 | Α | | | | | | | | | | | | | | | | | Α | | | | 1011 | В | | | | | | | | | | | | | | | | | В | | | | 1100 | С | | | | | | | | | | | CPY | | | | | | С | | | | 1101 | D | | | | | | | | | | | | | | | | | D | | | | 1110 | Е | | | | | | | | | | | | | | | LDY | | Е | | | | 1111 | F | | | | | | | | | | | | | | | STY | | F | | | | | | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | Α | В | С | D | E | F | ] | | | | | | OPCODE MAP PAGE 4 (CDxx) | | | | | | | | | AC | CA | | | ACCB | | | | | | |------|-----|--------------------------|------|------|------|------|------|------|------|------|------|-------|------|------|------|-------|------|---|--|--| | | | | | | | | | | | | | IND,Y | | | | IND,Y | | ] | | | | | мѕв | 0000 | 0001 | 0010 | 0011 | 0100 | 0101 | 0110 | 0111 | 1000 | 1001 | 1010 | 1011 | 1100 | 1101 | 1110 | 1111 | ] | | | | LSB | | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | Α | В | С | D | E | F | | | | | 0000 | 0 | | | | | | | | | | | | | | | | | 0 | | | | 0001 | 1 | | | | | | | | | | | | | | | | | 1 | | | | 0010 | 2 | | | | | | | | | | | | | | | | | 2 | | | | 0011 | 3 | | | | | | | | | | | CPD | | | | | | 3 | | | | 0100 | 4 | | | | | | | | | | | | | | | | | 4 | | | | 0101 | 5 | | | | | | | | | | | | | | | | | 5 | | | | 0110 | 6 | | | | | | | | | | | | | | | | | 6 | | | | 0111 | 7 | | | | | | | | | | | | | | | | | 7 | | | | 1000 | 8 | | | | | | | | | | | | | | | | | 8 | | | | 1001 | 9 | | | | | | | | | | | | | | | | | 9 | | | | 1010 | Α | | | | | | | | | | | | | | | | | Α | | | | 1011 | В | | | | | | | | | | | | | | | | | В | | | | 1100 | С | | | | | | | | | | | CPX | | | | | | С | | | | 1101 | D | | | | | | | | | | | | | | | | | D | | | | 1110 | Ε | | | | | | | | | | | | | | | LDX | | Ε | | | | 1111 | F | | | | | | | | | | | | | | | STX | | F | | | | | | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | Α | В | С | D | E | F | | | | # SECTION 11 ELECTRICAL SPECIFICATIONS This section contains the electrical specifications and associated timing information for the MC68HC711D3 MCU. ### 11.1 MAXIMUM RATINGS The following ratings define a range of operating conditions which will not permanently damage the device. However, sections of the device may not operate normally while being exposed to the extremes of this range. | Rating | Symbol | Value | Unit | |---------------------------------------------------------------------------------------------------------------|------------------|------------------------------------------------|------| | Supply Voltage | $V_{DD}$ | -0.3 to +7.0 | ٧ | | Input Voltage | V <sub>in</sub> | -0.3 to +7.0 | ٧ | | Operating Temperature Range<br>MC68HC711D3 | ТА | T <sub>L</sub> to T <sub>H</sub><br>-40 to +85 | °C | | Storage Temperature Range | T <sub>stg</sub> | -55 to +150 | °C | | Current Drain per Pin*<br>Excluding V <sub>DD</sub> , V <sub>SS</sub> , V <sub>RH</sub> , and V <sub>RL</sub> | ΙD | 25 | mA | <sup>\*</sup>One pin at a time, observing maximum power dissipation limits. This device contains protective circuitry against damage due to high static voltages or electrical fields; however, it is advised that normal precautions be taken to avoid application of any voltages higher than maximum-rated voltages to this high-impedance circuit. Reliability of operation is enhanced if unused inputs are tied to an appropriate logic voltage level (e.g., either GND or VDD). ### 11.2 THERMAL CHARACTERISTICS | Characteristic | Symbol | Value | Unit | |---------------------------------|------------------------|-------|------| | Thermal Resistance | $\theta_{\mathrm{JA}}$ | | °C/W | | Plastic 44-Pin Quad Pack (PLCC) | <b>U</b> , ( | 50 | | | 40-Pin Dual-in-line Pkg (DIP) | | 50 | | | Ceramic 40-Pin DIP (Cerdip) | | 60 | | ### 11.3 POWER CONSIDERATIONS The average chip-junction temperature, T<sub>J</sub>, in °C can be obtained from: $$T_{J} = T_{A} + (P_{D} \cdot \theta_{JA}) \tag{1}$$ where: T<sub>Δ</sub> = Ambient Temperature, °C θ<sub>JA</sub> = Package Thermal Resistance, Junction-to-Ambient, °C/W $P_D = P_{INT} + P_{I/O}$ $P_{INT} = I_{DD} \times V_{DD}$ , Watts — Chip Internal Power $P_{I/O}$ = Power Dissipation on Input and Output Pins — User Determined For most applications $P_{I/O} < P_{INT}$ and can be neglected. The following is an approximate relationship between $P_D$ and $T_J$ (if $P_{I/O}$ is neglected): $$P_D = K \div (T_J + 273^{\circ}C) \tag{2}$$ Solving equations (1) and (2) for K gives: $$K = P_D \cdot (T_A + 273^{\circ}C) + \theta_{JA} \cdot P_D^2$$ (3) where K is a constant pertaining to the particular part. K can be determined from equation (3) by measuring P<sub>D</sub> (at equilibrium) for a known T<sub>A</sub>. Using this value of K, the values of P<sub>D</sub> and T<sub>J</sub> can be obtained by solving equations (1) and (2) iteratively for any value of T<sub>A</sub>. ### 11.4 DC ELECTRICAL CHARACTERISTICS ( $V_{DD} = 5.0 \text{ Vdc} + 10\%$ ; $V_{SS} = 0 \text{ Vdc}$ , $T_A = T_L \text{ to } T_H$ , unless otherwise noted) | Characterist | Symbol | Min | Max | Unit | | |------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------|------------------------------------|--------------------------------------------|------------------------------------------------|----------| | Output Voltage $I_{Load} = \pm 10.0 \mu A$ (see Note 1) All | ${\text{Outputs Except }\overline{\text{RESET}}} \text{ All Outputs}$ | V <sub>OL</sub><br>V <sub>OH</sub> | —<br>V <sub>DD</sub> – 0.1 | 0.1<br>— | ٧ | | Output High Voltage<br>ILoad = -0.8 mA, V <sub>DD</sub> = 4.5 V (see Note 1) | All Outputs Except RESET,<br>XTAL, and MODA | Voн | V <sub>DD</sub> – 0.8 | | ٧ | | Output Low Voltage<br>ILoad = 1.6 mA | All Outputs Except XTAL | VOL | _ | 0.4 | V | | Input High Voltage | All Inputs Except RESET RESET | VIH | $0.7 \times V_{DD}$<br>$0.8 \times V_{DD}$ | V <sub>DD</sub> + 0.3<br>V <sub>DD</sub> + 0.3 | ٧ | | Input Low Voltage | All Inputs | VIL | V <sub>SS</sub> = 0.3 | $0.2 \times V_{DD}$ | ٧ | | I/O Ports, Three-State Leakage Vin = VIH or VIL | PA7, PA3, PC7-PC0 <u>, P</u> D <u>7-PD0</u><br>MODA/LIR, RESET | loz | | ± 10 | μΑ | | Input Current (see Note 2) Vin = VDD or VSS Vin = VDD or VSS | IRQ, XIRQ<br>MODB/V <sub>stby</sub> | lin | | ± 1<br>± 10 | μΑ | | RAM Standby Voltage | Powerdown | $V_{SB}$ | 4.0 | $V_{DD}$ | ٧ | | RAM Standby Current | Powerdown | ISB | _ | 20 | μΑ | | Total Supply Current (see Note 2) RUN: Single-Chip Mode Expanded-Nonmultiplexed Mode WAIT: (All Peripheral Functions Shut Dow Single-Chip Mode | n) | I <sub>DD</sub> | _<br>_<br>_ | 15<br>27<br>6 | mA<br>mA | | Expanded-Nonmultiplexed Mode STOP: (No Clocks) Single-Chip Mode | | S <sub>IDD</sub> | _ | 10<br>100 | mA<br>μA | | Input Capacitance PA7, PC7 | PA3–PA0, IRQ, XIRQ, EXTAL<br>–PC0, PD7–PD0, MODA/LIR, RESET | C <sub>in</sub> | _ | 8<br>12 | pF | | Power Dissipation | Single-Chip Mode<br>Expanded-Nonmultiplexed Mode | | | 85<br>150 | mW | | EPROM Programming Voltage | | V <sub>PP</sub> | 11.75 | 12.75 | V | | EPROM Programming Time | | tpp | 2 | 4 | ms | <sup>1.</sup> V<sub>OH</sub> specification for RESET and MODA is not applicable because they are open-drain pins. V<sub>OH</sub> specification is not applicable to ports C and D in wired-OR mode. <sup>2.</sup> All ports configured as inputs: $V_{IL} \le 0.2 \text{ V}$ , $V_{IH} \le V_{DD} - 0.2 \text{ V}$ ; no dc loads; EXTAL is driven with a square wave; $t_{CYC} = 476.5$ ns. | Equivalent | Equivalent test load <sup>1</sup> | | | | | | | | | | |-------------------------------------------------|-----------------------------------|---------|--------|--|--|--|--|--|--|--| | Pins | R1 | R2 | C1 | | | | | | | | | PA7-PA3<br>PB7-PB0<br>PC7-PC0<br>PD7,6,5,0<br>E | 3.26 kΩ | 2.38 kΩ | 90 pF | | | | | | | | | PD4-PD1 | 3.26 kΩ | 2.38 kΩ | 200 pF | | | | | | | | - 1. Full test loads are applied during all AC electrical timing measurements. - 2. During AC timing measurements, inputs are driven to 0.4 V and $V_{DD}$ 0.8 V while timing measurements are taken at the 20% and 70% of $V_{DD}$ points. Figure 11-1. Test Methods 11.5 CONTROL TIMING $(V_{DD} = 5.0 \text{ Vdc} \pm 10\%, V_{SS} = 0 \text{ Vdc}, T_A = T_L \text{ to } T_H)$ | Characteristic | | 1.0 | 1.0 MHz | | MHz | 2.1 | MHz | | |----------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|------|---------|-----|-----|-----|-----|------------------| | | | Min | Max | Min | Max | Min | Max | Unit | | Frequency of Operation | fo | dc | 1.0 | dc | 2.0 | dc | 2.1 | MHz | | E-Clock Period | t <sub>cyc</sub> | 1000 | | 500 | | 476 | _ | ns | | Crystal Frequency | fXTAL | _ | 4.0 | | 8.0 | _ | 8.4 | MHz | | External Oscillator Frequency | 4 f <sub>O</sub> | dc | 4.0 | dc | 8.0 | dc | 8.4 | MHz | | Processor Control Setup Time $t_{PCS} = 1/4 t_{CYC} - 50 \text{ ns}$ (See Figures 11-3, 11-5, and 11-7) | | | 200 | | 75 | _ | 69 | ns | | Reset Input Pulse Width (To Guarantee External Reset Vector)<br>(see Note 1 and Figure 11-3)<br>(Minimum Input Time May Be Pre-empted by Internal Reset) | 1.0.2 | 8 | _ | 8 | _ | 8 | _ | <sup>t</sup> cyc | | Mode Programming Setup Time (See Figure 11-3) | tMPS | 2 | _ | 2 | _ | 2 | _ | t <sub>cyc</sub> | | Mode Programming Hold Time (See Figure 11-3) | tMPH | 0 | _ | 0 | _ | 0 | _ | ns | | Interrupt Pulse Width, IRQ Edge PWIRQ = t <sub>cyc</sub> + 20 ns<br>Sensitive Mode (See Figure 11-4 and 11-6) | PWIRQ | 1020 | _ | 520 | | 496 | | ns | | Wait Recovery Startup Time (See Figure 11-5) | twrs | _ | 4 | _ | 4 | _ | 4 | t <sub>cyc</sub> | | Timer Pulse Width Input Capture PW <sub>TIM</sub> = t <sub>cyc</sub> + 20 ns<br>Pulse Accumulator Input (See Figure 11-2) | PWTIM | 1020 | _ | 520 | _ | 496 | | ns | ### NOTES: 2. All timing is shown with respect to 20% V<sub>DD</sub> and 70% V<sub>DD</sub> unless otherwise noted. - 1. Rising edge-sensitive input - 2. Falling edge-sensitive input - 3. Maximum pulse accumulator clocking rate is E frequency divided by 2. Figure 11-2. Timer Inputs Timing Diagram <sup>1.</sup> RESET will be recognized during the first clock cycle in which it is held low. Internal circuitry then drives the pin low for four clock cycles, releases the pin, and samples the pin level two cycles later to determine the source of the interrupt. Figure 11-3. POR External Reset Timing Diagram Figure 11-4. STOP Recovery Timing Diagram $\frac{1STOPDELAY}{XIRQ} = 4064 \text{ t cyc if DLY bit} = 1 \text{ or } 4 \text{ t cyc if DLY} = 0$ $\frac{XIRQ}{XIRQ} \text{ with } X \text{ bit in CCR} = 1$ $\frac{1RQ}{IRQ} \text{ or } (XIRQ) \text{ with } X \text{ bit in CCR} = 0)$ Edge-sensitive IRQ pin (IRQE bit = 1) Level-sensitive IRQ pin (IRQE bit = 0) tSTOPDELAY = 4064 toyc if DLY bit = 1 XIRQ with X bit in CCR = 1 IRQ or (XIRQ with X bit in CCR = 0) **MOTOROLA** MC68HC711D3 TECHNICAL DATA NOTE: RESET will also cause recovery from WAIT. Figure 11-5. WAIT Recovery from Interrupt Timing Diagram Figure 11-6. Interrupt Timing Diagram 1. Edge-sensitive $\overline{\text{IRQ}}$ pin (IRQE bit = 1) 2. Level-sensitive $\overline{\text{IRQ}}$ pin (IRQE bit = 0) ### 11.6 PERIPHERAL PORT TIMING $(V_{DD} = 5.0 \text{ Vdc} \pm 10\%, V_{SS} = 0 \text{ Vdc}, T_A = T_L \text{ to } T_H)$ | | | 1.0 MHz | | 2.0 MHz | | 2.1 MHz | | | |---------------------------------------------------------------------------------------------------------------------------------|------------------|---------|------------|---------|------------|---------|------------|------| | Characteristic | Symbol | Min | Max | Min | Max | Min | Max | Unit | | Frequency of Operation (E-Clock Frequency) | fo | 1.0 | 1.0 | 2.0 | 2.0 | 2.1 | 2.1 | MHz | | E-Clock Period | t <sub>cyc</sub> | 1000 | _ | 500 | - | 476 | _ | ns | | Peripheral Data Setup Time<br>(MCU Read of Ports A, B, C, and D) | | 100 | _ | 100 | | 100 | _ | ns | | Peripheral Data Hold Time<br>(MCU Read of Ports A, B, C, and D) | | 50 | | 50 | - | 50 | _ | ns | | Delay Time, Peripheral Data Write (MCU Writes to Port A) (MCU Writes to Ports B, C, and D) tpwp = 1/4 t <sub>cyc</sub> + 100 ns | | | 200<br>350 | | 200<br>225 | _ | 200<br>219 | ns | - 1. Port C and D timing is valid for active drive (DWOM bit not set in SPCR register, and CWOM bit not set in PIOC register). - 2. All timing is shown with respect to 20% $V_{DD}$ and 70% $V_{DD}$ unless otherwise noted. Figure 11-7. Port Write Timing Diagram Figure 11-8. Port Read Timing Diagram ### 11.7 SERIAL PERIPHERAL INTERFACE TIMING $(V_{DD} = 5.0 \text{ Vdc} \pm 10\%, (V_{SS} = 0 \text{ Vdc}, T_A = T_L \text{ to } T_H)$ | Num | Characteristic | Symbol | Min | Max | Unit | |-----|---------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------|------------|-------------|------------------------| | | Operating Frequency Master Slave | f <sub>op(m)</sub><br>f <sub>op(s)</sub> | dc<br>dc | 0.5<br>2.1 | f <sub>op</sub><br>MHz | | 1 | Cycle Time<br>Master<br>Slave | t <sub>cyc(m)</sub><br>t <sub>cyc(s)</sub> | 2.0<br>480 | _ | t <sub>cyc</sub><br>ns | | 2 | Enable Lead Time<br>Master<br>Slave | <sup>t</sup> lead(m)<br><sup>t</sup> lead(s) | *<br>240 | <del></del> | ns<br>ns | | 3 | Enable Lag Time<br>Master<br>Slave | <sup>t</sup> lag(m)<br><sup>t</sup> lag(s) | *<br>240 | | ns<br>ns | | 4 | Clock (SCK) High Time<br>Master<br>Slave | <sup>t</sup> w(SCKH)m<br><sup>t</sup> w(SCKH)s | 340<br>190 | _<br>_ | ns<br>ns | | 5 | Clock (SCK) Low Time<br>Master<br>Slave | <sup>t</sup> w(SCKL)m<br><sup>t</sup> w(SCKL)s | 340<br>190 | _ | ns<br>ns | | 6 | Data Setup Time (Inputs) Master Slave | <sup>t</sup> su(m)<br><sup>t</sup> su(s) | 100<br>100 | | ns<br>ns | | 7 | Data Hold Time (Inputs) Master Slave | <sup>t</sup> h(m)<br><sup>t</sup> h(s) | 100<br>100 | <br> | ns<br>ns | | 8 | Access Time (Time to Data Active from High-Impedance State) Slave | ta | 0 | 120 | ns | | 9 | Disable Time (Hold Time to High-Impedance State) Slave | <sup>t</sup> dis | | 240 | ns | | 10 | Data Valid (After Enable Edge) * * | t <sub>V</sub> (s) | _ | 240 | ns | | 11 | Data Hold Time (Outputs) (After Enable Edge) | t <sub>ho</sub> | 0 | _ | ns | | 12 | Rise Time (20% V <sub>DD</sub> to 70% V <sub>DD</sub> , C <sub>L</sub> = 200 pF) SPI Outputs (SCK, MOSI, and MISO) SPI Inputs (SCK, MOSI, MISO, and SS) | t <sub>rm</sub><br>t <sub>rs</sub> | _<br>_ | 100<br>2.0 | ns<br>µs | | 13 | Fall Time (20% V <sub>DD</sub> to 70% V <sub>DD</sub> , C <sub>L</sub> = 200 pF) SPI Outputs (SCK, MOSI, and MISO) SPI Inputs (SCK, MOSI, MISO, and SS) | t <sub>fm</sub> | _ | 100<br>2.0 | ns<br>µs | \*Signal product depends on software. \*\*Assumes 200 pF load on all SPI pins. NOTE: All timing is shown with respect 20% V<sub>DD</sub> and 70% V<sub>DD</sub> unless otherwise noted. NOTE: This first clock edge is generated internally but is not seen at the SCK pin. ### (a) SPI Master Timing (CPHA = 0) NOTE: This last clock edge is generated internally but is not seen at the SCK pin. (b) SPI Master Timing (CPHA = 1) Figure 11-9. SPI Timing Diagrams (Sheet 1 of 2) NOTE: Not defined but normally MSB of character just received. ### (c) SPI Slave Timing (CPHA = 0) NOTE: Not defined but normally LSB of character previously transmitted. (d) SPI Slave Timing (CPHA = 1) Figure 11-9. SPI Timing Diagrams (Sheet 2 of 2) ### 11.8 EXPANSION BUS TIMING $(V_{DD} = 5.0 \text{ Vdc} \pm 10\%, V_{SS} = 0 \text{ Vdc}, T_A = T_L \text{ to } T_H)$ | | | | 1.0 | 1.0 MHz | | 2.0 MHz | | 2.1 MHz | | |-----|---------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------|-------|---------|-----|---------|-----|---------|-----| | Num | Characteristic Symbol Min Ma | | Max | Min | Max | Min | Max | Unit | | | | Frequency of Operation (E Clock Frequency) | fo | 1.0 | 1.0 | 2.0 | 2.0 | 2.1 | 2.1 | MHz | | 1 | Cycle Time | tcyc | 1000 | | 500 | _ | 476 | _ | ns | | 2 | Pulse Width, E Low (PW <sub>EL</sub> = $1/2 t_{Cyc} - 23 ns$ ) | PWEL | 477 | | 227 | | 215 | | ns | | 3 | Pulse Width, E High (PW <sub>EH</sub> = 1/2 t <sub>Cyc</sub> - 28 ns) | PWEH | 472 | | 222 | | 210 | | ns | | 4 | E and AS Rise and Fall Time | t <sub>r</sub> , t <sub>f</sub> | | 20 | _ | 20 | | 20 | ns | | 9 | Address Hold Time (t <sub>AH</sub> = 1/8·t <sub>cyc</sub> – 29.5 ns)<br>(see Note 1a) | <sup>t</sup> AH | 95.5 | | 33 | _ | 30 | | ns | | 12 | Non-Muxed Address Valid Time to E Rise (t <sub>AV</sub> = PW <sub>EL</sub> – (t <sub>ASD</sub> + 80 ns) (see Note 1a) | <sup>t</sup> AV | 281.5 | | 94 | | 85 | | ns | | 17 | Read Data Setup Time | t <sub>DSR</sub> | 30 | _ | 30 | _ | 30 | _ | ns | | 18 | Read Data Hold Time (Max=t <sub>MAD</sub> ) | <sup>t</sup> DHR | 10 | 145.5 | 10 | 83 | 10 | 80 | ns | | 19 | | | | 190.5 | _ | 128 | | 125 | ns | | 21 | Write Data Hold Time (t <sub>DHW</sub> = 1/8 t <sub>cyc</sub> – 29.5 ns)<br>(see Note 1a) | tDHW | 95.5 | | 33 | _ | 30 | _ | ns | | 22 | Muxed Address Valid Time to E Rise $(t_{\text{AVM}} = \text{PW}_{\text{EL}} - (t_{\text{ASD}} + 90 \text{ ns}) \qquad \text{(see Note 1a)}$ | <sup>t</sup> AVM | 271.5 | | 84 | _ | 75 | _ | ns | | 24 | Muxed Address Valid Time to AS Fall (t <sub>ASL</sub> = PW <sub>ASH</sub> - 70 ns) | <sup>t</sup> ASL | 151 | _ | 26 | _ | 20 | _ | ns | | 25 | Muxed Address Hold Time (t <sub>AHL</sub> = 1/8 t <sub>Cyc</sub> – 29.5 ns) (see Note 1b) | <sup>t</sup> AHL | 95.5 | _ | 33 | | 30 | | ns | | 26 | Delay Time, E to AS Rise (t <sub>ASD</sub> = 1/8 t <sub>cyc</sub> - 9.5 ns)<br>(see Note 1a) | <sup>t</sup> ASD | 115.5 | _ | 53 | _ | 50 | _ | ns | | 27 | Pulse Width, AS High (PWASH = 1/4 t <sub>Cyc</sub> - 29 ns) | PWASH | 221 | _ | 96 | | 90 | _ | ns | | 28 | Delay Time, AS to E Rise (t <sub>ASED</sub> = 1/8 t <sub>cyc</sub> - 9.5 ns)<br>(see Note 1b) | <sup>t</sup> ASED | 115.5 | | 53 | | 50 | _ | ns | | 29 | 9 MPU Address Access Time<br>(tACCA = tAVM + t <sub>r</sub> + PWEH - tDSR) (see Note 1a) | | 733.5 | _ | 296 | _ | 275 | _ | ns | | 35 | MPU Access Time (tACCE = PWEH - tDSR) | †ACCE | | 442 | | 192 | | 180 | ns | | 36 | Muxed Address Delay (Previous Cycle MPU Read) (t <sub>MAD</sub> = t <sub>ASD</sub> + 30 ns) (see Note 1a) | tMAD | 145.5 | _ | 83 | _ | 80 | | ns | ### NOTES: where: DC is the decimal value of the duty cycle percentage (high time). 2. All timing is shown with respect to 20% $\rm V_{DD}$ and 70% $\rm V_{DD}$ unless otherwise noted. <sup>1.</sup> Input clocks with duty cycles other than 50% will affect bus performance. Timing parameters affected by input clock duty cycle are identified by cases (a) and (b), below. To recalculate the approximate bus timing values, substitute the following expressions in place of 1/8 $t_{CYC}$ in the formulas in the table above where applicable: (a) (1-DC)×1/4 $t_{CYC}$ (b) DC×1/4 $t_{CYC}$ NOTE: Measurement points shown are 20% and 70% $V_{DD}$ . Figure 11-10. Expansion Bus Timing Diagram # SECTION 12 MECHANICAL DATA The following section contains the pin assignments, package dimensions, and ordering information for the MC68HC711D3 MCU. ### 12.1 ORDERING INFORMATION | | _ | MC Orde | r Number | |--------------|-----------------------------------------------|--------------|------------------| | Package Type | Package Type Temperature | | Plastic (OTPROM) | | 40-Pin DIP | $-40^{\circ}\text{C to } +85^{\circ}\text{C}$ | MC68HC711D3S | MC68HC711D3P | | 44-Pin Quad | -40°C to +85°C | | MC68HC711D3FN | ### **12.2 PIN ASSIGNMENTS** ### 12.2.1 40-Pin Cerdip ### 12.2.2 40-Pin Plastic DIP ### 12.2.3 44-Pin Plastic PLCC ### 12.3 PACKAGE DIMENSIONS S SUFFIX CERDIP PACKAGE CASE 734A-01 - 1. DIMENSION "A" IS A DATUM. T IS BOTH A DATUM AND A SEATING PLANE. - 2. POSITIONAL TOLERANCE FOR LEADS: (40 PLACES) - 3. DIMENSIONS A & B INCLUDE MENISCUS. - 4. DIMENSIONS L TO CENTER OF LEADS WHEN FORMED PARALLEL. - 5. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 982. - 6. CONTROLLING DIMENSION: INCH. | | MILLIMETERS | | INC | HES | |-----|-------------|-------|-------|-------| | DIM | MIN | MAX | MIN | MAX | | Α | 51.31 | 53.23 | 2.020 | 2.096 | | В | 12.70 | 15.94 | 0.500 | 0.610 | | С | 4.06 | 6.09 | 0.160 | 0.240 | | D | 0.38 | 0.55 | 0.015 | 0.022 | | F | 1.27 | 1.65 | 0.050 | 0.065 | | G | 2.54 | BSC | 0.100 | BSC | | J | 0.20 | 0.30 | 0.008 | 0.012 | | K | 3.17 | 4.06 | 0.125 | 0.160 | | L | 15.24 | BSC | 0.600 | BSC | | М | 0° | 15° | 0° | 15° | | N | 0.51 | 1.27 | 0.020 | 0.050 | ### P SUFFIX PLASTIC PACKAGE CASE 711-03 - POSITIONAL TOLERANCE OF LEADS (D), SHALL BE WITHIN 0.25 mm (0.010) AT MAXIMUM MATERIAL CONDITION, IN RELATION TO SEATING PLANE AND EACH OTHER. - 2. DIMENSION L TO CENTER OF LEADS WHEN FORMED PARALLEL. - 3. DIMENSION B DOES NOT INCLUDE MOLD FLASH. | | MILLIM | ETERS | INC | HES | | |-----|--------|-------|-----------|-------|--| | DIM | MIN | MAX | MIN | MAX | | | A | 51.69 | 52.45 | 2.035 | 2.065 | | | В | 13.72 | 14.22 | 0.540 | 0.560 | | | C | 3.94 | 5.08 | 0.155 | 0.200 | | | D | 0.36 | 0.56 | 0.014 | 0.022 | | | F | 1.02 | 1.52 | 0.040 | 0.060 | | | G | 2.54 | BSC | 0.100 BSC | | | | Н | 1.65 | 2.16 | 0.065 | 0.085 | | | J | 0.20 | 0.38 | 0.008 | 0.015 | | | K | 2.92 | 3.43 | 0.115 | 0.135 | | | L | 15.24 | BSC | 0.600 BSC | | | | M | 0° | 15° | 0° | 15° | | | N | 0.51 | 1.02 | 0.020 | 0.040 | | ## FN SUFFIX PLASTIC LEADED CHIP CARRIER CASE 777-02 | | MILLIN | IETERS | INC | HES | |-----|--------|--------|-------|-------| | DIM | MIN | MAX | MIN | MAX | | Α | 17.40 | 17.65 | 0.685 | 0.695 | | В | 17.40 | 17.65 | 0.685 | 0.695 | | С | 4.20 | 4.57 | 0.165 | 0.180 | | E | 2.29 | 2.79 | 0.090 | 0.110 | | F | 0.33 | 0.48 | 0.013 | 0.019 | | G | 1.27 | BSC | 0.050 | BSC | | Н | 0.66 | 0.81 | 0.026 | 0.032 | | 7 | 0.51 | _ | 0.020 | _ | | K | 0.64 | _ | 0.025 | - | | R | 16.51 | 16.66 | 0.650 | 0.656 | | U | 16.51 | 16.66 | 0.650 | 0.656 | | ٧ | 1.07 | 1.21 | 0.042 | 0.048 | | W | 1.07 | 1.21 | 0.042 | 0.048 | | X | 1.07 | 1.42 | 0.042 | 0.056 | | γ | _ | 0.50 | _ | 0.020 | | Z | 2° | 10° | 2° | 10° | | G1 | 15.50 | 16.00 | 0.610 | 0.630 | | K1 | 1.02 | _ | 0.040 | _ | | Z1 | 2° | 10° | 2° | 10° | - DUE TO SPACE LIMITATION, CASE 777-02 SHALL BE REPRESENTED BY A GENERAL (SMALLER) CASE OUTLINE DRAWING RATHER THAN SHOWING ALL 44 LEADS. - 2. DATUMS -L-, -M-, -N-, AND -P- DETERMINED WHERE TOP OF LEAD SHOULDER EXIT PLASTIC BODY AT MOLD PARTING LINE. - 3. DIM G1, TRUE POSITION TO BE MEASURED AT DATUM -T-, SEATING PLANE. - DIM R AND U DO NOT INCLUDE MOLD PROTRUSION. ALLOWABLE MOLD PROTRUSION IS 0.25 (0.010) PER SIDE. - 5. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. - 6. CONTROLLING DIMENSION: INCH. Mfax is a trademark of Motorola, Inc. How to reach us: **USA/EUROPE/Locations Not Listed**: Motorola Literature Distribution; P.O. Box 5405, Denver, Colorado 80217. 303–675–2140 or 1–800–441–2447 Nishi-Gotanda, Shinagawa-ku, Tokyo 141, Japan. 81–3–5487–8488 **ASIA/PACIFIC:** Motorola Semiconductors H.K. Ltd.; 8B Tai Ping Industrial Park, JAPAN: Nippon Motorola Ltd.: SPD, Strategic Planning Office, 4-32-1, Mfax™: RMFAX0@email.sps.mot.com – TOUCHTONE 602–244–6609 – US & Canada ONLY 1–800–774–1848 - 100CH10NE 602-244-6609 ASIA/PACIFIC: Motorola Semiconductors H.K. Ltd.; 8B 1al Ping Industrial Park - US & Canada ONLY 1-800-774-1848 51 Ting Kok Road, Tai Po, N.T., Hong Kong. 852-26629298 INTERNET: http://motorola.com/sps