# MOTOROLA SEMICONDUCTOR TECHNICAL DATA

## MC68HC16Z1

## Technical Summary 16-Bit Microcontroller

#### 1 Introduction

The MC68HC16Z1 is a high-speed 16-bit control unit that is upwardly code compatible with M68HC11 controllers. It is a member of the M68300/68HC16 Family of modular microcontrollers.

M68HC16 controllers are built up from standard modules that interface through a common internal bus. Standardization facilitates rapid development of devices tailored for specific applications.

The MC68HC16Z1 incorporates a true 16-bit central processing unit (CPU16), a system integration module (SIM), an 8/10-bit analog-to-digital converter (ADC), a queued serial module (QSM), a general-purpose timer (GPT), and a 2048-byte standby RAM (SRAM). These modules are interconnected by the intermodule bus (IMB).

Maximum system clock for the MC68HC16Z1 is 16.78 MHz. A phase-locked loop circuit synthesizes the clock from a frequency reference. Either a crystal (nominal frequency: 32.768 kHz) or an externally generated signal can be used. System hardware and software support changes in clock rate during operation. Because the MC68HC16Z1 is a fully static design, register and memory contents are not affected by clock rate changes.

High-density complementary metal-oxide semiconductor (HCMOS) architecture makes the basic power consumption of the MC68HC16Z1 low. Power consumption can be minimized by stopping the system clock. The M68HC16 instruction set includes a low-power stop (LPSTOP) command that efficiently implements this capability.

This document contains information on a new product. Specifications and information herein are subject to change without notice.



**Table 1 Ordering Information** 

| Device  | Temperature             | Reference    | Shipping                  | Order                          |
|---------|-------------------------|--------------|---------------------------|--------------------------------|
| Package | Range (°C)              | Frequency    | Method                    | Number                         |
| 132-PIN | -40 to 85               | 16.78 MHz    | 36 PER TRAY               | XC16Z1CFC16                    |
| PLASTIC |                         |              | 2 PER TRAY                | SPAKXC16Z1CFC16                |
| SURFACE |                         | 20 MHz       | 36 PER TRAY               | XC16Z1CFC20                    |
| MOUNT   |                         |              | 2 PER TRAY                | SPAKXC16Z1CFC20                |
|         |                         | 25 MHz       | 36 PER TRAY               | XC16Z1CFC25                    |
|         |                         |              | 2 PER TRAY                | SPAKXC16Z1CFC25                |
|         | -40 to 105              | 16.78 MHz    | 36 PER TRAY               | XC16Z1VFC16                    |
|         |                         |              | 2 PER TRAY                | SPAKXC16Z1VFC16                |
|         |                         | 20 MHz       | 36 PER TRAY               | XC16Z1VFC20                    |
|         |                         |              | 2 PER TRAY                | SPAKXC16Z1VFC20                |
|         |                         | 25 MHz       | 36 PER TRAY               | XC16Z1VFC25                    |
|         |                         |              | 2 PER TRAY                | SPAKXC16Z1VFC25                |
|         | -40 to 125              | 16.78 MHz    | 36 PER TRAY               | XC16Z1MFC16                    |
|         |                         |              | 2 PER TRAY                | SPAKXC16Z1MFC16                |
|         |                         | 20 MHz       | 36 PER TRAY               | XC16Z1MFC20                    |
|         |                         |              | 2 PER TRAY                | SPAKXC16Z1MFC20                |
|         |                         | 25 MHz       | 36 PER TRAY               | XC16Z1MFC25                    |
|         |                         |              | 2 PER TRAY                | SPAKXC16Z1MFC25                |
| 132-PIN | -40 to 85               | 16.78 MHz    | 10 PER TUBE               | XC16Z1CFD16                    |
| MOLDED  |                         | 20 MHz       | 10 PER TUBE               | XC16Z1CFD20                    |
| CARRIER |                         | 25 MHz       | 10 PER TUBE               | XC16Z1CFD25                    |
| RING    | -40 to 105              | 16.78 MHz    | 10 PER TUBE               | XC16Z1VFD16                    |
|         |                         | 20 MHz       | 10 PER TUBE               | XC16Z1VFD20                    |
|         |                         | 25 MHz       | 10 PER TUBE               | XC16Z1VFD25                    |
|         | -40 to 125              | 16.78 MHz    | 10 PER TUBE               | XC16Z1MFD16                    |
|         | .0 10 .20               | 20 MHz       | 10 PER TUBE               | XC16Z1MFD20                    |
|         |                         | 25 MHz       | 10 PER TUBE               | XC16Z1MFD25                    |
| 144-PIN | -40 to 85               | 16.78 MHz    | 44 PER TRAY               | XC16Z1CFV16                    |
| PLASTIC | 10 10 00                | 10.70 11.12  | 2 PER TRAY                | SPAKXC16Z1CFV16                |
| SURFACE |                         | 20 MHz       | 44 PER TRAY               | XC16Z1CFV20                    |
| MOUNT   |                         | 20 111112    | 2 PER TRAY                | SPAKXC16Z1CFV20                |
| WOON    |                         | 25 MHz       | 44 PER TRAY               | XC16Z1CFV25                    |
|         |                         | ZO IVII IZ   | 2 PER TRAY                | SPAKXC16Z1CFV25                |
|         | -40 to 105              | 16.78 MHz    | 44 PER TRAY               | XC16Z1VFV16                    |
|         | - <del>1</del> 0 to 103 | 10.70 WII 12 | 2 PER TRAY                | SPAKXC16Z1VFV16                |
|         | <br>                    | 20 MHz       | 44 PER TRAY               | XC16Z1VFV20                    |
|         |                         | 20 1011 12   | 2 PER TRAY                | SPAKXC16Z1VFV20                |
|         |                         | 25 MHz       | 44 PER TRAY               | XC16Z1VFV25                    |
|         |                         | 23 1011 12   |                           |                                |
|         | 40 to 125               | 16 70 MU-    | 2 PER TRAY<br>44 PER TRAY | SPAKXC16Z1VFV25                |
|         | -40 to 125              | 16.78 MHz    | 2 PER TRAY                | XC16Z1MFV16<br>SPAKXC16Z1MFV16 |
|         |                         | 20 MH=       |                           |                                |
|         |                         | 20 MHz       | 44 PER TRAY               | XC16Z1MFV20                    |
|         |                         | OF MILE      | 2 PER TRAY                | SPAKXC16Z1MFV20                |
|         |                         | 25 MHz       | 44 PER TRAY               | XC16Z1MFV25                    |
| 444 DIN | 40.4- 05                | 40.70 1411   | 2 PER TRAY                | SPAKXC16Z1MFV25                |
| 144-PIN | -40 to 85               | 16.78 MHz    | 13 PER TUBE               | XC16Z1CFM16                    |
| MOLDED  |                         | 20 MHz       | 13 PER TUBE               | XC16Z1CFM20                    |
| CARRIER | 40 / 40=                | 25 MHz       | 13 PER TUBE               | XC16Z1CFM25                    |
| RING    | -40 to 105              | 16.78 MHz    | 13 PER TUBE               | XC16Z1VFM16                    |
|         |                         | 20 MHz       | 13 PER TUBE               | XC16Z1VFM20                    |
|         |                         | 25 MHz       | 13 PER TUBE               | XC16Z1VFM25                    |
|         | -40 to 125              | 16.78 MHz    | 13 PER TUBE               | XC16Z1MFM16                    |
|         |                         | 20 MHz       | 13 PER TUBE               | XC16Z1MFM20                    |
| 1       |                         | 25 MHz       | 13 PER TUBE               | XC16Z1MFM25                    |

## **TABLE OF CONTENTS**

| S | ectio      | n                                   | Page |
|---|------------|-------------------------------------|------|
| 1 | 1.1        | Introduction Features               | 1    |
|   | 1.1        | Pin Description                     |      |
|   | 1.3        | Signal Description                  |      |
|   | 1.4        | Internal Register Address Map       |      |
|   | 1.5        | Pseudolinear Memory Maps            |      |
|   | 1.6        | Intermodule Bus                     |      |
| 2 |            | CPU16                               | 16   |
|   | 2.1        | Overview                            | _    |
|   | 2.2        | M68HC11 Compatibility               |      |
|   | 2.3        | Programmer's Model                  |      |
|   | 2.4        | Data Types                          |      |
|   | 2.5        | Addressing Modes                    |      |
|   | 2.6        | Instruction Set                     |      |
|   | 2.7        | Exceptions                          |      |
| 3 |            | System Integration Module           | 42   |
|   | 3.1        | System Configuration and Protection |      |
|   | 3.2        | System Configuration                |      |
|   | 3.3        | System Protection                   |      |
|   | 3.4        | System Clock                        |      |
|   | 3.5        | External Bus Interface              |      |
|   | 3.6<br>3.7 | Interrupts                          |      |
|   | 3.8        | Factory Test Block                  |      |
| 4 | 0.0        | Analog-to-Digital Converter Module  | 71   |
| 4 | 4.1        | Analog Subsystem                    |      |
|   | 4.1        | Digital Control Subsystem           |      |
|   | 4.2        | Bus Interface Subsystem             |      |
|   | 4.4        | ADC Registers                       |      |
| 5 | •••        | Queued Serial Module                | 80   |
| J | 5.1        | QSM Registers                       |      |
|   | 5.2        | QSPI Submodule                      |      |
|   | 5.3        | SCI Submodule                       |      |
| 6 | 0.0        | Standby RAM Module                  | 99   |
| U | 6.1        | SRAM Register Block                 |      |
|   | 6.2        | SRAM Registers                      |      |
|   | 6.3        | SRAM Operation                      |      |
| 7 | 0.0        | General-Purpose Timer Module        | 102  |
| 1 | 7.1        | Capture/Compare Unit                |      |
|   | 7.1<br>7.2 | Pulse-Width Modulator               |      |
|   | 7.2        | GPT Registers                       |      |
| 8 | 0          | Electrical Characteristics          | 114  |
|   |            |                                     |      |
| 9 |            | Summary of Changes                  | 140  |

#### 1.1 Features

- CPU16
  - 16-Bit Architecture
  - Full Set of 16-Bit Instructions
  - Three 16-Bit Index Registers
  - Two 16-Bit Accumulators
  - Control-Oriented Digital Signal Processing Capability
  - 1 Megabyte of Program Memory and 1 Megabyte of Data Memory
  - High-Level Language Support
  - Fast Interrupt Response Time
  - Background Debugging Mode
  - Fully Static Operation
- System Integration Module
  - External Bus Support
  - Programmable Chip-Select Outputs
  - System Protection Logic
  - Watchdog Timer, Clock Monitor, and Bus Monitor
  - Two 8-Bit Dual Function Ports
  - One 7-Bit Dual Function Port
  - Phase-Locked Loop (PLL) Clock System
- 8/10-Bit Analog-to-Digital Converter
  - Eight Channels, Eight Result Registers
  - Eight Automated Modes
  - Three Result Alignment Modes
  - One 8-Bit Digital Input Port
- Queued Serial Module
  - Enhanced Serial Communication Interface
  - Queued Serial Peripheral Interface
  - One 8-Bit Dual Function Port
- General-Purpose Timer
  - Two 16-Bit Free-Running Counters with Prescaler
  - Three Input Capture Channels
  - Four Output Compare Channels
  - One Input Capture/Output Compare Channel
  - One Pulse Accumulator/Event Counter Input
  - Two Pulse Width Modulation Outputs
  - One 8-Bit Dual Function Port
  - Two Optional Discrete Inputs
  - Optional External Clock Input
- Standby RAM
  - 1024-Byte Static RAM
  - External Standby Voltage Supply Input



Figure 1 MC68HC16Z1 Block Diagram



Figure 2 MC68HC16Z1 132-Pin Package Pin Assignments



Z1 144-PIN QFP

Figure 3 MC68HC16Z1 144-Pin Package Pin Assignments

#### 1.2 Pin Description

The following table shows MC68HC16Z1 pins and their characteristics. All inputs detect CMOS logic levels. All inputs can be put in a high-impedance state, but the method of doing this differs depending upon pin function. Refer to the table, MC68HC16Z1 Driver Types, for a description of output drivers. An entry in the discrete I/O column of the MC68HC16Z1 Pin Characteristics table indicates that a pin has an alternate I/O function. The port designation is given when it applies. Refer to the MC68HC16Z1 Block Diagram for information about port organization.

Table 2 MC68HC16Z1 Pin Characteristics

| Pin<br>Mnemonic         | Output<br>Driver | Input<br>Synchronized | Input<br>Hysteresis | Discrete<br>I/O | Port<br>Designation |  |
|-------------------------|------------------|-----------------------|---------------------|-----------------|---------------------|--|
| ADDR23/CS10/ECLK        | А                | Y                     | N                   | 0               | _                   |  |
| ADDR[22:19]/CS[9:6]     | А                | Y                     | N                   | 0               | C[6:3]              |  |
| ADDR[18:0]              | А                | Y                     | N                   | _               | _                   |  |
| AN[7:0] <sup>1</sup>    | _                | Y                     | N                   | I               | ADA[7:0]            |  |
| ĀS                      | В                | Y                     | N                   | I/O             | E5                  |  |
| AVEC                    | В                | Y                     | N                   | I/O             | E2                  |  |
| BERR                    | В                | Y                     | N                   | _               | _                   |  |
| BG/CS1                  | В                | _                     | _                   | _               | _                   |  |
| BGACK/CS2               | В                | Y                     | N                   | _               | _                   |  |
| BKPT/DSCKL              | _                | Y                     | Υ                   | _               | _                   |  |
| BR/CS0                  | В                | Y                     | N                   | 0               | Separate            |  |
| CLKOUT                  | Α                | _                     | _                   | _               | _                   |  |
| CSBOOT                  | В                | _                     | _                   | _               | _                   |  |
| DATA[15:0] <sup>1</sup> | AW               | Y                     | N                   | _               | _                   |  |
| DS                      | В                | Y                     | N                   | I/O             | E4                  |  |
| DSACK1                  | В                | Y                     | N                   | I/O             | E1                  |  |
| DSACK0                  | В                | Y                     | N                   | I/O             | E0                  |  |
| DSI/IPIPE1              | Α                | Y                     | Y                   | _               | Separate            |  |
| DSO/IPIPE0              | Α                | _                     | _                   | _               | Separate            |  |
| EXTAL <sup>2</sup>      | _                | _                     | Special             | _               | _                   |  |
| FC[2:0]/CS[5:3]         | А                | Y                     | N                   | 0               | C[2:0]              |  |
| FREEZE/QUOT             | А                | _                     | _                   | _               | _                   |  |
| HALT                    | Во               | Y                     | N                   | _               | _                   |  |
| IC4/OC5                 | Α                | Y                     | Y                   | I/O             | GP4                 |  |
| IC[3:1]                 | А                | Y                     | Y                   | I/O             | GP[7:5]             |  |
| ĪRQ[7:1]                | В                | Y                     | Y                   | I/O             | F[7:1]              |  |
| MISO                    | Во               | Y                     | Y                   | I/O             | QS0                 |  |
| MODCLK <sup>1</sup>     | В                | Y                     | N                   | I/O             | F0                  |  |
| MOSI                    | Во               | Y                     | Y                   | I/O             | QS1                 |  |
| OC[4:1]                 | Α                | Y                     | Y                   | I/O             | GP[3:0]             |  |
| PAI <sup>3</sup>        | _                | Y                     | Υ                   | I               | Separate            |  |
| PCLK <sup>3</sup>       | _                | Y                     | Υ                   | I               | Separate            |  |
| PCS0/SS                 | Во               | Y                     | Υ                   | I/O             | QS3                 |  |
| PCS[3:1]                | Во               | Y                     | Υ                   | I/O             | QS[6:4]             |  |
| PWMA, PWMB <sup>4</sup> | А                | _                     | _                   | 0               | Separate            |  |

Table 2 MC68HC16Z1 Pin Characteristics (Continued)

| Pin<br>Mnemonic              | Output<br>Driver   | Input<br>Synchronized | Input<br>Hysteresis | Discrete<br>I/O | Port<br>Designation |
|------------------------------|--------------------|-----------------------|---------------------|-----------------|---------------------|
| R/W                          | А                  | Y                     | N                   | _               | _                   |
| RESET                        | Во                 | Y                     | Y                   | _               | _                   |
| RXD                          | _                  | N                     | N                   | _               | _                   |
| SCK                          | Во                 | Y                     | Y                   | I/O             | QS2                 |
| SIZ[1:0]                     | В                  | Y                     | N                   | I/O             | E[7:6]              |
| TSTME/TSC                    | _                  | Y                     | Y                   | _               | _                   |
| TXD                          | Во                 | Y                     | Y                   | I/O             | QS7                 |
| V <sub>RH</sub> <sup>5</sup> | _                  | _                     | _                   | _               | _                   |
| V <sub>RL</sub> <sup>5</sup> | _                  | _                     | _                   | _               | _                   |
| XFC <sup>2</sup>             | XFC <sup>2</sup> — |                       | _                   | Special         | _                   |
| XTAL <sup>2</sup>            | _                  | _                     | _                   | Special         | _                   |

#### NOTES

- 1. DATA[15:0] are synchronized during reset only. MODCLK, MCCI and ADC pins are synchronized only when used as input port pins.
- 2. EXTAL, XFC, and XTAL are clock reference connections.
- 3. PAI and PCLK can be used for discrete input, but are not part of an I/O port.
- 4. PWMA and PWMB can be used for discrete output, but are not part of an I/O port.
- 5.  $V_{RH}$  and  $V_{RL}$  are ADC reference voltage inputs.

#### **Table 3 MC68HC16Z1 Power Connections**

| V <sub>STBY</sub>                  | Standby RAM Power/Clock Synthesizer Power   |
|------------------------------------|---------------------------------------------|
| V <sub>DDSYN</sub>                 | Clock Synthesizer Power                     |
| V <sub>DDA</sub> /V <sub>SSA</sub> | A/D Converter Power                         |
| V <sub>SSE</sub> /V <sub>DDE</sub> | External Periphery Power (Source and Drain) |
| V <sub>SSI</sub> /V <sub>DDI</sub> | Internal Module Power (Source and Drain)    |

#### Table 4 MC68HC16Z1 Driver Types

| Туре | I/O | Description                                                                                                                                                                                                                                  |
|------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| А    | 0   | Output-only signals that are always driven; no external pull-up required                                                                                                                                                                     |
| Aw   | 0   | Type A output with weak P-channel pull-up during reset                                                                                                                                                                                       |
| В    | 0   | Three-state output that includes circuitry to pull up output before high impedance is established, to ensure rapid rise time. An external holding resistor is required to maintain logic level while the pin is in the high-impedance state. |
| Во   | 0   | Type B output that can be operated in an open-drain mode                                                                                                                                                                                     |

## 1.3 Signal Description

Use the following tables as a quick reference to MC68HC16Z1 signal type and function.

**Table 5 MC68HC16Z1 Signal Characteristics** 

| Signal<br>Name | MCU<br>Module | Signal<br>Type | Active<br>State |
|----------------|---------------|----------------|-----------------|
| ADDR[23:0]     | SIM           | Bus            | _               |
| AN[7:0]        | ADC           | Input          | _               |
| ĀS             | SIM           | Output         | 0               |
| AVEC           | SIM           | Input          | 0               |
| BERR           | SIM           | Input          | 0               |
| BG             | SIM           | Output         | 0               |
| BGACK          | SIM           | Input          | 0               |
| BKPT           | CPU16         | Input          | 0               |
| BR             | SIM           | Input          | 0               |
| CLKOUT         | SIM           | Output         | _               |
| CS[10:0]       | SIM           | Output         | 0               |
| CSBOOT         | SIM           | Output         | 0               |
| DATA[15:0]     | SIM           | Bus            | _               |
| DS             | SIM           | Output         | 0               |
| DSACK[1:0]     | SIM           | Input          | 0               |
| DSCLK          | CPU16         | Input          | Serial Clock    |
| DSI            | CPU16         | Input          | (Serial Data)   |
| DSO            | CPU16         | Output         | (Serial Data)   |
| EXTAL          | SIM           | Input          | _               |
| FC[2:0]        | SIM           | Output         | _               |
| FREEZE         | SIM           | Output         | 1               |
| HALT           | SIM           | Input/Output   | 0               |
| IC[4:1]        | GPT           | Input          | _               |
| IPIPE0         | CPU16         | Output         | _               |
| IPIPE1         | CPU16         | Output         | _               |
| ĪRQ[7:1]       | SIM           | Input          | 0               |
| MISO           | QSM           | Input/Output   | _               |
| MODCLK         | SIM           | Input          | _               |
| MOSI           | QSM           | Input/Output   | _               |
| OC[5:1]        | GPT           | Output         | _               |
| PADA[7:0]      | ADC           | Input          | (Port)          |
| PAI            | GPT           | Input          |                 |
| PC[6:0]        | SIM           | Output         | (Port)          |
| PE[7:0]        | SIM           | Input/Output   | (Port)          |
| PF[7:0]        | SIM           | Input/Output   | (Port)          |
| PGP[7:0]       | GPT           | Input/Output   | (Port)          |
| PQS[7:0]       | QSM           | Input/Output   | (Port)          |
| PCLK           | GPT           | Input          |                 |
| PCS[3:0]       | QSM           | Input/Output   | _               |
| PWMA, PWMB     | GPT           | Output         | _               |
| QUOT           | SIM           | Output         | _               |

Table 5 MC68HC16Z1 Signal Characteristics (Continued)

| Signal<br>Name  | MCU<br>Module | Signal<br>Type | Active<br>State |
|-----------------|---------------|----------------|-----------------|
| R/W             | SIM           | Output         | 1/0             |
| RESET           | SIM           | Input/Output   | 0               |
| RXD             | QSM           | Input          | _               |
| SCK             | QSM           | Input/Output   | _               |
| SIZ[1:0]        | SIM           | Output         | _               |
| SS              | QSM           | Input          | 0               |
| TSC             | SIM           | Input          | _               |
| TSTME           | SIM           | Input          | 0               |
| TXD             | QSM           | Output         | _               |
| V <sub>RH</sub> | ADC           | Input          | _               |
| V <sub>RL</sub> | ADC           | Input          | _               |
| XFC             | SIM           | Input          | _               |
| XTAL            | SIM           | Output         | _               |

Table 6 MC68HC16Z1 Signal Function

| Signal Name                          | Mnemonic           | Function                                                                                                                                                           |
|--------------------------------------|--------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Address Strobe                       | ĀS                 | Indicates that a valid address is on the address bus                                                                                                               |
| Autovector                           | AVEC               | Requests an automatic vector during interrupt acknowledge                                                                                                          |
| Bus Error                            | BERR               | Indicates that a bus error has occurred                                                                                                                            |
| Bus Grant                            | BG                 | Indicates that the MCU has relinquished the bus                                                                                                                    |
| Bus Grant Acknowledge                | BGACK              | Indicates that an external device has assumed bus mastership                                                                                                       |
| Breakpoint                           | BKPT               | Signals a hardware breakpoint to the CPU                                                                                                                           |
| Bus Request                          | BR                 | Indicates that an external device requires bus mastership                                                                                                          |
| Chip Selects                         | CS[10:0]           | Select external devices at programmed addresses                                                                                                                    |
| Boot Chip Select                     | CSBOOT             | Chip select for external boot start-up ROM                                                                                                                         |
| Address Bus                          | ADDR[19:0]         | 20-bit address bus used by CPU16                                                                                                                                   |
| Address Bus                          | ADDR[23:20]        | 4 MSB on IMB, test only, outputs follow ADDR19                                                                                                                     |
| ADC Analog Input                     | AN[7:0]            | Inputs to ADC MUX                                                                                                                                                  |
| System Clockout                      | CLKOUT             | System clock output                                                                                                                                                |
| Data Bus                             | DATA[15:0]         | 16-bit data bus                                                                                                                                                    |
| Data Strobe                          | DS                 | During a read cycle, indicates that an external device should place valid data on the data bus. During a write cycle, indicates that valid data is on the data bus |
| Halt                                 | HALT               | Suspend external bus activity                                                                                                                                      |
| Interrupt Request Level              | ĪRQ[7:1]           | Provides an interrupt priority level to the CPU                                                                                                                    |
| Data and Size Acknowledge            | DSACK[1:0]         | Provide asynchronous data transfers and dynamic bus sizing                                                                                                         |
| Peripheral Chip Select               | PCS[3:0]           | QSPI peripheral chip selects                                                                                                                                       |
| Reset                                | RESET              | System reset                                                                                                                                                       |
| Test Mode Enable                     | TSTME              | Hardware enable for SIM test mode                                                                                                                                  |
| Development Serial In, Out,<br>Clock | DSI, DSO,<br>DSCLK | Serial I/O and clock for background debug mode                                                                                                                     |
| Crystal Oscillator                   | EXTAL, XTAL        | Connections for clock synthesizer circuit reference; a crystal or an external oscillator can be used                                                               |
| Function Codes                       | FC[2:0]            | Identify processor state and current address space                                                                                                                 |

## Table 6 MC68HC16Z1 Signal Function (Continued)

| Signal Name               | Mnemonic         | Function                                                                                             |
|---------------------------|------------------|------------------------------------------------------------------------------------------------------|
| Freeze                    | FREEZE           | Indicates that the CPU has entered background mode                                                   |
| Instruction Pipeline      | PIPE[1:0]        | Indicate instruction pipeline activity                                                               |
| Master In Slave Out       | MISO             | Serial input to QSPI in master mode;<br>serial output from QSPI in slave mode                        |
| Clock Mode Select         | MODCLK           | Selects the source and type of system clock                                                          |
| Master Out Slave In       | MOSI             | Serial output from QSPI in master mode;<br>serial input to QSPI in slave mode                        |
| Port ADA                  | PADA[7:0]        | ADC digital input port signals                                                                       |
| Port C                    | PC[6:0]          | SIM digital output port signals                                                                      |
| Port E                    | PE[7:0]          | SIM digital I/O port signals                                                                         |
| Port F                    | PF[7:0]          | SIM digital I/O port signals                                                                         |
| Port GP                   | PGP[7:0]         | GPT digital I/O port signals                                                                         |
| Port QS                   | PQS[7:0]         | QSM digital I/O port signals                                                                         |
| Quotient Out              | QUOT             | Provides the quotient bit of the polynomial divider                                                  |
| Read/Write                | R/W              | Indicates the direction of data transfer on the bus                                                  |
| SCI Receive Data          | RXD              | Serial input to the SCI                                                                              |
| QSPI Serial Clock         | SCK              | Clock output from QSPI in master mode; clock input to QSPI in slave mode                             |
| Size                      | SIZ[1:0]         | Indicates the number of bytes to be transferred during a bus cycle                                   |
| Slave Select              | SS               | Causes serial transmission when QSPI is in slave mode; causes mode fault in master mode              |
| Three-State Control       | TSC              | Places all output drivers in a high-impedance state                                                  |
| SCI Transmit Data         | TXD              | Serial output from the SCI                                                                           |
| ADC Reference Voltage     | $V_{\rm rh,Vrl}$ | Provide precise reference for A/D conversion                                                         |
| External Filter Capacitor | XFC              | Connection for external phase-locked loop filter capacitor                                           |
| Crystal Oscillator        | EXTAL, XTAL      | Connections for clock synthesizer circuit reference; a crystal or an external oscillator can be used |
| Function Codes            | FC[2:0]          | Identify processor state and current address space                                                   |
| Freeze                    | FREEZE           | Indicates that the CPU has entered background mode                                                   |
| Instruction Pipeline      | PIPE[1:0]        | Indicate instruction pipeline activity                                                               |
| Master In Slave Out       | MISO             | Serial input to QSPI in master mode; serial output from QSPI in slave mode                           |
| Clock Mode Select         | MODCLK           | Selects the source and type of system clock                                                          |
| Master Out Slave In       | MOSI             | Serial output from QSPI in master mode;<br>serial input to QSPI in slave mode                        |
| Port ADA                  | PADA[7:0]        | ADC digital input port signals                                                                       |
| Port C                    | PC[6:0]          | SIM digital output port signals                                                                      |
| Port E                    | PE[7:0]          | SIM digital I/O port signals                                                                         |
| Port F                    | PF[7:0]          | SIM digital I/O port signals                                                                         |
| Port GP                   | PGP[7:0]         | GPT digital I/O port signals                                                                         |
| Port QS                   | PQS[7:0]         | QSM digital I/O port signals                                                                         |
| Quotient Out              | QUOT             | Provides the quotient bit of the polynomial divider                                                  |
| Read/Write                | R/W              | Indicates the direction of data transfer on the bus                                                  |
| SCI Receive Data          | RXD              | Serial input to the SCI                                                                              |
| QSPI Serial Clock         | SCK              | Clock output from QSPI in master mode; clock input to QSPI in slave mode                             |
| Size                      | SIZ[1:0]         | Indicates the number of bytes to be transferred during a bus cycle                                   |

#### Table 6 MC68HC16Z1 Signal Function (Continued)

| Signal Name               | Mnemonic     | Function                                                                                |
|---------------------------|--------------|-----------------------------------------------------------------------------------------|
| Slave Select              | SS           | Causes serial transmission when QSPI is in slave mode; causes mode fault in master mode |
| Three-State Control       | TSC          | Places all output drivers in a high-impedance state                                     |
| SCI Transmit Data         | TXD          | Serial output from the SCI                                                              |
| ADC Reference Voltage     | $V_{rh,Vrl}$ | Provide precise reference for A/D conversion                                            |
| External Filter Capacitor | XFC          | Connection for external phase-locked loop filter capacitor                              |

#### 1.4 Internal Register Address Map

In the following figure, IMB ADDR[23:20] are represented by the letter Y. The value represented by Y determines the base address of MCU module control registers. In the MC68HC16Z1, Y is equal to M111, where M is the logic state of the module mapping (MM) bit in the system integration module configuration register (SIMCR). Since the CPU16 uses only ADDR[19:0], and ADDR[23:20] follow the logic state of ADDR19 when CPU driven, the CPU cannot access IMB addresses from \$080000 to \$F7FFFF. In order for the MCU to function correctly, MM must be set (Y must equal \$F). If M is cleared, internal registers are mapped to base address \$700000, and are inaccessible until a reset occurs. The SRAM array is positioned by a base address register in the SRAM CTRL block. Unimplemented blocks are mapped externally.



Z1 ADDRESS MAP

Figure 4 Internal Register Addresses

#### 1.5 Pseudolinear Memory Maps

The following figures both show the complete CPU16 pseudolinear address space. Address space can be split into physically distinct program and data spaces by decoding the MCU function code outputs. The first figure shows the memory map of a system that has combined program and data spaces. The second figure shows the memory map when MCU function code outputs are decoded. Reset and exception vectors are mapped into bank 0 and cannot be relocated. The CPU16 program counter, stack pointer, and Z index register can be initialized to any address in pseudolinear memory, but exception vectors are limited to 16-bit addresses — to access locations outside of bank 0 during exception handler routines (including interrupt exceptions), a jump table must be used.



Figure 5 Pseudolinear Addressing With Combined Program and Data Spaces



Z1 MEM MAP (SEPARATED)

Figure 6 Pseudolinear Addressing With Separated Program and Data Spaces

#### 1.6 Intermodule Bus

The intermodule bus (IMB) is a standardized bus developed to facilitate both design and operation of modular microcontrollers. It contains circuitry to support exception processing, address space partitioning, multiple interrupt levels, and vectored interrupts. The standardized modules in the MC68HC16Z1 communicate with one another and with external components via the IMB. Although the full IMB supports 24 address and 16 data lines, the MC68HC16Z1 uses only 16 data lines and 20 address lines. Because the CPU16 uses only 20 address lines, ADDR[23:20] are tied to ADDR19 when processor driven. ADDR[23:20] are brought out to pins for test purposes.

#### 2 CPU16

The CPU16 is a true 16-bit, high-speed device. It was designed to give M68HC11 users a path to higher performance while maintaining maximum compatibility with existing systems.

#### 2.1 Overview

Ease of programming is an important consideration when using a microcontroller. The CPU16 instruction set is optimized for high performance. There are two 16-bit general-purpose accumulators and three 16-bit index registers. The CPU16 supports 8-bit (byte), 16-bit (word), and 32-bit (long-word) load and store operations, as well as 16- and 32-bit signed fractional operations. Code development is simplified by the background debugging mode.

CPU16 memory space includes a 1 Mbyte data space and a 1 Mbyte program space. Twenty-bit addressing and transparent bank switching are used to implement extended memory. In addition, most instructions automatically handle bank boundaries.

The CPU16 includes instructions and hardware to implement control-oriented digital signal processing functions with a minimum of interfacing. A multiply and accumulate unit provides the capability to multiply signed 16-bit fractional numbers and store the resulting 32-bit fixed point product in a 36-bit accumulator. Modulo addressing supports finite impulse response filters.

Use of high-level languages is increasing as controller applications become more complex and control programs become larger. These languages make rapid development of portable software possible. The CPU16 instruction set supports high-level languages.

#### 2.2 M68HC11 Compatibility

CPU16 architecture is a superset of M68HC11 CPU architecture. All M68HC11 CPU resources are available in the CPU16. M68HC11 CPU instructions are either directly implemented in the CPU16, or have been replaced by instructions with an equivalent form. The instruction sets are source code compatible, but some instructions are executed differently in the CPU16. These instructions are mainly related to interrupt and exception processing — M68HC11 CPU code that processes interrupts, handles stack frames, or manipulates the condition code register must be rewritten.

CPU16 execution times and number of cycles for all instructions are different from those of the M68HC11 CPU. As a result, cycle-related delays and timed control routines may be affected.

The CPU16 also has several new or enhanced addressing modes. M68HC11 CPU direct mode addressing has been replaced by a special form of indexed addressing that uses the new IZ register and a reset vector to provide greater flexibility.

#### 2.3 Programmer's Model



MC68HC16Z1 MC68HC16Z1TS/D

#### 2.3.1 Condition Code Register

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6   | 5 | 4  | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|---|---|---|-----|---|----|---|---|---|---|
| S  | MV | Н  | EV | N  | Z  | V | С |   | INT |   | SM |   | Р | K |   |

The condition code register can be considered as two functional blocks. The MSB, which corresponds to the CCR in the M68HC11, contains the low-power stop control bit and processor status flags. The LSB contains the interrupt priority field, the DSP saturation mode control bit, and the program counter address extension field.

#### S — STOP Enable

- 0 = Stop clock when LPSTOP instruction is executed
- 1 = Perform NOP when LPSTOP instruction is executed

#### MV — Accumulator M overflow flag

Set when overflow into the accumulator M sign bit (AM35) has occurred

#### H — Half Carry Flag

Set when a carry from bit 3 in accumulators A or B occurs during BCD addition

#### EV — Extension Bit Overflow Flag

Set when an overflow into bit 31 of accumulator M has occurred

#### N — Negative Flag

Set when the MSB of a result register is set

#### Z — Zero Flag

Set when all bits of a result register are zero

#### V — Overflow Flag

Set when two's complement overflow occurs as the result of an operation

#### C — Carry Flag

Set when a carry or borrow occurs during arithmetic operation. Also used during shift and rotate operations to facilitate multiple word operations.

#### INT[2:0] — Interrupt Priority Mask

The value of this field (\$0 to \$7) specifies the CPU16 interrupt priority level.

#### SM — Saturate Mode Bit

When SM is set, if either EV or MV is set, data read from accumulator M using TMRT or TMET is given maximum positive or negative value, depending on the state of the AM sign bit before overflow.

#### PK[3:0] — Program Counter Address Extension Field

This field is concatenated with the program counter to form a 20-bit pseudolinear address.

#### 2.4 Data Types

The CPU16 supports the following data types:

- · Bit data
- 8-bit (byte) and 16-bit (word) integers
- 32-bit long integers
- 16-bit and 32-bit signed fractions (MAC operations only)
- 20-bit effective address consisting of 16-bit page address plus 4-bit extension

A byte is 8 bits wide and can be accessed at any byte location. A word is composed of two consecutive bytes, and is addressed at the lower byte. Instruction fetches are always accessed on word boundaries. Word operands are normally accessed on word boundaries as well, but can be accessed on odd byte boundaries, with a substantial performance penalty.

To be compatible with the M68HC11, misaligned word transfers and misaligned stack accesses are allowed. Transferring a misaligned word requires two successive byte operations.

#### 2.5 Addressing Modes

The CPU16 provides 10 types of addressing. Each type encompasses one or more addressing modes. Six CPU16 addressing types are identical to M68HC11 addressing types.

All modes generate ADDR[15:0]. This address is combined with ADDR[19:16] from an extension field to form a 20-bit effective address. Extension fields are part of a bank switching scheme that provides the CPU16 with a 1 Mbyte address space. Bank switching is transparent to most instructions — ADDR[19:16] of the effective address change when an access crosses a bank boundary. However, it is important to note that the value of the associated extension field is dependent on the type of instruction, and usually does not change as a result of effective address calculation.

In the immediate modes, the instruction argument is contained in bytes or words immediately following the instruction. The effective address is the address of the byte following the instruction. The AIS, AIX/Y/Z, ADDD and ADDE instructions have an extended 8-bit mode where the immediate value is an 8-bit signed number that is sign-extended to 16 bits, and then added to the appropriate register. Use of the extended 8-bit mode decreases execution time.

Extended mode instructions contain ADDR[15:0] in the word following the opcode. The effective address is formed by concatenating EK and the 16-bit extension.

In the indexed modes, registers IX, IY, and IZ, together with their associated extension fields, are used to calculate the effective address. Signed 16-bit mode and signed 20-bit mode are extensions to the M68HC11 indexed addressing mode.

For 8-bit indexed mode, an 8-bit unsigned offset contained in the instruction is added to the value contained in the index register and its associated extension field.

For 16-bit mode, a 16-bit signed offset contained in the instruction is added to the value contained in the index register and its associated extension field.

For 20-bit mode, a 20-bit signed offset is added to the value contained in the index register. This mode is used for JMP and JSR instructions.

Inherent mode instructions use information available to the processor to determine the effective address. Operands (if any) are system resources and are thus not fetched from memory.

Accumulator offset mode adds the contents of 16-bit accumulator E to one of the index registers and its associated extension field to form the effective address. This mode allows use of index registers and an accumulator within loops without corrupting accumulator D.

Relative modes are used for branch and long branch instructions. A byte or word signed two's complement offset is added to the program counter if the branch condition is satisfied. The new PC value, concatenated with the PK field, is the effective address.

Post-modified index mode is used with the MOVB and MOVW instructions. A signed 8-bit offset is added to index register X after the effective address formed by XK and IX is used.

In M68HC11 systems, direct mode can be used to perform rapid accesses to RAM or I/O mapped into page 0 (\$0000 to \$00FF), but the CPU16 uses the first 512 bytes of page 0 for exception vectors. To compensate for the loss of direct mode, the ZK field and index register Z have been assigned reset initialization vectors. By resetting the ZK field to a chosen page, and using 8-bit unsigned index mode with IZ, a programmer can access useful data structures anywhere in the address map.

#### 2.6 Instruction Set

The CPU16 has an 8-bit instruction set. It uses a prebyte to support a multipage opcode map. This arrangement makes it possible to fetch an 8-bit operand simultaneously with a Page 0 opcode. If a program makes maximum use of 8-bit offset indexed addressing mode, it will have a significantly smaller instruction space.

The instruction set is based on that of the M68HC11, but the opcode map has been rearranged to maximize performance with a 16-bit data bus. All M68HC11 instructions are supported by the CPU16, although they may be executed differently. Most M68HC11 code runs on the CPU16 following reassembly. However, take into account changed instruction times, the interrupt mask, and the new interrupt stack frame.

The CPU16 has a full range of 16-bit arithmetic and logic instructions, including signed and unsigned multiplication and division. New instructions have been added to support extended addressing and digital signal processing.

The following table is a summary of the CPU16 instruction set. Because it is only affected by a few instructions, the LSB of the condition code register is not shown in the table — instructions that affect the interrupt mask and PK field are noted.

### **Table 7 Instruction Set Summary**

| Mnemonic | Operation                         | Description                           | Address              |              | Instruction   |        |   |    | Cor | nditio | n C | odes | 5 |   |
|----------|-----------------------------------|---------------------------------------|----------------------|--------------|---------------|--------|---|----|-----|--------|-----|------|---|---|
|          |                                   |                                       | Mode                 | Opcode       | Operand       | Cycles | s | М١ | / н | E۷     | N   | Z    | ٧ | С |
| ABA      | Add B to A                        | (A ) + (B) ⇒ A                        | INH                  | 370B         | _             | 2      | _ | '- | Δ   | '-     | Δ   | Δ    | Δ | Δ |
| ABX      | Add B to X                        | (XK : IX) + (000 : B) ⇒ XK : IX       | INH                  | 374F         | _             | 2      | _ | _  | _   | _      | _   | _    | _ | _ |
| ABY      | Add B to Y                        | (YK: IY) + (000: B) ⇒ YK: IY          | INH                  | 375F         | _             | 2      | _ | _  | _   | _      | _   | _    | _ | _ |
| ABZ      | Add B to Z                        | (ZK : IZ) + (000 : B) ⇒ ZK : IZ       | INH                  | 376F         | _             | 2      | _ | _  | _   | _      | _   | _    | _ | _ |
| ACE      | Add E to AM[31:15]                | (AM[31:15]) + (E) ⇒ AM                | INH                  | 3722         | _             | 2      | _ | Δ  | _   | Δ      | _   | _    | _ | _ |
| ACED     | Add concatenated<br>E and D to AM | (E : D) + (AM) ⇒ AM                   | INH                  | 3723         | _             | 4      | _ | Δ  | _   | Δ      | _   | _    | _ | _ |
| ADCA     | Add with Carry to A               | $(A) + (M) + C \Rightarrow A$         | IND8, X              | 43           | ff            | 6      | _ | _  | Δ   | _      | Δ   | Δ    | Δ | Δ |
|          |                                   |                                       | IND8, Y<br>IND8, Z   | 53<br>63     | ff<br>ff      | 6<br>6 |   |    |     |        |     |      |   |   |
|          |                                   |                                       | IMM8                 | 73           | ii            | 2      |   |    |     |        |     |      |   |   |
|          |                                   |                                       | IND16, X             | 1743         | 9999          | 6      |   |    |     |        |     |      |   |   |
|          |                                   |                                       | IND16, Y             | 1753         | 9999          | 6      |   |    |     |        |     |      |   |   |
|          |                                   |                                       | IND16, Z             | 1763         | 9999          | 6      |   |    |     |        |     |      |   |   |
|          |                                   |                                       | EXT                  | 1773         | hh II         | 6      |   |    |     |        |     |      |   |   |
|          |                                   |                                       | E, X                 | 2743         | _             | 6      |   |    |     |        |     |      |   |   |
|          |                                   |                                       | E, Y<br>E, Z         | 2753<br>2763 | _             | 6<br>6 |   |    |     |        |     |      |   |   |
| ADCB     | Add with Carry to B               | (B) + (M) + C ⇒ B                     | IND8, X              | C3           | ff            | 6      |   |    | Δ   |        | Α.  | Δ    | Δ | Δ |
| ADCB     | Add with Carry to B               | (B) + (W) + C ⇒ B                     | IND8, X              | D3           | ff            | 6      | _ | _  | Δ   | _      | Δ   | Δ    | Δ | Δ |
|          |                                   |                                       | IND8, Z              | E3           | ff            | 6      |   |    |     |        |     |      |   |   |
|          |                                   |                                       | IMM8                 | F3           | ii            | 2      |   |    |     |        |     |      |   |   |
|          |                                   |                                       | E, X                 | 27C3         | _             | 6      |   |    |     |        |     |      |   |   |
|          |                                   |                                       | E, Y                 | 27D3         | _             | 6      |   |    |     |        |     |      |   |   |
|          |                                   |                                       | E, Z                 | 27E3         | _             | 6      |   |    |     |        |     |      |   |   |
|          |                                   |                                       | IND16, X             | 17C3         | 9999          | 6      |   |    |     |        |     |      |   |   |
|          |                                   |                                       | IND16, Y             | 17D3         | 9999          | 6      |   |    |     |        |     |      |   |   |
|          |                                   |                                       | IND16, Z<br>EXT      | 17E3<br>17F3 | gggg<br>hh ll | 6<br>6 |   |    |     |        |     |      |   |   |
| ADCD     | Add with Carry to D               | $(D) + (M : M + 1) + C \Rightarrow D$ | IND8, X              | 83           | ff            | 6      |   | _  | _   |        | Δ   | Δ    | Δ | Δ |
| ADOD     | Add with Carry to D               | (B) + (M : M + 1) + C \(\to \)        | IND8, X              | 93           | ff            | 6      |   |    |     |        | Δ   | Δ    | Δ | Δ |
|          |                                   |                                       | IND8, Z              | A3           | ff            | 6      |   |    |     |        |     |      |   |   |
|          |                                   |                                       | E, X                 | 2783         | _             | 6      |   |    |     |        |     |      |   |   |
|          |                                   |                                       | E, Y                 | 2793         | _             | 6      |   |    |     |        |     |      |   |   |
|          |                                   |                                       | E, Z                 | 27A3         | _             | 6      |   |    |     |        |     |      |   |   |
|          |                                   |                                       | IMM16                | 37B3         | jj kk         | 4      |   |    |     |        |     |      |   |   |
|          |                                   |                                       | IND16, X             | 37C3         | 9999          | 6      |   |    |     |        |     |      |   |   |
|          |                                   |                                       | IND16, Y<br>IND16, Z | 37D3<br>37E3 | 9999          | 6<br>6 |   |    |     |        |     |      |   |   |
|          |                                   |                                       | EXT                  | 37F3         | gggg<br>hh ll | 6      |   |    |     |        |     |      |   |   |
| ADCE     | Add with Carry to E               | (E) + (M : M + 1) + C ⇒ E             | IMM16                | 3733         | jj kk         | 4      | - | _  | _   | _      | Δ   | Δ    | Δ | Δ |
|          | ,                                 | (=, - (,                              | IND16, X             | 3743         | 9999          | 6      |   |    |     |        | _   |      |   |   |
|          |                                   |                                       | IND16, Y             | 3753         | 9999          | 6      |   |    |     |        |     |      |   |   |
|          |                                   |                                       | IND16, Z             | 3763         | 9999          | 6      |   |    |     |        |     |      |   |   |
|          |                                   |                                       | EXT                  | 3773         | hh II         | 6      |   |    |     |        |     |      |   |   |
| ADDA     | Add to A                          | (A) + (M) ⇒ A                         | IND8, X              | 41           | ff            | 6      | - | _  | Δ   | _      | Δ   | Δ    | Δ | Δ |
|          |                                   |                                       | IND8, Y              | 51           | ff            | 6      |   |    |     |        |     |      |   |   |
|          |                                   |                                       | IND8, Z<br>IMM8      | 61<br>71     | ff<br>ii      | 6<br>2 |   |    |     |        |     |      |   |   |
|          |                                   |                                       | E, X                 | 2741         | "             | 6      |   |    |     |        |     |      |   |   |
|          |                                   |                                       | E, X                 | 2751         | _             | 6      |   |    |     |        |     |      |   |   |
|          |                                   |                                       | E, Z                 | 2761         | _             | 6      |   |    |     |        |     |      |   |   |
|          |                                   |                                       | IND16, X             | 1741         | 9999          | 6      |   |    |     |        |     |      |   |   |
|          |                                   |                                       | IND16, Y             | 1751         | 9999          | 6      |   |    |     |        |     |      |   |   |
|          |                                   |                                       | IND16, Z             | 1761         | 9999          | 6      |   |    |     |        |     |      |   |   |
|          |                                   |                                       | EXT                  | 1771         | hh II         | 6      |   |    |     |        |     |      |   |   |

**Table 7 Instruction Set Summary (Continued)** 

| Mnemonic | Operation           | Description                            | Address            |              | Instruction | 1      |   |    | Cor        | nditio | n C      | odes | ; |   |
|----------|---------------------|----------------------------------------|--------------------|--------------|-------------|--------|---|----|------------|--------|----------|------|---|---|
|          |                     |                                        | Mode               | Opcode       | Operand     | Cycles | s | ΜV | <b>/</b> Н | ΕV     | N        | Z    | ٧ | С |
| ADDB     | Add to B            | (B) + (M) ⇒ B                          | IND8, X            | C1           | ff          | 6      | _ | _  | Δ          | '-     | Δ        | Δ    | Δ | Δ |
|          |                     |                                        | IND8, Y            | D1           | ff          | 6      |   |    |            |        |          |      |   |   |
|          |                     |                                        | IND8, Z            | E1           | ff<br>      | 6      |   |    |            |        |          |      |   |   |
|          |                     |                                        | IMM8               | F1<br>27C1   | ii          | 2      |   |    |            |        |          |      |   |   |
|          |                     |                                        | E, X<br>E, Y       | 27C1<br>27D1 | _           | 6<br>6 |   |    |            |        |          |      |   |   |
|          |                     |                                        | E, Z               | 27E1         | _           | 6      |   |    |            |        |          |      |   |   |
|          |                     |                                        | IND16, X           | 17C1         | gggg        | 6      |   |    |            |        |          |      |   |   |
|          |                     |                                        | IND16, Y           | 17D1         | 9999        | 6      |   |    |            |        |          |      |   |   |
|          |                     |                                        | IND16, Z           | 17E1         | 9999        | 6      |   |    |            |        |          |      |   |   |
|          |                     |                                        | EXT                | 17F1         | hh II       | 6      |   |    |            |        |          |      |   |   |
| ADDD     | Add to D            | (D) + (M : M + 1) ⇒ D                  | IND8, X            | 81           | ff          | 6      | - | _  | _          | _      | Δ        | Δ    | Δ | Δ |
|          |                     |                                        | IND8, Y<br>IND8, Z | 91<br>A1     | ff<br>ff    | 6<br>6 |   |    |            |        |          |      |   |   |
|          |                     |                                        | IMM8               | FC           | "i          | 2      |   |    |            |        |          |      |   |   |
|          |                     |                                        | E, X               | 2781         |             | 6      |   |    |            |        |          |      |   |   |
|          |                     |                                        | E, Y               | 2791         | _           | 6      |   |    |            |        |          |      |   |   |
|          |                     |                                        | E, Z               | 27A1         | –           | 6      |   |    |            |        |          |      |   |   |
|          |                     |                                        | IMM16              | 37B1         | jjkk        | 4      |   |    |            |        |          |      |   |   |
|          |                     |                                        | IND16, X           | 37C1         | 9999        | 6      |   |    |            |        |          |      |   |   |
|          |                     |                                        | IND16, Y           | 37D1         | 9999        | 6      |   |    |            |        |          |      |   |   |
|          |                     |                                        | IND16, Z           | 37E1         | 9999        | 6      |   |    |            |        |          |      |   |   |
| ADDE     | Add to E            | (E) + (M : M + 1) ⇒ E                  | EXT<br>IMM8        | 37F1<br>7C   | hh II       | 6      |   |    |            |        | _        |      |   |   |
| ADDE     | Add to E            | (E) + (M : M + 1) ⇒ E                  | IMM16              | 3731         | ii<br>jj kk | 2 4    | _ | _  | _          | _      | Δ        | Δ    | Δ | Δ |
|          |                     |                                        | IND16, X           | 3741         | 9999        | 6      |   |    |            |        |          |      |   |   |
|          |                     |                                        | IND16, Y           | 3751         | 9999        | 6      |   |    |            |        |          |      |   |   |
|          |                     |                                        | IND16, Z           | 3761         | 9999        | 6      |   |    |            |        |          |      |   |   |
|          |                     |                                        | EXT                | 3771         | hh II       | 6      |   |    |            |        |          |      |   |   |
| ADE      | Add D to E          | (E) + (D) ⇒ E                          | INH                | 2778         | _           | 2      | _ | _  | _          | _      | Δ        | Δ    | Δ | Δ |
| ADX      | Add D to X          | $(XK : IX) + (*D) \Rightarrow XK : IX$ | INH                | 37CD         | _           | 2      | _ | _  | _          | _      | _        | _    | _ | _ |
| ADY      | Add D to Y          | $(YK : IY) + (*D) \Rightarrow YK : IY$ | INH                | 37DD         | _           | 2      | _ | _  | _          | _      | _        | _    | _ | _ |
| ADZ      | Add D to Z          | $(ZK : IZ) + (*D) \Rightarrow ZK : IZ$ | INH                | 37ED         | _           | 2      | _ | _  | _          | _      | _        | _    | _ | _ |
| AEX      | Add E to X          | $(XK : IX) + («E) \Rightarrow XK : IX$ | INH                | 374D         | _           | 2      | _ | _  | _          | _      | _        | _    | _ | _ |
| AEY      | Add E to Y          | $(YK : IY) + («E) \Rightarrow YK : IY$ | INH                | 375D         | _           | 2      | _ | _  | _          | _      | _        | _    | _ | _ |
| AEZ      | Add E to Z          | $(ZK : IZ) + («E) \Rightarrow ZK : IZ$ | INH                | 376D         | _           | 2      | _ | _  | _          | _      | _        | _    | _ | _ |
| AIS      |                     | $SK : SP + «IMM \Rightarrow SK : SP$   | IMM8               | 3F           | ii          | 2      | _ | _  | _          | _      | _        | _    | _ | _ |
|          | SP                  |                                        | IMM16              | 373F         | jj kk       | 4      |   |    |            |        |          |      |   |   |
| AIX      | Add Immediate Value | $XK : IX + «IMM \Rightarrow XK : IX$   | IMM8               | 3C           | ii          | 2      | _ | _  | _          | _      | -        | Δ    | _ | _ |
|          | to X                |                                        | IMM16              | 373C         | jj kk       | 4      |   |    |            |        |          |      |   |   |
| AIY      | Add Immediate Value | $YK : IY + «IMM \Rightarrow YK : IY$   | IMM8               | 3D           | ii.         | 2      | - | _  | _          | _      | -        | Δ    | _ | _ |
|          | to Y                | 717 17 11 11 11 17                     | IMM16              | 373D         | jj kk       | 4      |   |    |            |        |          |      |   |   |
| AIZ      | Add Immediate Value | $ZK : IZ + *IMM \Rightarrow ZK : IZ$   | IMM8               | 3E<br>373E   | ii<br>::    | 2      | - | _  | _          | _      | -        | Δ    | _ | _ |
| ANDA     | to Z                | (1) - (1)                              | IMM16              |              | jj kk       | 4      |   |    |            |        | _        |      |   |   |
| ANDA     | AND A               | (A) • (M) ⇒ A                          | IND8, X<br>IND8, Y | 46<br>56     | ff<br>ff    | 6      | _ | _  | _          | _      | $\Delta$ | Δ    | 0 | _ |
|          |                     |                                        | IND8, Z            | 66           | ff          | 6      |   |    |            |        |          |      |   |   |
|          |                     |                                        | IMM8               | 76           | ii          | 2      |   |    |            |        |          |      |   |   |
|          |                     |                                        | IND16, X           | 1746         | gggg        | 6      |   |    |            |        |          |      |   |   |
|          |                     |                                        | IND16, Y           | 1756         | 9999        | 6      |   |    |            |        |          |      |   |   |
|          |                     |                                        | IND16, Z           | 1766         | 9999        | 6      |   |    |            |        |          |      |   |   |
|          |                     |                                        | EXT                | 1776         | hh II       | 6      |   |    |            |        |          |      |   |   |
|          |                     |                                        | E, X<br>E, Y       | 2746<br>2756 | _           | 6      |   |    |            |        |          |      |   |   |
|          |                     |                                        | E, 1<br>E, Z       | 2766         | _           | 6<br>6 |   |    |            |        |          |      |   |   |
| ANDB     | AND B               | (B) • (M) ⇒ B                          | IND8, X            | C6           | ff          | 6      | _ | _  | _          |        | Λ        | Δ    | 0 | _ |
| ימסאוי   | AIND B              | (D) - (IVI) → D                        | IND8, X            | D6           | ff          | 6      | _ | _  | _          |        | ^        | △    | U | _ |
|          |                     |                                        | IND8, Z            | E6           | ff          | 6      |   |    |            |        |          |      |   |   |
|          |                     |                                        | IMM8               | F6           | ii          | 2      |   |    |            |        |          |      |   |   |
|          |                     |                                        | IND16, X           | 17C6         | gggg        | 6      |   |    |            |        |          |      |   |   |
|          |                     |                                        | IND16, Y           | 17D6         | 9999        | 6      |   |    |            |        |          |      |   |   |
|          |                     |                                        | IND16, Z           | 17E6         | 9999        | 6      |   |    |            |        |          |      |   |   |
|          |                     |                                        | EXT                | 17F6         | hh II       | 6      |   |    |            |        |          |      |   |   |
|          |                     |                                        | E, X<br>E, Y       | 27C6<br>27D6 |             | 6      |   |    |            |        |          |      |   |   |
|          |                     |                                        | E, T               | 27E6         | _           | 6      |   |    |            |        |          |      |   |   |
|          |                     |                                        | -, -               |              |             |        |   |    |            |        | <u> </u> |      |   |   |

| Mnemonic          | Operation                  | Description                     | Address         |              | Instruction  | <u> </u> |              |    | Cor        | nditio | n C | odes | ; |   |
|-------------------|----------------------------|---------------------------------|-----------------|--------------|--------------|----------|--------------|----|------------|--------|-----|------|---|---|
|                   |                            |                                 | Mode            | Opcode       | Operand      | Cycles   | s            | Мν | <b>/</b> Н | E۷     | N   | Z    | ٧ | С |
| ANDD              | AND D                      | (D) • (M : M + 1) ⇒ D           | IND8, X         | 86           | ff           | 6        | <u> </u>     | _  | _          | _      | Δ   | Δ    | 0 | _ |
|                   |                            |                                 | IND8, Y         | 96           | ff           | 6        |              |    |            |        |     |      |   |   |
|                   |                            |                                 | IND8, Z         | A6           | ff           | 6        |              |    |            |        |     |      |   |   |
|                   |                            |                                 | E, X            | 2786         | -            | 6        |              |    |            |        |     |      |   |   |
|                   |                            |                                 | E, Y            | 2796         | -            | 6        |              |    |            |        |     |      |   |   |
|                   |                            |                                 | E, Z<br>IMM16   | 27A6<br>37B6 | —<br>  ii kk | 6<br>4   |              |    |            |        |     |      |   |   |
|                   |                            |                                 | IND16, X        | 37C6         | jj kk        | 6        |              |    |            |        |     |      |   |   |
|                   |                            |                                 | IND16, X        | 37D6         | 9999<br>9999 | 6        |              |    |            |        |     |      |   |   |
|                   |                            |                                 | IND16, Z        | 37E6         | 9999         | 6        |              |    |            |        |     |      |   |   |
|                   |                            |                                 | EXT             | 37F6         | hh II        | 6        |              |    |            |        |     |      |   |   |
| ANDE              | AND E                      | (E) • (M : M + 1) ⇒ E           | IMM16           | 3736         | jj kk        | 4        | <del> </del> | _  | _          |        | Δ   | Δ    | 0 |   |
|                   |                            | ,                               | IND16, X        | 3746         | 9999         | 6        |              |    |            |        |     |      |   |   |
|                   |                            |                                 | IND16, Y        | 3756         | 9999         | 6        |              |    |            |        |     |      |   |   |
|                   |                            |                                 | IND16, Z        | 3766         | 9999         | 6        |              |    |            |        |     |      |   |   |
|                   |                            |                                 | EXT             | 3776         | hh II        | 6        |              |    |            |        |     |      |   |   |
| ANDP <sup>1</sup> | AND CCR                    | (CCR) • IMM16⇒ CCR              | IMM16           | 373A         | jj kk        | 4        | Δ            | Δ  | Δ          | Δ      | Δ   | Δ    | Δ | Δ |
| ASL               | Arithmetic Shift Left      |                                 | IND8, X         | 04           | ff           | 8        | -            | _  | _          | _      | Δ   | Δ    | Δ | Δ |
|                   |                            | <del></del>                     | IND8, Y         | 14           | ff           | 8        |              |    |            |        |     |      |   |   |
|                   |                            | C ←                             | IND8, Z         | 24           | ff           | 8        |              |    |            |        |     |      |   |   |
|                   |                            |                                 | IND16, X        | 1704         | 9999         | 8        |              |    |            |        |     |      |   |   |
|                   |                            |                                 | IND16, Y        | 1714         | 9999         | 8        |              |    |            |        |     |      |   |   |
|                   |                            |                                 | IND16, Z<br>EXT | 1724<br>1734 | 9999         | 8        |              |    |            |        |     |      |   |   |
| ASLA              | A '41 4' OL'61 6 A         |                                 |                 |              | hh II        | 8        |              |    |            |        | L.  |      |   |   |
| ASLA              | Arithmetic Shift Left A    |                                 | INH             | 3704         | _            | 2        | _            | _  | _          | _      | Δ   | Δ    | Δ | Δ |
|                   |                            |                                 |                 |              |              |          |              |    |            |        |     |      |   |   |
| ASLB              | Arithmetic Shift Left B    | b7 b0                           | INH             | 3714         |              | 2        | _            | _  |            |        | Δ   | Δ    | Δ | Δ |
| 7.025             | 7 and annous of the Lote B | <b></b>                         | """             | 0, , ,       |              | _        |              |    |            |        | -   | _    | _ | _ |
|                   |                            | ©←111111←0                      |                 |              |              |          |              |    |            |        |     |      |   |   |
| ASLD              | Arithmetic Shift Left D    | 07 00                           | INH             | 27F4         | -            | 2        | -            | _  | _          | _      | Δ   | Δ    | Δ | Δ |
|                   |                            |                                 |                 |              |              | _        |              |    |            |        | -   |      |   | _ |
|                   |                            | ©← <u>`</u> ` T T ← 0           |                 |              |              |          |              |    |            |        |     |      |   |   |
| ASLE              | Arithmetic Shift Left E    | b15 b0                          | INH             | 2774         |              | 2        |              |    |            |        |     |      |   |   |
| ASLE              | Arithmetic Shift Left E    |                                 | INH             | 2//4         | _            | 2        | _            | _  | _          | _      | Δ   | Δ    | Δ | Δ |
|                   |                            | C ← ← 0                         |                 |              |              |          |              |    |            |        |     |      |   |   |
|                   |                            | b15 b0                          |                 |              |              |          |              |    |            |        |     |      |   |   |
| ASLM              | Arithmetic Shift Left      |                                 | INH             | 27B6         | -            | 4        | -            | Δ  | _          | Δ      | Δ   | _    | _ | Δ |
|                   | AM                         |                                 |                 |              |              |          |              |    |            |        |     |      |   |   |
|                   |                            | C ← ← 0                         |                 |              |              |          |              |    |            |        |     |      |   |   |
| ASLW              | Arithmetic Shift Left      |                                 | IND16, X        | 2704         | 9999         | 8        | <u> </u>     | _  | _          | _      | Δ   | Δ    | Δ | Δ |
|                   | Word                       | <b></b>                         | IND16, Y        | 2714         | 9999         | 8        |              |    |            |        |     |      |   |   |
|                   |                            | C← 15 10 ← 0                    | IND16, Z        | 2724         | 9999         | 8        |              |    |            |        |     |      |   |   |
|                   |                            | b15 b0                          | EXT             | 2734         | hh II        | 8        |              |    |            |        |     |      |   |   |
| ASR               | Arithmetic Shift Right     |                                 | IND8, X         | 0D           | ff           | 8        | -            | _  | _          | _      | Δ   | Δ    | Δ | Δ |
|                   |                            | $\qquad \longrightarrow \qquad$ | IND8, Y         | 1D           | ff           | 8        |              |    |            |        |     |      |   |   |
|                   |                            |                                 | IND8, Z         | 2D           | ff           | 8        |              |    |            |        |     |      |   |   |
|                   |                            | 07 00                           | IND16, X        | 170D         | gggg         | 8        |              |    |            |        |     |      |   |   |
|                   |                            |                                 | IND16, Y        | 171D         | 9999         | 8        |              |    |            |        |     |      |   |   |
|                   |                            |                                 | IND16, Z        | 172D         | 9999         | 8        |              |    |            |        |     |      |   |   |
|                   |                            |                                 | EXT             | 173D         | hh II        | 8        |              |    |            |        |     |      |   |   |
| ASRA              | Arithmetic Shift Right A   |                                 | INH             | 370D         | _            | 2        | <u> </u>     | _  | _          | _      | Δ   | Δ    | Δ | Δ |
|                   |                            |                                 |                 |              |              |          |              |    |            |        |     |      |   |   |
|                   |                            | b7 b0                           |                 |              |              |          | L            |    |            | _      | L   |      |   | _ |
| ASRB              | Arithmetic Shift Right B   |                                 | INH             | 371D         | _            | 2        | [-           | _  | _          | _      | Δ   | Δ    | Δ | Δ |
|                   |                            |                                 |                 |              |              |          |              |    |            |        |     |      |   |   |
|                   |                            |                                 |                 |              |              |          |              |    |            |        |     |      |   |   |
| ASRD              | Arithmetic Shift Right D   |                                 | INH             | 27FD         | <u> </u>     | 2        | 1-           | _  | _          | _      | Δ   | Δ    | Δ | Δ |
|                   |                            |                                 |                 |              |              |          |              |    |            |        |     |      |   |   |
|                   |                            | b15                             |                 |              |              |          |              |    |            |        |     |      |   |   |
| ASRE              | Arithmetic Shift Right E   |                                 | INH             | 277D         | <u> </u>     | 2        | -            | _  | _          | _      | Δ   | Δ    | Δ | Δ |
|                   |                            | $ \longrightarrow -$            |                 |              |              |          |              |    |            |        |     |      |   |   |
|                   |                            | □ □ □ □ C                       |                 |              |              |          |              |    |            |        |     |      |   |   |
|                   |                            |                                 |                 |              |              |          |              |    |            |        |     |      |   |   |

| Mnemonic         | Operation                               | Description                             | Address              |              | Instruction        |        |              |    |     | nditio | n C          | ode | S |   |
|------------------|-----------------------------------------|-----------------------------------------|----------------------|--------------|--------------------|--------|--------------|----|-----|--------|--------------|-----|---|---|
|                  |                                         |                                         | Mode                 | Opcode       | Operand            | Cycles | s            | ΜV | ′ Н | ΕV     | N            | Z   | ٧ | С |
| ASRM             | Arithmetic Shift Right                  |                                         | INH                  | 27BA         | _                  | 4      | <b> </b>     | _  | '-  | Δ      | Δ            | _   | _ | Δ |
|                  | AM                                      |                                         |                      |              |                    |        |              |    |     |        |              |     |   |   |
| ASRW             | Arithmetic Shift Right                  |                                         | IND16, X             | 270D         | 9999               | 8      | -            | _  | -   | _      | Δ            | Δ   | Δ | Δ |
|                  | Word                                    |                                         | IND16, Y<br>IND16, Z | 271D<br>272D | 9999               | 8      |              |    |     |        |              |     |   |   |
|                  |                                         | b15 b0                                  | EXT                  | 272D<br>273D | gggg<br>hh ll      | 8<br>8 |              |    |     |        |              |     |   |   |
| BCC <sup>4</sup> | Branch if Carry Clear                   | If C = 0, branch                        | REL8                 | B4           | rr                 | 6, 2   | <del> </del> | _  | _   | _      | <del> </del> | _   | _ | _ |
|                  |                                         | •                                       |                      |              |                    |        |              |    |     |        |              |     | _ |   |
| BCLR             | Clear Bit(s)                            | (M) • (Mask) ⇒ M                        | IND16, X<br>IND16, Y | 08<br>18     | mm gggg<br>mm gggg | 8<br>8 | _            | _  |     | _      | $\Delta$     | Δ   | 0 | _ |
|                  |                                         |                                         | IND16, 1             | 28           | mm gggg            | 8      |              |    |     |        |              |     |   |   |
|                  |                                         |                                         | EXT                  | 38           | mm hh ll           | 8      |              |    |     |        |              |     |   |   |
|                  |                                         |                                         | IND8, X              | 1708         | mm ff              | 8      |              |    |     |        |              |     |   |   |
|                  |                                         |                                         | IND8, Y              | 1718         | mm ff              | 8      |              |    |     |        |              |     |   |   |
|                  |                                         |                                         | IND8, Z              | 1728         | mm ff              | 8      |              |    |     |        |              |     |   |   |
| BCLRW            | Clear Bit(s) Word                       | (M : M + 1) • (Mask) ⇒                  | IND16, X             | 2708         | 9999               | 10     | -            | _  | _   | _      | Δ            | Δ   | 0 | _ |
|                  |                                         | M : M + 1                               | IND16, Y             | 2718         | mmmm<br>gggg       | 10     |              |    |     |        |              |     |   |   |
|                  |                                         |                                         | IND16, Z             | 2728         | mmmm<br>9999       | 10     |              |    |     |        |              |     |   |   |
|                  |                                         |                                         | EXT                  | 2738         | mmmm<br>hh ll      | 10     |              |    |     |        |              |     |   |   |
|                  |                                         |                                         |                      |              | mmmm               |        |              |    |     |        |              |     |   |   |
| BCS <sup>4</sup> | Branch if Carry Set                     | If C = 1, branch                        | REL8                 | B5           | rr                 | 6, 2   | -            | _  | _   | _      | -            | _   | _ | _ |
| BEQ <sup>4</sup> | Branch if Equal                         | If Z = 1, branch                        | REL8                 | В7           | rr                 | 6, 2   | -            | _  | -   | _      | -            | _   | _ | _ |
| BGE <sup>4</sup> | Branch if Greater Than or Equal to Zero | If N ⊕ V = 0, branch                    | REL8                 | ВС           | rr                 | 6, 2   | -            | -  | -   | _      | -            | -   | - | - |
| BGND             | Enter Background De-                    | If BDM enabled                          | INH                  | 37A6         | _                  | _      | -            | _  | -   | _      | _            | _   | _ | _ |
|                  | bug Mode                                | enter BDM;<br>else, illegal instruction |                      |              |                    |        |              |    |     |        |              |     |   |   |
| BGT <sup>4</sup> | Branch if Greater Than<br>Zero          | If $Z + (N \oplus V) = 0$ , branch      | REL8                 | BE           | rr                 | 6, 2   | _            | _  |     | _      | _            | _   | _ | _ |
| BHI <sup>4</sup> | Branch if Higher                        | If C + Z = 0, branch                    | REL8                 | B2           | rr                 | 6, 2   | _            | _  | _   | _      | _            | _   | _ | _ |
| BITA             | Bit Test A                              | (A) • (M)                               | IND8, X              | 49           | ff                 | 6      | -            | _  | -   | _      | Δ            | Δ   | 0 | _ |
|                  |                                         |                                         | IND8, Y              | 59           | ff                 | 6      |              |    |     |        |              |     |   |   |
|                  |                                         |                                         | IND8, Z<br>IMM8      | 69<br>79     | ff<br>ii           | 6<br>2 |              |    |     |        |              |     |   |   |
|                  |                                         |                                         | IND16, X             | 1749         | 9999               | 6      |              |    |     |        |              |     |   |   |
|                  |                                         |                                         | IND16, Y             | 1759         | 9999               | 6      |              |    |     |        |              |     |   |   |
|                  |                                         |                                         | IND16, Z             | 1769         | 9999               | 6      |              |    |     |        |              |     |   |   |
|                  |                                         |                                         | EXT                  | 1779         | hh II              | 6      |              |    |     |        |              |     |   |   |
|                  |                                         |                                         | E, X                 | 2749         | _                  | 6      |              |    |     |        |              |     |   |   |
|                  |                                         |                                         | E, Y<br>E, Z         | 2759<br>2769 | _                  | 6<br>6 |              |    |     |        |              |     |   |   |
| BITB             | Bit Test B                              | (B) • (M)                               | IND8, X              | C9           | ff                 | 6      | -            | _  | _   |        | Δ            | Δ   | 0 | _ |
| 5115             | Dit 100t B                              | (5) (111)                               | IND8, Y              | D9           | ff                 | 6      |              |    |     |        | -            | _   | Ü |   |
|                  |                                         |                                         | IND8, Z              | E9           | ff                 | 6      |              |    |     |        |              |     |   |   |
|                  |                                         |                                         | IMM8                 | F9           | ii                 | 2      |              |    |     |        |              |     |   |   |
|                  |                                         |                                         | IND16, X             | 17C9         | 9999               | 6      |              |    |     |        |              |     |   |   |
|                  |                                         |                                         | IND16, Y             | 17D9         | 9999               | 6      |              |    |     |        |              |     |   |   |
|                  |                                         |                                         | IND16, Z<br>EXT      | 17E9<br>17F9 | gggg<br>hh ll      | 6<br>6 |              |    |     |        |              |     |   |   |
|                  |                                         |                                         | E, X                 | 27C9         |                    | 6      |              |    |     |        |              |     |   |   |
|                  |                                         |                                         | E, Y                 | 27D9         | _                  | 6      |              |    |     |        |              |     |   |   |
|                  |                                         |                                         | E, Z                 | 27E9         | -                  | 6      |              |    |     |        |              |     |   |   |
| BLE <sup>4</sup> | Branch if Less Than or<br>Equal to Zero | If Z + (N ⊕ V) = 1, branch              | REL8                 | BF           | rr                 | 6, 2   | -            | _  | _   | _      | -            | _   | _ | _ |
| BLS <sup>4</sup> | Branch if Lower or<br>Same              | If C + Z = 1, branch                    | REL8                 | В3           | rr                 | 6, 2   | -            | _  | _   | _      | -            | _   | _ | _ |
| BLT <sup>4</sup> | Branch if Less Than<br>Zero             | If N ⊕ V = 1, branch                    | REL8                 | BD           | rr                 | 6, 2   | -            | _  | _   | _      | -            | _   | _ | _ |
| BMI <sup>4</sup> | Branch if Minus                         | If N = 1, branch                        | REL8                 | BB           | rr                 | 6, 2   | -            | _  | -   | _      | -            | _   | _ | _ |
| BNE <sup>4</sup> | Branch if Not Equal                     | If Z = 0, branch                        | REL8                 | B6           | rr                 | 6, 2   | -            | _  | _   | _      | 1-           | _   | _ | _ |

| Mnemonic           | Operation                   | Description                                   | Address  |        | Instruction                   |        |              |    | Cor | ditio | n C                                              | odes | 5 |   |
|--------------------|-----------------------------|-----------------------------------------------|----------|--------|-------------------------------|--------|--------------|----|-----|-------|--------------------------------------------------|------|---|---|
|                    |                             |                                               | Mode     | Opcode | Operand                       | Cycles | s            | Мν | ' H | E۷    | N                                                | Z    | ٧ | С |
| BPL <sup>4</sup>   | Branch if Plus              | If N = 0, branch                              | REL8     | BA     | rr                            | 6, 2   | _            | _  | '-  | _     | _                                                | _    | _ | = |
| BRA                | Branch Always               | If 1 = 1, branch                              | REL8     | B0     | rr                            | 6      | -            | _  | _   | _     | _                                                | _    | _ | = |
| BRCLR <sup>4</sup> | Branch if Bit(s) Clear      | If (M) • (Mask) = 0, branch                   | IND8, X  | СВ     | mm ff rr                      | 10, 12 | _            | _  | _   | _     | _                                                | _    | _ | _ |
| BRCLR.             | Branon ii Bit(o) Gloai      | ii (iii) (iiidoit) = 0, bidiioii              | IND8, Y  | DB     | mm ff rr                      | 10, 12 |              |    |     |       |                                                  |      |   |   |
|                    |                             |                                               | IND8, Z  | EB     | mm ff rr                      | 10, 12 |              |    |     |       |                                                  |      |   |   |
|                    |                             |                                               | IND16, X | 0A     | mm                            | 10, 12 |              |    |     |       |                                                  |      |   |   |
|                    |                             |                                               | INDIO, X | 0/1    | gggg rrrr                     | 10, 14 |              |    |     |       |                                                  |      |   |   |
|                    |                             |                                               | IND16, Y | 1A     | mm                            | 10, 14 |              |    |     |       |                                                  |      |   |   |
|                    |                             |                                               | IND16, Z | 2A     | gggg rrrr                     | 10, 14 |              |    |     |       |                                                  |      |   |   |
|                    |                             |                                               | EXT      | ЗА     | gggg rrrr<br>mm hh ll<br>rrrr | 10, 14 |              |    |     |       |                                                  |      |   |   |
| BRN                | Branch Never                | If 1 = 0, branch                              | REL8     | B1     | rr                            | 2      | -            | _  | _   | _     | <del>                                     </del> | _    | _ | _ |
|                    | Branch if Bit(s) Set        | If $(\overline{M}) \cdot (Mask) = 0$ , branch | IND8, X  | 8B     | mm ff rr                      | 10, 12 | _            | _  | _   | _     |                                                  | _    | _ | _ |
| BRSET <sup>4</sup> | Branon ii Bit(3) Oct        | ii (iii) · (iviasit) = 0, branon              | IND8, Y  | 9B     | mm ff rr                      | 10, 12 |              |    |     |       |                                                  |      |   |   |
|                    |                             |                                               | IND8, Z  | AB     | mm ff rr                      | 10, 12 |              |    |     |       |                                                  |      |   |   |
|                    |                             |                                               | IND16, Z | OB     | mm                            | 10, 12 |              |    |     |       |                                                  |      |   |   |
|                    |                             |                                               | INDIO, A | 05     |                               | 10, 14 |              |    |     |       |                                                  |      |   |   |
|                    |                             |                                               | IND16, Y | 1B     | gggg rrrr<br>mm               | 10, 14 |              |    |     |       |                                                  |      |   |   |
|                    |                             |                                               | IND16, Z | 2B     | gggg rrrr<br>mm               | 10, 14 |              |    |     |       |                                                  |      |   |   |
|                    |                             |                                               | FVT      | 20     | gggg rrrr                     | 10 11  |              |    |     |       |                                                  |      |   |   |
|                    |                             |                                               | EXT      | 3B     | mm hh ll<br>rrrr              | 10, 14 |              |    |     |       |                                                  |      |   |   |
| BSET               | Set Bit(s)                  | (M) • (Mask) ⇒ M                              | IND16, X | 09     | mm gggg                       | 8      | _            | _  | _   | _     | Δ                                                | Δ    | 0 | = |
|                    |                             |                                               | IND16, Y | 19     | mm gggg                       | 8      |              |    |     |       |                                                  |      |   |   |
|                    |                             |                                               | IND16, Z | 29     | mm gggg                       | 8      |              |    |     |       |                                                  |      |   |   |
|                    |                             |                                               | EXT      | 39     | mm hh ll                      | 8      |              |    |     |       |                                                  |      |   |   |
|                    |                             |                                               | IND8, X  | 1709   | mm ff                         | 8      |              |    |     |       |                                                  |      |   |   |
|                    |                             |                                               | IND8, Y  | 1719   | mm ff                         | 8      |              |    |     |       |                                                  |      |   |   |
|                    |                             |                                               | IND8, Z  | 1729   | mm ff                         | 8      |              |    |     |       |                                                  |      |   |   |
| BSETW              | Set Bit(s) in Word          | (M : M + 1) • (Mask)                          | IND16, X | 2709   | 9999                          | 10     | -            | _  | _   | _     | Δ                                                | Δ    | 0 | _ |
|                    |                             | ⇒ M : M + 1                                   | IND16, Y | 2719   | mmmm<br>gggg                  | 10     |              |    |     |       |                                                  |      |   |   |
|                    |                             |                                               | IND16, Z | 2729   | mmmm<br>gggg                  | 10     |              |    |     |       |                                                  |      |   |   |
|                    |                             |                                               | EXT      | 2739   | mmmm<br>hh II                 | 10     |              |    |     |       |                                                  |      |   |   |
|                    |                             |                                               |          |        | mmmm                          |        |              |    |     |       |                                                  |      |   |   |
| BSR                | Branch to Subroutine        | (PK : PC) – 2 ⇒ PK : PC                       | REL8     | 36     | rr                            | 10     | -            | _  | _   | _     | -                                                | _    | _ | _ |
|                    |                             | Push (PC)                                     |          |        |                               |        |              |    |     |       |                                                  |      |   |   |
|                    |                             | $(SK : SP) - 2 \Rightarrow SK : SP$           |          |        |                               |        |              |    |     |       |                                                  |      |   |   |
|                    |                             | Push (CCR)                                    |          |        |                               |        |              |    |     |       |                                                  |      |   |   |
|                    |                             | $(SK : SP) - 2 \Rightarrow SK : SP$           |          |        |                               |        |              |    |     |       |                                                  |      |   |   |
|                    |                             | $(PK:PC) + Offset \Rightarrow PK:PC$          |          |        |                               |        |              |    |     |       |                                                  |      |   |   |
| BVC <sup>4</sup>   | Branch if Overflow<br>Clear | If V = 0, branch                              | REL8     | B8     | rr                            | 6, 2   | _            | _  | _   | _     | _                                                | _    | _ | _ |
| BVS <sup>4</sup>   | Branch if Overflow Set      | If V = 1, branch                              | REL8     | B9     | rr                            | 6, 2   | -            | _  | _   | _     | -                                                | _    | _ | = |
| CBA                | Compare A to B              | (A) – (B)                                     | INH      | 371B   | _                             | 2      | <b>—</b>     | _  | _   | _     | Δ                                                | Δ    | Δ | Δ |
| CLR                | Clear Memory                | \$00 ⇒ M                                      | IND8, X  | 05     | ff                            | 4      | <b>—</b>     | _  | _   | _     | 0                                                | 1    | 0 | 0 |
|                    |                             |                                               | IND8, Y  | 15     | ff                            | 4      |              |    |     |       |                                                  |      |   |   |
|                    |                             |                                               | IND8, Z  | 25     | ff                            | 4      |              |    |     |       |                                                  |      |   |   |
|                    |                             |                                               | IND16, X | 1705   | gggg                          | 6      |              |    |     |       |                                                  |      |   |   |
|                    |                             |                                               | IND16, Y | 1715   | 9999                          | 6      |              |    |     |       |                                                  |      |   |   |
|                    |                             |                                               | IND16, Z | 1725   | 9999                          | 6      |              |    |     |       |                                                  |      |   |   |
|                    |                             |                                               | EXT      | 1735   | hh II                         | 6      |              |    |     |       |                                                  |      |   |   |
| CLRA               | Clear A                     | \$00 ⇒ A                                      | INH      | 3705   | _                             | 2      | <u> </u>     | _  | _   | _     | 0                                                | 1    | 0 | 0 |
| CLRB               | Clear B                     | \$00 ⇒ B                                      | INH      | 3715   | _                             | 2      | <del> </del> | _  | _   | _     | 0                                                | 1    | 0 | 0 |
| CLRD               | Clear D                     | \$0000 ⇒ D                                    | INH      | 27F5   | _                             | 2      | -            | _  |     | _     | 0                                                | 1    | 0 | 0 |
|                    |                             |                                               |          |        |                               |        | $\vdash$     | _  | _   | _     |                                                  |      |   |   |
| CLRE               | Clear E                     | \$0000 ⇒ E                                    | INH      | 2775   |                               | 2      | _            | _  |     | _     | 0                                                | 1    | 0 | 0 |
| CLRM               | Clear AM                    | \$000000000 ⇒ AM[32:0]                        | INH      | 27B7   | _                             | 2      | 1-           | 0  | _   | 0     | <b>I</b> —                                       | _    | _ | — |

| Mode                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | Mnemonic | Operation           | Description         | Address |        | Instruction | l      |              |    | Co  | nditio | n C | odes | <br>} | -  |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|---------------------|---------------------|---------|--------|-------------|--------|--------------|----|-----|--------|-----|------|-------|----|
| ND16,     2715   9999   6                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |          |                     |                     | Mode    | Opcode | Operand     | Cycles | s            | Мν | / н | ΕV     | N   | Z    | ٧     | С  |
| IND16, Z   2725   9990   6                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | CLRW     | Clear Memory Word   | \$0000 ⇒ M : M + 1  |         | 2705   | 9999        | 6      | -            | '- | _   | '—     | 0   | 1    | 0     | 0  |
| EXT   2735   mh ii   6   6                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |          |                     |                     |         | 2715   | 9999        | 6      |              |    |     |        |     |      |       |    |
| CMPA   Compare A to Memory   (A) – (M)   NDB, X   48   ff   6   6   − − − − ∆ ∆ ∆ ∆ ∆                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |          |                     |                     |         |        |             | l      |              |    |     |        |     |      |       |    |
| NDB, Y   58                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |          |                     |                     |         |        | hh II       | 6      |              |    |     |        |     |      |       |    |
| NDB, Z   68   ff   6   2   8   1   1748   9999   6   1748   9999   6   1748   9999   6   1748   9999   6   1748   9999   6   1748   9999   6   1748   9999   6   1748   9999   6   1748   9999   6   1748   1748   9999   6   1748   1748   1748   1748   1748   1748   1748   1748   1748   1748   1748   1748   1748   1748   1748   1748   1748   1748   1748   1748   1748   1748   1748   1748   1748   1748   1748   1748   1748   1748   1748   1748   1748   1748   1748   1748   1748   1748   1748   1748   1748   1748   1748   1748   1748   1748   1748   1748   1748   1748   1748   1748   1748   1748   1748   1748   1748   1748   1748   1748   1748   1748   1748   1748   1748   1748   1748   1748   1748   1748   1748   1748   1748   1748   1748   1748   1748   1748   1748   1748   1748   1748   1748   1748   1748   1748   1748   1748   1748   1748   1748   1748   1748   1748   1748   1748   1748   1748   1748   1748   1748   1748   1748   1748   1748   1748   1748   1748   1748   1748   1748   1748   1748   1748   1748   1748   1748   1748   1748   1748   1748   1748   1748   1748   1748   1748   1748   1748   1748   1748   1748   1748   1748   1748   1748   1748   1748   1748   1748   1748   1748   1748   1748   1748   1748   1748   1748   1748   1748   1748   1748   1748   1748   1748   1748   1748   1748   1748   1748   1748   1748   1748   1748   1748   1748   1748   1748   1748   1748   1748   1748   1748   1748   1748   1748   1748   1748   1748   1748   1748   1748   1748   1748   1748   1748   1748   1748   1748   1748   1748   1748   1748   1748   1748   1748   1748   1748   1748   1748   1748   1748   1748   1748   1748   1748   1748   1748   1748   1748   1748   1748   1748   1748   1748   1748   1748   1748   1748   1748   1748   1748   1748   1748   1748   1748   1748   1748   1748   1748   1748   1748   1748   1748   1748   1748   1748   1748   1748   1748   1748   1748   1748   1748   1748   1748   1748   1748   1748   1748   1748   1748   1748   1748   1748   1748   1748   1748   1748   1748   1748   1  | CMPA     | Compare A to Memory | (A) – (M)           | IND8, X | 48     | ff          | 6      | -            | _  | _   | _      | Δ   | Δ    | Δ     | Δ  |
| IMM8   78   ii   2   ND16, X   1748   9999   6   ND16, X   1748   ND16, X   N  |          |                     |                     |         |        | 1           | l      |              |    |     |        |     |      |       |    |
| ND16, X   1748   9999   6   ND16, Y   1788   9999   6   ND16, Z   1768   9999   6   ND16, Z   1768   9999   6   ND16, Z   1768   ND16, Z   2748   - 6   6   ND16, Z   2768   - 6   6   ND16, Z   2768   - 6   ND16, Z   ND16, Z  |          |                     |                     |         |        | I .         | l      |              |    |     |        |     |      |       |    |
| ND16, Y   1758   9999   6     ND16, Z   1768   9999   6     EXT   1778   1h   1   6     EX   2748     6     E. Y   2758     6     ND16, Z   1768   9999   6     EXT   1778   1h   1   6     E. X   2708     10     E. X   2708     2     2   2     E. X   2708     2     2   2     E. X   2708     2     2   2     E. X   2708     2   2     E. X   2708     2   2     E. X   2708     2     E. X   2708     2   2     E. X   2708     2                                                                                                                                                                                                                                                                                   |          |                     |                     | 1       |        |             | l      |              |    |     |        |     |      |       |    |
| ND16, Z   1768   9999   6                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |          |                     |                     |         |        | 1           | l      |              |    |     |        |     |      |       |    |
| EXT                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |          |                     |                     |         |        |             | l      |              |    |     |        |     |      |       |    |
| E, X   2748   −   6   6   −   −   −   −   −   −   −                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |          |                     |                     |         |        |             | l      |              |    |     |        |     |      |       |    |
| E, Y   2758   −   6   6   − − −   Δ Δ Δ Δ Δ Δ Δ Δ Δ Δ Δ Δ Δ Δ Δ                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |          |                     |                     |         |        | nn II       | l      |              |    |     |        |     |      |       |    |
| E, Z   2768   −                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |          |                     |                     |         |        | _           | l      |              |    |     |        |     |      |       |    |
| Compare B to Memory   (B) - (M)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |          |                     |                     |         |        | -           | l      |              |    |     |        |     |      |       |    |
| INDB, Y                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 01100    | 2 2 1               | (5)                 |         |        |             |        |              |    |     |        |     |      |       |    |
| NNDB, Z                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | CMPB     | Compare B to Memory | (B) – (M)           |         |        | 1           | l      | -            | _  |     | _      |     | Δ    | Δ     | Δ  |
| MMA8                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |          |                     |                     |         |        | 1           | l      |              |    |     |        |     |      |       |    |
| ND16, X   17C8   g9g9   6   g9g9   6   g9g9   6   gent   ND16, Y   17D8   g9g9   6   gent   ND16, Y   17D8   g9g9   6   gent   ND16, Y   17D8   g9g9   6   gent   ND16, Y   27D8   Gent   Gent   ND16, Y   Sent   ND16, Y   Sent   Sent   ND16, Y   Sent     |          |                     |                     |         |        | 1           | l      |              |    |     |        |     |      |       |    |
| ND16, Y   17D8   9999   6   6   ND16, Y   17D8   9999   6   ND16, Z   17E8   9999   6   ND16, Z   17E8     |          |                     |                     | 1       |        |             |        |              |    |     |        |     |      |       |    |
| ND16, Z   17EB   999g   6   6                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |          |                     |                     |         |        |             | l      |              |    |     |        |     |      |       |    |
| EXT                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |          |                     |                     |         |        | 1           | l      |              |    |     |        |     |      |       |    |
| E, X   27C8     6   6   6   7   27D8     6   6   6   6   6   6   7   27D8     6   6   6   6   7   27D8     6   6   6   6   7   27D8     6   6   7   27D8     6   6   7   27D8     6   6   7   27D8     6   7   27D8     6   7   27D8     6   7   27D8     7   2   2   2   2   6   6   7   2   2   2   6   6   7   2   2   2   2   6   7   2   2   2   2   2   2   2   2   2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |          |                     |                     |         |        |             | l      |              |    |     |        |     |      |       |    |
| E, Y   27D8   −                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |          |                     |                     |         |        |             | l      |              |    |     |        |     |      |       |    |
| E, Z   27E8     6                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |          |                     |                     |         |        |             | l      |              |    |     |        |     |      |       |    |
| COM                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |          |                     |                     |         |        |             |        |              |    |     |        |     |      |       |    |
| INDB, X   100   ff   8   8   8   8   8   8   8   8                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | COM      | One's Complement    | ¢EE (M) → M         |         |        |             |        |              |    |     |        | Α.  | Α.   |       | -1 |
| IND8, Z   20   ff   8   8   ND16, X   1700   9999   8   8   ND16, Y   1710   9999   8   8   ND16, Y   1710   9999   8   8   ND16, Z   1720   9999   8   8   ND16, Z   1720   9999   8   8   ND16, Z   1720   9999   8   ND16, Z   1720   9999   8   ND16, Z   1720   9999   8   ND16, Z   1720   ND16, Z   2720   ND16, Z   2720   ND16 | COIVI    | One s Complement    | \$1 1 − (IVI) ⇒ IVI |         |        | 1           | l      | -            | _  |     |        |     | Δ    | U     |    |
| IND16, X   1700   9999   8   8   9999   8   8   1720   9999   8   8   1720   9999   8   8   1720   9999   8   8   1720   9999   8   1720   9999   8   1720   9999   8   1720   9999   8   1720   9999   8   1720   9999   8   1720   9999   8   1720   9999   8   1720   9999   8   1720   9999   8   1720   9999   8   1720   9999   8   1720   9999   9   1820   9999   9   1820   9999   1820   9999   1820   9999   1820   9999   1820   9999   1820   9999   1820   9999   1820   9999   1820   9999   1820   9999   1820   9999   1820   9999   1820   9999   1820   9999   1820   9999   1820   9999   1820   9999   1820   9999   1820   9999   1820   9999   1820   9999   1820   9999   1820   9999   1820   9999   1820   9999   1820   9999   1820   9999   1820   9999   1820   9999   1820   9999   1820   9999   1820   9999   1820   9999   1820   9999   1820   9999   1820   9999   1820   9999   1820   9999   1820   9999   1820   9999   1820   9999   1820   9999   1820   9999   1820   9999   1820   9999   1820   9999   1820   9999   1820   9999   1820   9999   1820   9999   1820   9999   1820   9999   1820   9999   1820   9999   1820   9999   1820   9999   1820   9999   1820   9999   1820   9999   1820   9999   1820   9999   1820   9999   1820   9999   1820   9999   1820   9999   1820   9999   1820   9999   1820   9999   1820   9999   1820   9999   1820   9999   1820   9999   1820   9999   1820   9999   1820   9999   1820   9999   1820   9999   1820   9999   1820   9999   1820   9999   1820   9999   1820   9999   1820   9999   1820   9999   1820   9999   1820   9999   1820   9999   1820   9999   1820   9999   1820   9999   1820   9999   1820   9999   1820   9999   1820   9999   1820   9999   1820   9999   1820   9999   1820   9999   1820   9999   1820   9999   1820   9999   1820   9999   1820   9999   1820   9999   1820   9999   1820   9999   1820   9999   1820   9999   1820   9999   1820   9999   1820   9999   1820   9999   1820   9999   1820   9999   1820   9999   1820   9999   1820   9999   1820   9999   1820   9999   1820   9999  |          |                     |                     |         |        | 1           | l      |              |    |     |        |     |      |       |    |
| IND16, Y   1710   9999   8   8   9999   8   8   9999   8   9999   8   9999   8   9999   8   9999   8   9999   8   9999   8   9999   8   9999   8   9999   8   9999   8   9999   8   9999   8   9999   8   9999   8   9999   8   9999   8   9999   8   9999   9                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |          |                     |                     |         |        |             | l      |              |    |     |        |     |      |       |    |
| IND16, Z   1720   9999   8   8   8   8   8   8   8   8                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |          |                     |                     |         |        | 1           | l      |              |    |     |        |     |      |       |    |
| COMA                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |          |                     |                     |         |        | 1           | l      |              |    |     |        |     |      |       |    |
| COMA         One's Complement A         \$FF - (A) ⇒ A         INH         3700         —         2         —         —         Δ         Δ         0         1           COMB         One's Complement B         \$FF - (B) ⇒ B         INH         3710         —         2         —         —         —         Δ         Δ         0         1           COMD         One's Complement COME         \$FFFF - (E) ⇒ E         INH         2770         —         2         —         —         Δ         Δ         0         1           COMW         One's Complement Word         \$FFFF - M: M + 1 ⇒         IND16, X         2700         gggg         8         —         —         —         Δ         Δ         0         1           COMW         One's Complement Word         \$FFFF - M: M + 1 ⇒         IND16, X         2700         gggg         8         —         —         —         Δ         Δ         0         1           COMW         One's Complement Word         \$FFFF - M: M + 1)         IND16, X         2710         gggg         8         —         —         —         —         A         Δ         Δ         Δ         Δ         Δ         Δ         Δ <td< td=""><td></td><td></td><td></td><td></td><td></td><td></td><td>l</td><td></td><td></td><td></td><td></td><td></td><td></td><td></td><td></td></td<>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |          |                     |                     |         |        |             | l      |              |    |     |        |     |      |       |    |
| COMB         One's Complement B         \$FF - (B) ⇒ B         INH         3710         —         2         —         —         A         A         0         1           COMD         One's Complement D         \$FFFF - (D) ⇒ D         INH         27F0         —         2         —         —         A         A         0         1           COME         One's Complement Word         \$FFFF - M : M + 1 ⇒ IND16, X         2770         —         2         —         —         A         A         0         1           COMW         One's Complement Word         \$FFFF - M : M + 1 ⇒ IND16, X         1701         9999         8         —         —         —         A         A         0         1           COMW         One's Complement Word         \$FFFF - M : M + 1 ⇒ IND16, X         1701         9999         8         —         —         —         A         A         0         1           IND16, Z         2720         9999         8         ff         6         —         —         —         A         A         A         A         A         A         A         A         A         A         A         A         A         A         A                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | COMA     | One's Complement A  | \$FF - (Δ) → Δ      |         |        |             |        | ⊨            | _  | _   | _      | Λ   | Λ    |       | 1  |
| COMD         One's Complement D         \$FFFF - (D) ⇒ D         INH         27F0         —         2         —         —         ∆         ∆         0         1           COME         One's Complement B         \$FFFF - (E) ⇒ E         INH         2770         —         2         —         —         ∆         ∆         0         1           COMW         One's Complement Word         SFFFF - M: M + 1 ⇒ IND16, X   2700   9999   8   8   7   2710   9999   8   8   7   2710   9999   8   8   7   2710   9999   8   8   7   2710   9999   8   8   7   2710   9999   8   8   7   2710   9999   8   8   7   2710   9999   8   8   7   2710   9999   8   8   7   2710   9999   8   8   7   2710   9999   8   8   7   2710   9999   8   8   7   2710   9999   8   8   7   2710   9999   9   1   1   1   1   1   1   1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |          |                     |                     |         |        |             |        |              |    |     |        |     |      |       |    |
| COME         One's Complement E         \$FFFF - (E) ⇒ E         INH         2770         —         2         —         —         A         ∆         0         1           COMW         One's Complement Word         \$FFFF - M : M + 1 ⇒ M: M + 1         IND16, X = 2710 = 9999 = 8 m: M + 1 ⇒ M: M: M + 1 ⇒ M: M + 1 ⇒ M:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |          | · .                 |                     |         |        |             |        | ┞            | _  |     |        |     |      |       |    |
| COMW   One's Complement   Word   Word   M : M + 1 ⇒ M : M + 1 ⇒ M : M + 1 ⇒ M : M + 1 ⇒ M : M + 1 ⇒ M : M + 1 ⇒ M : M + 1 ⇒ M : M + 1 ⇒ M : M + 1 ⇒ M : M + 1 ⇒ M : M + 1 ⇒ M : M + 1 ⇒ M : M + 1 ⇒ M : M + 1 ⇒ M : M + 1 ⇒ M : M + 1 ⇒ M : M + 1 ⇒ M : M + 1 ⇒ M : M + 1 ⇒ M : M + 1 ⇒ M : M + 1 ⇒ M : M + 1 ⇒ M : M + 1 ⇒ M : M + 1 ⇒ M : M + 1 ⇒ M : M + 1 ⇒ M : M + 1 ⇒ M : M + 1 ⇒ M : M + 1 ⇒ M : M + 1 ⇒ M : M + 1 ⇒ M : M + 1 ⇒ M : M + 1 ⇒ M : M + 1 ⇒ M : M : M + 1 ⇒ M : M : M + 1 ⇒ M : M : M + 1 ⇒ M : M : M + 1 ⇒ M : M : M + 1 ⇒ M : M : M : M : M : M : M : M : M : M                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |          | •                   |                     |         |        |             |        | -            | _  |     |        |     |      |       |    |
| Word                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |          | · .                 |                     |         |        |             |        | _            |    |     |        |     |      |       |    |
| IND16, Z   2720   g9g9   8   8   8   8   8   8   8   8   8                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | COMW     |                     |                     |         |        |             |        | -            | _  | _   | _      |     | Δ    | 0     | 1  |
| EXT   2730                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |          | Word                | M : M + 1           | 1 '     |        | 1           | l      |              |    |     |        |     |      |       |    |
| CPD         Compare D to Memory         (D) − (M : M + 1)         IND8, X IND8, X IND8, Y 98 ff 6 6 6 6 6 6 6 6 6 6 6 6 6 6 6 6 6 6                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |          |                     |                     |         |        |             |        |              |    |     |        |     |      |       |    |
| IND8, Y   98   ff   6   6                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 000      | 2 2 1               | (5) (11 11 1)       |         |        |             |        |              |    |     |        |     |      |       |    |
| IND8, Z                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | CPD      | Compare D to Memory | (D) - (M : M + 1)   |         |        |             | l      | -            | _  | _   | _      |     | Δ    | Δ     | Δ  |
| E, X   2788     6   6   6   6   6   6   6   6                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |          |                     |                     |         |        | 1           | l      |              |    |     |        |     |      |       |    |
| E, Y   2798     6   6   6   6   6   6   6   6                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |          |                     |                     |         |        | I .         | l      |              |    |     |        |     |      |       |    |
| E, Z   27A8   —   6                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |          |                     |                     | 1       |        | -           | l      |              |    |     |        |     |      |       |    |
| IMM16                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |          |                     |                     |         |        | -           | l      |              |    |     |        |     |      |       |    |
| IND16, X   37C8   gggg   6   ggggg   6   gggggg   6   gggggg   6   gggggg   6   gggggg   6   gggggg   6   gggggggg                                                                                                                                                                                                                                                                                                                                                                                                                                                             |          |                     |                     |         |        | ii bb       | l      |              |    |     |        |     |      |       |    |
| IND16, Y   37D8   gggg   6   gggg   6   EXT   37F8   hh II   6                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |          |                     |                     |         |        | 1           | 1      |              |    |     |        |     |      |       |    |
| IND16, Z   37E8   g9gg   6   hh II   6                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |          |                     |                     |         |        | 1           | l      |              |    |     |        |     |      |       |    |
| CPE   Compare E to Memory   (E) - (M: M + 1)   IMM16   IND16, X   3738   Ijjkk   4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |          |                     |                     |         |        | 1           | l      |              |    |     |        |     |      |       |    |
| CPE         Compare E to Memory         (E) – (M : M + 1)         IMM16 IND16, X 3738 gggg 6 IND16, Y 3758 gggg 6 IND16, Z 3768 gggg 6 EXT 3778 hhII         jijkk 4 — — — — Δ Δ Δ Δ Δ IND16, Y 3758 gggg 6 GEXT 3778 hhII           CPS         Compare SP to Memory         (SP) – (M : M + 1)         IND8, X 4F ff 6 GEXT 174F gggg 6 GEXT 174F gggg 6 GEXT 177F hh II         6                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |          |                     |                     |         |        |             | l      |              |    |     |        |     |      |       |    |
| IND16, X   3748   gggg   6   gggg   6   IND16, Z   3758   gggg   6   IND16, Z   3768   gggg   6   EXT   3778   hhll   6                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | CPF      | Compare E to Memory | (F) – (M · M ± 1)   |         |        |             |        | <del> </del> | _  | _   |        | ٨   | Λ    |       |    |
| IND16, Y   3758   gggg   6   gggg   6   EXT   3778   hhll   6                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 0, 5     | Compare L to Memory | (L) (IVI . IVI + I) |         |        | 1           |        | _            | _  |     | _      | '   | _    |       |    |
| IND16, Z   3768   gggg   6                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |          |                     |                     |         |        | 1           | l      |              |    |     |        |     |      |       |    |
| EXT   3778   hhll   6                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |          |                     |                     |         |        | 1           | l      |              |    |     |        |     |      |       |    |
| CPS Compare SP to Memory (SP) – (M : M + 1) IND8, X 4F ff 6 — — — — A A A A IND8, Y 5F ff 6 IND8, Z 6F ff 6 IND16, X 174F gggg 6 IND16, Y 175F gggg 6 IND16, Z 176F gggg 6 EXT 177F hh II 6                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |          |                     |                     |         |        |             | l      |              |    |     |        |     |      |       |    |
| Memory   IND8, Y   5F   ff   6     6                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | CPS      | Compare SP to       | (SP) – (M : M + 1)  |         |        |             |        | 1=           | _  | _   |        | Λ   | Λ    | Λ     | Λ  |
| IND8, Z 6F ff 6 IND16, X 174F gggg 6 IND16, Y 175F gggg 6 IND16, Z 176F gggg 6 EXT 177F hh II 6                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 5,5      |                     | (5. ) ( 101 1 1)    |         |        | 1           | l      |              |    |     |        |     | _    |       | _  |
| IND16, X 174F gggg 6<br>IND16, Y 175F gggg 6<br>IND16, Z 176F gggg 6<br>EXT 177F hh II 6                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |          |                     |                     |         |        | 1           | l      |              |    |     |        |     |      |       |    |
| IND16, Y   175F   gggg   6   IND16, Z   176F   gggg   6   EXT   177F   hh II   6                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |          |                     |                     |         |        |             | l      |              |    |     |        |     |      |       |    |
| IND16, Z   176F   gggg   6   EXT   177F   hh II   6                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |          |                     |                     |         |        | 1           | l      |              |    |     |        |     |      |       |    |
| EXT   177F   hh II   6                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |          |                     |                     |         |        | 1           | 1      |              |    |     |        |     |      |       |    |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |          |                     |                     |         |        |             | 1      |              |    |     |        |     |      |       |    |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |          |                     |                     | IMM16   | 377F   | jj kk       | 4      |              |    |     |        |     |      |       |    |

| Mnemonic | Operation                   | Description                           | Address              |              | Instruction   |        |                |    | Con | ditio | n Co | odes | 5 |   |
|----------|-----------------------------|---------------------------------------|----------------------|--------------|---------------|--------|----------------|----|-----|-------|------|------|---|---|
|          |                             |                                       | Mode                 | Opcode       | Operand       | Cycles | S              | ΜV | Н   | ΕV    | N    | Z    | ٧ | С |
| CPX      | Compare IX to Memory        | (IX) – (M : M + 1)                    | IND8, X              | 4C           | ff            | 6      | -              | _  | _   | _     | Δ    | Δ    | Δ | Δ |
|          |                             |                                       | IND8, Y              | 5C           | ff<br>"       | 6      |                |    |     |       |      |      |   |   |
|          |                             |                                       | IND8, Z<br>IND16, X  | 6C           | ff            | 6      |                |    |     |       |      |      |   |   |
|          |                             |                                       | IND16, X             | 174C<br>175C | 9999          | 6<br>6 |                |    |     |       |      |      |   |   |
|          |                             |                                       | IND16, 1             | 175C         | 9999<br>9999  | 6      |                |    |     |       |      |      |   |   |
|          |                             |                                       | EXT                  | 177C         | hh II         | 6      |                |    |     |       |      |      |   |   |
|          |                             |                                       | IMM16                | 377C         | jj kk         | 4      |                |    |     |       |      |      |   |   |
| CPY      | Compare IY to Memory        | (IY) – (M : M + 1)                    | IND8, X              | 4D           | ff            | 6      | <del>  -</del> | _  | _   | _     | Δ    | Δ    | Δ | Δ |
|          |                             |                                       | IND8, Y              | 5D           | ff            | 6      |                |    |     |       |      |      |   |   |
|          |                             |                                       | IND8, Z              | 6D           | ff            | 6      |                |    |     |       |      |      |   |   |
|          |                             |                                       | IND16, X             | 174D         | 9999          | 6      |                |    |     |       |      |      |   |   |
|          |                             |                                       | IND16, Y<br>IND16, Z | 175D<br>176D | 9999          | 6<br>6 |                |    |     |       |      |      |   |   |
|          |                             |                                       | EXT                  | 170D         | gggg<br>hh ll | 6      |                |    |     |       |      |      |   |   |
|          |                             |                                       | IMM16                | 377D         | jj kk         | 4      |                |    |     |       |      |      |   |   |
| CPZ      | Compare IZ to Memory        | (IZ) – (M : M + 1)                    | IND8, X              | 4E           | ff            | 6      | -              | _  | _   | _     | Δ    | Δ    | Δ | Δ |
|          |                             | ( ) ( )                               | IND8, Y              | 5E           | ff            | 6      |                |    |     |       |      |      |   |   |
|          |                             |                                       | IND8, Z              | 6E           | ff            | 6      |                |    |     |       |      |      |   |   |
|          |                             |                                       | IND16, X             | 174E         | gggg          | 6      |                |    |     |       |      |      |   |   |
|          |                             |                                       | IND16, Y             | 175E         | 9999          | 6      |                |    |     |       |      |      |   |   |
|          |                             |                                       | IND16, Z             | 176E         | 9999          | 6      |                |    |     |       |      |      |   |   |
|          |                             |                                       | EXT<br>IMM16         | 177E<br>377E | hh II         | 6      |                |    |     |       |      |      |   |   |
| DAA      | Decimal Adjust A            | (Λ)                                   | INH                  | 3775         | jj kk<br>—    | 2      |                |    |     |       |      | Δ    | U | Δ |
|          | 1                           | (A) <sub>10</sub>                     |                      |              |               |        |                |    | _   |       | Δ    |      |   | Δ |
| DEC      | Decrement Memory            | $(M) - \$01 \Rightarrow M$            | IND8, X              | 01           | ff            | 8      | -              | _  | _   | _     | Δ    | Δ    | Δ | _ |
|          |                             |                                       | IND8, Y<br>IND8, Z   | 11<br>21     | ff<br>ff      | 8<br>8 |                |    |     |       |      |      |   |   |
|          |                             |                                       | IND16, Z             | 1701         | 9999          | 8      |                |    |     |       |      |      |   |   |
|          |                             |                                       | IND16, X             | 1711         | 9999          | 8      |                |    |     |       |      |      |   |   |
|          |                             |                                       | IND16, Z             | 1721         | 9999          | 8      |                |    |     |       |      |      |   |   |
|          |                             |                                       | EXT                  | 1731         | hh II         | 8      |                |    |     |       |      |      |   |   |
| DECA     | Decrement A                 | (A) − \$01 ⇒ A                        | INH                  | 3701         | _             | 2      | 1-             | _  | _   | _     | Δ    | Δ    | Δ | _ |
| DECB     | Decrement B                 | (B) – \$01 ⇒ B                        | INH                  | 3711         | _             | 2      | <u> </u>       | _  | _   | _     | Δ    | Δ    | Δ | _ |
| DECW     | Decrement Memory            | (M: M + 1) - \$0001                   | IND16, X             | 2701         | gggg          | 8      | 1-             | _  | _   | _     | Δ    | Δ    | Δ | _ |
|          | Word                        | $\Rightarrow$ M : M + 1               | IND16, Y             | 2711         | 9999          | 8      |                |    |     |       |      |      |   |   |
|          |                             |                                       | IND16, Z             | 2721         | 9999          | 8      |                |    |     |       |      |      |   |   |
|          |                             |                                       | EXT                  | 2731         | hh II         | 8      |                |    |     |       |      |      |   |   |
| EDIV     | Extended Unsigned           | (E : D) / (IX)                        | INH                  | 3728         | _             | 24     | -              | _  | _   | _     | Δ    | Δ    | Δ | Δ |
|          | Divide                      | Quotient ⇒ IX                         |                      |              |               |        |                |    |     |       |      |      |   |   |
| EDIVS    | Extended Cianad Di          | Remainder ⇒ D                         | INH                  | 3729         |               | 20     |                |    |     |       |      |      |   |   |
| EDIVS    | Extended Signed Di-<br>vide | (E : D) / (IX)<br>Quotient ⇒ IX       | IINI                 | 3729         | _             | 38     | -              | _  | _   | _     | Δ    | Δ    | Δ | Δ |
|          | vide                        | Remainder ⇒ ACCD                      |                      |              |               |        |                |    |     |       |      |      |   |   |
| EMUL     | Extended Unsigned           | (E) * (D) ⇒ E : D                     | INH                  | 3725         | _             | 10     | -              | _  | _   | _     | Δ    | Λ    | _ | Λ |
| LIVIOL   | Multiply                    | $(L) \cdot (D) \rightarrow L \cdot D$ |                      | 0720         |               | 10     |                |    |     |       |      |      |   |   |
| EMULS    | Extended Signed Mul-        | (E) * (D) ⇒ E : D                     | INH                  | 3726         | _             | 8      | <del> </del>   | _  | _   | _     | Δ    | Δ    | _ | Δ |
|          | tiply                       | ( , ( ,                               |                      |              |               |        |                |    |     |       | -    | _    |   | _ |
| EORA     | Exclusive OR A              | $(A) \oplus (M) \Rightarrow A$        | IND8, X              | 44           | ff            | 6      | 1—             | _  | _   | _     | Δ    | Δ    | 0 | _ |
|          |                             |                                       | IND8, Y              | 54           | ff            | 6      |                |    |     |       |      |      |   |   |
|          |                             |                                       | IND8, Z              | 64           | ff            | 6      |                |    |     |       |      |      |   |   |
|          |                             |                                       | IMM8                 | 74           | ii            | 2      |                |    |     |       |      |      |   |   |
|          |                             |                                       | IND16, X             | 1744         | 9999          | 6      |                |    |     |       |      |      |   |   |
|          |                             |                                       | IND16, Y<br>IND16, Z | 1754         | 9999          | 6      |                |    |     |       |      |      |   |   |
|          |                             |                                       | EXT                  | 1764<br>1774 | gggg<br>hh ll | 6<br>6 |                |    |     |       |      |      |   |   |
|          |                             |                                       | E, X                 | 2744         | '"'"          | 6      |                |    |     |       |      |      |   |   |
|          |                             |                                       | E, Y                 | 2754         | _             | 6      |                |    |     |       |      |      |   |   |
|          | i l                         |                                       | E, Z                 | 2764         | I             | 6      | 1              |    |     |       | 1    |      |   |   |

| Mnemonic          | Operation                                       | Description                                                  | Address              |              | Instruction         |          |              |    | Con | ditio | n Co | odes | ; |   |
|-------------------|-------------------------------------------------|--------------------------------------------------------------|----------------------|--------------|---------------------|----------|--------------|----|-----|-------|------|------|---|---|
|                   |                                                 |                                                              | Mode                 | Opcode       | Operand             | Cycles   | s            | MV | Н   | ΕV    | N    | Z    | ٧ | С |
| EORB              | Exclusive OR B                                  | $(B) \oplus (M) \Rightarrow B$                               | IND8, X              | C4           | ff                  | 6        | <u> </u>     | _  | _   | _     | Δ    | Δ    | 0 | _ |
|                   |                                                 |                                                              | IND8, Y              | D4           | ff                  | 6        |              |    |     |       |      |      |   |   |
|                   |                                                 |                                                              | IND8, Z              | E4           | ff<br>              | 6        |              |    |     |       |      |      |   |   |
|                   |                                                 |                                                              | IMM8                 | F4<br>17C4   | ii                  | 2        |              |    |     |       |      |      |   |   |
|                   |                                                 |                                                              | IND16, X<br>IND16, Y | 17C4<br>17D4 | 9999                | 6<br>6   |              |    |     |       |      |      |   |   |
|                   |                                                 |                                                              | IND16, 7             | 17E4         | 9999<br>9999        | 6        |              |    |     |       |      |      |   |   |
|                   |                                                 |                                                              | EXT                  | 17F4         | hh II               | 6        |              |    |     |       |      |      |   |   |
|                   |                                                 |                                                              | E, X                 | 27C4         | _                   | 6        |              |    |     |       |      |      |   |   |
|                   |                                                 |                                                              | E, Y                 | 27D4         | _                   | 6        |              |    |     |       |      |      |   |   |
|                   |                                                 |                                                              | E, Z                 | 27E4         | _                   | 6        |              |    |     |       |      |      |   |   |
| EORD              | Exclusive OR D                                  | (D) ⊕ (M : M + 1) ⇒ D                                        | IND8, X              | 84           | ff                  | 6        | <u> </u>     | _  | _   | _     | Δ    | Δ    | 0 | _ |
|                   |                                                 |                                                              | IND8, Y              | 94           | ff                  | 6        |              |    |     |       |      |      |   |   |
|                   |                                                 |                                                              | IND8, Z              | A4           | ff                  | 6        |              |    |     |       |      |      |   |   |
|                   |                                                 |                                                              | E, X                 | 2784         | _                   | 6        |              |    |     |       |      |      |   |   |
|                   |                                                 |                                                              | E, Y                 | 2794         | _                   | 6        |              |    |     |       |      |      |   |   |
|                   |                                                 |                                                              | E, Z                 | 27A4         |                     | 6        |              |    |     |       |      |      |   |   |
|                   |                                                 |                                                              | IMM16                | 37B4         | jjkk                | 4        |              |    |     |       |      |      |   |   |
|                   |                                                 |                                                              | IND16, X<br>IND16, Y | 37C4<br>37D4 | 9999                | 6<br>6   |              |    |     |       |      |      |   |   |
|                   |                                                 |                                                              | IND16, 1             | 37E4         | 9999<br>9999        | 6        |              |    |     |       |      |      |   |   |
|                   |                                                 |                                                              | EXT                  | 37F4         | hhll                | 6        |              |    |     |       |      |      |   |   |
| EORE              | Exclusive OR E                                  | (E) ⊕ (M : M + 1) ⇒ E                                        | IMM16                | 3734         | jj kk               | 4        |              |    |     | _     | Δ    | Δ    | 0 | _ |
| LOKE              | Exclusive OIL E                                 | (L) ⊕ (W : W + 1) ⇒ L                                        | IND16, X             | 3744         | 9999                | 6        |              |    |     |       | ^    | Δ    | U |   |
|                   |                                                 |                                                              | IND16, X             | 3754         | 9999                | 6        |              |    |     |       |      |      |   |   |
|                   |                                                 |                                                              | IND16, Z             | 3764         | 9999                | 6        |              |    |     |       |      |      |   |   |
|                   |                                                 |                                                              | EXT                  | 3774         | hh II               | 6        |              |    |     |       |      |      |   |   |
| FDIV              | Fractional Unsigned Divide                      | $(D) / (IX) \Rightarrow IX$<br>Remainder $\Rightarrow D$     | INH                  | 372B         | _                   | 22       | -            | _  | _   | _     | _    | Δ    | Δ | Δ |
| EMI II O          | _                                               |                                                              | INILI                | 0707         |                     | 0        |              |    |     |       |      |      | _ |   |
| FMULS             | Fractional Signed<br>Multiply                   | $ (E) * (D) \Rightarrow E : D[31:1] $ $ 0 \Rightarrow D[0] $ | INH                  | 3727         | _                   | 8        |              | _  |     | _     | Δ    | Δ    | Δ | Δ |
| IDIV              | Integer Divide                                  | (D) / (IX) ⇒ IX;<br>Remainder ⇒ D                            | INH                  | 372A         | _                   | 22       | -            | _  | _   | _     | _    | Δ    | 0 | Δ |
| INC               | Increment Memory                                | (M) + \$01 ⇒ M                                               | IND8, X              | 03           | ff                  | 8        | -            | _  | _   | _     | Δ    | Δ    | Δ | _ |
|                   |                                                 |                                                              | IND8, Y              | 13           | ff                  | 8        |              |    |     |       |      |      |   |   |
|                   |                                                 |                                                              | IND8, Z              | 23           | ff                  | 8        |              |    |     |       |      |      |   |   |
|                   |                                                 |                                                              | IND16, X             | 1703         | 9999                | 8        |              |    |     |       |      |      |   |   |
|                   |                                                 |                                                              | IND16, Y             | 1713         | 9999                | 8        |              |    |     |       |      |      |   |   |
|                   |                                                 |                                                              | IND16, Z             | 1723         | 9999                | 8        |              |    |     |       |      |      |   |   |
|                   |                                                 |                                                              | EXT                  | 1733         | hh II               | 8        |              |    |     |       |      |      |   |   |
| INCA              | Increment A                                     | (A) + \$01 ⇒ A                                               | INH                  | 3703         | _                   | 2        | _            | _  | _   | _     | Δ    | Δ    | Δ | _ |
| INCB              | Increment B                                     | (B) + \$01 ⇒ B                                               | INH                  | 3713         | _                   | 2        | -            | _  | _   | _     | Δ    | Δ    | Δ | _ |
| INCW              | Increment Memory                                | (M:M+1)+\$0001                                               | IND16, X             | 2703         | 9999                | 8        | -            | _  | _   | _     | Δ    | Δ    | Δ | _ |
|                   | Word                                            | $\Rightarrow$ M : M + 1                                      | IND16, Y             | 2713         | 9999                | 8        |              |    |     |       |      |      |   |   |
|                   |                                                 |                                                              | IND16, Z             | 2723         | 9999                | 8        |              |    |     |       |      |      |   |   |
|                   |                                                 |                                                              | EXT                  | 2733         | hh II               | 8        |              |    |     |       |      |      |   |   |
| JMP               | Jump                                            | ⟨ea⟩ ⇒ PK : PC                                               | IND20, X             | 4B           | zg gggg             | 8        | -            | _  | _   | _     |      | _    | _ | _ |
|                   |                                                 |                                                              | IND20, Y             | 5B           | zg gggg             | 8        |              |    |     |       |      |      |   |   |
|                   |                                                 |                                                              | IND20, Z             | 6B           | zg gggg             | 8        |              |    |     |       |      |      |   |   |
| 100               |                                                 | D 1 (DO)                                                     | EXT20                | 7A           | zb hh ll            | 6        |              |    |     |       |      |      |   |   |
| JSR               | Jump to Subroutine                              | Push (PC)                                                    | IND20, X             | 89           | zg gggg             | 12       | _            | _  | _   | _     | -    | _    | _ | _ |
|                   |                                                 | $(SK : SP) - 2 \Rightarrow SK : SP$<br>Push (CCR)            | IND20, Y<br>IND20, Z | 99           | zg gggg             | 12<br>12 |              |    |     |       |      |      |   |   |
|                   |                                                 | $(SK : SP) - 2 \Rightarrow SK : SP$                          | EXT20                | A9<br>FA     | zg gggg<br>zb hh ll | 10       |              |    |     |       |      |      |   |   |
|                   |                                                 | (SR : SF) = 2 ⇒ SR : SF<br>(ea) ⇒ PK : PC                    | LXIZU                | '^           | 20111111            | 10       |              |    |     |       |      |      |   |   |
| 1                 | Long Branch if Carry                            | If C = 0, branch                                             | REL16                | 3784         | rrrr                | 6, 4     |              |    |     |       |      |      | _ | _ |
| LBCC <sup>4</sup> | Clear                                           | ,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,                      |                      |              | 1111                |          |              |    |     |       |      |      |   |   |
| LBCS <sup>4</sup> | Long Branch if Carry<br>Set                     | If C = 1, branch                                             | REL16                | 3785         | rrrr                | 6, 4     | -            | _  | _   | _     | -    | _    | _ | _ |
| LBEQ <sup>4</sup> | Long Branch if Equal                            | If Z = 1, branch                                             | REL16                | 3787         | rrrr                | 6, 4     | _            | _  | _   | _     | _    |      | _ | = |
| LBEV <sup>4</sup> | Long Branch if EV Set                           | If EV = 1, branch                                            | REL16                | 3791         | rrrr                | 6, 4     | -            | _  | _   | =     | -    | _    | _ | = |
| LBGE <sup>4</sup> | Long Branch if Greater<br>Than or Equal to Zero | If N ⊕ V = 0, branch                                         | REL16                | 378C         | rrrr                | 6, 4     | -            | _  | _   | _     | -    | _    | _ | = |
| LBGT <sup>4</sup> | Long Branch if Greater                          | If $Z + (N \oplus V) = 0$ , branch                           | REL16                | 378E         | rrrr                | 6, 4     | <del> </del> | _  | _   | _     | _    | _    | _ | _ |

| Mnemonic          | Operation                                    | Description                                                                                       | Address                                                                                                                                   |                                                                                                | Instruction                                               |                                                          |               |    | Cor | ditio | n Co | odes | , |   |
|-------------------|----------------------------------------------|---------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------|-----------------------------------------------------------|----------------------------------------------------------|---------------|----|-----|-------|------|------|---|---|
|                   |                                              |                                                                                                   | Mode                                                                                                                                      | Opcode                                                                                         | Operand                                                   | Cycles                                                   | S             | ΜV | Н   | E۷    | N    | Z    | ٧ | С |
| LBHI <sup>4</sup> | Long Branch if Higher                        | If C + Z = 0, branch                                                                              | REL16                                                                                                                                     | 3782                                                                                           | rrrr                                                      | 6, 4                                                     | <del> </del>  | _  | _   | _     | _    | _    | _ | _ |
| LBLE <sup>4</sup> | Long Branch if Less<br>Than or Equal to Zero | If $Z \div (N \oplus V) = 1$ , branch                                                             | REL16                                                                                                                                     | 378F                                                                                           | rrrr                                                      | 6, 4                                                     | -             | _  | _   | _     | _    | _    | _ | _ |
| LBLS <sup>4</sup> | Long Branch if Lower or Same                 | If C + Z = 1, branch                                                                              | REL16                                                                                                                                     | 3783                                                                                           | rrrr                                                      | 6, 4                                                     | -             | _  | _   | _     | _    | _    | = | = |
| LBLT <sup>4</sup> | Long Branch if Less<br>Than Zero             | If N ⊕ V = 1, branch                                                                              | REL16                                                                                                                                     | 378D                                                                                           | rrrr                                                      | 6, 4                                                     | -             | _  | _   | _     | _    | _    | = | = |
| LBMI <sup>4</sup> | Long Branch if Minus                         | If N = 1, branch                                                                                  | REL16                                                                                                                                     | 378B                                                                                           | rrrr                                                      | 6, 4                                                     | -             | _  | _   | _     | _    | _    | = | = |
| LBMV <sup>4</sup> | Long Branch if MV Set                        | If MV = 1, branch                                                                                 | REL16                                                                                                                                     | 3790                                                                                           | rrrr                                                      | 6, 4                                                     | 1-            | _  | _   | _     | _    | _    | _ | _ |
| LBNE <sup>4</sup> | Long Branch if Not<br>Equal                  | If Z = 0, branch                                                                                  | REL16                                                                                                                                     | 3786                                                                                           | rrrr                                                      | 6, 4                                                     | -             | _  | _   | _     | _    | _    | = | = |
| LBPL <sup>4</sup> | Long Branch if Plus                          | If N = 0, branch                                                                                  | REL16                                                                                                                                     | 378A                                                                                           | rrrr                                                      | 6, 4                                                     | <del> </del>  | _  | _   | _     | _    | _    | _ | = |
| LBRA              | Long Branch Always                           | If 1 = 1, branch                                                                                  | REL16                                                                                                                                     | 3780                                                                                           | rrrr                                                      | 6                                                        | <del> -</del> | _  | _   | _     | _    | _    | _ | _ |
| LBRN              | Long Branch Never                            | If 1 = 0, branch                                                                                  | REL16                                                                                                                                     | 3781                                                                                           | rrrr                                                      | 6                                                        | <del> -</del> | _  | _   | _     | _    | _    | _ | = |
| LBSR              | Long Branch to<br>Subroutine                 | Push (PC) (SK : SP) – 2 ⇒ SK : SP Push (CCR) (SK : SP) – 2 ⇒ SK : SP (PK : PC) + Offset ⇒ PK : PC | REL16                                                                                                                                     | 27F9                                                                                           | rrrr                                                      | 10                                                       | _             | _  | _   | _     | _    | _    | _ | _ |
| LBVC <sup>4</sup> | Long Branch if<br>Overflow Clear             | If V = 0, branch                                                                                  | REL16                                                                                                                                     | 3788                                                                                           | rrrr                                                      | 6, 4                                                     | -             | _  | _   | _     | _    | _    | _ | _ |
| LBVS <sup>4</sup> | Long Branch if<br>Overflow Set               | If V = 1, branch                                                                                  | REL16                                                                                                                                     | 3789                                                                                           | rrrr                                                      | 6, 4                                                     | _             | _  | _   | _     | _    | _    | _ |   |
| LDAA              | Load A  Load B                               | $(M) \Rightarrow A$ $(M) \Rightarrow B$                                                           | IND8, X<br>IND8, Y<br>IND8, Z<br>IMM8<br>IND16, X<br>IND16, Y<br>IND16, Z<br>EXT<br>E, X<br>E, Y<br>E, Z<br>IND8, X<br>IND8, Y<br>IND8, Z | 45<br>55<br>65<br>75<br>1745<br>1755<br>1765<br>1775<br>2745<br>2755<br>2765<br>C5<br>D5<br>E5 | ff ff ff ii gggg gggg gggg hh II — ff ff                  | 6<br>6<br>6<br>2<br>6<br>6<br>6<br>6<br>6<br>6<br>6<br>6 | _             | _  | _   |       | Δ    | Δ    | 0 | _ |
|                   |                                              |                                                                                                   | IMM8<br>IND16, X<br>IND16, Y<br>IND16, Z<br>EXT<br>E, X<br>E, Y<br>E, Z                                                                   | F5<br>17C5<br>17D5<br>17E5<br>17F5<br>27C5<br>27D5<br>27E5                                     | ii<br>9999<br>9999<br>9999<br>hh II<br>—                  | 2<br>6<br>6<br>6<br>6<br>6                               |               |    |     |       |      |      |   |   |
| LDD               | Load D                                       | (M : M + 1) ⇒ D                                                                                   | IND8, X<br>IND8, Y<br>IND8, Z<br>E, X<br>E, Y<br>E, Z<br>IMM16<br>IND16, X<br>IND16, Y<br>IND16, Z<br>EXT                                 | 85<br>95<br>A5<br>2785<br>2785<br>27A5<br>37B5<br>37C5<br>37D5<br>37E5<br>37F5                 | ff<br>ff<br>ff<br>—<br>—<br>jj kk<br>9999<br>9999<br>9999 | 6<br>6<br>6<br>6<br>6<br>4<br>6<br>6<br>6                |               |    | _   | _     | Δ    | Δ    | 0 |   |
| LDE               | Load E                                       | (M : M + 1) ⇒ E                                                                                   | IMM16<br>IND16, X<br>IND16, Y<br>IND16, Z<br>EXT                                                                                          | 3735<br>3745<br>3755<br>3765<br>3775                                                           | jj kk<br>9999<br>9999<br>9999<br>hh ll                    | 4<br>6<br>6<br>6                                         | _             | _  | _   | _     | Δ    | Δ    | 0 | _ |
| LDED              | Load Concatenated<br>E and D                 | $(M:M+1)\Rightarrow E$ $(M+2:M+3)\Rightarrow D$                                                   | EXT                                                                                                                                       | 2771                                                                                           | hh II                                                     | 8                                                        | -             | _  | _   | _     | _    | _    | = | = |

| Mnemonic | Operation             | Description                     | Address              |              | Instruction    |        |              |   | Со  | nditio | on C | ode | s |   |
|----------|-----------------------|---------------------------------|----------------------|--------------|----------------|--------|--------------|---|-----|--------|------|-----|---|---|
|          |                       |                                 | Mode                 | Opcode       | Operand        | Cycles | s            | M | V H | EV     | N    | Z   | ٧ | С |
| LDHI     | Initialize H and I    | $(M:M+1)\chi \Rightarrow HR$    | EXT                  | 27B0         | _              | 8      | 1-           | - |     |        | -    | _   | _ | _ |
|          |                       | $(M:M+1)_Y\Rightarrow IR$       |                      |              |                |        |              |   |     |        |      |     |   |   |
| LDS      | Load SP               | (M : M + 1) ⇒ SP                | IND8, X              | CF           | ff             | 6      | 1-           | - |     | -      | Δ    | Δ   | 0 |   |
|          |                       |                                 | IND8, Y              | DF           | ff             | 6      |              |   |     |        |      |     |   |   |
|          |                       |                                 | IND8, Z              | EF           | ff             | 6      |              |   |     |        |      |     |   |   |
|          |                       |                                 | IND16, X             | 17CF         | 9999           | 6      |              |   |     |        |      |     |   |   |
|          |                       |                                 | IND16, Y<br>IND16, Z | 17DF<br>17EF | 9999<br>9999   | 6<br>6 |              |   |     |        |      |     |   |   |
|          |                       |                                 | EXT                  | 17FF         | hh II          | 6      |              |   |     |        |      |     |   |   |
|          |                       |                                 | IMM16                | 37BF         | jj kk          | 4      |              |   |     |        |      |     |   |   |
| LDX      | Load IX               | (M : M + 1) ⇒ IX                | IND8, X              | CC           | ff             | 6      | 1-           | - |     | -      | Δ    | Δ   | 0 |   |
|          |                       |                                 | IND8, Y              | DC           | ff             | 6      |              |   |     |        |      |     |   |   |
|          |                       |                                 | IND8, Z              | EC           | ff             | 6      |              |   |     |        |      |     |   |   |
|          |                       |                                 | IND16, X             | 17CC         | 9999           | 6      |              |   |     |        |      |     |   |   |
|          |                       |                                 | IND16, Y<br>IND16, Z | 17DC<br>17EC | 9999           | 6<br>6 |              |   |     |        |      |     |   |   |
|          |                       |                                 | EXT                  | 17EC         | gggg<br>hh ll  | 6      |              |   |     |        |      |     |   |   |
|          |                       |                                 | IMM16                | 37BC         | jj kk          | 4      |              |   |     |        |      |     |   |   |
| LDY      | Load IY               | (M : M + 1) ⇒ IY                | IND8, X              | CD           | ff             | 6      | 1-           | _ | _   | _      | Δ    | Δ   | 0 | = |
|          |                       | ,                               | IND8, Y              | DD           | ff             | 6      |              |   |     |        |      |     |   |   |
|          |                       |                                 | IND8, Z              | ED           | ff             | 6      |              |   |     |        |      |     |   |   |
|          |                       |                                 | IND16, X             | 17CD         | 9999           | 6      |              |   |     |        |      |     |   |   |
|          |                       |                                 | IND16, Y             | 17DD         | 9999           | 6      |              |   |     |        |      |     |   |   |
|          |                       |                                 | IND16, Z             | 17ED         | 9999           | 6      |              |   |     |        |      |     |   |   |
|          |                       |                                 | EXT<br>IMM16         | 17FD<br>37BD | hh II<br>jj kk | 6<br>4 |              |   |     |        |      |     |   |   |
| LDZ      | Load IZ               | (M : M + 1) ⇒ IZ                | IND8, X              | CE           | ff             | 6      | -            | _ |     |        | Δ    | Δ   | 0 |   |
| LDZ      | Load IZ               | (IVI . IVI + I) → IZ            | IND8, Y              | DE           | ff             | 6      |              |   |     |        | 4    | Δ   | U |   |
|          |                       |                                 | IND8, Z              | EE           | ff             | 6      |              |   |     |        |      |     |   |   |
|          |                       |                                 | IND16, X             | 17CE         | gggg           | 6      |              |   |     |        |      |     |   |   |
|          |                       |                                 | IND16, Y             | 17DE         | gggg           | 6      |              |   |     |        |      |     |   |   |
|          |                       |                                 | IND16, Z             | 17EE         | 9999           | 6      |              |   |     |        |      |     |   |   |
|          |                       |                                 | EXT                  | 17FE         | hh II          | 6      |              |   |     |        |      |     |   |   |
| LPSTOP   | Low Dower Cton        | If S                            | IMM16<br>INH         | 37BE         | jj kk          | 4 20   |              |   |     |        |      |     |   |   |
| LPSTOP   | Low Power Stop        | then STOP                       | IINI                 | 27F1         | _              | 4, 20  | -            |   |     | _      | -    | _   | _ | _ |
|          |                       | else NOP                        |                      |              |                |        |              |   |     |        |      |     |   |   |
| LSR      | Logical Shift Right   |                                 | IND8, X              | 0F           | ff             | 8      | +            | _ |     | _      | 0    | Δ   | Δ | Δ |
|          |                       | <b>──</b>                       | IND8, Y              | 1F           | ff             | 8      |              |   |     |        |      |     |   |   |
|          |                       | 0-)                             | IND8, Z              | 2F           | ff             | 8      |              |   |     |        |      |     |   |   |
|          |                       | D/ DU                           | IND16, X             | 170F         | 9999           | 8      |              |   |     |        |      |     |   |   |
|          |                       |                                 | IND16, Y             | 171F         | 9999           | 8      |              |   |     |        |      |     |   |   |
|          |                       |                                 | IND16, Z             | 172F         | 9999           | 8      |              |   |     |        |      |     |   |   |
| LSRA     | Logical Shift Right A |                                 | EXT<br>INH           | 173F<br>370F | hh II          | 2      |              |   |     |        | _    |     |   |   |
| LSKA     | Logicai Shiit Right A |                                 | IINI                 | 370F         | _              | 2      | -            |   | _   | _      | 0    | Δ   | Δ | Δ |
|          |                       | → → → → → → C                   |                      |              |                |        |              |   |     |        |      |     |   |   |
|          |                       | b7 b0                           |                      |              |                |        |              |   |     |        |      |     |   |   |
| LSRB     | Logical Shift Right B |                                 | INH                  | 371F         | _              | 2      | -            | _ |     | -      | 0    | Δ   | Δ | Δ |
|          |                       |                                 |                      |              |                |        |              |   |     |        |      |     |   |   |
|          |                       | 0                               |                      |              |                |        |              |   |     |        |      |     |   |   |
| LSRD     | Logical Shift Right D |                                 | INH                  | 27FF         | _              | 2      | 1-           | _ |     |        | 0    | Δ   | Δ | Δ |
|          |                       |                                 |                      |              |                |        |              |   |     |        |      |     |   |   |
|          |                       | 0→☐☐ ☐☐ C                       |                      |              |                |        |              |   |     |        |      |     |   |   |
| LSRE     | Logical Shift Right E |                                 | INH                  | 277F         | _              | 2      | 1-           | _ | _   |        | 0    | Δ   | Δ | Δ |
|          | -                     | $\longrightarrow\hspace{0.5cm}$ |                      |              |                |        |              |   |     |        |      |     |   |   |
|          |                       | 0                               |                      |              |                |        |              |   |     |        |      |     |   |   |
| LSRW     | Logical Shift Right   | 0.00                            | IND16, X             | 270F         | 9999           | 8      | <del> </del> | _ |     |        | 0    | Δ   | Δ | Δ |
|          | Word                  |                                 | IND16, X             | 271F         | 9999           | 8      |              |   |     |        |      | _   | _ |   |
|          |                       | 0→□□□□→□                        | IND16, Z             | 272F         | 9999           | 8      |              |   |     |        |      |     |   |   |
|          |                       | b15 b0                          | EXT                  | 273F         | hh II          | 8      |              |   |     |        |      |     |   |   |
|          | 1                     |                                 | 1                    | 1            | 1              | 1      | -            |   |     |        |      |     |   |   |

| Mnemonic     | Operation                                                | Description                                                                                                                                                                                        | Address                                                                                                   |                                                                                | Instruction                                                | l .                                       |          |    | Con | ditio | n Co | odes                    | ;                       |                         |
|--------------|----------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------|------------------------------------------------------------|-------------------------------------------|----------|----|-----|-------|------|-------------------------|-------------------------|-------------------------|
|              |                                                          |                                                                                                                                                                                                    | Mode                                                                                                      | Opcode                                                                         | Operand                                                    | Cycles                                    | s        | ΜV | Н   | ΕV    | N    | Z                       | ٧                       | С                       |
| MAC          | Multiply and<br>Accumulate<br>Signed 16-Bit<br>Fractions | $(HR)*(IR)\Rightarrow E:D$ $(AM)+(E:D)\Rightarrow AM$ $Qualified (IX)\Rightarrow IX$ $Qualified (IY)\Rightarrow IY$ $(HR)\Rightarrow IZ$ $(M:M+1)\chi\Rightarrow HR$ $(M:M+1)\gamma\Rightarrow IR$ | IMM8                                                                                                      | 7B                                                                             | xoyo                                                       | 12                                        | _        | Δ  | _   | Δ     | _    |                         | Δ                       | _                       |
| MOVB         | Move Byte                                                | $(M_1) \Rightarrow M_2$                                                                                                                                                                            | IXP to EXT<br>EXT to IXP<br>EXT to EXT                                                                    | 30<br>32<br>37FE                                                               | ff hh II<br>ff hh II<br>hh II hh II                        | 8<br>8<br>10                              | _        | _  | _   | _     | Δ    | Δ                       | 0                       | _                       |
| MOVW         | Move Word                                                | $(M:M+1_1) \Rightarrow M:M+1_2$                                                                                                                                                                    | IXP to EXT<br>EXT to IXP<br>EXT to EXT                                                                    | 31<br>33<br>37FF                                                               | ff hh ll<br>ff hh ll<br>hh ll hh ll                        | 8<br>8<br>10                              | _        | _  | _   | _     | Δ    | Δ                       | 0                       | _                       |
| MUL          | Multiply                                                 | (A) * (B) ⇒ D                                                                                                                                                                                      | INH                                                                                                       | 3724                                                                           |                                                            | 10                                        | -        | _  | _   | _     | _    | _                       | _                       | Δ                       |
| NEG          | Negate Memory                                            | $(V) \cdot (D) \Rightarrow D$ $\$00 - (M) \Rightarrow M$                                                                                                                                           | IND8, X<br>IND8, Y<br>IND8, Z<br>IND16, X<br>IND16, Y                                                     | 02<br>12<br>22<br>1702<br>1712                                                 | ff<br>ff<br>ff<br>gggg<br>gggg                             | 8<br>8<br>8<br>8                          | _        | _  | _   | _     | Δ    | Δ                       | Δ                       | Δ                       |
| NECA         | Name to A                                                | <b>COO</b> (A)                                                                                                                                                                                     | IND16, Z<br>EXT                                                                                           | 1722<br>1732                                                                   | gggg<br>hh II                                              | 8 8                                       |          |    |     |       |      |                         |                         |                         |
| NEGA<br>NEGB | Negate A<br>Negate B                                     | $$00 - (A) \Rightarrow A$<br>$$00 - (B) \Rightarrow B$                                                                                                                                             | INH                                                                                                       | 3702<br>3712                                                                   | _                                                          | 2                                         | _        | _  | _   | _     | Δ    | Δ                       | Δ                       | Δ                       |
| NEGD         | Negate D                                                 | \$000 – (D) ⇒ D                                                                                                                                                                                    | INH                                                                                                       | 27F2                                                                           |                                                            | 2                                         | $\equiv$ | _  | =   | =     | Δ    | $\frac{\Delta}{\Delta}$ | $\frac{\Delta}{\Delta}$ | $\frac{\Delta}{\Delta}$ |
| NEGE         | Negate E                                                 | \$0000 (B) ⇒ B<br>\$0000 – (E) ⇒ E                                                                                                                                                                 | INH                                                                                                       | 2772                                                                           | _                                                          | 2                                         | -        | _  | _   | _     | Δ    | $\frac{\Delta}{\Delta}$ | Δ                       | $\frac{\Delta}{\Delta}$ |
| NEGW         | Negate Memory Word                                       | \$0000 − (M : M + 1)<br>⇒ M : M + 1                                                                                                                                                                | IND16, X<br>IND16, Y<br>IND16, Z<br>EXT                                                                   | 2702<br>2712<br>2722<br>2732                                                   | 9999<br>9999<br>9hh II                                     | 8<br>8<br>8<br>8                          | _        | _  | _   | _     | Δ    | Δ                       | Δ                       | Δ                       |
| NOP          | Null Operation                                           | _                                                                                                                                                                                                  | INH                                                                                                       | 274C                                                                           | _                                                          | 2                                         | _        | _  | _   | _     | _    | _                       | _                       | =                       |
| ORAA         | OR A                                                     | $(A) \div (M) \Rightarrow A$                                                                                                                                                                       | IND8, X<br>IND8, Y<br>IND8, Z<br>IMM8<br>IND16, X<br>IND16, Y<br>IND16, Z<br>EXT<br>E, X<br>E, Y<br>E, Z  | 47<br>57<br>67<br>77<br>1747<br>1757<br>1767<br>1777<br>2747<br>2757<br>2767   | ff<br>ff<br>ii<br>9999<br>9999<br>9999<br>hh II<br>—       | 6<br>6<br>6<br>2<br>6<br>6<br>6<br>6<br>6 |          | _  | _   | _     | Δ    | Δ                       | 0                       | _                       |
| ORAB         | OR B                                                     | $(B) \div (M) \Rightarrow B$                                                                                                                                                                       | IND8, X<br>IND8, Y<br>IND8, Z<br>IMM8<br>IND16, X<br>IND16, Y<br>IND16, Z<br>EXT<br>E, X<br>E, Y<br>E, Z  | C7<br>D7<br>E7<br>F7<br>17C7<br>17D7<br>17E7<br>17F7<br>27C7<br>27D7           | ff<br>ff<br>ii<br>9999<br>9999<br>9999<br>hh II<br>—       | 6<br>6<br>6<br>6<br>6<br>6<br>6<br>6      |          | _  | _   | _     | Δ    | Δ                       | 0                       | _                       |
| ORD          | OR D                                                     | (D) <b>+</b> (M : M + 1) ⇒ D                                                                                                                                                                       | IND8, X<br>IND8, Y<br>IND8, Z<br>E, X<br>E, Y<br>E, Z<br>IMM16<br>IND16, X<br>IND16, Y<br>IND16, Z<br>EXT | 87<br>97<br>A7<br>2787<br>2797<br>27A7<br>37B7<br>37C7<br>37D7<br>37E7<br>37F7 | ff<br>ff<br>ff<br>—<br>—<br>jj kk<br>9999<br>9999<br>hh II | 6<br>6<br>6<br>6<br>6<br>4<br>6<br>6<br>6 |          | _  | _   | _     | Δ    | Δ                       | 0                       | _                       |

| Mnemonic          | Operation                                                                                                         | Description                                                                                                                                                                                                                      | Address                                                                  |                                                | Instruction                       | 1                                |   |    | Cor | ditio | n C | odes | <b>.</b> |   |
|-------------------|-------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------|------------------------------------------------|-----------------------------------|----------------------------------|---|----|-----|-------|-----|------|----------|---|
|                   |                                                                                                                   |                                                                                                                                                                                                                                  | Mode                                                                     | Opcode                                         | Operand                           | Cycles                           | s | ΜV | Н   | ΕV    | N   | Z    | ٧        | С |
| ORE               | OR E                                                                                                              | (E) <b>⊹</b> (M : M + 1) ⇒ E                                                                                                                                                                                                     | IMM16<br>IND16, X<br>IND16, Y<br>IND16, Z                                | 3737<br>3747<br>3757<br>3767                   | jj kk<br>9999<br>9999             | 4<br>6<br>6<br>6                 | _ | _  | _   | _     | Δ   | Δ    | 0        |   |
| ORP <sup>1</sup>  | OR Condition Code                                                                                                 | (CCR) <b>⊹</b> IMM16 ⇒ CCR                                                                                                                                                                                                       | EXT<br>IMM16                                                             | 3777<br>373B                                   | hh II<br>jj kk                    | 6 4                              | Δ | Δ  | Δ   | Δ     | Δ   | Δ    | Δ        | Δ |
| PSHA              | Register<br>Push A                                                                                                | (SK : SP) + 1 ⇒ SK : SP<br>Push (A)<br>(SK : SP) – 2 ⇒ SK : SP                                                                                                                                                                   | INH                                                                      | 3708                                           | _                                 | 4                                | _ | _  | _   | _     | _   | _    | _        | _ |
| PSHB              | Push B                                                                                                            | $(SK : SP) + 1 \Rightarrow SK : SP$<br>Push (B)<br>$(SK : SP) - 2 \Rightarrow SK : SP$                                                                                                                                           | INH                                                                      | 3718                                           | _                                 | 4                                | _ | _  | _   | _     | -   | _    | _        | _ |
| PSHMAC PSHMAC     | Push Multiple Registers  Mask bits: 0 = D 1 = E 2 = IX 3 = IY 4 = IZ 5 = K 6 = CCR 7 = (reserved)  Push MAC State | For mask bits 0 to 7:  If mask bit set Push register  (SK: SP) – 2 ⇒ SK: SP                                                                                                                                                      | IMM8                                                                     | 34<br>27B8                                     | ii                                | A + 2N  N = number of iterations |   | _  | _   | _     |     | _    |          | _ |
|                   |                                                                                                                   | _                                                                                                                                                                                                                                |                                                                          |                                                |                                   |                                  |   | _  | _   | _     |     | _    | _        | _ |
| PULA              | Pull A                                                                                                            | $(SK : SP) + 2 \Rightarrow SK : SP$<br>Pull (A)<br>$(SK : SP) - 1 \Rightarrow SK : SP$                                                                                                                                           | INH                                                                      | 3709                                           | _                                 | 6                                | _ | _  | _   | _     |     | _    | _        | _ |
| PULB              | Pull B                                                                                                            | $(SK : SP) + 2 \Rightarrow SK : SP$<br>Pull (B)<br>$(SK : SP) - 1 \Rightarrow SK : SP$                                                                                                                                           | INH                                                                      | 3719                                           | _                                 | 6                                | _ | _  | _   | _     | _   | _    | _        |   |
| PULM <sup>1</sup> | Pull Multiple Registers  Mask bits: 0 = CCR[15:4] 1 = K 2 = IZ 3 = IY 4 = IX 5 = E 6 = D 7 = (reserved)           | For mask bits 0 to 7:  If mask bit set  (SK:SP) + 2 ⇒ SK:SP  Pull register                                                                                                                                                       | IMM8                                                                     | 35                                             | ii                                | N =<br>number of<br>iterations   | Δ | Δ  | Δ   | Δ     | Δ   | Δ    | Δ        | Δ |
| PULMAC            | Pull MAC State                                                                                                    | Stack ⇒ MAC Registers                                                                                                                                                                                                            | INH                                                                      | 27B9                                           | _                                 | 16                               | _ | _  | _   | _     | _   | _    | _        | Ξ |
| RMAC              | Repeating<br>Multiply and<br>Accumulate<br>Signed 16-Bit<br>Fractions                                             | Repeat until (E) < 0<br>$(AM) + (H) * (I) \Rightarrow AM$<br>Qualified (IX) $\Rightarrow$ IX;<br>Qualified (IY) $\Rightarrow$ IY;<br>$(M : M + 1)_X \Rightarrow H$ ;<br>$(M : M + 1)_Y \Rightarrow I$<br>$(E) - 1 \Rightarrow E$ | IMM8                                                                     | FB                                             | xoyo                              | 6 + 12<br>per<br>iteration       | _ | Δ  |     | Δ     |     |      | _        |   |
| ROL               | Rotate Left                                                                                                       |                                                                                                                                                                                                                                  | IND8, X<br>IND8, Y<br>IND8, Z<br>IND16, X<br>IND16, Y<br>IND16, Z<br>EXT | 0C<br>1C<br>2C<br>170C<br>171C<br>172C<br>173C | ff<br>ff<br>gggg<br>gggg<br>hh II | 8<br>8<br>8<br>8<br>8            | _ | _  | _   | _     | Δ   | Δ    | Δ        | Δ |
| ROLA              | Rotate Left A                                                                                                     | CK                                                                                                                                                                                                                               | INH                                                                      | 370C                                           | _                                 | 2                                | _ | _  | _   | _     | Δ   | Δ    | Δ        | Δ |
| ROLB              | Rotate Left B                                                                                                     | CK-17 b0                                                                                                                                                                                                                         | INH                                                                      | 371C                                           | _                                 | 2                                | _ | _  | _   | _     | Δ   | Δ    | Δ        | Δ |

| Mnemonic         | Operation             | Description                                                     | Address              |              | Instruction   |         |          |    | Con | ditio | n Co | odes | <b>.</b> |                      |
|------------------|-----------------------|-----------------------------------------------------------------|----------------------|--------------|---------------|---------|----------|----|-----|-------|------|------|----------|----------------------|
|                  |                       |                                                                 | Mode                 | Opcode       | Operand       | Cycles  | s        | ΜV | Н   | E۷    | N    | Z    | ٧        | С                    |
| ROLD             | Rotate Left D         |                                                                 | INH                  | 27FC         | _             | 2       | _        | _  | _   | _     | Δ    | Δ    | Δ        | Δ                    |
|                  |                       |                                                                 |                      |              |               |         |          |    |     |       |      |      |          |                      |
| ROLE             | Rotate Left E         | 0.0                                                             | INH                  | 277C         |               | 2       | -        | _  | _   | _     | Δ    | Δ    | Δ        | $\overline{}$        |
|                  | Tiolate Zoit Z        |                                                                 |                      |              |               | _       |          |    |     |       | _    | _    | _        | -                    |
|                  |                       |                                                                 |                      |              |               |         |          |    |     |       |      |      |          |                      |
| ROLW             | Rotate Left Word      |                                                                 | IND16, X             | 270C         | 9999          | 8       | -        | _  | _   | _     | Δ    | Δ    | Δ        | Δ                    |
|                  |                       | C+                                                              | IND16, Y<br>IND16, Z | 271C<br>272C | 9999          | 8<br>8  |          |    |     |       |      |      |          |                      |
|                  |                       | b15 b0                                                          | EXT                  | 273C         | gggg<br>hh ll | 8       |          |    |     |       |      |      |          |                      |
| ROR              | Rotate Right          |                                                                 | IND8, X              | 0E           | ff            | 8       | -        | _  | _   | _     | Δ    | Δ    | Δ        | Δ                    |
|                  |                       |                                                                 | IND8, Y              | 1E           | ff            | 8       |          |    |     |       | _    |      | _        | _                    |
|                  |                       |                                                                 | IND8, Z              | 2E           | ff            | 8       |          |    |     |       |      |      |          |                      |
|                  |                       | 07 00                                                           | IND16, X             | 170E         | 9999          | 8       |          |    |     |       |      |      |          |                      |
|                  |                       |                                                                 | IND16, Y             | 171E         | 9999          | 8       |          |    |     |       |      |      |          |                      |
|                  |                       |                                                                 | IND16, Z<br>EXT      | 172E<br>173E | gggg<br>hh ll | 8       |          |    |     |       |      |      |          |                      |
| RORA             | Rotate Right A        |                                                                 | INH                  | 370E         | 111111        | 8       |          |    |     |       | Δ    | Δ    | Δ        | Δ                    |
| KOKA             | Rotate Right A        |                                                                 | IINI                 | 3700         | _             |         | -        | _  | _   | _     |      | Δ    | Δ        | Δ                    |
|                  |                       | D7 00                                                           |                      |              |               |         |          |    |     |       |      |      |          |                      |
| RORB             | Rotate Right B        |                                                                 | INH                  | 371E         | _             | 2       | _        | _  | _   | _     | Δ    | Δ    | Δ        | Δ                    |
|                  |                       | h7 h0                                                           |                      |              |               |         |          |    |     |       |      |      |          |                      |
| RORD             | Rotate Right D        | 00                                                              | INH                  | 27FE         |               | 2       | -        | _  | _   | _     | Δ    | Λ    | Δ        | $\overline{\Lambda}$ |
|                  |                       |                                                                 |                      |              |               | _       |          |    |     |       |      | _    |          |                      |
| RORE             | Rotate Right E        |                                                                 | INH                  | 277E         | _             | 2       | -        | _  | _   | _     | Δ    | Δ    | Δ        | Δ                    |
|                  |                       | b15                                                             |                      |              |               |         |          |    |     |       |      |      |          |                      |
| RORW             | Rotate Right Word     |                                                                 | IND16, X             | 270E         | 9999          | 8       | _        | _  | _   | _     | Δ    | Δ    | Δ        | Δ                    |
|                  |                       |                                                                 | IND16, Y             | 271E         | 9999          | 8       |          |    |     |       |      |      |          |                      |
|                  |                       | □ □ → C □ → C □                                                 | IND16, Z             | 272E         | 9999          | 8       |          |    |     |       |      |      |          |                      |
| 2                | Return from Interrupt | (SK : SP) + 2 ⇒ SK : SP                                         | EXT                  | 273E<br>2777 | hh II         | 8<br>12 | Δ        | Δ  | Δ   | Δ     | Δ    | Δ    | Δ        |                      |
| RTI <sup>2</sup> | return nom menape     | Pull CCR  (SK: SP) + 2 ⇒ SK: SP  Pull PC  (PK: PC) - 6 ⇒ PK: PC |                      | 2177         |               | 12      |          | Δ  | Δ   | _     | Δ    | Δ    | Δ.       | Δ                    |
| 5703             | Return from Subrou-   | (SK : SP) + 2 ⇒ SK : SP                                         | INH                  | 27F7         |               | 12      | _        | _  | _   | _     | _    | _    | _        | _                    |
| RTS <sup>3</sup> | tine                  | Pull PK $(SK : SP) + 2 \Rightarrow SK : SP$                     |                      | 2117         |               |         |          |    |     |       |      |      |          |                      |
|                  |                       | Pull PC $(PK : PC) - 2 \Rightarrow PK : PC$                     |                      |              |               |         |          |    |     |       |      |      |          |                      |
| SBA              | Subtract B from A     | $(A) - (B) \Rightarrow A$                                       | INH                  | 370A         | _             | 2       | $\vdash$ | _  | _   | _     | Δ    | Δ    | Δ        | Δ                    |
| SBCA             | Subtract with Carry   | $(A) - (M) - C \Rightarrow A$                                   | IND8, X              | 42           | ff            | 6       |          | _  | _   | _     | Δ    | Δ    | Δ        | Δ                    |
|                  | from A                |                                                                 | IND8, Y              | 52           | ff            | 6       |          |    |     |       |      |      |          |                      |
|                  |                       |                                                                 | IND8, Z              | 62           | ff<br>ii      | 6       |          |    |     |       |      |      |          |                      |
|                  |                       |                                                                 | IMM8<br>IND16, X     | 72<br>1742   | ii<br>9999    | 2<br>6  |          |    |     |       |      |      |          |                      |
|                  |                       |                                                                 | IND16, X             | 1752         | 9999          | 6       |          |    |     |       |      |      |          |                      |
|                  |                       |                                                                 | IND16, Z             | 1762         | 9999          | 6       |          |    |     |       |      |      |          |                      |
|                  |                       |                                                                 | EXT                  | 1772         | hh II         | 6       |          |    |     |       |      |      |          |                      |
|                  |                       |                                                                 | E, X                 | 2742         | -             | 6       |          |    |     |       |      |      |          |                      |
|                  |                       |                                                                 | E, Y                 | 2752         | -             | 6       |          |    |     |       |      |      |          |                      |
|                  |                       |                                                                 | E, Z                 | 2762         |               | 6       |          |    |     |       |      |      |          |                      |

| Mnemonic | Operation           | Description                       | Address            | Instruction  |               |        |            |    | Со  | nditio | on C | ode | s |   |
|----------|---------------------|-----------------------------------|--------------------|--------------|---------------|--------|------------|----|-----|--------|------|-----|---|---|
|          |                     |                                   | Mode               | Opcode       | Operand       | Cycles | s          | M۱ | / H | EV     | N    | Z   | ٧ | С |
| SBCB     | Subtract with Carry | $(B) - (M) - C \Rightarrow B$     | IND8, X            | C2           | ff            | 6      | -          |    | · – | -      | Δ    | Δ   | Δ | Δ |
|          | from B              |                                   | IND8, Y            | D2           | ff            | 6      |            |    |     |        |      |     |   |   |
|          |                     |                                   | IND8, Z            | E2           | ff<br>        | 6      |            |    |     |        |      |     |   |   |
|          |                     |                                   | IMM8               | F2           | ii            | 2      |            |    |     |        |      |     |   |   |
|          |                     |                                   | IND16, X           | 17C2         | 9999          | 6      |            |    |     |        |      |     |   |   |
|          |                     |                                   | IND16, Y           | 17D2         | 9999          | 6      |            |    |     |        |      |     |   |   |
|          |                     |                                   | IND16, Z<br>EXT    | 17E2<br>17F2 | gggg<br>hh ll | 6<br>6 |            |    |     |        |      |     |   |   |
|          |                     |                                   | E, X               | 27C2         |               | 6      |            |    |     |        |      |     |   |   |
|          |                     |                                   | E, Y               | 27D2         | _             | 6      |            |    |     |        |      |     |   |   |
|          |                     |                                   | E, Z               | 27E2         | _             | 6      |            |    |     |        |      |     |   |   |
| SBCD     | Subtract with Carry | (D) – (M : M + 1) – C ⇒ D         | IND8, X            | 82           | ff            | 6      | ┢          | _  | _   |        | Δ    | Δ   | Δ | Δ |
| OBOB     | from D              | (B) (WI:WI 1) 0 3 B               | IND8, Y            | 92           | ff            | 6      |            |    |     |        | _    |     |   |   |
|          | lioni b             |                                   | IND8, Z            | A2           | ff            | 6      |            |    |     |        |      |     |   |   |
|          |                     |                                   | E, X               | 2782         |               | 6      |            |    |     |        |      |     |   |   |
|          |                     |                                   | E, Y               | 2792         | _             | 6      |            |    |     |        |      |     |   |   |
|          |                     |                                   | E, Z               | 27A2         | _             | 6      |            |    |     |        |      |     |   |   |
|          |                     |                                   | IMM16              | 37B2         | jj kk         | 4      |            |    |     |        |      |     |   |   |
|          |                     |                                   | IND16, X           | 37C2         | 9999          | 6      |            |    |     |        |      |     |   |   |
|          |                     |                                   | IND16, Y           | 37D2         | 9999          | 6      |            |    |     |        |      |     |   |   |
|          |                     |                                   | IND16, Z           | 37E2         | gggg          | 6      |            |    |     |        |      |     |   |   |
|          |                     |                                   | EXT                | 37F2         | hh II         | 6      |            |    |     |        |      |     |   |   |
| SBCE     | Subtract with Carry | $(E) - (M:M+1) - C \Rightarrow E$ | IMM16              | 3732         | jj kk         | 4      | -          | _  | _   | -      | Δ    | Δ   | Δ | Δ |
|          | from E              |                                   | IND16, X           | 3742         | gggg          | 6      |            |    |     |        |      |     |   |   |
|          |                     |                                   | IND16, Y           | 3752         | 9999          | 6      |            |    |     |        |      |     |   |   |
|          |                     |                                   | IND16, Z           | 3762         | 9999          | 6      |            |    |     |        |      |     |   |   |
|          |                     |                                   | EXT                | 3772         | hh II         | 6      |            |    |     |        |      |     |   |   |
| SDE      | Subtract D from E   | (E) – (D)⇒ E                      | INH                | 2779         | _             | 2      | -          | _  | _   | -      | Δ    | Δ   | Δ | Δ |
| STAA     | Store A             | $(A) \Rightarrow M$               | IND8, X            | 4A           | ff            | 4      | <b> </b> — | _  | _   | _      | Δ    | Δ   | 0 | _ |
|          |                     |                                   | IND8, Y            | 5A           | ff            | 4      |            |    |     |        |      |     |   |   |
|          |                     |                                   | IND8, Z            | 6A           | ff            | 4      |            |    |     |        |      |     |   |   |
|          |                     |                                   | IND16, X           | 174A         | 9999          | 6      |            |    |     |        |      |     |   |   |
|          |                     |                                   | IND16, Y           | 175A         | 9999          | 6      |            |    |     |        |      |     |   |   |
|          |                     |                                   | IND16, Z           | 176A         | 9999          | 6      |            |    |     |        |      |     |   |   |
|          |                     |                                   | EXT                | 177A         | hh II         | 6      |            |    |     |        |      |     |   |   |
|          |                     |                                   | E, X<br>E, Y       | 274A         | _             | 4      |            |    |     |        |      |     |   |   |
|          |                     |                                   | E, T               | 275A<br>276A |               | 4      |            |    |     |        |      |     |   |   |
| STAB     | Ctoro D             | (D) . M                           |                    |              |               | 4      |            |    |     |        |      |     |   |   |
| STAB     | Store B             | (B) ⇒ M                           | IND8, X<br>IND8, Y | CA<br>DA     | ff<br>ff      | 4      | -          |    | _   | _      |      | Δ   | 0 | _ |
|          |                     |                                   | IND8, I            | EA           | ff            | 4      |            |    |     |        |      |     |   |   |
|          |                     |                                   | IND16, X           | 17CA         | 9999          | 6      |            |    |     |        |      |     |   |   |
|          |                     |                                   | IND16, X           | 17DA         | 9999          | 6      |            |    |     |        |      |     |   |   |
|          |                     |                                   | IND16, 7           | 17EA         | 9999          | 6      |            |    |     |        |      |     |   |   |
|          |                     |                                   | EXT                | 17FA         | hh II         | 6      |            |    |     |        |      |     |   |   |
|          |                     |                                   | E, X               | 27CA         | _             | 4      |            |    |     |        |      |     |   |   |
|          |                     |                                   | E, Y               | 27DA         | -             | 4      |            |    |     |        |      |     |   |   |
|          |                     |                                   | E, Z               | 27EA         | -             | 4      |            |    |     |        |      |     |   |   |
| STD      | Store D             | (D) ⇒ M : M + 1                   | IND8, X            | 8A           | ff            | 6      | 1-         | _  | _   |        | Δ    | Δ   | 0 | _ |
|          |                     |                                   | IND8, Y            | 9A           | ff            | 6      |            |    |     |        |      |     |   |   |
|          |                     |                                   | IND8, Z            | AA           | ff            | 6      |            |    |     |        |      |     |   |   |
|          |                     |                                   | E, X               | 278A         | -             | 6      |            |    |     |        |      |     |   |   |
|          |                     |                                   | E, Y               | 279A         | -             | 6      |            |    |     |        |      |     |   |   |
|          |                     |                                   | E, Z               | 27AA         | -             | 6      |            |    |     |        |      |     |   |   |
|          |                     |                                   | IND16, X           | 37CA         | 9999          | 4      |            |    |     |        |      |     |   |   |
|          |                     |                                   | IND16, Y           | 37DA         | 9999          | 4      |            |    |     |        |      |     |   |   |
|          |                     |                                   | IND16, Z           | 37EA         | 9999          | 4      |            |    |     |        |      |     |   |   |
| 0.75     | 0: -                | (5) 14 14                         | EXT                | 37FA         | hh II         | 6      | _          |    |     |        | 1.   |     |   |   |
| STE      | Store E             | (E) ⇒ M : M + 1                   | IND16, X           | 374A         | 9999          | 6      | -          | _  | _   | -      | Δ    | Δ   | 0 | _ |
|          |                     |                                   | IND16, Y           | 375A         | 9999          | 6      |            |    |     |        |      |     |   |   |
|          |                     |                                   | IND16, Z           | 376A         | 9999          | 6      |            |    |     |        |      |     |   |   |
| OTED     | 04                  | (F) . NA NA A                     | EXT                | 377A         | hh II         | 6      |            |    |     |        |      |     |   |   |
| STED     | Store Concatenated  | $(E) \Rightarrow M: M+1$          | EXT                | 2773         | hh II         | 8      | -          | _  | _   | -      | 1-   | _   | _ | _ |
|          | D and E             | $(D) \Rightarrow M + 2 : M + 3$   |                    |              |               |        |            |    |     |        |      |     |   |   |

| Mnemonic | Operation       | Description                             | Address              |              | Instruction       |        |    |    | C   | ond | itio | n Co | des | 5 |   |
|----------|-----------------|-----------------------------------------|----------------------|--------------|-------------------|--------|----|----|-----|-----|------|------|-----|---|---|
|          |                 |                                         | Mode                 | Opcode       | Operand           | Cycles | s  | M۷ | / 1 | 1 6 | ٧    | N    | Z   | ٧ | С |
| STS      | Store SP        | (SP) ⇒ M : M + 1                        | IND8, X              | 8F           | ff                | 4      | -  | '- | -   |     | -1   | Δ    | Δ   | 0 | _ |
|          |                 |                                         | IND8, Y<br>IND8, Z   | 9F<br>AF     | ff<br>ff          | 4      |    |    |     |     |      |      |     |   |   |
|          |                 |                                         | IND16, X             | 178F         | 9999              | 6      |    |    |     |     |      |      |     |   |   |
|          |                 |                                         | IND16, Y             | 179F         | 9999              | 6      |    |    |     |     |      |      |     |   |   |
|          |                 |                                         | IND16, Z             | 17AF         | 9999              | 6      |    |    |     |     |      |      |     |   |   |
| STX      | Store IX        | (IX) ⇒ M : M + 1                        | EXT<br>IND8, X       | 17BF<br>8C   | hh II<br>ff       | 6<br>4 |    |    |     |     | 4    | Δ    | Δ   | 0 |   |
| 31%      | Store IX        | (IX) → W : W + 1                        | IND8, Y              | 9C           | ff                | 4      |    |    |     |     |      | Δ    | Δ   | U |   |
|          |                 |                                         | IND8, Z              | AC           | ff                | 4      |    |    |     |     |      |      |     |   |   |
|          |                 |                                         | IND16, X             | 178C         | 9999              | 6      |    |    |     |     |      |      |     |   |   |
|          |                 |                                         | IND16, Y<br>IND16, Z | 179C<br>17AC | 9999<br>9999      | 6<br>6 |    |    |     |     |      |      |     |   |   |
|          |                 |                                         | EXT                  | 17BC         | hh II             | 6      |    |    |     |     |      |      |     |   |   |
| STY      | Store IY        | (IY) ⇒ M : M + 1                        | IND8, X              | 8D           | ff                | 4      | 1- | _  | -   | _   | =    | Δ    | Δ   | 0 | _ |
|          |                 |                                         | IND8, Y              | 9D           | ff                | 4      |    |    |     |     |      |      |     |   |   |
|          |                 |                                         | IND8, Z<br>IND16, X  | AD<br>178D   | ff<br>9999        | 4<br>6 |    |    |     |     |      |      |     |   |   |
|          |                 |                                         | IND16, Y             | 179D         | 9999              | 6      |    |    |     |     |      |      |     |   |   |
|          |                 |                                         | IND16, Z             | 17AD         | 9999              | 6      |    |    |     |     |      |      |     |   |   |
|          |                 |                                         | EXT                  | 17BD         | hh II             | 6      |    |    |     |     |      |      |     |   |   |
| STZ      | Store Z         | (IZ) ⇒ M : M + 1                        | IND8, X<br>IND8, Y   | 8E<br>9E     | ff<br>ff          | 4<br>4 | -  | _  | -   |     | -    | Δ    | Δ   | 0 | _ |
|          |                 |                                         | IND8, Z              | AE           | ff                | 4      |    |    |     |     |      |      |     |   |   |
|          |                 |                                         | IND16, X             | 178E         | 9999              | 6      |    |    |     |     |      |      |     |   |   |
|          |                 |                                         | IND16, Y             | 179E         | 9999              | 6      |    |    |     |     |      |      |     |   |   |
|          |                 |                                         | IND16, Z<br>EXT      | 17AE<br>17BE | gggg<br>hh II     | 6<br>6 |    |    |     |     |      |      |     |   |   |
| SUBA     | Subtract from A | $(A) - (M) \Rightarrow A$               | IND8, X              | 40           | ff                | 6      | -  | _  | _   |     | _    | Δ    | Δ   | Δ | Δ |
| 555,1    |                 | (,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,, | IND8, Y              | 50           | ff                | 6      |    |    |     |     |      | _    | _   | _ | _ |
|          |                 |                                         | IND8, Z              | 60           | ff                | 6      |    |    |     |     |      |      |     |   |   |
|          |                 |                                         | IMM8<br>IND16, X     | 70<br>1740   | ii                | 2      |    |    |     |     |      |      |     |   |   |
|          |                 |                                         | IND16, X<br>IND16, Y | 1750         | 9999<br>9999      | 6<br>6 |    |    |     |     |      |      |     |   |   |
|          |                 |                                         | IND16, Z             | 1760         | 9999              | 6      |    |    |     |     |      |      |     |   |   |
|          |                 |                                         | EXT                  | 1770         | hh II             | 6      |    |    |     |     |      |      |     |   |   |
|          |                 |                                         | E, X<br>E, Y         | 2740<br>2750 | _                 | 6<br>6 |    |    |     |     |      |      |     |   |   |
|          |                 |                                         | E, 7                 | 2760         | _                 | 6      |    |    |     |     |      |      |     |   |   |
| SUBB     | Subtract from B | (B) – (M) ⇒ B                           | IND8, X              | C0           | ff                | 6      | -  | _  | _   |     | =    | Δ    | Δ   | Δ | Δ |
|          |                 |                                         | IND8, Y              | D0           | ff                | 6      |    |    |     |     |      |      |     |   |   |
|          |                 |                                         | IND8, Z<br>IMM8      | E0<br>F0     | ff<br>ii          | 6<br>2 |    |    |     |     |      |      |     |   |   |
|          |                 |                                         | IND16, X             | 17C0         | 9999              | 6      |    |    |     |     |      |      |     |   |   |
|          |                 |                                         | IND16, Y             | 17D0         | 9999              | 6      |    |    |     |     |      |      |     |   |   |
|          |                 |                                         | IND16, Z             | 17E0         | 9999              | 6      |    |    |     |     |      |      |     |   |   |
|          |                 |                                         | EXT<br>E, X          | 17F0<br>27C0 | hh II             | 6<br>6 |    |    |     |     |      |      |     |   |   |
|          |                 |                                         | E, Y                 | 27D0         |                   | 6      |    |    |     |     |      |      |     |   |   |
|          |                 |                                         | E, Z                 | 27E0         | _                 | 6      |    |    |     |     |      |      |     |   |   |
| SUBD     | Subtract from D | (D) − (M : M + 1) ⇒ D                   | IND8, X              | 80           | ff                | 6      | -  | _  | -   | _   | -1   | Δ    | Δ   | Δ | Δ |
|          |                 |                                         | IND8, Y<br>IND8, Z   | 90<br>A0     | ff<br>ff          | 6      |    |    |     |     |      |      |     |   |   |
|          |                 |                                         | E, X                 | A0<br>2780   |                   | 6<br>6 |    |    |     |     |      |      |     |   |   |
|          |                 |                                         | E, Y                 | 2790         | -                 | 6      |    |    |     |     |      |      |     |   |   |
|          |                 |                                         | E, Z                 | 27A0         | l . <del></del> . | 6      |    |    |     |     |      |      |     |   |   |
|          |                 |                                         | IMM16<br>IND16, X    | 37B0<br>37C0 | jj kk             | 4      |    |    |     |     |      |      |     |   |   |
|          |                 |                                         | IND16, X<br>IND16, Y | 37C0<br>37D0 | 9999<br>9999      | 6<br>6 |    |    |     |     |      |      |     |   |   |
|          |                 |                                         | IND16, Z             | 37E0         | 9999              | 6      |    |    |     |     |      |      |     |   |   |
|          |                 |                                         | EXT                  | 37F0         | hh II             | 6      |    |    |     |     |      |      |     |   |   |
| SUBE     | Subtract from E | (E) – (M : M + 1) ⇒ E                   | IMM16                | 3730         | jj kk             | 4      | -  | =  | -   |     | -7   | Δ    | Δ   | Δ | Δ |
|          |                 |                                         | IND16, X<br>IND16, Y | 3740<br>3750 | 9999<br>9999      | 6<br>6 |    |    |     |     |      |      |     |   |   |
|          |                 |                                         | IND16, 1             | 3760         | 9999              | 6      |    |    |     |     |      |      |     |   |   |
|          |                 | i .                                     | EXT                  | 3770         | hh II             | 6      | 1  |    |     |     | - 1  |      |     |   |   |

| Mnemonic         | Operation                                           | Description                                                                                                                                    | Address                                                                  |                                                | Instruction                       | Condition Codes       |    |          |            |                |                |   |            |           |
|------------------|-----------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------|------------------------------------------------|-----------------------------------|-----------------------|----|----------|------------|----------------|----------------|---|------------|-----------|
|                  |                                                     |                                                                                                                                                | Mode                                                                     | Opcode                                         | Operand                           | Cycles                | s  | M۱       | / Н        | EV             | N              | Z | ٧          | С         |
| SWI              | Software Interrupt                                  | (PK : PC) + 2 ⇒ PK : PC Push (PC)  (SK : SP) - 2 ⇒ SK : SP Push (CCR)  (SK : SP) - 2 ⇒ SK : SP \$0 ⇒ PK  SWI Vector ⇒ PC                       | INH                                                                      | 3720                                           | _                                 | 16                    |    | <u> </u> | <u>'</u> _ | <del>'</del> = | _              | - | <u>'</u> _ | <b>'-</b> |
| SXT              | Sign Extend B into A                                | If B7 = 1<br>then A = \$FF<br>else A = \$00                                                                                                    | INH                                                                      | 27F8                                           | _                                 | 2                     | -  | _        | _          | _              | Δ              | Δ | _          | _         |
| TAB              | Transfer A to B                                     | (A) ⇒ B                                                                                                                                        | INH                                                                      | 3717                                           | _                                 | 2                     | 1= | _        | _          | _              | Δ              | Δ | 0          | _         |
| TAP              | Transfer A to CCR                                   | (A[7:0]) ⇒ CCR[15:8]                                                                                                                           | INH                                                                      | 37FD                                           | _                                 | 4                     | Δ  | Δ        | Δ          | Δ              | Δ              | Δ | Δ          | Δ         |
| TBA              | Transfer B to A                                     | (B) ⇒ A                                                                                                                                        | INH                                                                      | 3707                                           | _                                 | 2                     | 1- | _        | _          | _              | Δ              | Δ | 0          | _         |
| TBEK             | Transfer B to EK                                    | $(B) \Rightarrow EK$                                                                                                                           | INH                                                                      | 27FA                                           | _                                 | 2                     | 1- | _        | _          | _              | -              | _ | _          | _         |
| TBSK             | Transfer B to SK                                    | $(B) \Rightarrow SK$                                                                                                                           | INH                                                                      | 379F                                           | _                                 | 2                     | 1- | _        | _          | _              | <del> </del> - | _ | _          | _         |
| TBXK             | Transfer B to XK                                    | $(B) \Rightarrow XK$                                                                                                                           | INH                                                                      | 379C                                           | _                                 | 2                     | 1- | _        | _          | _              | <del> </del> - | _ | _          | _         |
| TBYK             | Transfer B to YK                                    | $(B) \Rightarrow YK$                                                                                                                           | INH                                                                      | 379D                                           | _                                 | 2                     | -  | _        | _          | _              | -              | _ | _          | _         |
| TBZK             | Transfer B to ZK                                    | $(B) \Rightarrow ZK$                                                                                                                           | INH                                                                      | 379E                                           | _                                 | 2                     | -  | _        | _          | _              | -              | _ | _          | _         |
| TDE              | Transfer D to E                                     | (D) ⇒ E                                                                                                                                        | INH                                                                      | 277B                                           | _                                 | 2                     | -  | _        | _          | _              | Δ              | Δ | 0          | _         |
| TDMSK            | Transfer D to<br>XMSK : YMSK                        | $(D[15:8]) \Rightarrow X MASK$<br>$(D[7:0]) \Rightarrow Y MASK$                                                                                | INH                                                                      | 372F                                           | _                                 | 2                     | -  |          | _          | _              | -              | _ | _          | _         |
| TDP <sup>1</sup> | Transfer D to CCR                                   | (D) ⇒ CCR[15:4]                                                                                                                                | INH                                                                      | 372D                                           | _                                 | 4                     | Δ  | Δ        | Δ          | Δ              | Δ              | Δ | Δ          | Δ         |
| TED              | Transfer E to D                                     | (E) ⇒ D                                                                                                                                        | INH                                                                      | 27FB                                           | _                                 | 2                     | 1- | _        | _          | _              | Δ              | Δ | 0          | _         |
| TEDM             | Transfer E and D to<br>AM[31:0]<br>Sign Extend AM   | (D) $\Rightarrow$ AM[15:0]<br>(E) $\Rightarrow$ AM[31:16]<br>AM[35:32] = AM31                                                                  | INH                                                                      | 27B1                                           | _                                 | 4                     |    | 0        |            | 0              | _              | _ | _          | _         |
| TEKB             | Transfer EK to B                                    | $ $0 \Rightarrow B[7:4] \\ (EK) \Rightarrow B[3:0] $                                                                                           | INH                                                                      | 27BB                                           | _                                 | 2                     | -  | _        | _          | _              | -              | _ | _          | _         |
| TEM              | Transfer E to AM[31:16] Sign Extend AM Clear AM LSB | (E) ⇒ AM[31:16]<br>\$00 ⇒ AM[15:0]<br>AM[35:32] = AM31                                                                                         | INH                                                                      | 27B2                                           |                                   | 4                     |    | 0        | _          | 0              |                | _ | _          | _         |
| TMER             | Transfer AM to E<br>Rounded                         | Rounded (AM) ⇒ Temp If (SM • (EV ★ MV)) then Saturation ⇒ E else Temp[31:16] ⇒ E                                                               | INH                                                                      | 27B4                                           |                                   | 6                     |    | Δ        | _          | - Δ            | Δ              | Δ | _          | _         |
| TMET             | Transfer AM to E Trun-<br>cated                     | If $(SM \bullet (EV + MV))$<br>then Saturation $\Rightarrow E$<br>else $AM[31:16] \Rightarrow E$                                               | INH                                                                      | 27B5                                           | _                                 | 2                     | _  | _        | _          | -              | Δ              | Δ | _          | _         |
| TMXED            | Transfer AM to<br>IX : E : D                        | $\begin{array}{c} AM[35:32] \Rightarrow IX[3:0] \\ AM35 \Rightarrow IX[15:4] \\ AM[31:16] \Rightarrow E \\ AM[15:0] \Rightarrow D \end{array}$ | INH                                                                      | 27B3                                           | _                                 | 6                     | _  |          | _          | _              | _              | _ | _          | _         |
| TPA              | Transfer CCR MSB to<br>A                            | (CCR[15:8]) ⇒ A                                                                                                                                | INH                                                                      | 37FC                                           | _                                 | 2                     | -  | -        | _          | _              | -              | _ | -          | _         |
| TPD              | Transfer CCR to D                                   | $(CCR) \Rightarrow D$                                                                                                                          | INH                                                                      | 372C                                           | _                                 | 2                     | -  | _        | _          | _              | -              | _ | _          | _         |
| TSKB             | Transfer SK to B                                    | $(SK) \Rightarrow B[3:0]$ $\$0 \Rightarrow B[7:4]$                                                                                             | INH                                                                      | 37AF                                           | _                                 | 2                     | -  | -        | _          | _              | -              | _ | _          | _         |
| TST              | Test for Zero or Minus                              | (M) – \$00                                                                                                                                     | IND8, X<br>IND8, Y<br>IND8, Z<br>IND16, X<br>IND16, Y<br>IND16, Z<br>EXT | 06<br>16<br>26<br>1706<br>1716<br>1726<br>1736 | ff<br>ff<br>gggg<br>gggg<br>hh II | 6<br>6<br>6<br>6<br>6 |    | _        | _          | _              | Δ              | Δ | 0          | 0         |
| TSTA             | Test A for<br>Zero or Minus                         | (A) – \$00                                                                                                                                     | INH                                                                      | 3706                                           | _                                 | 2                     | -  | -        | _          | _              | Δ              | Δ | 0          | 0         |
| TSTB             | Test B for<br>Zero or Minus                         | (B) - \$00                                                                                                                                     | INH                                                                      | 3716                                           | _                                 | 2                     | -  | _        | _          | _              | Δ              | Δ | 0          | 0         |
| TSTD             | Test D for<br>Zero or Minus                         | (D) - \$0000                                                                                                                                   | INH                                                                      | 27F6                                           | _                                 | 2                     | -  | _        | _          | _              | Δ              | Δ | 0          | 0         |
| TSTE             | Test E for<br>Zero or Minus                         | (E) - \$0000                                                                                                                                   | INH                                                                      | 2776                                           | _                                 | 2                     | -  | _        | _          | _              | Δ              | Δ | 0          | 0         |

# **Table 7 Instruction Set Summary (Continued)**

| Mnemonic | Operation          | Description                                        | Address  | Instruction |         |        | Condition Codes |    |   |    |   |   |   |   |
|----------|--------------------|----------------------------------------------------|----------|-------------|---------|--------|-----------------|----|---|----|---|---|---|---|
|          |                    |                                                    | Mode     | Opcode      | Operand | Cycles | S               | ΜV | Н | E۷ | N | Z | ٧ | С |
| TSTW     | Test for           | (M: M + 1) - \$0000                                | IND16, X | 2706        | 9999    | 6      |                 | _  | _ | _  | Δ | Δ | 0 | 0 |
|          | Zero or Minus Word |                                                    | IND16, Y | 2716        | 9999    | 6      |                 |    |   |    |   |   |   |   |
|          |                    |                                                    | IND16, Z | 2726        | 9999    | 6      |                 |    |   |    |   |   |   |   |
|          |                    |                                                    | EXT      | 2736        | hh II   | 6      |                 |    |   |    |   |   |   |   |
| TSX      | Transfer SP to X   | (SK : SP) + 2 ⇒ XK : IX                            | INH      | 274F        | _       | 2      | -               | _  | _ | _  | _ | _ | _ | _ |
| TSY      | Transfer SP to Y   | $(SK : SP) + 2 \Rightarrow YK : IY$                | INH      | 275F        | _       | 2      | -               | _  | _ | _  | _ | _ | _ | _ |
| TSZ      | Transfer SP to Z   | $(SK : SP) + 2 \Rightarrow ZK : IZ$                | INH      | 276F        | _       | 2      | -               | _  | _ | _  | _ | _ | _ | _ |
| TXKB     | Transfer XK to B   | $ $0 \Rightarrow B[7:4]  (XK) \Rightarrow B[3:0] $ | INH      | 37AC        | _       | 2      | -               | _  | _ | _  | _ | _ |   | _ |
| TXS      | Transfer X to SP   | (XK : IX) – 2 ⇒ SK : SP                            | INH      | 374E        | _       | 2      | <u> </u>        | _  | _ | _  | _ | _ | _ | _ |
| TXY      | Transfer X to Y    | $(XK : IX) \Rightarrow YK : IY$                    | INH      | 275C        | _       | 2      | <u> </u>        | _  | _ | _  | _ | _ | _ | _ |
| TXZ      | Transfer X to Z    | $(XK : IX) \Rightarrow ZK : IZ$                    | INH      | 276C        | _       | 2      | <b>—</b>        | _  | _ | _  | _ | _ | _ | _ |
| TYKB     | Transfer YK to B   | $ $0 \Rightarrow B[7:4]  (YK) \Rightarrow B[3:0] $ | INH      | 37AD        | _       | 2      | -               | _  | _ | _  | _ | _ | _ | _ |
| TYS      | Transfer Y to SP   | (YK : IY) – 2 ⇒ SK : SP                            | INH      | 375E        | _       | 2      | <u> </u>        | _  | _ | _  | _ | _ | _ | _ |
| TYX      | Transfer Y to X    | $(YK : IY) \Rightarrow XK : IX$                    | INH      | 274D        | _       | 2      | <b>—</b>        | _  | _ | _  | _ | _ | _ | _ |
| TYZ      | Transfer Y to Z    | $(YK : IY) \Rightarrow ZK : IZ$                    | INH      | 276D        | _       | 2      | <b>—</b>        | _  | _ | _  | _ | _ | _ | _ |
| TZKB     | Transfer ZK to B   | $ $0 \Rightarrow B[7:4]  (ZK) \Rightarrow B[3:0] $ | INH      | 37AE        | _       | 2      | _               | _  | _ | _  | _ | _ | _ | _ |
| TZS      | Transfer Z to SP   | (ZK : IZ) – 2 ⇒ SK : SP                            | INH      | 376E        | _       | 2      | _               | _  | _ | _  | _ | _ | _ | _ |
| TZX      | Transfer Z to X    | $(ZK : IZ) \Rightarrow XK : IX$                    | INH      | 274E        | _       | 2      | <b>—</b>        | _  | _ | _  | _ | _ | _ | _ |
| TZY      | Transfer Z to Y    | $(ZK : IZ) \Rightarrow ZK : IY$                    | INH      | 275E        | _       | 2      | <b>—</b>        | _  | _ | _  | _ | _ | _ | _ |
| WAI      | Wait for Interrupt | WAIT                                               | INH      | 27F3        | _       | 8      | <b>—</b>        | _  | _ | _  | _ | _ | _ | _ |
| XGAB     | Exchange A with B  | (A) ⇔ (B)                                          | INH      | 371A        | _       | 2      | <b>—</b>        | _  | _ | _  | _ | _ | _ | _ |
| XGDE     | Exchange D with E  | (D) ⇔ (E)                                          | INH      | 277A        | _       | 2      | _               | _  | _ | _  | _ | _ | _ | _ |
| XGDX     | Exchange D with X  | (D) ⇔ (IX)                                         | INH      | 37CC        | _       | 2      | _               | _  | _ | _  | _ | _ | _ | _ |
| XGDY     | Exchange D with Y  | (D) ⇔ (IY)                                         | INH      | 37DC        | _       | 2      | _               | _  | _ | _  | _ | _ | _ | _ |
| XGDZ     | Exchange D with Z  | $(D) \Leftrightarrow (IZ)$                         | INH      | 37EC        | _       | 2      | -               | _  | _ | _  | _ | _ | _ | = |
| XGEX     | Exchange E with X  | (E) ⇔ (IX)                                         | INH      | 374C        | _       | 2      | -               | _  | _ | _  | _ | _ | _ | = |
| XGEY     | Exchange E with Y  | (E) ⇔ (IY)                                         | INH      | 375C        | _       | 2      | -               | _  | _ | _  | _ | _ | _ | = |
| XGEZ     | Exchange E with Z  | (E) ⇔ (IZ)                                         | INH      | 376C        | _       | 2      | -               | _  | _ | _  | _ | _ | _ | = |

#### NOTES:

- 1. CCR[15:4] change according to results of operation. The PK field is not affected.
- 2. CCR[15:0] change according to copy of CCR pulled from stack.
- 3. PK field changes according to state pulled from stack. The rest of the CCR is not affected.
- 4. Cycle times for conditional branches are shown in "taken, not taken" order.

# **Table 8 Instruction Set Abbreviations and Symbols**

|      | <ul> <li>Accumulator A</li> </ul>                           |                   | Register used in operation            |
|------|-------------------------------------------------------------|-------------------|---------------------------------------|
| AM - | <ul> <li>Accumulator M</li> </ul>                           |                   | Address of one memory byte            |
| В -  | <ul> <li>Accumulator B</li> </ul>                           | M +1 —            | Address of byte at M + \$0001         |
|      | <ul> <li>Condition code register</li> </ul>                 |                   | Address of one memory word            |
| D -  | <ul> <li>Accumulator D</li> </ul>                           | () <sub>X</sub> — | Contents of address pointed to by IX  |
| E -  | <ul> <li>Accumulator E</li> </ul>                           | () <sub>Y</sub> — | Contents of address pointed to by IY  |
| EK - | <ul> <li>Extended addressing extension field</li> </ul>     | () <sub>Z</sub> — | Contents of address pointed to by IZ  |
| IR - | <ul> <li>MAC multiplicand register</li> </ul>               | E, X —            | IX with E offset                      |
| HR - | <ul> <li>MAC multiplier register</li> </ul>                 |                   | IY with E offset                      |
| IX - | - Index register X                                          | E, Z —            | IZ with E offset                      |
|      | - Index register Y                                          | EXT —             | Extended                              |
|      | - Index register Z                                          | EXT20 —           | 20-bit extended                       |
|      | - Address extension register                                | IMM8 —            | 8-bit immediate                       |
|      | - Program counter                                           | IMM16 —           | 16-bit immediate                      |
|      | - Program counter extension field                           | IND8, X —         | IX with unsigned 8-bit offset         |
|      | - Stack pointer extension field                             |                   | IY with unsigned 8-bit offset         |
|      | - Multiply and accumulate sign latch                        | IND8, Z —         | IZ with unsigned 8-bit offset         |
|      | - Stack pointer                                             |                   | IX with signed 16-bit offset          |
|      | - Index register X extension field                          |                   | IY with signed 16-bit offset          |
|      | - Index register Y extension field                          |                   | IZ with signed 16-bit offset          |
|      | Index register Z extension field                            |                   | IX with signed 20-bit offset          |
|      | <ul> <li>Modulo addressing index register X mask</li> </ul> | IND20 Y —         | IY with signed 20-bit offset          |
|      | <ul> <li>Modulo addressing index register Y mask</li> </ul> |                   | IZ with signed 20-bit offset          |
|      | - Stop disable control bit                                  |                   | Inherent                              |
|      | - AM overflow indicator                                     |                   | Post-modified indexed                 |
|      | - Half carry indicator                                      |                   | 8-bit relative                        |
|      | AM extended overflow indicator                              |                   | 16-bit relative                       |
|      | Negative indicator                                          | _                 | 4-bit address extension               |
|      | - Zero indicator                                            |                   | 8-bit unsigned offset                 |
|      | - Two's complement overflow indicator                       |                   | 16-bit signed offset                  |
|      | - Carry/borrow indicator                                    |                   | High byte of 16-bit extended address  |
|      | - Interrupt priority field                                  |                   | 8-bit immediate data                  |
|      | - Saturation mode control bit                               |                   | High byte of 16-bit immediate data    |
|      | Program counter extension field                             |                   | Low byte of 16-bit immediate data     |
|      | - Bit not affected                                          |                   | Low byte of 16-bit extended address   |
|      | - Bit that affected - Bit changes as specified              |                   | 8-bit mask                            |
|      | - Bit cleared                                               |                   | · 16-bit mask                         |
|      | - Bit set                                                   |                   | 8-bit unsigned relative offset        |
|      | Memory location used in operation                           |                   | 16-bit signed relative offset         |
|      | Result of operation                                         |                   | MAC index register X offset           |
|      | - Source data                                               |                   | MAC index register Y offset           |
| 3 -  | - Source data                                               |                   | 4-bit zero extension                  |
|      |                                                             | 2 —               | 4-bit Zero exterision                 |
| + -  | - Addition                                                  | • —               | AND                                   |
|      | - Subtraction or negation (2's complement)                  |                   | Inclusive OR (OR)                     |
|      | - Multiplication                                            |                   | Exclusive OR (EOR)                    |
|      | - Division                                                  |                   | Complementation                       |
|      | - Greater                                                   |                   | Concatenation                         |
|      | - Less                                                      |                   | Transferred                           |
|      | - Equal                                                     |                   | Exchanged                             |
|      | - Equal or greater                                          |                   | Sign bit; also used to show tolerance |
|      | - Equal or less                                             |                   | Sign extension                        |
|      | - Not equal                                                 |                   | Binary value                          |
| •    | ı                                                           |                   | Hexadecimal value                     |
|      |                                                             | •                 |                                       |

MOTOROLA MC68HC16Z1 38 MC68HC16Z1TS/D

#### 2.7 Exceptions

An exception is an event that preempts normal instruction process. Exception processing makes the transition from normal instruction execution to execution of a routine that deals with an exception.

Each exception has an assigned vector that points to an associated handler routine. Exception processing includes all operations required to transfer control to a handler routine, but does not include execution of the handler routine.

#### 2.7.1 Exception Vectors

An exception vector is the address of a routine that handles an exception. Exception vectors are contained in a data structure called the instruction vector table, which is located in the first 512 bytes of bank 0.

All vectors, except the reset vector, consist of one word and reside in data space. The reset vector consists of four words that reside in program space. There are 52 predefined or reserved vectors, and 200 user-defined vectors.

Each vector is assigned an 8-bit number. Vector numbers for some exceptions are generated by external devices; others are supplied by the processor. There is a direct mapping of vector number to vector table address. The CPU16 left shifts the vector number one place (multiplies by two) to convert it to an address.

**Table 9 Exception Vector Table** 

| Vector  | Vector      | Address | Type of                          |
|---------|-------------|---------|----------------------------------|
| Number  | Address     | Space   | Exception                        |
| 0       | 0000        | Р       | RESET — Initial ZK, SK, and PK   |
|         | 0002        | Р       | RESET — Initial PC               |
|         | 0004        | Р       | RESET — Initial SP               |
|         | 0006        | Р       | RESET — Initial IZ (Direct Page) |
| 4       | 0008        | D       | BKPT (Breakpoint)                |
| 5       | 000A        | D       | BERR (Bus Error)                 |
| 6       | 000C        | D       | SWI (Software Interrupt)         |
| 7       | 000E        | D       | Illegal Instruction              |
| 8       | 0010        | D       | Division by Zero                 |
| 9 – E   | 0012 - 001C | D       | Unassigned, Reserved             |
| F       | 001E        | D       | Uninitialized Interrupt          |
| 10      | 0020        | D       | Unassigned, Reserved             |
| 11      | 0022        | D       | Level 1 Interrupt Autovector     |
| 12      | 0024        | D       | Level 2 Interrupt Autovector     |
| 13      | 0026        | D       | Level 3 Interrupt Autovector     |
| 14      | 0028        | D       | Level 4 Interrupt Autovector     |
| 15      | 002A        | D       | Level 5 Interrupt Autovector     |
| 16      | 002C        | D       | Level 6 Interrupt Autovector     |
| 17      | 002E        | D       | Level 7 Interrupt Autovector     |
| 18      | 0030        | D       | Spurious Interrupt               |
| 19 – 37 | 0032 - 006E | D       | Unassigned, Reserved             |
| 38 – FF | 0070 – 01FE | D       | User-defined Interrupts          |

#### 2.7.2 Exception Stack Frame

During exception processing, the contents of the program counter and condition code register are stacked at a location pointed to by SK: SP. Unless it is altered during exception processing, the stacked PK: PC value is the address of the next instruction in the current instruction stream, plus \$0006. The following figure shows the exception stack frame.



**Figure 7 Exception Stack Frame** 

#### 2.7.3 Exception Processing Sequence

Exception processing is performed in four distinct phases.

- Priority of all pending exceptions is evaluated, and the highest priority exception is processed first.
- Processor state is stacked, then the CCR PK extension field is cleared.
- An exception vector number is acquired and converted to a vector address.
- The content of the vector address is loaded into the PC, and the processor jumps to the exception handler routine.

There are variations within each phase for differing types of exceptions. However, all vectors but reset contain 16-bit addresses, and the PK field is cleared. Exception handlers must be located within bank 0, or vectors must point to a jump table.

#### 2.7.4 Types of Exceptions

Exceptions can be generated either internally or externally. External exceptions which are defined as asynchronous, include interrupts, bus errors (BERR), breakpoints (BKPT), and resets (RESET). Internal exceptions, which are defined as synchronous, include the software interrupt (SWI) instruction, the background (BGND) instruction, illegal instruction exceptions, and the divide-by-zero exception. Refer to **3 System Integration Module** for more information about resets and interrupts.

Asynchronous exceptions occur without reference to CPU16 or IMB clocks, but exception processing is synchronized. For all asynchronous exceptions but RESET, exception processing begins at the first instruction boundary following recognition of an exception.

Synchronous exception processing is part of an instruction definition. Exception processing for synchronous exceptions will always be completed, and the first instruction of the handler routine will always be executed, before interrupts are detected.

Because of pipelining, the stacked return PK: PC value for asynchronous exceptions, other than RE-SET, is equal to the address of the next instruction in the current instruction stream plus \$0006. The RTI instruction, which must terminate all exception handler routines, subtracts \$0006 from the stacked value in order to resume execution of the interrupted instruction stream. The value of PK: PC at the time a synchronous exception executes is equal to the address of the instruction that causes the exception plus \$0006. Since RTI always subtracts \$0006 upon return, the stacked PK: PC must be adjusted by the instruction that caused the exception so that execution will resume with the following instruction. \$0002 is added to the PK: PC value before it is stacked.

MOTOROLA MC68HC16Z1 40 MC68HC16Z1TS/D

#### 2.7.5 Multiple Exceptions

Each exception has a hardware priority based upon its relative importance to system operation. Asynchronous exceptions have higher priorities than synchronous exceptions. Exception processing for multiple exceptions is done by priority, from lowest to highest. Note that priority governs the order in which exception processing occurs, not the order in which exception handlers are executed.

Unless bus error, breakpoint, or reset occur during exception processing, the first instruction of all exception handler routines is guaranteed to execute before another exception is processed. Because interrupt exceptions have higher priority than synchronous exceptions, the first instruction in an interrupt handler is executed before other interrupts are sensed.

Bus error, breakpoint, and reset exceptions that occur during exception processing of a previous exception are processed before the first instruction of that exception's handler routine. The converse is not true. If an interrupt occurs during BERR exception processing, for example, the first instruction of the BERR handler is executed before interrupts are sensed. This permits the exception handler to mask interrupts during execution.

#### 2.7.6 RTI Instruction

The return-from-interrupt instruction (RTI) must be the last instruction in all exception handlers except for the reset handler. RTI pulls the exception stack frame that was pushed onto the system stack during exception processing, and restores processor state. Normal program flow resumes at the address of the instruction that follows the last instruction executed before exception processing began.

RTI is not used in the reset handler because a reset initializes the stack pointer and does not create a stack frame.

# 3 System Integration Module

The MC68HC16Z1 system integration module (SIM) consists of five functional blocks that control system start-up, initialization, configuration, and the external bus.



Figure 8 SIM Block Diagram

**Table 10 SIM Address Map** 

| Address | 15 8                               | 7 0                          |  |  |  |  |  |  |
|---------|------------------------------------|------------------------------|--|--|--|--|--|--|
| YFFA00  | MODULE CONFIGURATION (SIMCR)       |                              |  |  |  |  |  |  |
| YFFA02  | FACTORY TEST (SIMTR)               |                              |  |  |  |  |  |  |
| YFFA04  |                                    | R CONTROL (SYNCR)            |  |  |  |  |  |  |
| YFFA06  | UNUSED RESET STATUS REGISTER (RSR) |                              |  |  |  |  |  |  |
| YFFA08  | MODULE TEST E (SIMTRE)             |                              |  |  |  |  |  |  |
| YFFA0A  | UNUSED                             | UNUSED                       |  |  |  |  |  |  |
| YFFA0C  | UNUSED                             | UNUSED                       |  |  |  |  |  |  |
| YFFA0E  | UNUSED                             | UNUSED                       |  |  |  |  |  |  |
| YFFA10  | UNUSED                             | PORTE DATA (PORTE0)          |  |  |  |  |  |  |
| YFFA12  | UNUSED                             | PORTE DATA (PORTE1)          |  |  |  |  |  |  |
| YFFA14  | UNUSED                             | PORTE DATA DIRECTION (DDRE)  |  |  |  |  |  |  |
| YFFA16  | UNUSED                             | PORTE PIN ASSIGNMENT (PEPAR) |  |  |  |  |  |  |
| YFFA18  | UNUSED                             | PORTF DATA (PORTF0)          |  |  |  |  |  |  |
| YFFA1A  | UNUSED                             | PORTF DATA (PORTF1)          |  |  |  |  |  |  |
| YFFA1C  | UNUSED                             | PORTF DATA DIRECTION (DDRF)  |  |  |  |  |  |  |
| YFFA1E  | UNUSED                             | PORTF PIN ASSIGNMENT (PFPAR) |  |  |  |  |  |  |
| YFFA20  | UNUSED                             | SYSTEM PROTECTION CONTROL    |  |  |  |  |  |  |
| 1117120 | 0.10025                            | (SYPCR)                      |  |  |  |  |  |  |
| YFFA22  | PERIODIC INTERRU                   | PT CONTROL (PICR)            |  |  |  |  |  |  |
| YFFA24  | PERIODIC INTERRUPT TIMING (PITR)   |                              |  |  |  |  |  |  |
| YFFA26  | UNUSED                             | SOFTWARE SERVICE (SWSR)      |  |  |  |  |  |  |
| YFFA28  | UNUSED                             | UNUSED                       |  |  |  |  |  |  |
| YFFA2A  | UNUSED                             | UNUSED                       |  |  |  |  |  |  |
| YFFA2C  | UNUSED                             | UNUSED                       |  |  |  |  |  |  |
| YFFA2E  | UNUSED                             | UNUSED                       |  |  |  |  |  |  |
| YFFA30  | TEST MODULE MASTE                  | ER SHIFT A (TSTMSRA)         |  |  |  |  |  |  |
| YFFA32  |                                    | R SHIFT B (TSTMSRB)          |  |  |  |  |  |  |
| YFFA34  |                                    | FT COUNT (TSTSC)             |  |  |  |  |  |  |
| YFFA36  |                                    | TION COUNTER (TSTRC)         |  |  |  |  |  |  |
| YFFA38  | TEST MODULE C                      |                              |  |  |  |  |  |  |
| YFFA3A  |                                    | JTED REGISTER (DREG)         |  |  |  |  |  |  |
| YFFA3C  | UNUSED                             | UNUSED                       |  |  |  |  |  |  |
| YFFA3E  | UNUSED                             | UNUSED                       |  |  |  |  |  |  |
| YFFA40  | UNUSED                             | PORT C DATA (PORTC)          |  |  |  |  |  |  |
| YFFA42  | UNUSED                             | UNUSED                       |  |  |  |  |  |  |
| YFFA44  |                                    | SIGNMENT (CSPAR0)            |  |  |  |  |  |  |
| YFFA46  | 1                                  | SIGNMENT (CSPAR1)            |  |  |  |  |  |  |
| YFFA48  |                                    | E BOOT (CSBARBT)             |  |  |  |  |  |  |
| YFFA4A  |                                    | ON BOOT (CSORBT)             |  |  |  |  |  |  |
| YFFA4C  |                                    | ASE 0 (CSBAR0)               |  |  |  |  |  |  |
| YFFA4E  |                                    | PTION 0 (CSOR0)              |  |  |  |  |  |  |
| YFFA50  |                                    | ASE 1 (CSBAR1)               |  |  |  |  |  |  |
| YFFA52  |                                    | PTION 1 (CSOR1)              |  |  |  |  |  |  |
| YFFA54  |                                    | ASE 2 (CSBAR2)               |  |  |  |  |  |  |
| YFFA56  |                                    | PTION 2 (CSOR2)              |  |  |  |  |  |  |
| YFFA58  | 1                                  | ASE 3 (CSBAR3)               |  |  |  |  |  |  |
| YFFA5A  |                                    | PTION 3 (CSOR3)              |  |  |  |  |  |  |
| YFFA5C  |                                    | ASE 4 (CSBAR4)               |  |  |  |  |  |  |

# **Table 10 SIM Address Map**

| Address | 15 8 7                       |                              |  |  |  |  |  |  |
|---------|------------------------------|------------------------------|--|--|--|--|--|--|
| YFFA5E  | CHIP-SELECT OPTION 4 (CSOR4) |                              |  |  |  |  |  |  |
| YFFA60  | CHIP-SELECT BA               | ASE 5 (CSBAR5)               |  |  |  |  |  |  |
| YFFA62  | CHIP-SELECT OF               | PTION 5 (CSOR5)              |  |  |  |  |  |  |
| YFFA64  | CHIP-SELECT BA               | ASE 6 (CSBAR6)               |  |  |  |  |  |  |
| YFFA66  | CHIP-SELECT OF               | PTION 6 (CSOR6)              |  |  |  |  |  |  |
| YFFA68  | CHIP-SELECT BA               | ASE 7 (CSBAR7)               |  |  |  |  |  |  |
| YFFA6A  | CHIP-SELECT OF               | PTION 7 (CSOR7)              |  |  |  |  |  |  |
| YFFA6C  | CHIP-SELECT BASE 8 (CSBAR8)  |                              |  |  |  |  |  |  |
| YFFA6E  | CHIP-SELECT OF               | CHIP-SELECT OPTION 8 (CSOR8) |  |  |  |  |  |  |
| YFFA70  | CHIP-SELECT BA               | ASE 9 (CSBAR9)               |  |  |  |  |  |  |
| YFFA72  | CHIP-SELECT OF               | PTION 9 (CSOR9)              |  |  |  |  |  |  |
| YFFA74  | CHIP-SELECT BA               | SE 10 (CSBAR10)              |  |  |  |  |  |  |
| YFFA76  | CHIP-SELECT OP               | TION 10 (CSOR10)             |  |  |  |  |  |  |
| YFFA78  | UNUSED                       | UNUSED                       |  |  |  |  |  |  |
| YFFA7A  | UNUSED UNUSED                |                              |  |  |  |  |  |  |
| YFFA7C  | UNUSED                       | UNUSED                       |  |  |  |  |  |  |
| YFFA7E  | UNUSED                       | UNUSED                       |  |  |  |  |  |  |

Y = M111 where M is the logic state of the modmap (MM) bit in the SIMCR

# 3.1 System Configuration and Protection

This functional block provides configuration control for the entire MC68HC16Z1. It also performs interrupt arbitration, bus monitoring, and system test functions.



Figure 9 System Configuration and Protection Block Diagram

#### 3.2 System Configuration

The SIM controls M68HC16 configuration during normal operation and during internal testing.

|        | MCR — | Module | Configu | ration | Register | •  |        |   |      |    |   |   |      |   | \$YF | FA00 |
|--------|-------|--------|---------|--------|----------|----|--------|---|------|----|---|---|------|---|------|------|
|        | 15    | 14     | 13      | 12     | 11       | 10 | 9      | 8 | 7    | 6  | 5 | 4 | 3    | 2 | 1    | 0    |
|        | EXOFF | FRZSW  | FRZBM   | 0      | SLVEN    | 0  | 0 SHEN |   | SUPV | MM | 0 | 0 | IARB |   |      |      |
| RESET: |       |        |         |        |          |    |        |   |      |    |   |   |      |   |      |      |
|        | 0     | 0      | 0       | 0      | DB11     | 0  | 0      | 0 | 1    | 1  | 0 | 0 | 1    | 1 | 1    | 1    |

The module configuration register controls system configuration. It can be read or written at any time, except for the module mapping (MM) bit, which can be written once and must remain set.

#### EXOFF — External Clock Off

- 0 = The CLKOUT pin is driven from an internal clock source.
- 1 = The CLKOUT pin is placed in a high-impedance state.

#### FRZSW — Freeze Software Enable

- 0 = When FREEZE is asserted, the software watchdog and periodic interrupt timer counters continue to run.
- 1 = When FREEZE is asserted, the software watchdog and periodic interrupt timer counters are disabled, preventing interrupts during software debug.

#### FRZBM — Freeze Bus Monitor Enable

- 0 = When FREEZE is asserted, the bus monitor continues to operate.
- 1 = When FREEZE is asserted, the bus monitor is disabled.

#### SLVEN — Factory Test Mode Enabled

This bit is a read-only status bit that reflects the state of DB11 during reset.

- 0 = IMB is not available to an external master.
- 1 = An external bus master has direct access to the IMB.

#### SHEN[1:0] — Show Cycle Enable

This field determines what the EBI does with the external bus during internal transfer operations. A show cycle allows internal transfers to be externally monitored. The table below shows whether show cycle data is driven externally, and whether external bus arbitration can occur. To prevent bus conflict, external peripherals must not be enabled during show cycles.

| SHEN | Action                                                                                        |
|------|-----------------------------------------------------------------------------------------------|
| 00   | Show cycles disabled, external arbitration enabled                                            |
| 01   | Show cycles enabled, external arbitration disabled                                            |
| 10   | Show cycles enabled, external arbitration enabled                                             |
| 11   | Show cycles enabled, external arbitration enabled, internal activity is halted by a bus grant |

#### SUPV — Supervisor/Unrestricted Data Space

The SUPV bit places the SIM global registers in either supervisor data space or user data space. The CPU16 in the MC68HC16Z1 operates only in supervisory mode. SUPV has no effect.

#### MM — Module Mapping

- 0 = Internal modules are addressed from \$7FF000 \$7FFFFF.
- 1 = Internal modules are addressed from \$FFF000 \$FFFFFF.

IMB address lines ADDR[23:20] follow the logic state of ADDR19 unless externally driven. MM corresponds to IMB ADDR23. If it is cleared, the SIM maps IMB modules into address space \$7FF000 – \$7FFFFF, which is inaccessible to the CPU. Modules remain inaccessible until reset occurs. MM can be written once. Initialization software should set MM to logic level 1.

#### IARB[3:0] — Interrupt Arbitration Field

Each module that can generate interrupt requests has an interrupt arbitration (IARB) field. Arbitration between interrupt requests of the same priority is performed by serial contention between IARB field bit values. Contention must take place whenever an interrupt request is acknowledged, even when there is only a single pending request. An IARB field must have a non-zero value for contention to take place. If an interrupt request from a module with an IARB field value of %0000 is recognized, the CPU16 processes a spurious interrupt exception. Because the SIM routes external interrupt requests to the CPU16, the SIM IARB field value is used for arbitration between internal and external interrupts of the same priority. The reset value of IARB for the SIM is %1111 (highest priority), and the reset IARB value for all other modules is %0000, which prevents SIM interrupts from being discarded during initialization.

MOTOROLA MC68HC16Z1 46 MC68HC16Z1TS/D

#### 3.3 System Protection

MC68HC16Z1 system protection includes a bus monitor, a HALT monitor, a spurious interrupt monitor, and a software watchdog timer. These functions have been made integral to the microcontroller to reduce the number of external components in a complete control system.

The system protection control register controls system monitor functions, software watchdog clock prescaling, and bus monitor timing. In operating mode, this register can be written only once following power-on or reset, but can be read at any time. In test mode, it can be written at any time.

#### **SYPCR** — System Protection Control Register

\$YFFA21

| 7      | 6      | 5  | 4  | 3   | 2   | 1 | 0  |
|--------|--------|----|----|-----|-----|---|----|
| SWE    | SWP    | SV | VT | HME | BME | В | MT |
| RESET: | •      | !  |    | •   |     |   |    |
| 1      | MODCLK | 0  | 0  | 0   | 0   | 0 | 0  |

SWE — Software Watchdog Enable

0 = Software watchdog disabled

1 = Software watchdog enabled

SWP — Software Watchdog Prescale

This bit controls the value of the software watchdog prescaler.

0 = Software watchdog clock not prescaled

1 = Software watchdog clock prescaled by 512

SWT[1:0] — Software Watchdog Timing

This field selects the divide ratio used to establish software watchdog time-out period. The following table gives the ratio for each combination of SWP and SWT bits.

| SWP | SWT | Ratio           |
|-----|-----|-----------------|
| 0   | 00  | 2 <sup>9</sup>  |
| 0   | 01  | 2 <sup>11</sup> |
| 0   | 10  | 2 <sup>13</sup> |
| 0   | 11  | 2 <sup>15</sup> |
| 1   | 00  | 2 <sup>18</sup> |
| 1   | 01  | 2 <sup>20</sup> |
| 1   | 10  | 2 <sup>22</sup> |
| 1   | 11  | 2 <sup>24</sup> |

HME — Halt Monitor Enable

0 = Disable halt monitor function

1 = Enable halt monitor function

BME — Bus Monitor External Enable

0 = Disable bus monitor function for an internal to external bus cycle.

1 = Enable bus monitor function for an internal to external bus cycle.

BMT[1:0] — Bus Monitor Timing

This field selects a bus monitor time-out period as shown in the following table.

| BMT | Bus Monitor Time-out Period |
|-----|-----------------------------|
| 00  | 64 System Clocks (CLK)      |
| 01  | 32 System Clocks (CLK)      |
| 10  | 16 System Clocks (CLK)      |
| 11  | 8 System Clocks (CLK)       |

#### 3.3.1 Bus Monitor

The internal bus monitor checks for excessively long response times during normal bus cycles (DSACKx) and during IACK cycles (AVEC). The monitor asserts BERR if response time is excessive.

DSACKx and AVEC response times are measured in clock cycles. The maximum allowable response time can be selected by setting the BMT field.

The monitor does not check DSACKx response on the external bus unless the CPU16 initiates the bus cycle. The BME bit in the SYPCR enables the internal bus monitor for internal to external bus cycles. If a system contains external bus masters, an external bus monitor must be implemented and the internal to external bus monitor option must be disabled.

#### 3.3.2 Halt Monitor

The halt monitor responds to an assertion of  $\overline{HALT}$  on the internal bus. A flag in the reset status register (RSR) indicates that the last reset was caused by the halt monitor. The halt monitor reset can be inhibited by the HME bit in the SYPCR.

#### 3.3.3 Spurious Interrupt Monitor

The spurious interrupt monitor issues BERR if no interrupt arbitration occurs during IACK cycle.

#### 3.3.4 Software Watchdog

**SWSR** — Software Service Register

\$YFFA27

| 7      | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|--------|---|---|---|---|---|---|---|
| 0      | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| RESET: |   | • |   |   |   |   |   |
| 0      | 0 | 0 | 0 | 0 | 0 | 0 | 0 |

Register shown with read value

The software watchdog is controlled by SWE in SYPCR. Once enabled, the watchdog requires that a service sequence be written to SWSR on a periodic basis. If servicing does not take place, the watchdog times out and issues a reset. This register can be written at any time, but returns zeros when read.

Perform a software watchdog service sequence as follows:

- Write \$55 to SWSR.
- Write \$AA to SWSR.

Both writes must occur before time-out in the order listed, but any number of instructions can be executed between the two writes.

Watchdog clock rate is affected by SWP and SWT in SYPCR. When SWT[1:0] are modified, a watchdog service sequence must be performed before the new time-out period takes effect.

The reset value of SWP is affected by the state of the MODCLK pin on the rising edge of reset, as shown in the following table.

| MODCLK | SWP |
|--------|-----|
| 0      | 1   |
| 1      | 0   |

Software watchdog time-out period is given in the following equation:

Time-out Period = Divide Count/EXTAL Frequency

#### 3.4 System Clock

The system clock in the SIM provides timing signals for the IMB modules and for an external peripheral bus. Because the MC68HC16Z1 is a fully static design, register and memory contents are not affected when clock rate changes. System hardware and software support changes in clock rate during operation.

The system clock signal can be generated in three ways. An internal phase-locked loop can synthesize the clock from an internal frequency source, an external frequency source, or the clock signal can be input from an external source.

Following is a block diagram of the clock submodule.



- 1. Must be low-leakage capacitor (insulation resistance 30,000 M $\Omega$  or greater).
- 2. Capacitance based on a test circuit constructed with a DAISHINKU DMX-38 32.768-kHz crystal.

BLOCK 32KHZ

Figure 10 System Clock Block Diagram

#### 3.4.1 Clock Sources

The state of the clock mode (MODCLK) pin during reset determines clock source. When MODCLK is held high during reset, the clock synthesizer generates a clock signal from either a crystal oscillator or an external reference input. Clock synthesizer control register SYNCR determines operating frequency and various modes of operation. When MODCLK is held low during reset, the clock synthesizer is disabled, and an external system clock signal must be applied. When the synthesizer is disabled, SYNCR control bits have no effect.

A reference crystal must be connected between the EXTAL and XTAL pins in order to use the internal oscillator. A 32.768-kHz watch crystal is recommended — these crystals are readily available and inexpensive. MC68HC16Z1 clock synthesizer specifications are based upon a typical 32.768-kHz crystal.

If an external reference signal or an external system clock signal is applied through the EXTAL pin, the XTAL pin must be left floating. External reference signal frequency must be less than or equal to maximum specified reference frequency. External system clock signal frequency must be less than or equal to maximum specified system clock frequency.

When an external system clock signal is applied (PLL not used), duty cycle of the input is critical, especially at near maximum operating frequencies. The relationship between clock signal duty cycle and clock signal period is expressed:

Minimum external clock period = minimum external clock high/low time

50% – percentage variation of external clock input duty cycle

#### 3.4.2 Clock Synthesizer Operation

A voltage controlled oscillator (VCO) generates the system clock signal. A portion of the clock signal is fed back to a divider/counter. The divider controls the frequency of one input to a phase comparator. The other phase comparator input is a reference signal, either from the internal oscillator or from an external source. The comparator generates a control signal proportional to the difference in phase between its two inputs. The signal is low-pass filtered and used to correct VCO output frequency.

The synthesizer locks when VCO frequency is identical to reference frequency. Lock time is affected by the filter time constant and by the amount of difference between the two comparator inputs. Whenever comparator input changes, the synthesizer must re-lock. Lock status is shown by the SLOCK bit in SYN-CR.

The MC68HC16Z1 does not come out of reset state until the synthesizer locks. Crystal type, characteristic frequency, and layout of external oscillator circuitry affect lock time.

The low-pass filter requires an external low-leakage capacitor, typically 0.1  $\mu$ F, connected between the XFC and  $V_{DDSYN}$  pins.

 $V_{DDSYN}$  is used to power the clock circuits. A separate power source increases MCU noise immunity and can be used to run the clock when the MCU is powered down. Use a quiet power supply as the  $V_{DDSYN}$  source, since PLL stability depends on the VCO, which uses this supply. Place adequate external bypass capacitors as close as possible to the  $V_{DDSYN}$  pin to ensure stable operating frequency.

When the clock synthesizer is used, control register SYNCR determines operating frequency and various modes of operation. Because the CPU16 in the MC68HC16Z1 operates only in supervisor mode, SYNCR can be read or written at any time.

The SYNCR X bit controls a divide by two prescaler that is not in the synthesizer feedback loop. Setting X doubles clock speed without changing VCO speed. There is no VCO relock delay. The SYNCR W bit controls a 3-bit prescaler in the feedback divider. Setting W increases VCO speed by a factor of four. The SYNCR Y field determines the count modulus for a modulo 64 down counter, causing it to divide by a value of Y + 1. When either W or Y value changes, there is a VCO relock delay.

Clock frequency is determined by SYNCR bit settings as follows:

$$F_{\text{SYSTEM}} = F_{\text{REFERENCE}} [4(Y + 1)(2^{2W + X})]$$

In order for the device to perform correctly, the clock frequency selected by the W, X, and Y bits must be within the limits specified for the MCU.

VCO frequency is determined by:

$$F_{VCO} = F_{SYSTEM} (2 - X)$$

The reset state of SYNCR (\$3F00) produces a modulus-64 count — system frequency is 256 times reference frequency.

#### 3.4.3 Clock Control

The clock control circuits determine system clock frequency and clock operation under special circumstances, such as loss of synthesizer reference or low-power mode. Clock source is determined by the logic state of the MODCLK pin during reset.

#### **SYNCR** — Clock Synthesizer Control Register

\$YFFA04

|   | 15   | 14  | 13 | 12 | 11 | 10 | 9 | 8 | 7    | 6 | 5 | 4     | 3     | 2     | 1     | 0     |
|---|------|-----|----|----|----|----|---|---|------|---|---|-------|-------|-------|-------|-------|
|   | W    | Х   |    |    |    | Υ  |   |   | EDIV | 0 | 0 | SLIMP | SLOCK | RSTEN | STSIM | STEXT |
| _ | RESI | ET: | •  |    |    |    |   |   |      |   | • |       |       |       |       |       |
|   | 0    | 0   | 1  | 1  | 1  | 1  | 1 | 1 | 0    | 0 | 0 | U     | U     | 0     | 0     | 0     |

When the on-chip clock synthesizer is used, system clock frequency is controlled by the bits in the upper byte of SYNCR. Bits in the lower byte show status of or control operation of internal and external clocks. Because the CPU16 always operates in supervisor mode, SYNCR can be read or written at any time.

#### W — Frequency Control (VCO)

This bit controls a prescaler tap in the synthesizer feedback loop. Setting the bit increases the VCO speed by a factor of four. VCO relock delay is required.

### X — Frequency Control Bit (Prescale)

This bit controls a divide by two prescaler that is not in the synthesizer feedback loop. Setting the bit doubles clock speed without changing the VCO speed. There is no VCO relock delay.

#### Y[5:0] — Frequency Control (Counter)

The Y field controls the modulus down counter in the synthesizer feedback loop, causing it to divide by a value of Y + 1. Values range from 0 to 63. VCO relock delay is required.

#### EDIV — E Clock Divide Rate

- 0 = ECLK frequency is system clock divided by 8.
- 1 = ECLK frequency is system clock divided by 16.

ECLK is an external M6800 bus clock available on pin ADDR23. Refer to **3.5.13 Chip Selects** for more information.

#### SLIMP — Limp Mode Flag

- 0 = External crystal is VCO reference.
- 1 = Loss of crystal reference.

When the on-chip synthesizer is used, loss of reference frequency causes SLIMP to be set. The VCO continues to run using the base control voltage. Maximum limp frequency is maximum specified system clock frequency. X-bit state affects limp frequency.

#### SLOCK — Synthesizer Lock Flag

- 0 = VCO is enabled, but has not locked.
- 1 = VCO has locked on the desired frequency (or system clock is external).

The MCU maintains reset state until the synthesizer locks, but SLOCK does not indicate synthesizer lock status until after the user writes to SYNCR.

#### RSTEN — Reset Enable

- 0 = Loss of crystal causes the MCU to operate in limp mode.
- 1 = Loss of crystal causes system reset.

#### STSIM — Stop Mode System Integration Clock

- 0 = When LPSTOP is executed, the SIM clock is driven from the crystal oscillator and the VCO is turned off to conserve power.
- 1 = When LPSTOP is executed, the SIM clock is driven from the VCO.

#### STEXT — Stop Mode External Clock

- 0 = When LPSTOP is executed, the CLKOUT signal is held negated to conserve power.
- 1 = When LPSTOP is executed, the CLKOUT signal is driven from the SIM clock, as determined by the state of the STSIM bit.

#### 3.4.4 Periodic Interrupt Timer

0

0

The periodic interrupt timer (PIT) generates interrupts of specified priorities at specified intervals. Timing for the PIT is provided by a programmable prescaler driven by the system clock.

# PICR — Periodic Interrupt Control Register \$YFFA22 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 0 0 0 0 PIRQL PIV PIV RESET:

٥

This register contains information concerning periodic interrupt priority and vectoring. Bits [10:0] can be read or written at any time. Bits [15:11] are unimplemented and always return zero.

٥

0

0

#### PIRQL[2:0] — Periodic Interrupt Request Level

٥

Λ

٥

٥

Λ

The following table shows what interrupt request level is asserted when a periodic interrupt is generated. If a PIT interrupt and an external IRQ of the same priority occur simultaneously, the PIT interrupt is serviced first. The periodic timer continues to run when the interrupt is disabled.

| PIRQL | Interrupt Request Level     |
|-------|-----------------------------|
| 000   | Periodic Interrupt Disabled |
| 001   | Interrupt Request Level 1   |
| 010   | Interrupt Request Level 2   |
| 011   | Interrupt Request Level 3   |
| 100   | Interrupt Request Level 4   |
| 101   | Interrupt Request Level 5   |
| 110   | Interrupt Request Level 6   |
| 111   | Interrupt Request Level 7   |

#### PIV[7:0] — Periodic Interrupt Vector

The bits of this field contain the vector generated in response to an interrupt from the periodic timer. When the SIM responds, the periodic interrupt vector is placed on the bus.

| PITR — | Period | dic Inte | rrupt T | imer F | Registe | r |        |   |   |   |      |   | ; | \$YFF | A24 |
|--------|--------|----------|---------|--------|---------|---|--------|---|---|---|------|---|---|-------|-----|
| 15     | 14     | 13       | 12      | 11     | 10      | 9 | 8      | 7 | 6 | 5 | 4    | 3 | 2 | 1     | 0   |
| 0      | 0      | 0        | 0       | 0      | 0       | 0 | PTP    |   |   |   | PITM |   |   |       |     |
| RESI   | ET:    |          | ,       |        |         |   |        |   |   |   |      |   |   |       |     |
| 0      | 0      | 0        | 0       | 0      | 0       | 0 | MODCLK | 0 | 0 | 0 | 0    | 0 | 0 | 0     | 0   |

PITR contains the count value for the periodic timer. A zero value turns off the periodic timer. This register can be read or written at any time.

#### PTP — Periodic Timer Prescaler Control

1 = Periodic timer clock prescaled by a value of 512

0 = Periodic timer clock not prescaled

The reset state of PTP is the complement of the state of the MODCLK signal during reset.

#### PITM[7:0] — Periodic Interrupt Timing Modulus Field

This is an 8-bit timing modulus. The period of the timer can be calculated as follows:

PIT Period = [(PITM)(Prescaler)(4)]/EXTAL

#### where

PIT Period = Periodic interrupt timer period

PITM = Periodic interrupt timer register modulus (PITR[7:0])

EXTAL = Crystal frequency

Prescaler = 512 or 1 depending on the state of the PTP bit in the PITR

#### 3.5 External Bus Interface

The external bus interface (EBI) transfers information between the internal MCU bus and external devices when the MC68HC16Z1 is operating in expanded modes. In fully expanded mode, the external bus has 24 address lines and 16 data lines. In partially expanded mode, the external bus has 24 address lines and 8 data lines. Because the CPU16 in the MC68HC16Z1 drives only 20 of the 24 IMB address lines, ADDR[23:20] follow the output state of ADDR19.

The EBI provides dynamic sizing between 8-bit and 16-bit data accesses. It supports byte, word, and long-word transfers. Ports are accessed through the use of asynchronous cycles controlled by the data transfer (SIZ1 and SIZ0) and data size acknowledge pins (DSACK1 and DSACK0). In fully expanded mode, both 8-bit and 16-bit data ports can be accessed; in partially expanded mode, only 8-bit ports can be accessed. Multiple bus cycles may be required for a transfer to an 8-bit port.

Port width is the maximum number of bits accepted or provided during a bus transfer. External devices must follow the handshake protocol described below. Control signals indicate the beginning of the cycle, the address space, the size of the transfer, and the type of cycle. The selected device controls the length of the cycle. Strobe signals, one for the address bus and another for the data bus, indicate the validity of an address and provide timing information for data. The EBI operates in an asynchronous mode for any port width.

To add flexibility and minimize the necessity for external logic, MCU chip select logic can be synchronized with EBI transfers. Chip select logic can also provide internally-generated bus control signals for these accesses. Refer to **3.5.13 Chip Selects** for more information.

#### 3.5.1 Bus Control Signals

The CPU initiates a bus cycle by driving the address, size, function code, and read/write outputs. At the beginning of the cycle, size signals SIZ0 and SIZ1 are driven along with the function code signals. The size signals indicate the number of bytes remaining to be transferred during an operand cycle. They are valid while the address strobe  $(\overline{AS})$  is asserted. The following table shows SIZ0 and SIZ1 encoding. The read/write  $(R/\overline{W})$  signal determines the direction of the transfer during a bus cycle. This signal changes state, when required, at the beginning of a bus cycle, and is valid while  $\overline{AS}$  is asserted.  $R/\overline{W}$  only transitions when a write cycle is preceded by a read cycle or vice versa. The signal can remain low for two consecutive write cycles.

 SIZ1
 SIZ0
 Transfer Size

 0
 1
 Byte

 1
 0
 Word

 1
 1
 3 Byte

 0
 0
 Long Word

**Table 11 Size Signal Encoding** 

#### 3.5.2 Function Codes

Function code signals FC[2:0] are automatically generated by the CPU16. The function codes can be considered address extensions that automatically select one of eight address spaces to which an address applies. These spaces are designated as either user or supervisor, and program or data spaces. Because the CPU16 always operates in supervisor mode (FC2 always = 1), address spaces 0 to 3 are not used. Address space 7 is designated CPU space. CPU space is used for control information not normally associated with read or write bus cycles. Function codes are valid while  $\overline{\rm AS}$  is asserted.

**Table 12 CPU16 Address Space Encoding** 

| FC2 | FC1 | FC0 | Address Space |
|-----|-----|-----|---------------|
| 1   | 0   | 0   | Reserved      |
| 1   | 0   | 1   | Data Space    |
| 1   | 1   | 0   | Program Space |
| 1   | 1   | 1   | CPU Space     |

#### 3.5.3 Address Bus

Address bus signals ADDR[19:0] define the address of the most significant byte to be transferred during a bus cycle. The MCU places the address on the bus at the beginning of a bus cycle. The address is valid while  $\overline{AS}$  is asserted. Because the CPU16 in the MC68HC16Z1 does not drive ADDR[23:20], these lines follow the logic state of ADDR19.

#### 3.5.4 Address Strobe

AS is a timing signal that indicates the validity of an address on the address bus and the validity of many control signals. It is asserted one-half clock after the beginning of a bus cycle.

#### 3.5.5 Data Bus

Data bus signals DATA[15:0] comprise a bidirectional, non-multiplexed parallel bus that transfers data to or from the MCU. A read or write operation can transfer 8 or 16 bits of data in one bus cycle. During a read cycle, the data is latched by the MCU on the last falling edge of the clock for that bus cycle. For a write cycle, all 16 bits of the data bus are driven, regardless of the port width or operand size. The MCU places the data on the data bus one-half clock cycle after  $\overline{AS}$  is asserted in a write cycle.

#### 3.5.6 Data Strobe

Data strobe  $(\overline{DS})$  is a timing signal. For a read cycle, the MCU asserts  $\overline{DS}$  to signal an external device to place data on the bus.  $\overline{DS}$  is asserted at the same time as  $\overline{AS}$  during a read cycle. For a write cycle,  $\overline{DS}$  signals an external device that data on the bus is valid. The MCU asserts  $\overline{DS}$  one full clock cycle after the assertion of  $\overline{AS}$  during a write cycle.

#### 3.5.7 Bus Cycle Termination Signals

During bus cycles, external devices assert the data transfer and size acknowledge signals (DSACK1 and DSACK0). During a read cycle, the signals tell the MCU to terminate the bus cycle and to latch data. During a write cycle, the signals indicate that an external device has successfully stored data and that the cycle can end. These signals also indicate to the MCU the size of the port for the bus cycle just completed. (Refer to the discussion of dynamic bus sizing.)

The bus error (BERR) signal is also a bus cycle termination indicator and can be used in the absence of DSACK1 and DSACK0 to indicate a bus error condition. It can also be asserted in conjunction with these signals, provided it meets the appropriate timing requirements. The internal bus monitor can be used to generate the BERR signal for internal and internal-to-external transfers. When BERR and HALT are asserted simultaneously, the CPU16 takes a bus error exception.

Autovector signal (AVEC) can terminate external IRQ pin interrupt acknowledge cycles. AVEC indicates that the MCU will internally generate a vector number to locate an interrupt handler routine. If it is continuously asserted, autovectors will be generated for all external interrupt requests. AVEC is ignored during all other bus cycles.

#### 3.5.8 Data Transfer Mechanism

The MCU architecture supports byte, word, and long-word operands, allowing access to 8- and 16-bit data ports through the use of asynchronous cycles controlled by the data transfer and size acknowledge inputs (DSACK1 and DSACK0).

#### 3.5.9 Dynamic Bus Sizing

The MCU dynamically interprets the port size of the addressed device during each bus cycle, allowing operand transfers to or from 8- and 16-bit ports. During an operand transfer cycle, the slave device signals its port size and indicates completion of the bus cycle to the MCU through the use of the  $\overline{DSACKO}$  and  $\overline{DSACKO}$  inputs, as shown in the following table.

MOTOROLA MC68HC16Z1 54 MC68HC16Z1TS/D

Table 13 Effect of DSACK Signals

| DSACK1 | DSACK0 | Result                                         |
|--------|--------|------------------------------------------------|
| 1      | 1      | Insert Wait States in Current Bus Cycle        |
| 1      | 0      | Complete Cycle — Data Bus Port Size is 8 Bits  |
| 0      | 1      | Complete Cycle — Data Bus Port Size is 16 Bits |
| 0      | 0      | Reserved                                       |

For example, if the MCU is executing an instruction that reads a long-word operand from a 16-bit port, the MCU latches the 16 bits of valid data and then runs another bus cycle to obtain the other 16 bits. The operation for an 8-bit port is similar, but requires four read cycles. The addressed device uses the  $\overline{DSACK0}$  and  $\overline{DSACK1}$  signals to indicate the port width. For instance, a 16-bit device always returns  $\overline{DSACK0} = 1$  and  $\overline{DSACK1} = 0$  for a 16-bit port, regardless of whether the bus cycle is a byte or word operation.

Dynamic bus sizing requires that the portion of the data bus used for a transfer to or from a particular port size be fixed. A 16-bit port must reside on data bus bits [15:0] and an 8-bit port must reside on data bus bits [15:8]. This minimizes the number of bus cycles needed to transfer data and ensures that the MCU transfers valid data.

The MCU always attempts to transfer the maximum amount of data on all bus cycles. For a word operation, it is assumed that the port is 16 bits wide when the bus cycle begins. Operand bytes are designated as shown in the following figure. OP0 is the most significant byte of a long-word operand, and OP3 is the least significant byte. The two bytes of a word-length operand are OP0 (most significant) and OP1. The single byte of a byte-length operand is OP0.



Figure 11 Operand Byte Order

#### 3.5.10 Operand Alignment

The data multiplexer establishes the necessary connections for different combinations of address and data sizes. The multiplexer takes the two bytes of the 16-bit bus and routes them to their required positions. Positioning of bytes is determined by the size and address outputs. SIZ1 and SIZ0 indicate the remaining number of bytes to be transferred during the current bus cycle. The number of bytes transferred is equal to or less than the size indicated by SIZ1 and SIZ0, depending on port width.

ADDR0 also affects the operation of the data multiplexer. During an operand transfer, ADDR[23:1] indicate the word base address of the portion of the operand to be accessed, and ADDR0 indicates the byte offset from the base. Bear in mind the fact that ADDR[23:20] follow the state of ADDR19 in the MC68HC16Z1.

#### 3.5.11 Misaligned Operands

CPU16 processor architecture uses a basic operand size of 16 bits. An operand is misaligned when it overlaps a word boundary. This is determined by the value of ADDR0. When ADDR0 = 0 (an even address), the address is on a word and byte boundary. When ADDR0 = 1 (an odd address), the address is on a byte boundary only. A byte operand is aligned at any address; a word or long-word operand is misaligned at an odd address.

In the MC68HC16Z1, the largest amount of data that can be transferred by a single bus cycle is an aligned word. If the MCU transfers a long-word operand via a 16-bit port, the most significant operand word is transferred on the first bus cycle and the least significant operand word on a following bus cycle.

The CPU16 can perform misaligned word transfers. This capability makes it software compatible with the MC68HC11 CPU. The CPU16 treats misaligned long-word transfers as two misaligned word transfers.

#### 3.5.12 Operand Transfer Cases

The following table summarizes how operands are aligned for various types of transfers. OPn entries are portions of a requested operand that are read or written during a bus cycle and are defined by SIZ1, SIZ0, and ADDR0 for that bus cycle.

SIZ1 ADDR0 DSACK1 DSACK0 **Transfer Case** SIZ0 **DATA DATA** [15:8] [7:0] OP0 (OP0) Byte to 8-Bit Port 0 1 Χ 1 0 Byte to 16-Bit Port (Even) 0 1 0 0 Χ OP0 (OP0) Byte to 16-Bit Port (Odd) 0 Χ OP0 1 1 0 (OP0) Word to 8-Bit Port (Aligned) 1 0 1 OP0 (OP1) 0 0 Word to 8-Bit Port (Misaligned) 1 0 1 1 0 OP0 (OP0) Word to 16-Bit Port (Aligned) 1 0 0 0 Χ OP0 OP1 Word to 16-Bit Port (Misaligned) 1 0 1 0 Χ (OP0) OP0 1 1 0 1 0 OP0 (OP1) 3 Byte to 8-Bit Port (Aligned)2 1 1 1 1 0 OP0 (OP0) 3 Byte to 8-Bit Port (Misaligned)<sup>2</sup> OP0 1 1 0 OP1 0 Χ 3 Byte to 16-Bit Port (Aligned)<sup>3</sup> 1 1 1 0 Χ (OP0) OP0 3 Byte to 16-Bit Port (Misaligned)<sup>2</sup> Long Word to 8-Bit Port (Aligned) 0 0 0 1 0 OP0 (OP1) 1 0 OP0 (OP0) 1 1 0 Long Word to 8-Bit Port (Misaligned)<sup>3</sup> 0 0 0 X OP0 OP1 Long Word to 16-Bit Port (Aligned) 0 1 0 1 0 Χ (OP0) OP0 Long Word to 16-Bit Port (Misaligned)<sup>3</sup>

**Table 14 Operand Alignment** 

#### NOTES:

- 1. Operands in parentheses are ignored by the CPU16 during read cycles.
- 2. Three-byte transfer cases occur only as a result of a long word to byte transfer.
- 3. The CPU16 treats misaligned long-word transfers as two misaligned word transfers.

#### 3.5.13 Chip Selects

Typical microcontrollers require additional hardware to provide external chip select signals. Twelve independently programmable chip selects provide fast two-cycle access to external memory or peripherals. Address block sizes of two Kbytes to one Mbyte can be selected. However, because ADDR[23:20] = ADDR19 in the CPU16, 512-Kbyte blocks are the largest usable size.

Chip select assertion can be synchronized with bus control signals to provide output enable, read/write strobes, or interrupt acknowledge signals. Logic can also generate  $\overline{DSACK}$  signals internally. A single  $\overline{DSACK}$  generator is shared by all circuits. Multiple chip selects assigned to the same address and control must have the same number of wait states.

Chip selects can also be synchronized with the ECLK signal available on ADDR23.

When a memory access occurs, chip select logic compares address space type, address, type of access, transfer size, and interrupt priority (in the case of interrupt acknowledge) to parameters stored in chip select registers. If all parameters match, the appropriate chip select signal is asserted. Select signals are active low. Refer to the following block diagram of a single chip-select circuit.



Figure 12 Chip-Select Circuit Block Diagram

Because initialization software usually resides in a peripheral memory device controlled by the chip-select circuits, a  $\overline{\text{CSBOOT}}$  register provides default reset values to support bootstrap operation.

If a chip select function is given the same address as a microcontroller module or memory array, an access to that address goes to the module or array and the chip select signal is not asserted.

Each chip select pin can have two or more functions. Chip select configuration out of reset is determined by operating mode. In all modes, the boot ROM select signal is automatically asserted out of reset. In single-chip mode, all chip select pins except  $\overline{CS10}$  and  $\overline{CS0}$  are configured for alternate functions or discrete output. In expanded modes, appropriate pins are configured for chip select operation, but chip select signals cannot be asserted until a transfer size is chosen. In fully expanded mode, data bus pins can be held low to enable alternate functions for chip select pins.

The following table lists allocation of chip-selects and discrete outputs on the pins of the MCU.

| Pin    | Chip Select | Discrete Outputs |
|--------|-------------|------------------|
| CSBOOT | CSBOOT      | _                |
| BR     | CS0         | _                |
| BG     | CS1         | _                |
| BGACK  | CS2         | _                |
| FC0    | CS3         | PC0              |
| FC1    | CS4         | PC1              |
| FC2    | CS5         | PC2              |
| ADDR19 | CS6         | PC3              |
| ADDR20 | CS7         | PC4              |
| ADDR21 | CS8         | PC5              |
| ADDR22 | CS9         | PC6              |
| ADDR23 | CS10        | ECLK             |

#### 3.5.13.1 Chip-Select Registers

Pin assignment registers (CSPAR) determine functions of chip select pins. Pin assignment registers also determine port size (8- or 16-bit) for dynamic bus allocation.

A pin data register (PORTC) latches discrete output data.

Blocks of addresses are assigned to each chip select function. Block sizes of 2 Kbytes to 1 Mbyte can be selected by writing values to the appropriate base address register (CSBAR). However, because the logic state of ADDR20 is always the same as the state of ADDR19 in the MC68HC16Z1, the largest usable block size is 512 Kbytes. Address blocks for separate chip select functions can overlap.

Chip select option registers (CSOR) determine timing of and conditions for assertion of chip select signals. Eight parameters, including operating mode, access size, synchronization, and wait state insertion can be specified.

Initialization code often resides in a peripheral memory device controlled by the chip select circuits. A set of special chip select functions and registers (CSORBT, CSBARBT) is provided to support bootstrap operation.

#### 3.5.13.2 Pin Assignment Registers

The pin assignment registers contain pairs of bits that determine the function of pins in other chip-select registers. Alternate functions of the associated pins are shown in parentheses.

#### **\$YFFA44 CSPAR0** — Chip-Select Pin Assignment Register 0 15 14 13 12 11 7 6 5 4 3 0 CSBOOT n 0 CS5 (FC2) CS4 (FC1) CS3 (FC0) CS2 (BGACK) CS1 (BG) CS0 (BR) RESET: 0 DB2 DB0 0 DB2 DB2 DB1 DB<sub>1</sub> 1 DB1

#### Bits [15:14] — Not Used

These bits always read zero; write has no effect.

#### **CSPAR1** — Chip-Select Pin Assignment Register 1 **\$YFFA46** 15 14 6 5 2 0 0 0 0 0 0 CS10 CS9 CS8 CS7 CS<sub>6</sub> (ADDR23) (ADDR22) (ADDR21) (ADDR20) (ADDR19) RESET: 0 DB7 DB6 DB5 DB3 0 0 0 1 DB4 1 1 1

#### Bits [15:10] — Not Used

These bits always read zero; write has no effect.

The following table shows pin assignment register encoding.

| Bit Pair | Description               |
|----------|---------------------------|
| 00       | Discrete Output           |
| 01       | Default Function          |
| 10       | Chip Select (8-Bit Port)  |
| 11       | Chip Select (16-Bit Port) |

A pin programmed as a discrete output drives an external signal to the value specified in the port C data register (PORTC), with the following exceptions:

- 1. No discrete output function is available on pins BR, BG, or BGACK.
- 2. ADDR23 provides the ECLK output rather than a discrete output signal.

When a pin is programmed for discrete output or default function, internal chip-select logic still functions and can be used to generate  $\overline{\mathsf{DSACK}}$  or  $\overline{\mathsf{AVEC}}$  internally on an address match.

Port size is determined when a pin is assigned as a chip select. When a pin is assigned to an 8-bit port, the chip select is asserted at all addresses within the block range. If a pin is assigned to a 16-bit port, the upper/lower byte field of the option register selects the byte with which the chip select is associated.

The notation DB# in a CSPAR reset block indicates that a bit goes to the logic level of that data bus pin on reset. Either default function (01) or chip-select function (11) can be encoded. Because of internal pull-up, DB pins are driven to logic level one by a weak pull-up during reset. Encoding is for chip-select function unless a data line is held low during reset. Note that bus loading can overcome the weak pull-up, and hold pins low during reset. Because ADDR[23:20] follow the state of ADDR19 in the CPU16, DB[7:4] have limited use.

#### 3.5.13.3 Base Address Registers

A base address is the starting address for the block enabled by a given chip select. Block size determines the extent of the block above the base address. Each chip select has an associated base register so that an efficient address map can be constructed for each application.

### **CSBARBT** — Chip-Select Base Address Register Boot ROM

\$YFFA48

| 15          | 14          | 13          | 12          | 11         | 10         | 9    | 8          | 7          | 6          | 5          | 4    | 3    | 2 | 1     | 0 |
|-------------|-------------|-------------|-------------|------------|------------|------|------------|------------|------------|------------|------|------|---|-------|---|
| ADDR<br>23* | ADDR<br>22* | ADDR<br>21* | ADDR<br>20* | ADDR<br>19 | ADDR<br>18 | ADDR | ADDR<br>16 | ADDR<br>15 | ADDR<br>14 | ADDR<br>13 | ADDR | ADDR |   | BLKSZ |   |
|             | 22          | 21          | 20          | 19         | 10         | 17   | 10         | 10         | 14         | 13         | 12   | 11   |   |       |   |
| RESET:      |             |             |             |            |            |      |            |            |            |            |      |      |   |       |   |
| 0           | 0           | 0           | 0           | 0          | 0          | 0    | 0          | 0          | 0          | 0          | 0    | 0    | 1 | 1     | 1 |

#### **CSBAR[10:0]** — Chip-Select Base Address Registers

## \$YFFA4C-\$YFFA74

| 15          | 14          | 13          | 12          | 11         | 10         | 9          | 8          | 7          | 6          | 5          | 4          | 3          | 2 | 1     | 0 |
|-------------|-------------|-------------|-------------|------------|------------|------------|------------|------------|------------|------------|------------|------------|---|-------|---|
| ADDR<br>23* | ADDR<br>22* | ADDR<br>21* | ADDR<br>20* | ADDR<br>19 | ADDR<br>18 | ADDR<br>17 | ADDR<br>16 | ADDR<br>15 | ADDR<br>14 | ADDR<br>13 | ADDR<br>12 | ADDR<br>11 |   | BLKSZ |   |
| RESI        | ET:         |             |             |            |            |            |            |            |            |            |            |            |   |       |   |
| 0           | 0           | 0           | 0           | 0          | 0          | 0          | 0          | 0          | 0          | 0          | 0          | 0          | 0 | 0     | 0 |

<sup>\*</sup>ADDR[23:20] follow the state of ADDR19 in the MC68HC16Z1. ADDR[23:20] must match ADDR19 for the chip select to be active.

#### BLKSZ — Block Size Field

This field determines the size of the block that must be enabled by the chip select. The following table shows bit encoding for the base address registers block size field.

| Block Size Field | Block Size | Address Lines Compared |
|------------------|------------|------------------------|
| 000              | 2 K        | ADDR[23:11]            |
| 001              | 8 K        | ADDR[23:13]            |
| 010              | 16 K       | ADDR[23:14]            |
| 011              | 64 K       | ADDR[23:16]            |
| 100              | 128 K      | ADDR[23:17]            |
| 101              | 256 K      | ADDR[23:18]            |
| 110              | 512 K      | ADDR[23:19]            |
| 111              | 512 K      | ADDR[23:20]            |

ADDR[23:20] is at the same logic level as ADDR19 during normal operation.

#### ADDR[15:3] — Base Address Field

This field sets the starting address of a particular address space. The address compare logic uses only the most significant bits to match an address within a block. The value of the base address must be a multiple of block size. Base address register diagrams show how base register bits correspond to address lines.

Because ADDR19 in the CPU16, maximum block size is 512 Kbytes. Because ADDR[23:20] follow the logic state of ADDR19, addresses from \$080000 to \$F7FFFF are inaccessible. Blocks can be based above this dead zone, but the effect of ADDR19 must be considered.

#### 3.5.13.4 Option Registers

The option registers contain eight fields that determine timing of and conditions for assertion of chip-select signals and make the chip selects useful for generating peripheral control signals. All bits in the base address register and the option register must be satisfied to assert a chip-select signal. The bits must also be satisfied to provide  $\overline{DSACK}$  or autovector support.

| CSORB      | <b>T</b> — C | hip-Se | lect Op       | otion F       | Register | Boot       | ROM |          |   |          |     |           |              | <b>\$Y</b>   | FFA4A        |
|------------|--------------|--------|---------------|---------------|----------|------------|-----|----------|---|----------|-----|-----------|--------------|--------------|--------------|
| 15         | 14           | 13     | 12            | 11            | 10       | 9          | 8   | 7        | 6 | 5        | 4   | 3         | 2            | 1            | 0            |
| MODE       | BY           | TE     | R/            | W             | STRB     |            | DSA | ACK      |   | SPA      | ACE |           | IPL          |              | AVEC         |
| RESI       | ET:          |        |               |               |          |            |     |          |   |          |     |           |              |              |              |
| 0          | 1            | 1      | 1             | 1             | 0        | 1          | 1   | 0        | 1 | 1        | 1   | 0         | 0            | 0            | 0            |
|            |              |        |               |               |          |            |     |          |   |          |     |           |              |              |              |
| CSOR[1     | 0:0] —       | - Chin | Coloot        | <b>.</b>      |          |            |     |          |   |          |     |           |              |              |              |
|            |              | Omp    | -Select       | Optio         | n Regis  | sters      |     |          |   |          |     | \$        | YFFA4        | E-\$Y        | FFA76        |
| 15         | 14           | 13     | -Select<br>12 | : Optio<br>11 | n Regis  | sters<br>9 | 8   | 7        | 6 | 5        | 4   | <b>\$</b> | <b>YFFA4</b> | <b>E-\$Y</b> | <b>FFA76</b> |
| 15<br>MODE | 14<br>BY     | 13     |               | 11            | •        |            |     | 7<br>ACK | 6 | 5<br>SP/ |     |           |              | E-\$Y        |              |
|            | ВҮ           | 13     | 12            | 11            | 10       |            |     |          | 6 | -        |     |           | 2            | 1<br>1       | 0            |
| MODE       | ВҮ           | 13     | 12            | 11            | 10       |            |     |          | 6 | -        |     |           | 2            | 1<br>0       | 0            |

The option register for CSBOOT, which is CSORBT, contains special reset values that support bootstrap operations from peripheral memory devices.

The following bit descriptions apply to both CSORBT and CSOR[10:0] option registers.

#### MODE — Asynchronous/Synchronous Mode

- 0 = Asynchronous mode selected (chip select assertion determined by internal or external bus control signals)
- 1 = Synchronous mode selected (chip select assertion synchronized with ECLK signal) In asynchronous mode, the chip select is asserted synchronized with  $\overline{AS}$  or  $\overline{DS}$ .

#### BYTE — Upper/Lower Byte Option

This field is used only when the chip-select 16-bit port option is selected in the pin assignment register. The following table lists upper/lower byte options.

| Byte | Description |
|------|-------------|
| 00   | Disable     |
| 01   | Lower Byte  |
| 10   | Upper Byte  |
| 11   | Both Bytes  |

If an interrupting device does not provide a vector number, an autovector acknowledge must be generated. The bus cycle is terminated by asserting AVEC. This can be done either by asserting the AVEC pin or by generating AVEC internally, using the chip select option register.

#### R/W — Read/Write

This field causes a chip select to be asserted only for a read, only for a write, or for both read and write. Refer to the following table for options available.

| R/W | Description |
|-----|-------------|
| 00  | Reserved    |
| 01  | Read Only   |
| 10  | Write Only  |
| 11  | Read/Write  |

#### STRB — Address Strobe/Data Strobe

- 1 = Data strobe
- 0 = Address strobe

This bit controls the timing for assertion of a chip select in asynchronous mode. Selecting address strobe causes chip select to be asserted synchronized with address strobe. Selecting data strobe causes chip select to be asserted synchronized with data strobe.

#### DSACK — Data Strobe Acknowledge

This field specifies the source of  $\overline{DSACK}$  in asynchronous mode. It also allows the user to adjust bus timing with internal  $\overline{DSACK}$  generation by controlling the number of wait states that are inserted to optimize bus speed in a particular application. The following table shows the  $\overline{DSACK}$  field encoding. The fast termination encoding (1110) is used for two-cycle access to external memory.

The DSACK field is not used in synchronous mode because a bus cycle is only performed as a synchronous operation. When a match condition occurs on a chip select programmed for synchronous operation, the chip select signals the EBI that an E-clock cycle is pending.

| DSACK | Description      |
|-------|------------------|
| 0000  | No Wait States   |
| 0001  | 1 Wait State     |
| 0010  | 2 Wait States    |
| 0011  | 3 Wait States    |
| 0100  | 4 Wait States    |
| 0101  | 5 Wait States    |
| 0110  | 6 Wait States    |
| 0111  | 7 Wait States    |
| 1000  | 8 Wait States    |
| 1001  | 9 Wait States    |
| 1010  | 10 Wait States   |
| 1011  | 11 Wait States   |
| 1100  | 12 Wait States   |
| 1101  | 13 Wait States   |
| 1110  | Fast Termination |
| 1111  | External DSACK   |

#### SPACE — Address Space

Use this option field to select an address space for the chip-select logic. The CPU16 normally operates in supervisor space, but interrupt acknowledge must take place in CPU space.

| Space Field | Address Space         |  |  |  |
|-------------|-----------------------|--|--|--|
| 00          | CPU Space             |  |  |  |
| 01          | User Space            |  |  |  |
| 10          | Supervisor Space      |  |  |  |
| 11          | Supervisor/User Space |  |  |  |

#### IPL — Interrupt Priority Level

If the space field is set for CPU space (00), chip-select logic can be used for interrupt acknowledge. During an IACK cycle, the priority level on address lines ADDR[3:1] is compared to the value in the IPL field. If the values are the same, a chip select can be asserted, provided that other option register conditions are met. The following table shows IPL field encoding.

| IPL | Description |  |  |  |
|-----|-------------|--|--|--|
| 000 | Any Level   |  |  |  |
| 001 | IPL1        |  |  |  |
| 010 | IPL2        |  |  |  |
| 011 | IPL3        |  |  |  |
| 100 | IPL4        |  |  |  |
| 101 | IPL5        |  |  |  |
| 110 | IPL6        |  |  |  |
| 111 | IPL7        |  |  |  |

This field only affects the response of chip selects and does not affect interrupt recognition by the CPU. Any level means that chip select is asserted regardless of the level of the IACK cycle.

#### AVEC — Autovector Enable

- 1 = Autovector enabled
- 0 = External interrupt vector enabled

This field selects one of two methods of acquiring an interrupt vector during the IACK cycle. It is not usually used in conjunction with a chip-select pin. If the chip select is configured to trigger on an IACK cycle (SPACE = 00) and the  $\overline{\text{AVEC}}$  field is set to one, the chip select automatically generates an  $\overline{\text{AVEC}}$  in response to the IACK cycle. Otherwise, the vector must be supplied by the requesting device.

The AVEC bit must not be used in synchronous mode, as autovector response timing can vary because of ECLK synchronization.

#### **PORTC** — Port C Data Register

\$YFFA41



The data register controls the state of pins programmed as discrete outputs. When a pin is assigned as a discrete output, the value in this register appears at the output. PC[6:0] correspond to CS[9:3]. This is a read/write register. Bit 7 is not used. Writing to this bit has no effect; it always reads zero.

#### 3.5.14 General-Purpose Input/Output

SIM pins can be configured as two general-purpose I/O ports, E and F. The following paragraphs describe registers that control the ports.

#### **PORTE** — Port E Data Register

**\$YFFA11, \$YFFA13** 

| 7      | 6   | 5   | 4   | 3   | 2   | 1   | 0   |
|--------|-----|-----|-----|-----|-----|-----|-----|
| PE7    | PE6 | PE5 | PE4 | PE3 | PE2 | PE1 | PE0 |
| RESET: |     |     |     | •   |     |     |     |
| U      | U   | U   | U   | U   | U   | U   | U   |

A write to the port E data register is stored in the internal data latch and, if any port E pin is configured as an output, the value stored for that bit is driven on the pin. A read of the port E data register (PORTE) returns the value at the pin only if the pin is configured as a discrete input. Otherwise, the value read is

the value stored in the register. Port E is a single register that can be accessed in two locations. It can be read or written at any time.

#### **DDRE** — Port E Data Direction Register

\$YFFA15

| 7      | 6    | 5    | 4    | 3    | 2    | 1    | 0    |
|--------|------|------|------|------|------|------|------|
| DDE7   | DDE6 | DDE5 | DDE4 | DDE3 | DDE2 | DDE1 | DDE0 |
| RESET: | •    | •    |      |      |      |      |      |
| 0      | 0    | 0    | 0    | 0    | 0    | 0    | 0    |

The bits in this register control the direction of the pin drivers when the pins are configured as I/O. Any bit in this register set to one configures the corresponding pin as an output. Any bit in this register cleared to zero configures the corresponding pin as an input. This register can be read or written at any time.

#### **PEPAR** — Port E Pin Assignment Register

\$YFFA17

|   | 7               | 6               | 5             | 4             | 3     | 2               | 1               | 0               |
|---|-----------------|-----------------|---------------|---------------|-------|-----------------|-----------------|-----------------|
|   | PEPA7<br>(SIZ1) | PEPA6<br>(SIZ0) | PEPA5<br>(AS) | PEPA4<br>(DS) | PEPA3 | PEPA2<br>(AVEC) | PEPA1<br>DSACK1 | PEPA0<br>DSACK0 |
| _ | RESET:          |                 |               |               |       |                 |                 |                 |
|   | DB8             | DB8             | DB8           | DB8           | DB8   | DB8             | DB8             | DB8             |

The bits in this register control the function of each port E pin. Any bit set to one defines the corresponding pin as a bus control signal, with the function shown in the register diagram. Any bit cleared to zero defines the corresponding pin as an I/O pin, controlled by PORTE and DDRE.

Data bus bit 8 controls the state of this register following reset. If DB8 is set to one during reset, the register is set to \$FF, which defines all port E pins as bus control signals. If DB8 is cleared to zero during reset, this register is set to \$00, defining all port E pins as I/O pins.

#### NOTE

PE3 is not connected to a pin. PEPA3 returns 1 when read; DDE3 and PE3 bits can be read and written, but have no function.

#### **PORTF** — Port F Data Register

\$YFFA19, \$YFFA1B

| 7      | 6   | 5   | 4   | 3   | 2   | 1   | 0   |
|--------|-----|-----|-----|-----|-----|-----|-----|
| PF7    | PF6 | PF5 | PF4 | PF3 | PF2 | PF1 | PF0 |
| RESET: |     |     | •   | •   |     |     |     |
| U      | U   | U   | U   | U   | U   | U   | U   |

The write to the port F data register is stored in the internal data latch, and if any port F pin is configured as an output, the value stored for that bit is driven on the pin. A read of the port F data register (PORTF) returns the value at the pin only if the pin is configured as a discrete input. Otherwise, the value read is the value stored in the register. Port F is a single register that can be accessed in two locations. It can be read or written at any time.

#### **DDRF** — Port F Data Direction Register

\$YFFA1D

| 7      | 6    | 5    | 4    | 3    | 2    | 1    | 0    |
|--------|------|------|------|------|------|------|------|
| DDF7   | DDF6 | DDF5 | DDF4 | DDF3 | DDF2 | DDF1 | DDF0 |
| RESET: |      |      |      | •    | •    |      |      |
| 0      | 0    | 0    | 0    | 0    | 0    | 0    | 0    |

The bits in this register control the direction of the pin drivers when the pins are configured as I/O. Any bit in this register set to one configures the corresponding pin as an output. Any bit in this register cleared to zero configures the corresponding pin as an input.

#### **PFPAR** — Port F Pin Assignment Register

**\$YFFA1F** 

| 7               | 6               | 5               | 4               | 3               | 2               | 1               | 0                 |
|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-------------------|
| PFPA7<br>(IRQ7) | PFPA6<br>(IRQ6) | PFPA5<br>(ĪRQ5) | PFPA4<br>(ĪRQ4) | PFPA3<br>(IRQ3) | PFPA2<br>(IRQ2) | PFPA1<br>(IRQ1) | PFPA0<br>(MODCLK) |
| RESET:          |                 |                 |                 |                 |                 |                 |                   |
| DB9               |

The bits in this register control the function of each port F pin. Any bit set to one defines the corresponding pin to be an interrupt request input as defined in the register diagram. Any bit cleared to zero defines the corresponding pin as an I/O pin, controlled by the port F data and data direction registers. The MOD-CLK signal has no function after reset.

Data bus bit 9 controls the state of this register following reset. If DB9 is set to one during reset, the register is set to \$FF, which defines all port F pins as interrupt request inputs. If DB9 is cleared to zero during reset, this register is set to \$00, defining all port F pins as I/O pins.

#### 3.6 Resets

Reset procedures handle system initialization and recovery from catastrophic failure. The MC68HC16Z1 performs resets with a combination of hardware and software. The system integration module determines whether a reset is valid, asserts control signals, performs basic system configuration and boot ROM selection based on hardware mode-select inputs, then passes control to the CPU16.

Reset occurs when an active low logic level on the RESET pin is clocked into the SIM. Resets are gated by the CLKOUT signal. Asynchronous resets are assumed to be catastrophic. An asynchronous reset can occur on any clock edge. Synchronous resets are timed to occur at the end of bus cycles. If there is no clock when RESET is asserted, reset does not occur until the clock starts. Resets are clocked in order to allow completion of write cycles in progress at the time RESET is asserted.

Reset is the highest-priority CPU16 exception. Any processing in progress is aborted by the reset exception, and cannot be restarted. Only essential tasks are performed during reset exception processing. Other initialization tasks must be accomplished by the exception handler routine.

#### **RSR** — Reset Status Register

\$YFFA07

| 7   | 6   | 5  | 4   | 3 | 2   | 1   | 0   |
|-----|-----|----|-----|---|-----|-----|-----|
| EXT | POW | SW | HLT | 0 | LOC | SYS | TST |

The reset status register contains a bit for each reset source in the MCU. A bit set to one indicates what type of reset has occurred. When multiple reset sources occur at the same time, more than one bit in RSR can be set. The reset status register is updated by the reset control logic when the MCU comes out of reset. This register can be read at any time. A write has no effect.

#### EXT — External Reset

Reset was caused by an external signal.

#### POW — Power-Up Reset

Reset was caused by the power-up reset circuit.

#### SW — Software Watchdog Reset

Reset was caused by the software watchdog circuit.

#### HLT — Halt Monitor Reset

Reset was caused by the system protection submodule halt monitor.

#### LOC — Loss of Clock Reset

Reset was caused by loss of clock submodule frequency reference. This reset can only occur if the RSTEN bit in the clock submodule is set and the VCO is enabled.

#### SYS — System Reset

Reset was caused by a CPU RESET instruction. Because the CPU16 has no RESET instruction, this bit is not used on the MC68HC16Z1 and always reads zero.

#### TST — Test Submodule Reset

Reset was caused by the test submodule.

#### 3.6.1 Reset Mode Selection

The logic states of certain data bus pins during reset determine SIM operating configuration. In addition, the state of the MODCLK pin determines system clock source and the state of the pin determines what happens during subsequent breakpoint assertions. The following table is a summary of reset mode selection options.

**Table 15 Reset Mode Selection** 

| Mode Select Pin | Default Function<br>(Pin Left High) | Alternate Function<br>(Pin Pulled Low) |
|-----------------|-------------------------------------|----------------------------------------|
| DATA0           | CSBOOT 16-Bit                       | CSBOOT 8-Bit                           |
| DATA1           | CS0                                 | BR                                     |
|                 | CS1                                 | BG                                     |
|                 | CS2                                 | BGACK                                  |
| DATA2           | CS3                                 | FC0                                    |
|                 | CS4                                 | FC1                                    |
|                 | CS5                                 | FC2                                    |
| DATA3           | CS6                                 | ADDR19                                 |
| DATA4           | CS7-CS6                             | ADDR[20:19]                            |
| DATA5           | CS8-CS6                             | ADDR[21:19]                            |
| DATA6           | CS9-CS6                             | ADDR[22:19]                            |
| DATA7           | CS10-CS6                            | ADDR[23:19]                            |
| DATA8           | DSACKO, DSACK1,                     | PORTE                                  |
|                 | AVEC, DS, AS,                       |                                        |
|                 | SIZE                                |                                        |
| DATA9           | ĪRQ7–ĪRQ1                           | PORTF                                  |
|                 | MODCLK                              |                                        |
| DATA11          | Test Mode Disabled                  | Test Mode Enabled                      |
| DATA14          | ROM STOP = 0 (Enabled)              | ROM STOP = 1 (Disabled)                |
| MODCLK          | VCO = System Clock                  | EXTAL = System Clock                   |
| BKPT            | Background Mode Disabled            | Background Mode Enabled                |

#### 3.6.2 MCU Module Pin Function During Reset

Generally, module pins default to port functions, and input/output ports are set to input state. This is accomplished by disabling pin functions in the appropriate control registers, and by clearing the appropriate port data direction registers. Refer to individual module sections in this manual for more information. The following table is summary of module pin function out of reset.

**Table 16 Module Pin Functions** 

| Module | Pin Mnemonic      | Function          |
|--------|-------------------|-------------------|
| ADC    | PADA[7:0]/AN[7:0] | DISCRETE INPUT    |
|        | $V_{RH}$          | REFERENCE VOLTAGE |
|        | $V_{RL}$          | REFERENCE VOLTAGE |
| CPU    | DSI/IPIPE1        | DSI/IPIPE1        |
|        | DSO/IPIPE0        | DSO/IPIPE0        |
|        | BKPT/DSCLK        | BKPT/DSCLK        |
| GPT    | PGP7/IC4/OC5      | DISCRETE INPUT    |
|        | PGP[6:3]/OC[4:1]  | DISCRETE INPUT    |
|        | PGP[2:0]/IC[3:1]  | DISCRETE INPUT    |
|        | PAI               | DISCRETE INPUT    |
|        | PCLK              | DISCRETE INPUT    |
|        | PWMA, PWMB        | DISCRETE OUTPUT   |
| QSM    | PQS7/TXD          | DISCRETE INPUT    |
|        | PQS[6:4]/PCS[3:1] | DISCRETE INPUT    |
|        | PQS3/PCS0/SS      | DISCRETE INPUT    |
|        | PQS2/SCK          | DISCRETE INPUT    |
|        | PQS1/MOSI         | DISCRETE INPUT    |
|        | PQS0/MISO         | DISCRETE INPUT    |
|        | RXD               | RXD               |

## 3.6.3 Reset Timing

The RESET input must be asserted for a specified minimum period in order for reset to occur. External RESET assertion can be delayed internally for a period equal to the longest bus cycle time (or the bus monitor time-out period) in order to protect write cycles from being aborted by reset. While RESET is asserted, SIM pins are either in an inactive, high impedance state or are driven to their inactive states.

When an external device asserts  $\overline{\text{RESET}}$  for the proper period, reset control logic clocks the signal into an internal latch. The control logic drives the  $\overline{\text{RESET}}$  pin low for an additional 512 CLKOUT cycles after it detects that the  $\overline{\text{RESET}}$  signal is no longer being externally driven, to guarantee this length of reset to the entire system.

If an internal source asserts a reset signal, the reset control logic asserts  $\overline{\text{RESET}}$  for a minimum of 512 cycles. If the reset signal is still asserted at the end of 512 cycles, the control logic continues to assert  $\overline{\text{RESET}}$  until the internal reset signal is negated.

After 512 cycles have elapsed, the reset input pin goes to an inactive, high-impedance state for 10 cycles. At the end of this 10-cycle period, the reset input is tested. When the input is at logic level one, reset exception processing begins. If, however, the reset input is at logic level zero, the reset control logic drives the pin low for another 512 cycles. At the end of this period, the pin again goes to high-impedance state for 10 cycles, then it is tested again. The process repeats until RESET is released.

MOTOROLA MC68HC16Z1
66 MC68HC16Z1TS/D

#### 3.6.4 Power-On Reset

When the SIM clock synthesizer is used to generate system clocks, power-on reset involves special circumstances related to application of system and clock synthesizer power. Regardless of clock source, voltage must be applied to clock synthesizer power input pin  $V_{DDSYN}$ , in order for the MCU to operate. The following discussion assumes that  $V_{DDSYN}$  is applied before and during reset — this minimizes crystal start-up time. When  $V_{DDSYN}$  is applied at power-on, start-up time is affected by specific crystal parameters and by oscillator circuit design.  $V_{DD}$  ramp-up time also affects pin state during reset.

During power-on reset, an internal circuit in the SIM drives the IMB internal and external reset lines. The circuit releases the internal reset line as  $V_{DD}$  ramps up to the minimum specified value, and SIM pins are initialized. When  $V_{DD}$  reaches minimum value, the clock synthesizer VCO begins operation, and clock frequency ramps up to limp mode frequency. The external  $\overline{RESET}$  signal remains asserted until the clock synthesizer PLL locks and 512 CLKOUT cycles elapse.

The SIM clock synthesizer provides clock signals to the other MCU modules. After the clock is running and the internal reset signal is asserted for four clock cycles, these modules reset.  $V_{DD}$  ramp time and VCO frequency ramp time determine how long the four cycles take. Worst case is approximately 15 milliseconds. During this period, module port pins may be in an indeterminate state. While input-only pins can be put in a known state by means of external pull-up resistors, external logic on input/output or output-only pins must condition the lines during this time. Active drivers require high-impedance buffers or isolation resistors to prevent conflict.

#### 3.6.4.1 Use of Three State Control Pin

Asserting the three-state control (TSC) input causes the MCU to put all output drivers in an inactive, high-impedance state. The signal must remain asserted for 10 clock cycles in order for drivers to change state. There are certain constraints on use of TSC during power-up reset:

When the internal clock synthesizer is used (MODCLK held high during reset), synthesizer rampup time affects how long the 10 cycles take. Worst case is approximately 20 milliseconds from TSC assertion.

When an external clock signal is applied (MODCLK held low during reset), pins go to high-impedance state as soon after TSC assertion as 10 clock pulses have been applied to the EXTAL pin.

When TSC assertion takes effect, internal signals are forced to values that can cause inadvertent mode selection. Once the output drivers change state, the MCU must be powered down and restarted before normal operation can resume.

#### 3.7 Interrupts

Interrupt recognition and servicing involve complex interaction between the central processing unit, the system integration module, and a device or module requesting interrupt service.

The CPU16 provides for eight levels of interrupt priority (0–7), seven automatic interrupt vectors, and 200 assignable interrupt vectors. All interrupts with priorities less than seven can be masked by the interrupt priority (IP) field in the condition code register. The CPU16 handles interrupts as a type of asynchronous exception.

Interrupt recognition is based on the states of interrupt request signals  $\overline{IRQ[7:1]}$  and the IP mask value. Each of the signals corresponds to an interrupt priority.  $\overline{IRQ1}$  has the lowest priority, and  $\overline{IRQ7}$  has the highest priority.

The IP field consists of three bits (CCR[7:5]). Binary values %000 to %111 provide eight priority masks. Masks prevent an interrupt request of a priority less than or equal to the mask value (except for IRQ7) from being recognized and processed. When IP contains %000, no interrupt is masked. During exception processing, the IP field is set to the priority of the interrupt being serviced.

Interrupt request signals can be asserted by external devices or by microcontroller modules. Request lines are connected internally by means of a wired NOR — simultaneous requests of differing priority

can be made. Internal assertion of an interrupt request signal does not affect the logic state of the corresponding MCU pin.

External interrupt requests are routed to the CPU16 via the external bus interface and SIM interrupt control logic — the CPU treats external interrupt requests as though they come from the SIM.

External IRQ[6:1] are active-low level-sensitive inputs. External is an active-low transition-sensitive input — it requires both an edge and a voltage level for validity.

 $\overline{\text{IRQ}}$ [6:1] are maskable.  $\overline{\text{IRQ7}}$  is nonmaskable. The  $\overline{\text{IRQ7}}$  input is transition-sensitive in order to prevent redundant servicing and stack overflow. A nonmaskable interrupt is generated each time  $\overline{\text{IRQ7}}$  is asserted, and each time the priority mask changes from %111 to a lower number while  $\overline{\text{IRQ7}}$  is asserted.

Interrupt requests are sampled on consecutive falling edges of the system clock. Interrupt request input circuitry has hysteresis — to be valid, a request signal must be asserted for at least two consecutive clock periods. Valid requests do not cause immediate exception processing, but are left pending. Pending requests are processed at instruction boundaries or when exception processing of higher-priority exceptions is complete.

The CPU16 does not latch the priority of a pending interrupt request. If an interrupt source of higher priority makes a service request while a lower priority request is pending, the higher priority request is serviced. If an interrupt request of equal or lower priority than the current IP mask value is made, the CPU does not recognize the occurrence of the request in any way.

#### 3.7.1 Interrupt Acknowledge and Arbitration

Interrupt acknowledge bus cycles are generated during exception processing. When the CPU16 detects one or more interrupt requests of a priority higher than the interrupt priority mask value, it performs a CPU space read from address \$FFFFF : [IP] : 1.

The CPU space read cycle performs two functions: it places a mask value corresponding to the highest priority interrupt request on the address bus, and it acquires an exception vector number from the interrupt source. The mask value also serves two purposes: it is latched into the CCR IP field in order to mask lower-priority interrupts during exception processing, and it is decoded by modules that have requested interrupt service to determine whether the current interrupt acknowledge cycle pertains to them.

Modules that have requested interrupt service decode the IP value placed on the address bus at the beginning of the interrupt acknowledge cycle, and if their requests are at the specified IP level, respond to the cycle. Arbitration between simultaneous requests of the same priority is performed by means of serial contention between module interrupt arbitration (IARB) field bit values.

Each module that can make an interrupt service request, including the SIM, has an IARB field in its configuration register. An IARB field can be assigned a value from %0001 (lowest priority) to %1111 (highest priority). A value of %0000 in an IARB field causes the CPU16 to process a spurious interrupt exception when an interrupt from that module is recognized.

Because the EBI manages external interrupt requests, the SIM IARB value is used for arbitration between internal and external interrupt requests. The reset value of IARB for the SIM is %1111, and the reset IARB value for all other modules is %0000. Initialization software must assign different IARB values in order to implement an arbitration scheme.

Each module must have a unique IARB value. When two or more IARB fields have the same nonzero value, the CPU16 interprets multiple vector numbers simultaneously, with unpredictable consequences.

Arbitration must always take place, even when a single source requests service. This point is important for two reasons: the CPU interrupt acknowledge cycle is not driven on the external bus unless the SIM wins contention, and failure to contend causes an interrupt acknowledge bus cycle to be terminated by a bus error, which causes a spurious interrupt exception to be taken.

When arbitration is complete, the dominant module must place an interrupt vector number on the data bus and terminate the bus cycle. In the case of an external interrupt request, because the interrupt ac-

MOTOROLA MC68HC16Z1 68 MC68HC16Z1TS/D knowledge cycle is transferred to the external bus, an external device must decode the mask value and respond with a vector number, then generate bus cycle termination signals. If the device does not respond in time, a spurious interrupt exception is taken.

The periodic interrupt timer (PIT) in the SIM can generate internal interrupt requests of specific priority at predetermined intervals. By hardware convention, PIT interrupts are serviced before external interrupt service requests of the same priority. Refer to **3.4.4 Periodic Interrupt Timer** for more information.

## 3.7.2 Interrupt Processing Summary

A summary of the interrupt processing sequence follows. When the sequence begins, a valid interrupt service request has been detected and is pending.

- The CPU finishes higher priority exception processing or reaches an instruction boundary.
- Processor state is stacked, then the CCR PK extension field is cleared.
- The interrupt acknowledge cycle begins:
  - FC[2:0] are driven to %111 (CPU space) encoding.
  - The address bus is driven as follows. ADDR[23:20] = %1111; ADDR[19:16] = %1111, which indicates that the cycle is an interrupt acknowledge CPU space cycle; ADDR[15:4] = %11111111111; ADDR[3:1] = the priority of the interrupt request being acknowledged; and ADDR0 = %1.
  - Request priority is latched into the CCR IP field from the address bus.
- Modules or external peripherals that have requested interrupt service decode the priority value in ADDR[3:1]. If request priority is the same as the priority value in the address, IARB contention takes place. When there is no contention, the spurious interrupt monitor asserts, and a spurious interrupt exception is processed.
- After arbitration, the interrupt acknowledge cycle can be completed in one of three ways:
  - The dominant interrupt source supplies a vector number and signals appropriate to the access. The CPU16 acquires the vector number.
  - The signal is asserted (the signal can be asserted by the dominant interrupt source or the pin can be tied low), and the CPU16 generates an autovector number corresponding to interrupt priority.
  - The bus monitor asserts and the CPU16 generates the spurious interrupt vector number.
- The vector number is converted to a vector address.
- The content of the vector address is loaded into the PC, and the processor transfers control to the exception handler routine.

#### 3.8 Factory Test Block

The test submodule supports scan-based testing of the various MCU modules. It is integrated into the SIM to support production test.

#### 3.8.1 Test Registers

Test submodule registers are intended for Motorola use. Register names and addresses are provided to indicate that these addresses are occupied.

| SIMTR — System Integration Test Register            | \$YFFA02 |
|-----------------------------------------------------|----------|
| SIMTRE — System Integration Test Register (E Clock) | \$YFFA08 |
| TSTMSRA — Master Shift Register A                   | \$YFFA30 |
| TSTMSRB — Master Shift Register B                   | \$YFFA32 |
| TSTSC — Test Module Shift Count                     | \$YFFA34 |
| TSTRC — Test Module Repetition Count                | \$YFFA36 |
| CREG — Test Submodule Control Register              | \$YFFA38 |
| DREG — Distributed Register                         | \$YFFA3A |

MOTOROLA MC68HC16Z1 70 MC68HC16Z1TS/D

# 4 Analog-to-Digital Converter Module

The ADC is a unipolar, successive-approximation converter with eight modes of operation. It has selectable 8- or 10-bit resolution. Accuracy is  $\pm 1$  count (1 LSB) in 8-bit mode and  $\pm 2.5$  counts (2.5 LSB) in 10-bit mode. Monotonicity is guaranteed in both modes. With a 16.78-MHz clock, the ADC can perform an 8-bit single conversion (4-clock sample) in 8 microseconds, a 10-bit single conversion in 9 microseconds.

ADC functions can be grouped into three subsystems: an analog front end, a digital control section, and a bus interface. A block diagram of the converter appears on the following page.

#### 4.1 Analog Subsystem

The analog front end consists of a multiplexer, input sample buffer amplifier, a resistor-capacitor array, and a high-gain comparator. The multiplexer selects one of eight internal or eight external signal sources for conversion. The resistor capacitor (RC) array performs two functions. It acts as a sample/hold circuit, and it provides the digital-to-analog comparison output necessary for successive approximation conversion. The comparator indicates whether each successive output of the RC array is higher or lower than the sampled input.

## 4.2 Digital Control Subsystem

The digital control section includes conversion sequence control logic, channel and reference select logic, successive approximation register, eight result registers, a port data register, and control/status registers. It controls the multiplexer and the output of the RC array during the sample and conversion periods, stores the results of comparison in the successive-approximation register, then transfers the result to a result register.

#### 4.3 Bus Interface Subsystem

The bus interface contains logic necessary to interface the ADC to the intermodule bus. The ADC is designed to act as a slave device on the bus. The interface must respond with appropriate bus cycle termination signals and must supply appropriate interface timing to the other submodule.



Figure 13 Analog-to-Digital Converter Block Diagram

**Table 17 ADC Address Map** 

| Address  | 15 8 7                                     | 0 |  |  |  |  |  |  |
|----------|--------------------------------------------|---|--|--|--|--|--|--|
| \$YFF700 | MODULE CONFIGURATION (ADCMCR)              |   |  |  |  |  |  |  |
| \$YFF702 | FACTORY TEST (ADTEST)                      |   |  |  |  |  |  |  |
| \$YFF704 | (RESERVED)                                 |   |  |  |  |  |  |  |
| \$YFF706 | PORT ADA DATA (PORTADA)                    |   |  |  |  |  |  |  |
| \$YFF708 | (RESERVED)                                 |   |  |  |  |  |  |  |
| \$YFF70A | ADC CONTROL 0 (ADCTL0)                     |   |  |  |  |  |  |  |
| \$YFF70C | ADC CONTROL 1 (ADCTL1)                     |   |  |  |  |  |  |  |
| \$YFF70E | ADC STATUS (ADSTAT)                        |   |  |  |  |  |  |  |
| \$YFF710 | RIGHT-JUSTIFIED UNSIGNED RESULT 0 (RJURR0) |   |  |  |  |  |  |  |
| \$YFF712 | RIGHT-JUSTIFIED UNSIGNED RESULT 1 (RJURR1) |   |  |  |  |  |  |  |
| \$YFF714 | RIGHT-JUSTIFIED UNSIGNED RESULT 2 (RJURR2) |   |  |  |  |  |  |  |
| \$YFF716 | RIGHT-JUSTIFIED UNSIGNED RESULT 3 (RJURR3) |   |  |  |  |  |  |  |
| \$YFF718 | RIGHT-JUSTIFIED UNSIGNED RESULT 4 (RJURR4) |   |  |  |  |  |  |  |
| \$YFF71A | RIGHT-JUSTIFIED UNSIGNED RESULT 5 (RJURR5) |   |  |  |  |  |  |  |
| \$YFF71C | RIGHT-JUSTIFIED UNSIGNED RESULT 6 (RJURR6) |   |  |  |  |  |  |  |
| \$YFF71E | RIGHT-JUSTIFIED UNSIGNED RESULT 7 (RJURR7) |   |  |  |  |  |  |  |
| \$YFF720 | LEFT-JUSTIFIED SIGNED RESULT 0 (LJSRR0)    |   |  |  |  |  |  |  |
| \$YFF722 | LEFT-JUSTIFIED SIGNED RESULT 1 (LJSRR1)    |   |  |  |  |  |  |  |
| \$YFF724 | LEFT-JUSTIFIED SIGNED RESULT 2 (LJSRR2)    |   |  |  |  |  |  |  |
| \$YFF726 | LEFT-JUSTIFIED SIGNED RESULT 3 (LJSRR3)    |   |  |  |  |  |  |  |
| \$YFF728 | LEFT-JUSTIFIED SIGNED RESULT 4 (LJSRR4)    |   |  |  |  |  |  |  |
| \$YFF72A | LEFT-JUSTIFIED SIGNED RESULT 5 (LJSRR5)    |   |  |  |  |  |  |  |
| \$YFF72C | LEFT-JUSTIFIED SIGNED RESULT 6 (LJSRR6)    |   |  |  |  |  |  |  |
| \$YFF72E | LEFT-JUSTIFIED SIGNED RESULT 7 (LJSRR7)    |   |  |  |  |  |  |  |
| \$YFF730 | LEFT-JUSTIFIED UNSIGNED RESULT 0 (LJURR0)  |   |  |  |  |  |  |  |
| \$YFF732 | LEFT-JUSTIFIED UNSIGNED RESULT 1 (LJURR1)  |   |  |  |  |  |  |  |
| \$YFF734 | LEFT-JUSTIFIED UNSIGNED RESULT 2 (LJURR2)  |   |  |  |  |  |  |  |
| \$YFF736 | LEFT-JUSTIFIED UNSIGNED RESULT 3 (LJURR3)  |   |  |  |  |  |  |  |
| \$YFF738 | LEFT-JUSTIFIED UNSIGNED RESULT 4 (LJURR4)  |   |  |  |  |  |  |  |
| \$YFF73A | LEFT-JUSTIFIED UNSIGNED RESULT 5 (LJURR5)  |   |  |  |  |  |  |  |
| \$YFF73C | LEFT-JUSTIFIED UNSIGNED RESULT 6 (LJURR6)  |   |  |  |  |  |  |  |
| \$YFF73E | LEFT-JUSTIFIED UNSIGNED RESULT 7 (LJURR7)  |   |  |  |  |  |  |  |

Y = M111, where M is the logic state of the modmap (MM) bit in the SIMCR

# 4.4 ADC Registers

**ADCMCR** — ADC Module Configuration Register

**\$YFF700** 

| 15   | 14  | 13 | 12 |          | 8 | /    | 6 |          | 0 |
|------|-----|----|----|----------|---|------|---|----------|---|
| STOP | FI  | RZ |    | NOT USED |   | SUPV |   | NOT USED |   |
| RESI | ET: |    |    |          |   |      |   |          |   |
|      | •   | •  |    |          |   | ^    |   |          |   |

Use the module configuration register to initialize the ADC.

### STOP — STOP Mode

- 0 = Normal operation
- 1 = Low-power operation

STOP places the ADC in low-power state by disabling the ADC clock and powering down the analog circuitry. Setting STOP aborts any conversion in progress. STOP is set to logic level one at reset and can be cleared to logic level zero by the CPU.

Clearing STOP enables normal ADC operation. However, because analog circuitry bias current has been turned off, there is a period of recovery before output stabilization.

# FRZ[1:0] — Freeze 1

Use the FRZ field to determine ADC response to assertion of the IFREEZE signal. The following table shows possible responses.

| FRZ | Response                       |
|-----|--------------------------------|
| 00  | Ignore IFREEZE                 |
| 01  | Reserved                       |
| 10  | Finish conversion, then freeze |
| 11  | Freeze immediately             |

### SUPV — Supervisor/Unrestricted

- 0 = Unrestricted access
- 1 = Supervisor access

SUPV defines access to assignable ADC registers. Because the CPU16 in the MC68HC16Z1 operates in supervisor mode only, this bit has no effect.

# **ADTEST** — ADC Test Register

**\$YFF702** 

ADTEST is used with the SIM test register for factory test of the ADC.

# PORTADA — Port ADA Data Register

**\$YFF706** 



Port A is an input port that shares pins with the A/D converter inputs.

# PORTADA [7:0]

A read of PORTADA[7:0] returns the logic level of the port A pins. If the input is not an appropriate voltage (outside the defined levels), the read will be indeterminate. Use of a port A pin for digital input does not preclude its use as an analog input.

# ADCTL0 — A/D Control Register 0

\$YFF70A

| 15 |        |   |    |        |   |   |   | 8 | 7     | 6   | 5 | 4 | 3 | 2   | 1 | 0 |
|----|--------|---|----|--------|---|---|---|---|-------|-----|---|---|---|-----|---|---|
|    |        |   | NC | T USED |   |   |   |   | RES10 | STS |   |   |   | PRS |   |   |
| F  | RESET: |   |    |        |   |   |   |   | •     |     |   |   |   |     |   |   |
| 0  |        | 0 | 0  | 0      | 0 | 0 | 0 | 0 | 0     | 0   | 0 | 0 | 0 | 0   | 1 | 1 |

Use ADCTL0 to select ADC clock source and to set up prescaling. Writes to it have immediate effect.

# RES10 — 10-Bit Resolution

- 0 = 8-bit conversion
- 1 = 10-bit conversion

Conversion results are appropriately aligned in result registers to reflect conversion status.

# STS[1:0] — Sample Time Select Field

Total conversion time depends on initial sample time, transfer time, final sample time, and resolution time. Initial sample time is fixed at two clocks. Transfer time is fixed at two clocks. Resolution time is fixed at 10 ADC clock cycles for an 8-bit conversion and 12 ADC clock cycles for a 10-bit conversion. Final sample time is determined by the value in the STS field, as shown in the following table.

| STS[1:0] | Final Sample Time    |
|----------|----------------------|
| 00       | 2 A/D Clock Periods  |
| 01       | 4 A/D Clock Periods  |
| 10       | 8 A/D Clock Periods  |
| 11       | 16 A/D Clock Periods |

# PRS[4:0] — Prescaler Rate Selection Field

ADC clock is generated from system clock using a modulo counter and a divide-by-two circuit. The binary value of this field is the counter modulus. System clock is divided by the PRS value plus one, then sent to the divide-by-two circuit, as shown in the following table.

| PRS[4:0] | Divisor Value | Max. System Clock | Min. System Clock |
|----------|---------------|-------------------|-------------------|
| 00000    | RESERVED      | _                 | _                 |
| 00001    | 4             | 8 MHz             | 2 MHz             |
| 00010    | 6             | 12 MHz            | 3 MHz             |
|          |               |                   |                   |
| 11101    | 60            | 120 MHz           | 30 MHz            |
| 11110    | 62            | 124 MHz           | 31 MHz            |
| 11111    | 64            | 128 MHz           | 32 MHz            |

# ADCTL1 — A/D Control Register 1

\$YFF70C

| 15  |     |   |   |         |   |   | 8 | 7 | 6    | 5    | 4    | 3  | 2  | 1  | 0  |
|-----|-----|---|---|---------|---|---|---|---|------|------|------|----|----|----|----|
|     |     |   | N | OT USED |   |   |   |   | SCAN | MULT | S8CM | CD | CC | СВ | CA |
| RES | ET: |   |   |         |   |   |   |   | •    | •    |      |    |    |    |    |
| 0   | 0   | 0 | 0 | 0       | 0 | 0 | 0 | 0 | 0    | 0    | 0    | 0  | 0  | 0  | 0  |

Use ADCTL1 to initiate A/D conversion, or to select conversion modes and conversion channel. It can be written or read at any time. A write to ADCTL1 initiates a conversion sequence. If a conversion sequence is already in progress, a write to ADCTL1 aborts it and resets the SCF and CCF flags in the A/D status register.

### SCAN — Scan Mode Selection Bit

- 0 = Single conversion sequence
- 1 = Continuous conversion

Length of conversion sequence(s) is determined by S8CM.

### MULT — Multichannel Conversion Bit

- 0 = Conversion sequence(s) run on single channel (channel selected by [CD:CA])
- 1 = Sequential conversion of a block of four or eight channels (block selected by [CD:CA]) Length of conversion sequence(s) is determined by S8CM.

# S8CM — Select Eight-Conversion Sequence Mode

- 0 = Four-conversion sequence
- 1 = Eight-conversion sequence

This bit determines the number of conversions in a conversion sequence.

# [CD:CA] — Channel Selection Field

Use the bits in this field to select an input or block of inputs for A/D conversion.

The following table is a summary of the operation of S8CM and [CD:CA] when MULT is cleared (single-channel mode). Number of conversions per channel is determined by SCAN.

| S8CM | CD | СС | СВ | CA | Input                                    | Result Register |
|------|----|----|----|----|------------------------------------------|-----------------|
| 0    | 0  | 0  | 0  | 0  | AN0                                      | RSLT[0:3]       |
| 0    | 0  | 0  | 0  | 1  | AN1                                      | RSLT[0:3]       |
| 0    | 0  | 0  | 1  | 0  | AN2                                      | RSLT[0:3]       |
| 0    | 0  | 0  | 1  | 1  | AN3                                      | RSLT[0:3]       |
| 0    | 0  | 1  | 0  | 0  | AN4                                      | RSLT[0:3]       |
| 0    | 0  | 1  | 0  | 1  | AN5                                      | RSLT[0:3]       |
| 0    | 0  | 1  | 1  | 0  | AN6                                      | RSLT[0:3]       |
| 0    | 0  | 1  | 1  | 1  | AN7                                      | RSLT[0:3]       |
| 0    | 1  | 0  | 0  | 0  | RESERVED                                 | RSLT[0:3]       |
| 0    | 1  | 0  | 0  | 1  | RESERVED                                 | RSLT[0:3]       |
| 0    | 1  | 0  | 1  | 0  | RESERVED                                 | RSLT[0:3]       |
| 0    | 1  | 0  | 1  | 1  | RESERVED                                 | RSLT[0:3]       |
| 0    | 1  | 1  | 0  | 0  | V <sub>RH</sub>                          | RSLT[0:3]       |
| 0    | 1  | 1  | 0  | 1  | $V_{RL}$                                 | RSLT[0:3]       |
| 0    | 1  | 1  | 1  | 0  | (V <sub>RH -</sub> V <sub>RL</sub> ) / 2 | RSLT[0:3]       |
| 0    | 1  | 1  | 1  | 1  | TEST/RESERVED                            | RSLT[0:3]       |
| 1    | 0  | 0  | 0  | 0  | AN0                                      | RSLT[0:7]       |
| 1    | 0  | 0  | 0  | 1  | AN1                                      | RSLT[0:7]       |
| 1    | 0  | 0  | 1  | 0  | AN2                                      | RSLT[0:7]       |
| 1    | 0  | 0  | 1  | 1  | AN3                                      | RSLT[0:7]       |
| 1    | 0  | 1  | 0  | 0  | AN4                                      | RSLT[0:7]       |
| 1    | 0  | 1  | 0  | 1  | AN5                                      | RSLT[0:7]       |
| 1    | 0  | 1  | 1  | 0  | AN6                                      | RSLT[0:7]       |
| 1    | 0  | 1  | 1  | 1  | AN7                                      | RSLT[0:7]       |
| 1    | 1  | 0  | 0  | 0  | RESERVED                                 | RSLT[0:7]       |
| 1    | 1  | 0  | 0  | 1  | RESERVED                                 | RSLT[0:7]       |
| 1    | 1  | 0  | 1  | 0  | RESERVED                                 | RSLT[0:7]       |
| 1    | 1  | 0  | 1  | 1  | RESERVED                                 | RSLT[0:7]       |
| 1    | 1  | 1  | 0  | 0  | V <sub>RH</sub>                          | RSLT[0:7]       |
| 1    | 1  | 1  | 0  | 1  | $V_{RL}$                                 | RSLT[0:7]       |
| 1    | 1  | 1  | 1  | 0  | (V <sub>RH -</sub> V <sub>RL</sub> ) / 2 | RSLT[0:7]       |
| 1    | 1  | 1  | 1  | 1  | TEST/RESERVED                            | RSLT[0:7]       |

The following table is a summary of the operation of S8CM and [CD:CA] when MULT is set (multi-channel mode). Number of conversions per channel is determined by SCAN. Channel numbers are given in order of conversion.

| S8CM | CD | СС | СВ | CA | Input                                    | Result Register |
|------|----|----|----|----|------------------------------------------|-----------------|
| 0    | 0  | 0  | Х  | Х  | AN0                                      | RSLT0           |
|      |    |    |    |    | AN1                                      | RSLT1           |
|      |    |    |    |    | AN2                                      | RSLT2           |
|      |    |    |    |    | AN3                                      | RSLT3           |
| 0    | 0  | 1  | Х  | Х  | AN4                                      | RSLT0           |
|      |    |    |    |    | AN5                                      | RSLT1           |
|      |    |    |    |    | AN6                                      | RSLT2           |
|      |    |    |    |    | AN7                                      | RSLT3           |
| 0    | 1  | 0  | Х  | Х  | RESERVED                                 | RSLT0           |
|      |    |    |    |    | RESERVED                                 | RSLT1           |
|      |    |    |    |    | RESERVED                                 | RSLT2           |
|      |    |    |    |    | RESERVED                                 | RSLT3           |
| 0    | 1  | 1  | Х  | Х  | $V_{RH}$                                 | RSLT0           |
|      |    |    |    |    | $V_{RL}$                                 | RSLT1           |
|      |    |    |    |    | (V <sub>RH -</sub> V <sub>RL</sub> ) / 2 | RSLT2           |
|      |    |    |    |    | TEST/RESERVED                            | RSLT3           |
| 1    | 0  | Х  | Х  | Х  | AN0                                      | RSLT0           |
|      |    |    |    |    | AN1                                      | RSLT1           |
|      |    |    |    |    | AN2                                      | RSLT2           |
|      |    |    |    |    | AN3                                      | RSLT3           |
|      |    |    |    |    | AN4                                      | RSLT4           |
|      |    |    |    |    | AN5                                      | RSLT5           |
|      |    |    |    |    | AN6                                      | RSLT6           |
|      |    |    |    |    | AN7                                      | RSLT7           |
| 1    | 1  | Х  | Х  | Х  | RESERVED                                 | RSLT0           |
|      |    |    |    |    | RESERVED                                 | RSLT1           |
|      |    |    |    |    | RESERVED                                 | RSLT2           |
|      |    |    |    |    | RESERVED                                 | RSLT3           |
|      |    |    |    |    | $V_{RH}$                                 | RSLT4           |
|      |    |    |    |    | $V_{RL}$                                 | RSLT5           |
|      |    |    |    |    | (V <sub>RH –</sub> V <sub>RL</sub> ) / 2 | RSLT6           |
|      |    |    |    |    | TEST/RESERVED                            | RSLT7           |

# ADSTAT — ADC Status Register

### \$YFF70E

| 15   | 14 |       |      | 11 | 10 |      | 8 | 7 |   |   |   |    |   |   | 0 |
|------|----|-------|------|----|----|------|---|---|---|---|---|----|---|---|---|
| SCF  |    | NOT U | ISED |    |    | CCTR |   |   |   |   | C | CF |   |   |   |
| RESE | T: |       |      |    |    |      |   | • |   |   |   |    |   |   |   |
| 0    | 0  | 0     | 0    | 0  | 0  | 0    | 0 | 0 | 0 | 0 | 0 | 0  | 0 | 0 | 0 |

ADSTAT contains information related to the status of a conversion sequence.

# SCF — Sequence Complete Flag

- 0 = Sequence not complete
- 1 = Sequence complete

SCF is set at the end of the conversion sequence when SCAN is cleared, and at the end of the **first** conversion sequence when SCAN is set. SCF is cleared when ADCTL1 is written and a new conversion sequence begins.

# CCTR[2:0] — Conversion Counter Field

This field reflects the contents of the conversion counter pointer in either four or eight count conversion sequence. The value corresponds to the number of the next result register to be written, and thus indicates which channel is being converted.

# CCF[7:0] — Conversion Complete Field

Each bit in this field corresponds to an A/D result register (CCF7 to RSLT7, etc.). A bit is set when conversion for the corresponding channel is complete, and remains set until the result register is read. A bit is cleared when the register is read.

# **RSLT[0:7]** — A/D Result Registers

**\$YFF710-\$YFF73E** 

The result registers store data after conversion is complete. Each register can be read from three different addresses in the register block. Data format depends on the address from which the data is read.

### **RJURR** — Unsigned Right-Justified Format

**\$YFF710-\$YFF71E** 

Conversion result is unsigned right-justified data. Bits [9:0] are used for 10-bit resolution, bits [7:0] are used for 8-bit conversion (bits [9:8] are zero). Bits [15:10] always return zero when read.

# **LJSRR** — Signed Left-Justified Format

**\$YFF720-\$YFF72E** 

Conversion result is signed left-justified data. Bits [15:6] are used for 10-bit resolution, and bits [15:8] are used for 8-bit conversion (bits [7:6] are zero). Although the ADC is unipolar, it is assumed that the zero point is halfway between low and high reference when this format is used. For positive input, bit 15 = 0. For negative input, bit 15 = 1. Bits [5:0] always return zero when read.

#### **LJURR** — Unsigned Left-Justified Format

**\$YFF730-\$YFF73E** 

Conversion result is unsigned left-justified data. Bits [15:6] are used for 10-bit resolution, and bits [15:8] are used for 8-bit conversion (bits [7:6] are zero). Bits [5:0] always return zero when read.

MOTOROLA

MC68HC16Z1 MOTOROLA MC68HC16Z1TS/D 79

### 5 Queued Serial Module

The QSM contains two serial interfaces, the queued serial peripheral interface (QSPI) and the serial communication interface (SCI).

The QSPI provides easy peripheral expansion or interprocessor communication through a full-duplex, synchronous, three-line bus: data in, data out, and a serial clock. Four programmable peripheral-select pins provide addressability for up to 16 peripheral devices. A self-contained RAM queue allows up to 16 serial transfers of 8–16 bits each, or transmission of a 256-bit data stream without CPU intervention. A special wraparound mode supports continuous sampling of a serial peripheral, with automatic QSPI RAM updating, which makes the interface to A/D converters more efficient.

The SCI provides a standard nonreturn to zero (NRZ) mark/space format. It operates in either full- or half-duplex mode. There are separate transmitter and receiver enable bits and dual data buffers. A modulus-type baud rate generator provides rates from 64 to 524 kbaud with a 16.78-MHz system clock. Word length of either 8 or 9 bits is software selectable. Optional parity generation and detection provide either even or odd parity check capability. Advanced error detection circuitry catches glitches of up to 1/16 of a bit time in duration. Wake-up functions allow the CPU to run uninterrupted until meaningful data is available.

Refer to the following block diagram of the QSM.



Figure 14 QSM Block Diagram

**Table 18 QSM Address Map** 

| Address               | 15 8                             | 7 0                         |  |  |  |  |  |  |
|-----------------------|----------------------------------|-----------------------------|--|--|--|--|--|--|
| \$YFFC00              | QSM MODULE CONFIGURATION (QSMCR) |                             |  |  |  |  |  |  |
| \$YFFC02              | QSM TES                          | T (QTEST)                   |  |  |  |  |  |  |
| \$YFFC04              | QSM INTERRUPT LEVEL (QILR)       | QSM INTERRUPT VECTOR (QIVR) |  |  |  |  |  |  |
| \$YFFC06              | RESE                             | RVED                        |  |  |  |  |  |  |
| \$YFFC08              | SCI CONTRO                       | DL 0 (SCCR0)                |  |  |  |  |  |  |
| \$YFFC0A              | SCI CONTRO                       | DL 1 (SCCR1)                |  |  |  |  |  |  |
| \$YFFC0C              | SCI STATI                        | JS (SCSR)                   |  |  |  |  |  |  |
| \$YFFC0E              | SCI DATA                         | A (SCDR)                    |  |  |  |  |  |  |
| \$YFFC10              | RESE                             | RVED                        |  |  |  |  |  |  |
| \$YFFC12              | RESE                             | RVED                        |  |  |  |  |  |  |
| \$YFFC14              | RESERVED                         | PQS DATA (PORTQS)           |  |  |  |  |  |  |
| \$YFFC16              | PQS PIN ASSIGNMENT (PQSPAR)      | PQS DATA DIRECTION (DDRQS)  |  |  |  |  |  |  |
| \$YFFC18              | SPI CONTRO                       | DL 0 (SPCR0)                |  |  |  |  |  |  |
| \$YFFC1A              | SPI CONTRO                       | DL 1 (SPCR1)                |  |  |  |  |  |  |
| \$YFFC1C              | SPI CONTRO                       | DL 2 (SPCR2)                |  |  |  |  |  |  |
| \$YFFC1E              | SPI CONTROL 3 (SPCR3)            | SPI STATUS (SPSR)           |  |  |  |  |  |  |
| \$YFFC20-<br>\$YFFCFF | RESE                             | RVED                        |  |  |  |  |  |  |
| \$YFFD00-             | RECEIVE RA                       | AM (RR[0:F])                |  |  |  |  |  |  |
| \$YFFD1F              | TDANGUET                         | AAA (TDIO EI)               |  |  |  |  |  |  |
| \$YFFD20-<br>\$YFFD3F | TRANSMIT R                       | (AM (TK[U:F])               |  |  |  |  |  |  |
| \$YFFD40-<br>\$YFFD4F | COMMAND R                        | RAM (CR[0:F])               |  |  |  |  |  |  |

Y = M111, where M is the logic state of the modmap (MM) bit in the SIMCR

The following table is a summary of the functions of the QSM pins when they are not configured for general-purpose I/O. The QSM data direction register (DDRQS) designates each pin (except RXD) as input or output.

|   | Pin      | Mode     | Pin Function                                                      |  |  |  |  |  |
|---|----------|----------|-------------------------------------------------------------------|--|--|--|--|--|
|   | MISO     | Master   | Serial Data Input to QSPI                                         |  |  |  |  |  |
|   | IVIISO   | Slave    | Serial Data Output from QSPI                                      |  |  |  |  |  |
|   | MOSI     | Master   | Serial Data Output from QSPI                                      |  |  |  |  |  |
|   | IVIOSI   | Slave    | Serial Data Input to QSPI                                         |  |  |  |  |  |
| 2 | SCK      | Master   | Clock Output from QSPI                                            |  |  |  |  |  |
| , | SCK      | Slave    | Clock Input to QSPI                                               |  |  |  |  |  |
|   | PCS0/SS  | Master   | Input: Assertion Causes Mode Fault<br>Output: Selects Peripherals |  |  |  |  |  |
|   |          | Slave    | Input: Selects the QSPI                                           |  |  |  |  |  |
|   | PCS[3:1] | Master   | Output: Selects Peripherals                                       |  |  |  |  |  |
|   | FC3[3.1] | Slave    | None                                                              |  |  |  |  |  |
|   | TXD      | Transmit | Serial Data Output from SCI                                       |  |  |  |  |  |
|   | RXD      | Receive  | Serial Data Input to SCI                                          |  |  |  |  |  |

**QSPI** Pins

SCI Pins

# **5.1 QSM Registers**

There are four types of QSM registers: QSM global registers, QSM pin control registers, QSPI submodule registers, and SCI submodule registers. The QSPI and SCI registers are defined in separate sections below. Writes to unimplemented register bits have no meaning or effect, and reads from unimplemented bits always return a logic zero value.

The modmap (MM) bit in the system integration module configuration register (SIMCR) defines the most significant bit (ADDR23) of the address, shown in each register figure as Y. This bit, concatenated with the rest of the address given, forms the absolute address of each register. Because the CPU16 in the MC68HC16Z1 drives only ADDR[19:0], ADDR[23:20] follow the logic state of ADDR19, and Y must equal \$F. Refer to the SIM section of this technical summary for more information about how the state of MM affects the system.

# 5.1.1 Global Registers

The QSM global registers contain system parameters used by both the QSPI and the SCI submodules. These registers contain the bits and fields used to configure the QSM.

| QSMCR — QSM Configuration Register \$YFFC00 |      |      |      |    |    |    |   |   |      |   |   |   |      |   | FC00 |   |  |
|---------------------------------------------|------|------|------|----|----|----|---|---|------|---|---|---|------|---|------|---|--|
|                                             | 15   | 14   | 13   | 12 | 11 | 10 | 9 | 8 | 7    | 6 | 5 | 4 | 3    | 2 | 1    | 0 |  |
|                                             | STOP | FRZ1 | FRZ0 | 0  | 0  | 0  | 0 | 0 | SUPV | 0 | 0 | 0 | IARB |   |      |   |  |
|                                             | RESI | ET:  |      |    | •  | •  |   |   |      |   |   |   |      |   |      |   |  |
|                                             | 0    | 0    | 0    | 0  | 0  | 0  | 0 | 0 | 1    | 0 | 0 | 0 | 0    | 0 | 0    | 0 |  |

The QSMCR contains parameters for the QSM/CPU/intermodule bus (IMB) interface.

STOP — Stop Enable

0 = Normal QSM clock operation

1 = QSM clock operation stopped

STOP places the QSM in a low-power state by disabling the system clock in most parts of the module. QSMCR is the only register guaranteed to be readable while STOP is asserted. The QSPI RAM is not readable. However, writes to RAM or any register are guaranteed to be valid while STOP is asserted. STOP can be negated by the CPU and by reset.

The system software must stop each submodule before asserting STOP to avoid complications at restart and to avoid data corruption. The SCI submodule receiver and transmitter should be disabled, and the operation should be verified for completion before asserting STOP. The QSPI submodule should be stopped by asserting the HALT bit in SPCR3 and by asserting STOP after the HALTA flag is set.

FRZ1 — Freeze 1

0 = Ignore the FREEZE signal on the IMB

1 = Halt the QSPI (on a transfer boundary)

FRZ1 determines what action is taken by the QSPI when the FREEZE signal of the IMB is asserted. FREEZE is asserted whenever the CPU enters the background mode.

FRZ0 — Freeze 0

Reserved

Bits [12:8] — Not Implemented

SUPV — Supervisor/Unrestricted

0 = User access

1 = Supervisor access (MC68HC16Z1 default)

SUPV defines the assignable QSM registers as either supervisor-only data space or unrestricted data space. Because the CPU16 in the MC68HC16Z1 operates in supervisor mode only, this bit has no effect.

Bits [6:4] — Not Implemented

IARB — Interrupt Arbitration Identification Number

Each module that generates interrupts must have an IARB field. In this field, each module has a unique value that is used to arbitrate for the IMB when modules generate simultaneous interrupts of the same priority. Refer to the SIM section of this summary for more information.

\$YFFC02

QTEST is used during factory test of the QSM. Accesses to QTEST must be made while the MCU is in test mode.



QILR determines the priority level of interrupts requested by the QSM and the vector used when an interrupt is acknowledged.

# ILQSPI — Interrupt Level for QSPI

ILQSPI determines the priority of QSPI interrupts. This field must be given a value between \$0 (interrupts disabled) to \$7 (highest priority).

# ILSCI — Interrupt Level of SCI

ILSCI determines the priority of SCI interrupts. This field must be given a value between \$0 (interrupts disabled) to \$7 (highest priority).

If ILQSPI and ILSCI are the same (nonzero) value, and both submodules simultaneously request interrupt service, QSPI has priority.



At reset, QIVR is initialized to \$0F, which corresponds to the uninitialized interrupt vector in the exception table. This vector is selected until QIVR is written. A user-defined vector (\$40–\$FF) should be written to QIVR during QSM initialization.

After initialization, QIVR determines which two vectors in the exception vector table are to be used for QSM interrupts. The QSPI and SCI submodules have separate interrupt vectors adjacent to each other. Both submodules use the same interrupt vector with the least significant bit (LSB) determined by the submodule causing the interrupt.

The value of INTV0 used during an IACK cycle is supplied by the QSM. During an IACK, INTV[7:1] are driven on DATA[7:1] IMB lines. DATA0 is negated for an SCI interrupt and asserted for a QSPI interrupt. Writes to INTV0 have no meaning or effect. Reads of INTV0 return a value of one.

### 5.1.2 Pin Control Registers

The QSM uses nine pins, eight of which form a parallel port (PORTQS) on the MCU. Although these pins are used by the serial subsystems, any pin can alternately be assigned as general-purpose input/output (I/O) on a pin-by-pin basis.

Pins used for general-purpose I/O must not be assigned to the QSPI by register PQSPAR. To avoid driving incorrect data, the first byte to be output must be written before DDRQS is configured. DDRQS must then be written to determine the direction of data flow and to output the value contained in register PORTQS. Subsequent data for output is written to PORTQS.

MC68HC16Z1 MC68HC16Z1TS/D

# PORTQS — Port QS Data Register

\$YFFC15

| 15       | 8 | 7              | 6               | 5               | 4               | 3                      | 2              | 1               | 0               |  |  |
|----------|---|----------------|-----------------|-----------------|-----------------|------------------------|----------------|-----------------|-----------------|--|--|
| RESERVED |   | DATA7<br>(TXD) | DATA6<br>(PCS3) | DATA5<br>(PCS2) | DATA4<br>(PCS1) | DATA3<br>(PCS0/<br>SS) | DATA2<br>(SCK) | DATA1<br>(MOSI) | DATA0<br>(MISO) |  |  |
| RESET:   |   |                |                 |                 |                 |                        |                |                 |                 |  |  |
|          |   | 0              | 0               | 0               | 0               | 0                      | 0              | 0               | 0               |  |  |

PORTQS is the port QS data register. Writes to PORTQS affect pins defined as outputs. Reads of PORTQS return data present on the pins.

# **PQSPAR** — Port QS Pin Assignment Register

\$YFFC16

|   | 15   | 14   | 13   | 12   | 11    | 10 | 9    | 8    | 7 |       | 0 |
|---|------|------|------|------|-------|----|------|------|---|-------|---|
|   | 0    | PCS3 | PCS2 | PCS1 | PCS0/ | 0  | MOSI | MISO |   | DDRQS |   |
|   |      |      |      |      | SS    |    |      |      |   |       |   |
| Ī | RESI | ET:  |      |      |       |    | •    |      |   |       |   |
|   | 0    | 0    | 0    | 0    | 0     | 0  | 0    | 0    |   |       |   |

PQSPAR determines whether certain pins are used by the QSPI submodule, or whether they are available for general-purpose I/O. Pins designated for general-purpose I/O are controlled by DDRQS and PORTQS. PQSPAR does not affect operation of the SCI submodule. Bits 15 and 10 are not implemented.

PCS[3:1] — Peripheral Chip Selects

PCS0/SS — Peripheral Chip Select 0/Slave Select

MOSI — Master Out Slave In

MISO — Master In Slave Out

0 = Used for general-purpose I/O

1 = Used by QSPI submodule

# **DDRQS** — Port QS Data Direction Register

\$YFFC17



DDRQS determines whether a general-purpose I/O pin is an input or an output. During reset, all QSM pins are configured as general-purpose inputs.

TXD — Transmit Data

0 = Input

1 = Output

This bit determines the direction of the TXD pin only when the SCI transmitter is disabled. When the SCI transmitter is enabled, the TXD pin is an output.

All of the following bits determine the corresponding QSPI port pin operation to be input or output.

PCS[3:1] — Peripheral Chip Selects

PCS0/SS — Peripheral Chip Select 0/Slave Select

SCK — Serial Clock

MOSI — Master Out Slave In

MISO — Master In Slave Out

0 = Input

1 = Output

### 5.2 QSPI Submodule

The QSPI submodule communicates with external devices through a synchronous serial bus. The QSPI is fully compatible with the serial peripheral interface (SPI) systems found on other Motorola products. Refer to the following block diagram of the QSPI.



Figure 15 QSPI Block Diagram

# 5.2.1 QSPI Pins

Seven pins are associated with the QSPI. When not needed for a QSPI application, they can be configured as general-purpose I/O pins.

Refer to the following table for QSPI input and output pins and their functions.

| Pin Names               | Mnemonics | Mode   | Function                     |
|-------------------------|-----------|--------|------------------------------|
| Master In Slave Out     | MISO      | Master | Serial Data Input to QSPI    |
|                         |           | Slave  | Serial Data Output from QSPI |
| Master Out Slave In     | MOSI      | Master | Serial Data Output from QSPI |
|                         |           | Slave  | Serial Data Input to QSPI    |
| Serial Clock            | SCK       | Master | Clock Output from QSPI       |
|                         |           | Slave  | Clock Input to QSPI          |
| Peripheral Chip Selects | PCS[3:0]  | Master | Select Peripherals           |
| Slave Select            | SS        | Master | Causes Mode Fault            |
|                         |           | Slave  | Initiates Serial Transfer    |

# 5.2.2 QSPI Registers

The programmer's model for the QSPI submodule consists of the QSM global and pin control registers, four QSPI control registers, one status register, and the 80-byte QSPI RAM.

Registers and RAM can be read and written by the CPU. The four control registers must be initialized before the QSPI is enabled to insure defined operation. SPCR1 should be written last because it contains QSPI enable bit SPE. Asserting this bit starts the QSPI. The QSPI control registers are reset to a defined state and can then be changed by the CPU. Reset values are shown below each register.

Refer to the following memory map of the QSPI.

| Address  | Name  | Usage                          |
|----------|-------|--------------------------------|
| \$YFFC18 | SPCR0 | QSPI Control Register 0        |
| \$YFFC1A | SPCR1 | QSPI Control Register 1        |
| \$YFFC1C | SPCR2 | QSPI Control Register 2        |
| \$YFFC1E | SPCR3 | QSPI Control Register 3        |
| \$YFFC1F | SPSR  | QSPI Status Register           |
| \$YFFD00 | RAM   | QSPI Receive Data (16 Words)   |
| \$YFFD20 | RAM   | QSPI Transmit Data (16 Words)  |
| \$YFFD40 | RAM   | QSPI Command Control (8 Words) |

Writing a different value into any control register except SPCR2 while the QSPI is enabled disrupts operation. SPCR2 is buffered to prevent disruption of the current serial transfer. After completion of the current serial transfer, the new SPCR2 values become effective.

Writing the same value into any control register except SPCR2 while the QSPI is enabled has no effect on QSPI operation. Rewriting NEWQP in SPCR2 causes execution to restart at the designated location.



SPCR0 contains parameters for configuring the QSPI before it is enabled. The CPU can read and write this register. The QSM has read-only access.

MOTOROLA MC68HC16Z1 86 MC68HC16Z1TS/D

#### MSTR — Master/Slave Mode Select

- 0 = QSPI is a slave device and only responds to externally generated serial data.
- 1 = QSPI is system master and can initiate transmission to external SPI devices.

MSTR configures the QSPI for either master or slave mode operation. This bit is cleared on reset and may only be written by the CPU.

#### WOMQ — Wired-OR Mode for QSPI Pins

- 0 = Outputs have normal MOS drivers.
- 1 = Pins designated for output by DDRQS have open-drain drivers.

WOMQ allows the wired-OR function to be used on QSPI pins, regardless of whether they are used as general-purpose outputs or as QSPI outputs. WOMQ affects the QSPI pins whether the QSPI is enabled or disabled.

### BITS — Bits Per Transfer

In master mode, when BITSE in a command is set, the BITS field determines the number of data bits transferred. When BITSE is cleared, eight bits are transferred. Reserved values default to eight bits. BITSE is not used in slave mode.

The following table shows the number of bits per transfer.

| BITS | Bits per Transfer |
|------|-------------------|
| 0000 | 16                |
| 0001 | Reserved          |
| 0010 | Reserved          |
| 0011 | Reserved          |
| 0100 | Reserved          |
| 0101 | Reserved          |
| 0110 | Reserved          |
| 0111 | Reserved          |
| 1000 | 8                 |
| 1001 | 9                 |
| 1010 | 10                |
| 1011 | 11                |
| 1100 | 12                |
| 1101 | 13                |
| 1110 | 14                |
| 1111 | 15                |

# CPOL — Clock Polarity

- 0 = The inactive state value of SCK is logic level zero.
- 1 = The inactive state value of SCK is logic level one.

CPOL is used to determine the inactive state value of the serial clock (SCK). It is used with CPHA to produce a desired clock/data relationship between master and slave devices.

# CPHA — Clock Phase

- 0 = Data is captured on the leading edge of SCK and changed on the following edge of SCK.
- 1 = Data is changed on the leading edge of SCK and captured on the following edge of SCK.

CPHA determines which edge of SCK causes data to change and which edge causes data to be captured. CPHA is used with CPOL to produce a desired clock/data relationship between master and slave devices. CPHA is set at reset.

#### SPBR — Serial Clock Baud Rate

The QSPI uses a modulus counter to derive SCK baud rate from the MCU system clock. Baud rate is selected by writing a value from 2 to 255 into the SPBR field. The following equation determines the SCK baud rate:

٦r

# SPBR = System Clock/(2SCK)(Baud Rate Desired)

where SPBR equals {2, 3, 4,..., 255}

Giving SPBR a value of zero or one disables the baud rate generator. SCK is disabled and assumes its inactive state value. No serial transfers occur. At reset, BAUD is initialized to a 2.1-MHz SCK frequency.

# **SPCR1** — QSPI Control Register 1

\$YFFC1A

| 15  | 14   | 13 | 12 | 11    | 10 | 9 | 8 | 7   | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|-----|------|----|----|-------|----|---|---|-----|---|---|---|---|---|---|---|
| SPE |      |    |    | DSCKL |    |   |   | DTL |   |   |   |   |   |   |   |
| RES | SET: |    |    |       |    |   |   | ,   |   |   |   |   |   |   |   |
| 0   | 0    | 0  | 0  | 0     | 1  | 0 | 0 | 0   | 0 | 0 | 0 | 0 | 1 | 0 | 0 |

SPCR1 contains parameters for configuring the QSPI before it is enabled. The CPU can read and write this register, but the QSM has read access only, except for SPE, which is automatically cleared by the QSPI after completing all serial transfers, or when a mode fault occurs.

### SPE — QSPI Enable

0 = QSPI is disabled. QSPI pins can be used for general-purpose I/O.

1 = QSPI is enabled. Pins allocated by PQSPAR are controlled by the QSPI.

# DSCKL — Delay before SCK

When the DSCK bit in command RAM is set, this field determines the length of delay from PCS valid to SCK transition. PCS can be any of the four peripheral chip-select pins. The following equation determines the actual delay before SCK:

where DSCKL equals {1, 2, 3,..., 127}.

When a queue entry's DSCK equals zero, then DSCKL is not used. Instead, the PCS valid-to-SCK transition is one-half SCK period.

### DTL — Length of Delay after Transfer

When the DT bit in command RAM is set, this field determines the length of delay after serial transfer. The following equation is used to calculate the delay:

where DTL equals {1, 2, 3,..., 255}.

A zero value for DTL causes a delay-after-transfer value of 8192/System Clock.

If DT equals zero, a standard delay is inserted.

Standard Delay after Transfer = [17/System Clock]

Delay after transfer can be used to provide a peripheral deselect interval. A delay can also be inserted between consecutive transfers to allow serial A/D converters to complete conversion.

### **SPCR2** — QSPI Control Register 2

**\$YFFC1C** 

|        | 15     | 14   | 13   | 12 | 11 | 10    | 9 | 8 | 7 | 6 | 5 | 4 | 3     | 2 | 1 | 0 |
|--------|--------|------|------|----|----|-------|---|---|---|---|---|---|-------|---|---|---|
|        | SPIFIE | WREN | WRTO | 0  |    | ENDQP |   |   |   | 0 | 0 | 0 | NEWQP |   |   |   |
| RESET: |        |      |      |    |    |       |   |   |   |   |   |   |       |   |   |   |
|        | 0      | 0    | 0    | 0  | 0  | 0     | 0 | 0 | 0 | 0 | 0 | 0 | 0     | 0 | 0 | 0 |

SPCR2 contains QSPI configuration parameters. Although the CPU can read and write this register, the QSM has read access only. Writes to SPCR2 are buffered. A write to SPCR2 that changes a bit value while the QSPI is operating is ineffective on the current serial transfer, but becomes effective on the next serial transfer. Reads of SPCR2 return the current value of the register, not of the buffer.

### SPIFIE — SPI Finished Interrupt Enable

- 0 = QSPI interrupts disabled
- 1 = QSPI interrupts enabled

SPIFIE enables the QSPI to generate a CPU interrupt upon assertion of the status flag SPIF.

### WREN — Wrap Enable

- 0 = Wraparound mode disabled
- 1 = Wraparound mode enabled

WREN enables or disables wraparound mode.

# WRTO — Wrap To

When wraparound mode is enabled, after the end of queue has been reached, WRTO determines which address the QSPI executes.

#### Bit 12 — Not Implemented

# ENDQP — Ending Queue Pointer

This field contains the last QSPI queue address.

# Bits [7:4] — Not Implemented

### NEWQP — New Queue Pointer Value

This field contains the first QSPI queue address.

# **SPCR3** — QSPI Control Register 3

**\$YFFC1E** 

| 15     | 14 | 13 | 12 | 11 | 10    | 9    | 8    | 7 |      | 0 |
|--------|----|----|----|----|-------|------|------|---|------|---|
| 0      | 0  | 0  | 0  | 0  | LOOPQ | HMIE | HALT |   | SPSR |   |
| RESET: | •  |    |    |    |       |      |      |   |      |   |
| 0      | 0  | 0  | 0  | 0  | 0     | 0    | 0    |   |      |   |

SPCR3 contains QSPI configuration parameters. The CPU can read and write SPCR3, but the QSM has read-only access.

# Bits [15:11] — Not Implemented

# LOOPQ — QSPI Loop Mode

- 0 = Feedback path disabled
- 1 = Feedback path enabled

LOOPQ controls feedback on the data serializer for testing.

# HMIE — HALTA and MODF Interrupt Enable

- 0 = HALTA and MODF interrupts disabled
- 1 = HALTA and MODF interrupts enabled

HMIE controls CPU interrupts caused by the HALTA status flag or the MODF status flag in SPSR.

### HALT — Halt

- 0 = Halt not enabled
- 1 = Halt enabled

When HALT is asserted, the QSPI stops on a queue boundary. It is in a defined state from which it can later be restarted.

# **SPSR** — QSPI Status Register

| \$Y | F | F | C <sub>1</sub> | F |
|-----|---|---|----------------|---|
|     |   |   |                |   |

| 15     |       | 8 | 7    | 6    | 5     | 4 | 3 | 2   | 1   | 0 |
|--------|-------|---|------|------|-------|---|---|-----|-----|---|
|        | SPCR3 |   | SPIF | MODF | HALTA | 0 |   | CPT | ΓQP |   |
| RESET: |       |   |      |      |       |   |   |     |     |   |
|        |       |   | 0    | 0    | 0     | 0 | 0 | 0   | 0   | 0 |

SPSR contains QSPI status information. Only the QSPI can assert the bits in this register. The CPU reads this register to obtain status information and writes it to clear status flags.

### SPIF — QSPI Finished Flag

- 0 = QSPI not finished
- 1 = QSPI finished

SPIF is set after execution of the command at the address in ENDQP.

# MODF — Mode Fault Flag

- 0 = Normal operation
- 1 = Another SPI node requested to become the network SPI master while the QSPI was enabled in master mode (SS input taken low).

MODF is asserted by the QSPI when the QSPI is the serial master (MSTR = 1) and the  $\overline{SS}$  input pin is negated by an external driver.

# HALTA — Halt Acknowledge Flag

- 0 = QSPI not halted
- 1 = QSPI halted

HALTA is asserted when the QSPI halts in response to CPU assertion of HALT.

### Bit 4 — Not Implemented

### CPTQP — Completed Queue Pointer

CPTQP points to the last command executed. It is updated when the current command is complete. When the first command in a queue is executing, CPTQP contains either the reset value (\$0) or a pointer to the last command completed in the previous queue.

# **5.2.3 QSPI RAM**

The QSPI contains an 80-byte block of dual-access static RAM that is used by both the QSPI and the CPU. The RAM is divided into three segments: receive data RAM, transmit data RAM, and command control RAM. Receive data is information received from a serial device external to the MCU. Transmit data is information stored by the CPU for transmission to an external peripheral. Command control data is used to perform the transfer.

Refer to the following illustration of the organization of the RAM.



Figure 16 QSPI RAM Address Map

Once the CPU has set up the queue of QSPI commands and enabled the QSPI, the QSPI can operate independently of the CPU. The QSPI executes all of the commands in its queue, sets a flag indicating that it is finished, and then either interrupts the CPU or waits for CPU intervention. It is possible to execute a queue of commands repeatedly without CPU intervention.

### RR[0:F] — Receive Data RAM

\$YFFD00

Data received by the QSPI is stored in this segment. The CPU reads this segment to retrieve data from the QSPI. Data stored in receive RAM is right-justified. Unused bits in a receive queue entry are set to zero by the QSPI upon completion of the individual queue entry. The CPU can access the data using byte, word, or long-word addressing.

The CPTQP value in SPSR shows which queue entries have been executed. The CPU uses this information to determine which locations in receive RAM contain valid data before reading them.

### TR[0:F] — Transmit Data RAM

**BITSE** 

\$YFFD20

Data that is to be transmitted by the QSPI is stored in this segment. The CPU usually writes one word of data into this segment for each queue command to be executed.

Information to be transmitted must be written to transmit data RAM in a right-justified format. The QSPI cannot modify information in the transmit data RAM. The QSPI copies the information to its data serializer for transmission. Information remains in transmit RAM until overwritten.

| CR[0:F] — C | CR[0:F] — Command RAM |    |      |      |      |      |       |  |  |  |  |  |  |  |  |
|-------------|-----------------------|----|------|------|------|------|-------|--|--|--|--|--|--|--|--|
| 7           | 6                     | 5  | 4    | 3    | 2    | 1    | 0     |  |  |  |  |  |  |  |  |
| CONT        | BITSE                 | DT | DSCK | PCS3 | PCS2 | PCS1 | PCS0* |  |  |  |  |  |  |  |  |
|             |                       |    |      |      |      |      |       |  |  |  |  |  |  |  |  |
| _           | _                     | _  | _    | _    | _    | _    | _     |  |  |  |  |  |  |  |  |

COMMAND CONTROL PERIPHERAL CHIP SELECT

**DSCK** 

\*The PCS0 bit represents the dual-function PCS0/SS.

DT

Command RAM consists of 16 bytes that are divided into two fields. The peripheral chip-select field enables peripherals for transfer. The command control field provides transfer options. Command RAM is used by the QSPI when in master mode. The CPU writes one byte of control information to this segment for each QSPI command to be executed. The QSPI cannot modify information in command RAM. A

PCS3

PCS<sub>2</sub>

PCS<sub>1</sub>

CONT

PCS0\*

maximum of 16 commands can be in the queue. Queue execution by the QSPI proceeds from the address in NEWQP through the address in ENDQP (both of these fields are in SPCR2).

#### CONT — Continue

- 0 = Control of chip selects returned to PORTQS after transfer is complete.
- 1 = Peripheral chip selects remain asserted after transfer is complete.

# BITSE — Bits per Transfer Enable

- 0 = 8 bits
- 1 = Number of bits set in BITS field of SPCR0

### DT — Delay after Transfer

The QSPI provides a variable delay at the end of serial transfer to facilitate the interface with peripherals that have a latency requirement. The delay between transfers is determined by the SPCR1 DTL field.

# DSCK — PCS to SCK Delay

- 0 = PCS valid to SCK transition is one-half SCK.
- 1 = SPCR1 DSCKL field specifies delay from PCS valid to SCK.

# PCS[3:0] — Peripheral Chip Select

Use peripheral chip-select bits to select an external for serial data transfer. More than one peripheral chip select can be activated at a time, and more than one peripheral chip can be connected to each PCS pin, provided that proper fanout is observed.

#### SS — Slave Mode Select

Initiates slave mode serial transfer. If  $\overline{SS}$  is taken low when the QSPI is in master mode, a mode fault will be generated.

# 5.2.4 Operating Modes

The QSPI operates in either master or slave mode. Master mode is used when the MCU originates data transfers. Slave mode is used when an external device initiates serial transfers to the MCU through the QSPI. Switching between the modes is controlled by MSTR in SPCR0. Before entering either mode, appropriate QSM and QSPI registers must be properly initialized.

In master mode, the QSPI executes a queue of commands defined by control bits in each command RAM queue entry. Chip-select pins are activated, data is transmitted from transmit data RAM and received into receive data RAM.

In slave mode, operation proceeds in response to  $\overline{SS}$  pin activation by an external bus master. Operation is similar to master mode, but no peripheral chip selects are generated, and the number of bits transferred is controlled in a different manner. When the QSPI is selected, it automatically executes the next queue transfer to exchange data with the external device correctly.

Although the QSPI inherently supports multimaster operation, no special arbitration mechanism is provided. A mode fault flag (MODF) indicates a request for SPI master arbitration. System software must provide arbitration. Note that unlike previous SPI systems, MSTR is not cleared by a mode fault being set, nor are the QSPI pin output drivers disabled. The QSPI and associated output drivers must be disabled by clearing SPE in SPCR1.

#### 5.3 SCI Submodule

The SCI submodule is used to communicate with external devices through an asynchronous serial bus. The SCI is fully compatible with the SCI systems found on other Motorola MCUs, such as the M68HC11 and M68HC05 Families.

### **5.3.1 SCI Pins**

There are two unidirectional pins associated with the SCI. The SCI controls the transmit data (TXD) pin when enabled, whereas the receive data (RXD) pin remains a dedicated input pin to the SCI. TXD is available as a general-purpose I/O pin when the SCI transmitter is disabled. When used for I/O, TXD can be configured either as input or output, as determined by QSM register DDRQS.

The following table shows SCI pins and their functions.

| Pin Names     | Mnemonics | Mode                 | Function                    |
|---------------|-----------|----------------------|-----------------------------|
| Receive Data  | RXD       | Receiver Disabled    | Not Used                    |
|               |           | Receiver Enabled     | Serial Data Input to SCI    |
| Transmit Data | TXD       | Transmitter Disabled | General-Purpose I/O         |
|               |           | Transmitter Enabled  | Serial Data Output from SCI |

# 5.3.2 SCI Registers

The SCI programming model includes QSM global and pin control registers, and four SCI registers. There are two SCI control registers, one status register, and one data register. All registers can be read or written at any time by the CPU.

Changing the value of SCI control bits during a transfer operation may disrupt operation. Before changing register values, allow the transmitter to complete the current transfer, then disable the receiver and transmitter. Status flags in register SCSR may be cleared at any time.



SCCR0 contains a baud rate selection parameter. Baud rate must be set before the SCI is enabled. The CPU can read and write this register at any time.

Bits [15:13] — Not Implemented

# SCBR — Baud Rate

SCI baud rate is programmed by writing a 13-bit value to SCBR. The baud rate is derived from the MCU system clock by a modulus counter.

The SCI receiver operates asynchronously. An internal clock is necessary to synchronize with an incoming data stream. The SCI baud rate generator produces a receiver sampling clock with a frequency 16 times that of the expected baud rate of the incoming data. The SCI determines the position of bit boundaries from transitions within the received waveform, and adjusts sampling points to the proper positions within the bit period. Receiver sampling rate is always 16 times the frequency of the SCI baud rate, which is calculated as follows:

SCI Baud Rate = System Clock/(32SCBR)

or

SCBR = System Clock(32SCK)(Baud Rate desired)

where SCBR is in the range {1, 2, 3, ..., 8191}

Writing a value of zero to BR disables the baud rate generator.

# SCCR1 — SCI Control Register 1

**\$YFFC0A** 

|   | 15 | 14    | 13   | 12  | 11 | 10 | 9 | 8    | 7   | 6    | 5   | 4    | 3  | 2  | 1   | 0   |
|---|----|-------|------|-----|----|----|---|------|-----|------|-----|------|----|----|-----|-----|
|   | 0  | LOOPS | WOMS | ILT | PT | PE | М | WAKE | TIE | TCIE | RIE | ILIE | TE | RE | RWU | SBK |
| _ | RE | SET:  | •    |     |    |    |   |      |     |      |     |      |    |    |     |     |
|   | 0  | 0     | 0    | 0   | 0  | 0  | 0 | 0    | 0   | 0    | 0   | 0    | 0  | 0  | 0   | 0   |

SCCR1 contains SCI configuration parameters. The CPU can read and write this register at any time. The SCI can modify RWU in some circumstances. In general, interrupts enabled by these control bits are cleared by reading SCSR, then reading (receiver status bits) or writing (transmitter status bits) SCDR.

# Bit 15 — Not Implemented

# LOOPS — Loop Mode

- 0 = Normal SCI operation, no looping, feedback path disabled
- 1 = Test SCI operation, looping, feedback path enabled

LOOPS controls a feedback path on the data serial shifter. When loop mode is enabled, SCI transmitter output is fed back into the receive serial shifter. TXD is asserted (idle line). Both transmitter and receiver must be enabled before entering loop mode.

# WOMS — Wired-OR Mode for SCI Pins

- 0 = If configured as an output, TXD is a normal CMOS output.
- 1 = If configured as an output, TXD is an open-drain output.

WOMS determines whether the TXD pin is an open-drain output or a normal CMOS output. This bit is used only when TXD is an output. If TXD is used as a general-purpose input pin, WOMS has no effect.

# ILT — Idle-Line Detect Type

- 0 = Short idle-line detect (start count on first one)
- 1 = Long idle-line detect (start count on first one after stop bit(s))

### PT — Parity Type

- 0 = Even parity
- 1 = Odd parity

When parity is enabled, PT determines whether parity is even or odd for both the receiver and the transmitter.

# PE — Parity Enable

- 0 = SCI parity disabled
- 1 = SCI parity enabled

PE determines whether parity is enabled or disabled for both the receiver and the transmitter. If the received parity bit is not correct, the SCI sets the PF error flag in SCSR.

When PE is set, the most significant bit (MSB) of the data field is used for the parity function, which results in either seven or eight bits of user data, depending on the condition of M bit. The following table lists the available choices.

| M | PE | Result                    |
|---|----|---------------------------|
| 0 | 0  | 8 Data Bits               |
| 0 | 1  | 7 Data Bits, 1 Parity Bit |
| 1 | 0  | 9 Data Bits               |
| 1 | 1  | 8 Data Bits, 1 Parity Bit |

#### M — Mode Select

0 = SCI frame: 1 start bit, 8 data bits, 1 stop bit (10 bits total)

1 = SCI frame: 1 start bit, 9 data bits, 1 stop bit (11 bits total)

# WAKE — Wake-up by Address Mark

0 = SCI receiver awakened by idle-line detection

1 = SCI receiver awakened by address mark (last bit set)

# TIE — Transmit Interrupt Enable

0 = SCI TDRE interrupts inhibited

1 = SCI TDRE interrupts enabled

# TCIE — Transmit Complete Interrupt Enable

0 = SCI TC interrupts inhibited

1 = SCI TC interrupts enabled

# RIE — Receiver Interrupt Enable

0 = SCI RDRF interrupt inhibited

1 = SCI RDRF interrupt enabled

# ILIE — Idle-Line Interrupt Enable

0 = SCI IDLE interrupts inhibited

1 = SCI IDLE interrupts enabled

### TE — Transmitter Enable

0 = SCI transmitter disabled (TXD pin may be used as I/O)

1 = SCI transmitter enabled (TXD pin dedicated to SCI transmitter)

The transmitter retains control of the TXD pin until completion of any character transfer that was in progress when TE is cleared.

### RE — Receiver Enable

0 = SCI receiver disabled (status bits inhibited)

1 = SCI receiver enabled

### RWU — Receiver Wakeup

0 = Normal receiver operation (received data recognized)

1 = Wakeup mode enabled (received data ignored until awakened)

Setting RWU enables the wakeup function, which allows the SCI to ignore received data until awakened by either an idle line or address mark (as determined by WAKE). When in wakeup mode, the receiver status flags are not set, and interrupts are inhibited. This bit is cleared automatically (returned to normal mode) when the receiver is awakened.

# SBK — Send Break

0 = Normal operation

1 = Break frame(s) transmitted after completion of current frame

SBK provides the ability to transmit a break code from the SCI. If the SCI is transmitting when SBK is set, it will transmit continuous frames of zeros after it completes the current frame, until SBK is cleared. If SBK is toggled (one to zero in less than one frame interval), the transmitter sends only one or two break frames before reverting to idle line or beginning to send data.

#### **SCSR** — SCI Status Register

| \$ | Υ | F | F | C | 0 | C |
|----|---|---|---|---|---|---|
| Ð  | 1 | г | г | v | υ | v |

| 15  | 14  | 13 | 12      | 11 | 10 | 9 | 8    | /  | 6    | 5   | 4    | 3  | 2  | 1  | 0  |
|-----|-----|----|---------|----|----|---|------|----|------|-----|------|----|----|----|----|
|     |     | N  | OT USED |    |    |   | TDRE | TC | RDRF | RAF | IDLE | OR | NF | FE | PF |
| RES | ET: |    |         |    |    |   |      |    |      |     |      |    |    |    |    |
| Λ   | Λ   | 0  | Λ       | ٥  | 0  | Λ | 1    | 4  | 0    | Λ   | 0    | ۸  | 0  | 0  | 0  |

SCSR contains flags that show SCI operational conditions. These flags can be cleared either by hardware or by a special acknowledgment sequence. The sequence consists of SCSR read with flags set, followed by SCDR read (write in the case of TDRE and TC). A long-word read can consecutively access both SCSR and SCDR. This action clears receive status flag bits that were set at the time of the read, but does not clear TDRE or TC flags.

If an internal SCI signal for setting a status bit comes after the CPU has read the asserted status bits, but before the CPU has written or read register SCDR, the newly set status bit is not cleared. SCSR must be read again with the bit set. Also, SCDR must be written or read before the status bit is cleared.

Reading either byte of SCSR causes all 16 bits to be accessed. Any status bit already set in either byte will be cleared on a subsequent read or write of register SCDR.

# TDRE — Transmit Data Register Empty Flag

- 0 = Register TDR still contains data to be sent to the transmit serial shifter.
- 1 = A new character can now be written to register TDR.

TDRE is set when the byte in register TDR is transferred to the transmit serial shifter. If TDRE is zero, transfer has not occurred and a write to TDR will overwrite the previous value. New data is not transmitted if TDR is written without first clearing TDRE.

# TC — Transmit Complete Flag

- 0 = SCI transmitter is busy
- 1 = SCI transmitter is idle

TC is set when the transmitter finishes shifting out all data, queued preambles (mark/idle line), or queued breaks (logic zero). The interrupt can be cleared by reading SCSR when TC is set and then by writing the transmit data register (TDR) of SCDR.

### RDRF — Receive Data Register Full Flag

- 0 = Register RDR is empty or contains previously read data.
- 1 = Register RDR contains new data.

RDRF is set when the content of the receive serial shifter is transferred to the RDR. If one or more errors are detected in the received word, flag(s) NF, FE, and/or PF are set within the same clock cycle.

# RAF — Receiver Active Flag

- 0 = SCI receiver is idle
- 1 = SCI receiver is busy

RAF indicates whether the SCI receiver is busy. It is set when the receiver detects a possible start bit and is cleared when the chosen type of idle line is detected. RAF can be used to reduce collisions in systems with multiple masters.

# IDLE — Idle-Line Detected Flag

- 0 = SCI receiver did not detect an idle-line condition.
- 1 = SCI receiver detected an idle-line condition.

IDLE is disabled when RWU in SCCR1 is set. IDLE is set when the SCI receiver detects the idle-line condition specified by ILT in SCCR1. If cleared, IDLE will not set again until after RDRF is set. RDRF is set when a break is received, so that a subsequent idle line can be detected.

# OR — Overrun Error Flag

- 0 = RDRF is cleared before new data arrives.
- 1 = RDRF is not cleared before new data arrives.

OR is set when a new byte is ready to be transferred from the receive serial shifter to the RDR, and RDRF is still set. Data transfer is inhibited until OR is cleared. Previous data in RDR remains valid, but data received during overrun condition (including the byte that set OR) is lost.

# NF — Noise Error Flag

- 0 = No noise detected on the received data
- 1 = Noise occurred on the received data

NF is set when the SCI receiver detects noise on a valid start bit, on any data bit, or on a stop bit. It is not set by noise on the idle line or on invalid start bits. Each bit is sampled three times. If none of the three samples are the same logic level, the majority value is used for the received data value, and NF is set. NF is not set until an entire frame is received and RDRF is set.

# FE — Framing Error Flag

- 1 = Framing error or break occurred on the received data.
- 0 = No framing error on the received data.

FE is set when the SCI receiver detects a zero where a stop bit was to have occurred. FE is not set until the entire frame is received and RDRF is set. A break can also cause FE to be set. It is possible to miss a framing error if RXD happens to be at logic level one at the time the stop bit is expected.

# PF — Parity Error Flag

- 1 = Parity error occurred on the received data
- 0 = No parity error on the received data

PF is set when the SCI receiver detects a parity error. PF is not set until the entire frame is received and RDRF is set.

| SCDR — SCI Data Register \$YFFC0I |     |    |    |    |    |   |       |       |       |       |       |       |       |       | FC0E  |
|-----------------------------------|-----|----|----|----|----|---|-------|-------|-------|-------|-------|-------|-------|-------|-------|
| 15                                | 14  | 13 | 12 | 11 | 10 | 9 | 8     | 7     | 6     | 5     | 4     | 3     | 2     | 1     | 0     |
| 0                                 | 0   | 0  | 0  | 0  | 0  | 0 | R8/T8 | R7/T7 | R6/T6 | R5/T5 | R4/T4 | R3/T3 | R2/T2 | R1/T1 | R0/T0 |
| RES                               | ET: | •  | •  | •  | •  | • | •     |       | •     |       |       |       | •     |       |       |
| 0                                 | 0   | 0  | 0  | 0  | 0  | 0 | U     | U     | U     | U     | U     | U     | U     | U     | U     |

SCDR contains two data registers at the same address. RDR is a read-only register that contains data received by the SCI serial interface. The data comes into the receive serial shifter and is transferred to RDR. TDR is a write-only register that contains data to be transmitted. The data is first written to TDR, then transferred to the transmit serial shifter, where additional format bits are added before transmission. R[7:0]/T[7:0] contain either the first eight data bits received when SCDR is read, or the first eight data bits to be transmitted when SCDR is written. R8/T8 are used when the SCI is configured for 9-bit operation. When it is configured for 8-bit operation, they have no meaning or effect.

MOTOROLA MC68HC16Z1 98 MC68HC16Z1TS/D

# 6 Standby RAM Module

This module contains a one Kbyte array of fast (two bus cycle) static RAM, which is especially useful for system stacks and variable storage. SRAM can be mapped to any one Kbyte boundary in the address map, but must not overlap the module control registers (overlap makes the registers inaccessible). Data can be read/written in bytes, words or long words. SRAM is powered by  $V_{DD}$  in normal operation. During power-down, SRAM contents are maintained by power from the  $V_{STBY}$  input. Power switching between sources is automatic. An address map of the SRAM control registers follows.

# **Table 19 SRAM Address Map**

| Address  | 15 8                   | 7 0                    |
|----------|------------------------|------------------------|
| \$YFFB00 | RAM MODULE CONFIGURA   | TION REGISTER (RAMMCR) |
| \$YFFB02 | RAM TEST REGI          | STER (RAMTST)          |
| \$YFFB04 | RAM ARRAY BASE ADDRESS | REGISTER HIGH (RAMBAH) |
| \$YFFB06 | RAM ARRAY BASE ADDRES  | REGISTER LOW (RAMBAL)  |
| \$YFFB08 | RESE                   | RVED                   |

Y = M111, where M is the logic state of the modmap (MM) bit in the SIMCR

# 6.1 SRAM Register Block

There are four SRAM control registers: the RAM module configuration register (RAMMCR), the RAM test register (RAMTST), and the RAM array base address registers (RAMBAH/RAMBAL).

There is an 8-byte minimum register block size for the module. Unimplemented register addresses are read as zeros. Writes have no effect.

# **6.2 SRAM Registers**

The CPU16 in the MC68HC16Z1 operates only in supervisory mode. Access to the SRAM array is controlled by the RASP field in RAMMCR. SRAM responds to both program and data space accesses based on the value in the RASP field in RAMMCR. This allows code to be executed from RAM, and permits the use of program counter relative addressing mode for operand fetches from the array.

# **RAMMCR** — RAM Module Configuration Register

\$YFFB00



Use RAMMCR to determine whether the RAM is in STOP mode or normal mode. It can also determine in which space the array resides, and controls access to the base array registers. Reads of unimplemented bits always return zeros. Writes do not affect unimplemented bits.

# STOP — Stop Control

- 0 = RAM array operates normally.
- 1 = RAM array enters low-power stop mode.

This bit controls whether the RAM array is in stop mode or normal operation. Reset state is one, leaving the array configured for LPSTOP operation. In stop mode, the array retains its contents, but cannot be read or written by the CPU. Because the CPU16 operates in supervisor mode, this bit can be read or written at any time.

#### RLCK — RAM Base Address Lock

- 0 = SRAM base address registers are writable from IMB
- 1 = SRAM base address registers are locked

RLCK defaults to zero on reset. It can be written to one once.

# RASP[1:0] — RAM Array Space Field

This field limits access to the SRAM array in microcontrollers that support separate user and supervisor operating modes. Because the CPU16 operates in supervisor mode only, RASP1 has no effect.

| RASP | Space            |  |  |  |  |  |  |
|------|------------------|--|--|--|--|--|--|
| X0   | Program and Data |  |  |  |  |  |  |
| X1   | Program          |  |  |  |  |  |  |

# **RAMTST** — RAM Test Register

\$YFFB02

RAMTST is for factory test only. Reads of this register return zeros and writes have no effect.

| I | RAMBAH — Array Base Address Register High \$YFFB04 |         |          |          |        |          |       |      |             |             |             |             |            |            |            |            |
|---|----------------------------------------------------|---------|----------|----------|--------|----------|-------|------|-------------|-------------|-------------|-------------|------------|------------|------------|------------|
|   | 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0              |         |          |          |        |          |       |      |             |             |             |             |            |            |            | 0          |
|   |                                                    |         |          | NOT U    | SED    |          |       |      | ADDR<br>23* | ADDR<br>22* | ADDR<br>21* | ADDR<br>20* | ADDR<br>19 | ADDR<br>18 | ADDR<br>17 | ADDR<br>16 |
|   | RESET:                                             |         |          |          |        |          |       |      |             |             |             |             |            |            |            |            |
|   | 0                                                  | 0       | 0        | 0        | 0      | 0        | 0     | 0    | 0           | 0           | 0           | 0           | 0          | 0          | 0          | 0          |
|   | *AD                                                | DR[23:2 | 201 is a | t the sa | me loa | ic level | as AD | DR19 | durina i    | nternal     | CPU m       | naster d    | peratio    | n. ADD     | R[23:20    | 01 must    |

<sup>\*</sup>ADDR[23:20] is at the same logic level as ADDR19 during internal CPU master operation. ADDR[23:20] must match ADDR19 for the chip select to be active.

#### \$YFFB06 **RAMBAL** — Array Base Address Register Low 7 0 15 14 13 12 11 10 8 6 5 3 2 ADDR ADDR ADDR ADDR **ADDR** ADDR **ADDR** ADDR **ADDR ADDR ADDR ADDR ADDR ADDR ADDR ADDR** 12 15 14 13 11 10 9 8 7 0 RESET:

0

0

0

0

RAMBAH and RAMBAL specify an SRAM base address in the system memory map. They can only be written while the SRAM is in low-power mode (RAMMCR STOP = 1, the default out of reset) and the base address lock is disabled (RAMMCR RLCK = 0, the default out of reset). This prevents accidental remapping of the array. Because the CPU16 drives ADDR[23:20] with the value of ADDR19, the value in the ADDR[23:20] fields must match the value in the ADDR19 field for the array to be accessible.

0

0

0

0

0

0

0

0

# 6.3 SRAM Operation

There are five operating modes.

0

The RAM module is in normal mode when powered by  $V_{DD}$ . The array can be accessed by byte, word, or long word. A byte or aligned word (high-order byte is at an even address) access only takes one bus cycle or two system clocks. A long word or misaligned word access requires two bus cycles.

Standby mode is intended to preserve RAM contents when  $V_{DD}$  is removed. SRAM contents are maintained by a power source connected to the  $V_{STBY}$  pin. The standby voltage is referred to as  $V_{SB}$ . Circuitry within the SRAM module switches to the higher of  $V_{DD}$  or  $V_{SB}$  with no loss of data. When SRAM is powered from the  $V_{STBY}$  pin, access to the array is not guaranteed. If standby operation is not desired, connect the  $V_{STBY}$  pin to  $V_{SS}$ .

Reset mode allows the CPU to complete the current bus cycle before resetting. When a synchronous reset occurs while a byte or word SRAM access is in progress, the access will be completed. If reset occurs during the first word access of a long-word operation, only the first word access will be completed. If reset occurs during the second word access of a long word operation, the entire access will be completed. Data being read from or written to the RAM may be corrupted by asynchronous reset.

Test mode is used for factory testing of the RAM array.

Writing the STOP bit of RAMMCR causes the SRAM module to enter stop mode. The RAM array is disabled which, if necessary, allows external logic to decode SRAM addresses but all data is retained. If  $V_{DD}$  falls below  $V_{SB}$ , internal circuitry switches to  $V_{SB}$ , as in standby mode. Exit the stop mode by clearing the STOP bit.

MC68HC16Z1 MOTOROLA MC68HC16Z1TS/D 101

# 7 General-Purpose Timer Module

The GPT is a simple, yet flexible 11-channel timer used in systems where a moderate degree of external visibility and control is required. The GPT consists of two nearly independent submodules, the compare/capture unit, and the pulse-width modulator. Refer to the following block diagram of the GPT.



Figure 17 GPT Block Diagram

GPT input capture/output compare pins are bidirectional and can be used to form an 8-bit parallel port. The pulse-width modulator outputs can be used as general-purpose outputs. The PAI and PCLK inputs can be used as general-purpose inputs.

# **Table 20 GPT Address Map**

| Address   | 15 8                                   | 7 0                     |  |  |  |  |  |  |  |
|-----------|----------------------------------------|-------------------------|--|--|--|--|--|--|--|
| \$YFF900  | GPT MODULE CONFIC                      | GURATION (GPTMCR)       |  |  |  |  |  |  |  |
| \$YFF902  | (RESERVED                              | FOR TEST)               |  |  |  |  |  |  |  |
| \$YFF904  | INTERRUPT CONF                         | FIGURATION (ICR)        |  |  |  |  |  |  |  |
| \$YFF906  | PGP DATA DIRECTION (DDRGP)             | PGP DATA (PORTGP)       |  |  |  |  |  |  |  |
| \$YFF908  | OC1 ACTION MASK (OC1M)                 | OC1 ACTION DATA (OC1D)  |  |  |  |  |  |  |  |
| \$YFF90A  | TIMER COUN                             | NTER (TCNT)             |  |  |  |  |  |  |  |
| \$YFF90C  | PA CONTROL (PACTL)                     | PA COUNTER (PACNT)      |  |  |  |  |  |  |  |
| \$YFF90E  | INPUT CAPT                             | , ,                     |  |  |  |  |  |  |  |
| \$YFF910  | INPUT CAPT                             | URE 2 (TIC2)            |  |  |  |  |  |  |  |
| \$YFF912  | INPUT CAPT                             | URE 3 (TIC3)            |  |  |  |  |  |  |  |
| \$YFF914  | OUTPUT COME                            | PARE 1 (TOC1)           |  |  |  |  |  |  |  |
| \$YFF916  | OUTPUT COME                            | PARE 2 (TOC2)           |  |  |  |  |  |  |  |
| \$YFF918  | OUTPUT COME                            | * *                     |  |  |  |  |  |  |  |
| \$YFF91A  | OUTPUT COME                            | , ,                     |  |  |  |  |  |  |  |
| \$YFF91C  | INPUT CAPTURE 4/OUTF                   | PUT COMPARE 5 (TI4/O5)  |  |  |  |  |  |  |  |
| \$YFF91E  | TIMER CONTROL 1 (TCTL1)                | TIMER CONTROL 2 (TCTL2) |  |  |  |  |  |  |  |
| \$YFF920  | TIMER MASK 1 (TMSK1)                   | TIMER MASK 2 (TMSK2)    |  |  |  |  |  |  |  |
| \$YFF922  | TIMER FLAG 1 (TFLG1)                   | TIMER FLAG 2 (TFLG2)    |  |  |  |  |  |  |  |
| \$YFF924  | FORCE COMPARE (CFORC)                  | PWM CONTROL C (PWMC)    |  |  |  |  |  |  |  |
| \$YFF926  | PWM CONTROL A (PWMA)                   | PWM CONTROL B (PWMB)    |  |  |  |  |  |  |  |
| \$YFF928  | PWM COUN                               | T (PWMCNT)              |  |  |  |  |  |  |  |
| \$YFF92A  | PWMA BUFFER (PWMBUFA) PWMB BUFFER (PWM |                         |  |  |  |  |  |  |  |
| \$YFF92C  | GPT PRESCALER (PRESCL)                 |                         |  |  |  |  |  |  |  |
| \$YFF92E- | RESERVED                               |                         |  |  |  |  |  |  |  |
| \$YFF93F  |                                        |                         |  |  |  |  |  |  |  |

Y = M111, where M is the logic state of the modmap (MM) bit in the SIMCR

# 7.1 Capture/Compare Unit

The capture/compare unit features three input capture channels, four output compare channels, and one input capture/output compare channel (function selected by control register). These channels share a 16-bit free-running counter (TCNT), which derives its clock from seven stages of a 9-stage prescaler or from external clock input PCLK. This section also contains one pulse accumulator channel. The pulse accumulator logic includes its own 8-bit counter and can operate in either event counting mode or gated time accumulation mode. The following block diagrams show GPT compare/capture functions and the prescaler.



Figure 18 GPT Compare/Capture Block Diagram



**Figure 19 Prescaler Block Diagram** 

### 7.2 Pulse-Width Modulator

The pulse-width modulation submodule has two output pins. The outputs are periodic waveforms controlled by a single frequency whose duty cycles can be independently selected and modified by user software. Each PWM can be independently programmed to run in fast or slow mode. The PWM unit has its own 16-bit free-running counter, which is clocked by an output of the nine-stage prescaler (the same prescaler used by the compare/capture unit) or by the clock input pin, PCLK.



Figure 20 PWM Unit Block Diagram

# 7.3 GPT Registers



MOTOROLA MC68HC16Z1 106 MC68HC16Z1TS/D STOP — Stop Clocks

0 = Internal clocks not shut down

1 = Internal clocks shut down

FRZ1 — Not implemented at this time

FRZ0 — FREEZE Response

0 = Ignore FREEZE

1 = FREEZE the current state of the GPT

STOPP — Stop Prescaler

0 = Normal operation

1 = Stop prescaler and pulse accumulator from incrementing. Ignore changes to input pins.

INCP — Increment Prescaler

0 = Has no meaning

1 = If STOPP is asserted, increment prescaler once and clock input synchronizers once.

SUPV — Supervisor/Unrestricted Data Space

0 = Registers with access controlled by SUPV are unrestricted (FC2 is a don't care).

1 = Registers with access controlled by SUPV are restricted when FC2 = 1.

Because the CPU16 in the MC68HC16Z1 operates in supervisor mode only (FC2 is always logic level one), this bit has no effect.

# IARB[3:0] — Interrupt Arbitration Identification

To enable interrupt arbitration, system software must set this field to a value between \$F-\$1; \$F is the highest priority. This field is initialized to \$0 during reset. If the CPU recognizes a GPT interrupt request while IARB = \$0, a spurious interrupt exception is taken.

# **MTR** — GPT Module Test Register (Reserved)

**\$YFF902** 

This address is currently unused and returns zeros if read. It is reserved for GPT factory test.

# ICR — GPT Interrupt Configuration Register

| \$YF | FF904 |
|------|-------|
|------|-------|

| 15  | 14     | 13 | 12 | 11 | 10 | 9   | 8 | 7 | 6  | 5  | 4 | 3 | 2 | 1 | 0 |
|-----|--------|----|----|----|----|-----|---|---|----|----|---|---|---|---|---|
|     | IP/    | 4  |    | 0  |    | IPL |   |   | IV | BA |   | 0 | 0 | 0 | 0 |
| RES | RESET: |    |    |    |    |     |   |   |    |    |   |   |   |   |   |
| 0   | 0      | 0  | 0  | 0  | 0  | 0   | 0 | 0 | 0  | 0  | 0 | 0 | 0 | 0 | 0 |

### IPA — Interrupt Priority Adjust

Specifies which GPT interrupt source is given highest internal priority

### IPL — Interrupt Priority Level

Specifies the priority level of interrupts generated by the GPT.

# IVBA — Interrupt Vector Base Address

Most significant nibble of interrupt vector numbers generated by the GPT.

# **DDRGP/PORTGP** — Port GP Data Direction Register/Port GP Data Register

**\$YFF906** 



When GPT pins are used as an 8-bit port, DDRGP determines whether pins are input or output and PORTGP holds the 8-bit data.

# DDRGP[7:0] — Port GP Data Direction Register

0 = Input only

1 = Output

When PORTGP is used for general-purpose I/O, each bit in the DDRGP determines whether the corresponding PORTGP bit is input or output.

MC68HC16Z1 MOTOROLA MC68HC16Z1TS/D 107

#### OC1M/OC1D — OC1 Action Mask Register/OC1 Action Data Register **\$YFF908** 13 9 0 15 12 11 10 0C1M 0 0 0 0C1D 0 0 0 RESET: 0 0 0 ٥ 0 0 0 0 0

All OC outputs can be controlled by the action of OC1. OC1M contains a mask that determines which pins are affected. OC1D determines what the outputs are.

# OC1M[5:1] — OC1 Mask Field

- 0 = Corresponding output compare pin is not affected by OC1 compare.
- 1 = Corresponding output compare pin is affected by OC1 compare.

OC1M[5:1] correspond to OC[5:1].

# OC1D[5:1] — OC1 Data Field

- 0 = If OC1 mask bit is set, clear the corresponding output compare pin on OC1 match.
- 1 = If OC1 mask bit is set, set the corresponding output compare pin on OC1 match.

OC1D[5:1] correspond to OC[5:1].

# **TCNT** — Timer Counter Register

\$YFF90A

TCNT is the 16-bit free-running counter associated with the input capture, output compare, and pulse accumulator functions of the GPT module.

# **PACTL/PACNT** — Pulse Accumulator Control Register/Counter

\$YFF90C

| 15     | 14   | 13    | 12    | 11    | 10    | 9   | 8   | 7 | 6 | 5       | 4      | 3      | 2      | 1 | 0 |
|--------|------|-------|-------|-------|-------|-----|-----|---|---|---------|--------|--------|--------|---|---|
| PAIS   | PAEN | PAMOD | PEDGE | PCLKS | I4/O5 | PAC | CLK |   | Р | ULSE AC | CUMULA | TOR CO | DUNTER | ₹ |   |
| RESET: | •    |       |       |       |       |     |     |   |   |         |        |        |        |   |   |
| U      | 0    | 0     | 0     | U     | 0     | 0   | 0   | 0 | 0 | 0       | 0      | 0      | 0      | 0 | 0 |

PACTL enables the pulse accumulator and selects either event counting or gated mode. In event counting mode, PACNT is incremented each time an event occurs. In gated mode, it is incremented by an internal clock.

PAIS — PAI Pin State (Read Only)

PAEN — Pulse Accumulator System Enable

0 = Pulse accumulator disabled

1 = Pulse accumulator enabled

PAMOD — Pulse Accumulator Mode

0 = External event counting

1 = Gated time accumulation

# PEDGE — Pulse Accumulator Edge Control

The effects of PEDGE and PAMOD are shown in the following table.

| PAMOD | PEDGE | Effect                              |
|-------|-------|-------------------------------------|
| 0     | 0     | PAI Falling Edge Increments Counter |
| 0     | 1     | PAI Rising Edge Increments Counter  |
| 1     | 0     | Zero on PAI Inhibits Counting       |
| 1     | 1     | One on PAI Inhibits Counting        |

PCLKS — PCLK Pin State (Read Only)

#### 14/O5 — Input Capture 4/Output Compare 5

0 = Output compare 5 enabled

1 = Input capture 4 enabled

#### PACLK[1:0] — Pulse Accumulator Clock Select (Gated Mode)

| PACLK[1:0] | Pulse Accumulator Clock Selected  |
|------------|-----------------------------------|
| 00         | System Clock Divided by 512       |
| 01         | Same Clock Used to Increment TCNT |
| 10         | TOF Flag from TCNT                |
| 11         | External Clock, PCLK              |

#### PACNT — Pulse Accumulator Counter

Eight-bit read/write counter used for external event counting or gated time accumulation.

## **TIC[1:3]** — Input Capture Registers 1–3

#### \$YFF90E. \$YFF910. \$YFF912

The input capture registers are 16-bit read-only registers which are used to latch the value of TCNT when a specified transition is detected on the corresponding input capture pin. They are reset to \$FFFF.

## **TOC[1:4]** — Output Compare Registers 1–4

#### \$YFF914, \$YFF916, \$YFF918, \$YFF91A

The output compare registers are 16-bit read/write registers which can be used as output waveform controls or as elapsed time indicators. For output compare functions, they are written to a desired match value and compared against TCNT to control specified pin actions. They are reset to \$FFFF.

## TI4/O5 — Input Capture 4/Output Compare 5 Register

\$YFF91C

This register serves either as input capture register 4 or output compare register 5, depending on the state of I4/O5 in PACTL.

#### TCTL1/TCTL2 — Timer Control Registers 1–2

\$YFF91E

| 15  | 14  | 13  | 12  | 11  | 10  | 9   | 8   | 7  | 6   | 5  | 4   | 3  | 2   | 1  | 0   |
|-----|-----|-----|-----|-----|-----|-----|-----|----|-----|----|-----|----|-----|----|-----|
| OM5 | OL5 | OM4 | OL4 | OM3 | OL3 | OM2 | OL2 | ED | GE4 | ED | GE3 | ED | GE2 | ED | GE1 |
| RES | ET: |     |     | •   |     |     |     |    |     |    |     |    |     |    |     |
| 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0  | 0   | 0  | 0   | 0  | 0   | 0  | 0   |

TCTL1 determines output compare mode and output logic level. TCTL2 determines the type of input capture to be performed.

#### OM/OL[5:2] — Output Compare Mode Bits and Output Compare Level Bits

Each pair of bits specifies an action to be taken when output comparison is successful.

| OM/OL[5:2] | Action Taken                         |  |  |  |  |  |
|------------|--------------------------------------|--|--|--|--|--|
| 00         | Timer Disconnected from Output Logic |  |  |  |  |  |
| 01         | Toggle OCx Output Line               |  |  |  |  |  |
| 10         | Clear OCx Output Line to 0           |  |  |  |  |  |
| 11         | Set OCx Output Line to 1             |  |  |  |  |  |

#### EDGE[4:1] — Input Capture Edge Control Bits

Each pair of bits configures input sensing logic for the corresponding input capture.

| EDGE[4:1] | Configuration                           |
|-----------|-----------------------------------------|
| 00        | Capture Disabled                        |
| 01        | Capture on Rising Edge Only             |
| 10        | Capture on Falling Edge Only            |
| 11        | Capture on Any (Rising or Falling) Edge |

## TMSK1/TMSK2 — Timer Interrupt Mask Registers 1–2

**\$YFF920** 

| 15     | 14  | 13 | 12 | 11 | 10 | 9   | 8 | 7   | 6 | 5     | 4    | 3      | 2 |     | 0 |
|--------|-----|----|----|----|----|-----|---|-----|---|-------|------|--------|---|-----|---|
| I4/O5I |     | OC | 1  |    |    | ICI |   | TOI | 0 | PAOVI | PAII | CPROUT |   | CPR |   |
| RESI   | ET: |    |    |    |    |     |   |     |   |       |      |        |   |     |   |
| 0      | 0   | 0  | 0  | 0  | 0  | 0   | 0 | 0   | 0 | 0     | 0    | 0      | 0 | 0   | 0 |

TMSK1 enables OC and IC interrupts. TMSK2 controls pulse accumulator interrupts and TCNT functions.

14/O5I — Input Capture 4/Output Compare 5 Interrupt Enable

0 = IC4/OC5 interrupt disabled

1 = IC4/OC5 interrupt requested when I4/O5F flag in TFLG1 is set

OCI[4:1] — Output Compare Interrupt Enable

0 = OC interrupt disabled

1 = OC interrupt requested when OC flag set

OCI[4:1] correspond to OC[4:1].

ICI[3:1] — Input Capture Interrupt Enable

0 = IC interrupt disabled

1 = IC interrupt requested when IC flag set

ICI[3:1] correspond to IC[3:1].

TOI — Timer Overflow Interrupt Enable

0 = Timer overflow interrupt disabled

1 = Interrupt requested when TOF flag is set

PAOVI — Pulse Accumulator Overflow Interrupt Enable

0 = Pulse accumulator overflow interrupt disabled

1 = Interrupt requested when PAOVF flag is set

PAII — Pulse Accumulator Input Interrupt Enable

0 = Pulse accumulator interrupt disabled

1 = Interrupt requested when PAIF flag is set

CPROUT — Compare/Capture Unit Clock Output Enable

0 = Normal operation for OC1 pin

1 = TCNT clock driven out OC1 pin

CPR[2:0] — Timer Prescaler/PCLK Select Field

This field selects one of seven prescaler taps or PCLK to be TCNT input.

| CPR[2:0] | System Clock<br>Divide-by Factor |  |  |  |  |
|----------|----------------------------------|--|--|--|--|
| 000      | 4                                |  |  |  |  |
| 001      | 8                                |  |  |  |  |
| 010      | 16                               |  |  |  |  |
| 011      | 32                               |  |  |  |  |
| 100      | 64                               |  |  |  |  |
| 101      | 128                              |  |  |  |  |
| 110      | 256                              |  |  |  |  |
| 111      | PCLK                             |  |  |  |  |

#### TFLG1/TFLG2 — Timer Interrupt Flag Registers 1-2

**\$YFF922** 

| 15     | 14 | 13 | 12 | 11 | 10 | 9   | 8 | 7   | 6 | 5     | 4    | 3 | 2 | 1 | 0 |
|--------|----|----|----|----|----|-----|---|-----|---|-------|------|---|---|---|---|
| 14/O5F |    | 0  | CF |    |    | ICF |   | TOF | 0 | PAOVF | PAIF | 0 | 0 | 0 | 0 |
| RESET: |    |    |    |    | •  |     |   |     |   | •     |      |   | • |   |   |
| Λ      | Λ  | Λ  | Λ  | Λ  | Λ  | Λ   | Λ | Λ   | Λ | ٥     | Λ    | Λ | Λ | Λ | Λ |

These registers show condition flags that correspond to various GPT events. If the corresponding interrupt enable bit in TMSK1/TMSK2 is set, an interrupt occurs.

## I4/O5F — Input Capture 4/Output Compare 5 Flag

When I4/O5 in PACTL is 0, this flag is set each time TCNT matches the value in TOC5. When I4/O5 in PACTL is 1, the flag is set each time a selected edge is detected at the I4/O5 pin.

#### OCF[4:1] — Output Compare Flags

An output compare flag is set each time TCNT matches the corresponding TOC register. OCF[4:1] correspond to OC[4:1].

#### ICF[3:1] — Input Capture Flags

A flag is set each time a selected edge is detected at the corresponding input capture pin. ICF[3:1] correspond to IC[3:1].

## TOF — Timer Overflow Flag

This flag is set each time TCNT advances from a value of \$FFFF to \$0000.

#### PAOVF — Pulse Accumulator Overflow Flag

This flag is set each time the pulse accumulator counter advances from a value of \$FF to \$00.

## PAIF — Pulse Accumulator Flag

In event counting mode, this flag is set when an active edge is detected on the PAI pin. In gated time accumulation mode, PAIF is set at the end of the timed period.

#### **CFORC/PWMC** — Compare Force Register/PWM Control Register

**\$YFF924** 

| 15  |     |    |   | 11 | 10 | 9     | 8     | 7      | 6 |     | 4 | 3   | 2   | 1   | 0   |  |
|-----|-----|----|---|----|----|-------|-------|--------|---|-----|---|-----|-----|-----|-----|--|
|     | F   | OC |   |    | 0  | FPWMA | FPWMB | PPROUT |   | PPR |   | SFA | SFB | F1A | F1B |  |
| RES | ET: |    |   |    |    | •     |       |        |   |     |   |     |     |     |     |  |
| 0   | 0   | 0  | 0 | 0  | 0  | 0     | 0     | 0      | 0 | 0   | 0 | 0   | 0   | 0   | 0   |  |

Setting a bit in CFORC causes a specific output on OC or PWM pins. PWMC sets PWM operating conditions.

#### FOC[5:1] — Force Output Compare

- 0 = Has no meaning
- 1 = Causes pin action programmed for corresponding OC pin, but the OC flag is not set.

FOC[5:1] correspond to OC[5:1].

#### FPWMA — Force PWMA Value

- 0 = Normal PWMA operation
- 1 = The value of F1A is driven out on the PWMA pin, regardless of the state of PPROUT.

#### FPWMB — Force PWMB Value

- 0 = Normal PWMB operation
- 1 = The value of F1B is driven out on the PWMB pin.

#### PPROUT — PWM Clock Output Enable

- 0 = Normal PWM operation on PMWA
- 1 = TCNT clock driven out PWMA pin

#### PPR[2:0] — PWM Prescaler/PCLK Select

This field selects one of seven prescaler taps or PCLK to be PWMCNT input.

| PPR[2:0] | System Clock<br>Divide-by Factor |
|----------|----------------------------------|
| 000      | 2                                |
| 001      | 4                                |
| 010      | 8                                |
| 011      | 16                               |
| 100      | 32                               |
| 101      | 64                               |
| 110      | 128                              |
| 111      | PCLK                             |

#### SFA — PWMA Slow/Fast Select

- 0 = PWMA period is 256 PWMCNT increments long.
- 1 = PWMA period is 32768 PWMCNT increments long.

#### SFB — PWMB Slow/Fast Select

- 0 = PWMB period is 256 PWMCNT increments long.
- 1 = PWMB period is 32768 PWMCNT increments long.

The following table shows the effects of SF settings on PWM frequency (16.78-MHz system clock).

| PPR[2:0] | Prescaler Tap     | SFA/B = 0 | SFA/B = 1  |
|----------|-------------------|-----------|------------|
| 000      | Div 2 = 8.39 MHz  | 32.8 kHz  | 256 Hz     |
| 001      | Div 4 = 4.19 MHz  | 16.4 kHz  | 128 Hz     |
| 010      | Div 8 = 2.10 MHz  | 8.19 kHz  | 64.0 Hz    |
| 011      | Div 16 = 1.05 MHz | 4.09 kHz  | 32.0 Hz    |
| 100      | Div 32 = 524 kHz  | 2.05 kHz  | 16.0 Hz    |
| 101      | Div 64 = 262 kHz  | 1.02 kHz  | 8.0 Hz     |
| 110      | Div 128 = 131 kHz | 512 Hz    | 4.0 Hz     |
| 111      | PCLK              | PCLK/256  | PCLK/32768 |

#### F1A — Force Logic Level One on PWMA

- 0 = Force logic level zero output on PWMA pin
- 1 = Force logic level one output on PWMA pin

#### F1B — Force Logic Level One on PWMB

- 0 = Force logic level zero output on PWMB pin
- 1 = Force logic level one output on PWMB pin

## PWMA/PWMB — PWM Registers A/B

\$YFF926, \$YFF927

These registers are associated with the pulse-width value of the PWM output on the corresponding PWM pin. A value of \$00 loaded into one of these registers results in a continuously low output on the corresponding pin. A value of \$80 results in a 50% duty cycle output. Maximum value (\$FF) selects an output that is high for 255/256 of the period.

#### **PWMCNT** — PWM Count Register

**\$YFF928** 

PWMCNT is the 16-bit free-running counter associated with the PWM functions of the GPT module.

## **PWMBUFA/B** — PWM Buffer Registers A/B

**\$YFF92A**, **\$YFF92B** 

These read-only registers contain values associated with the duty cycles of the corresponding PWM. Reset state is \$0000.

#### **PRESCL** — GPT Prescaler

\$YFF92C

The 9-bit prescaler value can be read from bits [8:0] at this address. Bits [15:9] always read as zeros. Reset state is \$0000.

MC68HC16Z1 MOTOROLA MC68HC16Z1TS/D 113

## 8 Electrical Characteristics

This section contains electrical specification tables and reference timing diagrams.

#### **Table 21 Maximum Ratings**

| Rating                                                                                                 | Symbol           | Value                                    | Unit |
|--------------------------------------------------------------------------------------------------------|------------------|------------------------------------------|------|
| Supply Voltage <sup>1,2,5</sup>                                                                        | V <sub>DD</sub>  | -0.3 to + 6.5                            | V    |
| Input Voltage <sup>1,2,3,4,5</sup>                                                                     | V <sub>in</sub>  | -0.3 to +6.5                             | V    |
| Instantaneous Maximum Current                                                                          |                  |                                          | mA   |
| Single pin limit (applies to all pins) <sup>1,4,5,6</sup>                                              | I <sub>D</sub>   | 25                                       |      |
| Operating Maximum Current                                                                              |                  |                                          | μΑ   |
| Digital input disruptive current $^{4,5,6,7}$<br>$V_{SS}-0.3 \le V_{IN} \le V_{DD}+0.3$                | I <sub>iD</sub>  | -500 to 500                              |      |
| Operating Temperature Range<br>MC68HC16Z1 "C" Suffix<br>MC68HC16Z1 "V" Suffix<br>MC68HC16Z1 "M" Suffix | T <sub>A</sub>   | TL to TH -40 to 85 -40 to 105 -40 to 125 | °C   |
| Storage Temperature Range                                                                              | T <sub>stg</sub> | -55 to 150                               | °C   |

- 1. Permanent damage can occur if maximum ratings are exceeded. Exposure to voltages or currents in excess of recommended values affects device reliability. Device modules may not operate normally while being exposed to electrical extremes.
- 2. Although sections of the device contain circuitry to protect against damage from high static voltages or electrical fields, take normal precautions to avoid exposure to voltages higher than maximum-rated voltages
- 3. Il pins except TSTME/TSC.
- All functional non-supply pins are internally clamped to V<sub>SS</sub>. All functional pins except EXTAL, TSTME/TSC, and XFC are internally clamped to V<sub>DD</sub>.
- 5. This parameter is periodically sampled rather than 100% tested.
- Power supply must maintain regulation within operating V<sub>DD</sub> range during instantaneous and operating maximum current condition.
- 7. Total input current for all digital input-only and all digital input/output pins must not exceed 10 mA. Exceeding this limit can cause disruption of normal operation.

**Table 22 Thermal Characteristics** 

| Characteristic                                                                 | Symbol        | Value | Unit |
|--------------------------------------------------------------------------------|---------------|-------|------|
| Thermal Resistance Plastic 132-Pin Surface Mount Plastic 144-Pin Surface Mount | $\Theta_{JA}$ | 38    | °C/W |

The average chip-junction temperature (T<sub>J</sub>) in C can be obtained from:

$$T_{,l} = T_A + (P_D^{\Theta}_{,lA}) \tag{1}$$

where

= Ambient Temperature, °C

= Package Thermal Resistance, Junction-to-Ambient, °C/W

 $= P_{INT} + P_{I/O}$ 

=  $I_{DD} \times \varsigma_{DD}$ , Watts — Chip Internal Power = Power Dissipation on Input and Output Pins — User Determined

For most applications  $P_{I/O} < P_{INT}$  and can be neglected. An approximate relationship between  $P_D$  and  $T_J$ (if P<sub>I/O</sub> is neglected) is:

$$P_D = K \div (T_J + 273^{\circ}C)$$
 (2)

Solving equations 1 and 2 for K gives:

$$K = P_D + (T_A + 273^{\circ}C) + \Theta_{JA} \times \Pi_D^2$$
 (3)

where K is a constant pertaining to the particular part. K can be determined from equation (3) by measuring PD (at equilibrium) for a known TA. Using this value of K, the values of  $P_D$  and  $T_J$  can be obtained by solving equations (1) and (2) iteratively for any value of TA.

**MOTOROLA** MC68HC16Z1 MC68HC16Z1TS/D 114

#### **Table 23 Clock Control Timing**

(V<sub>DD</sub> and V<sub>DDSYN</sub> = 5.0 Vdc  $\pm 10\%$ , V<sub>SS</sub> = 0 Vdc, T<sub>A</sub> = T<sub>L</sub> to T<sub>H</sub>, 32.768 kHz reference)

| Characteristic                                                               | Symbol            | Min          | Max                                            | Unit |
|------------------------------------------------------------------------------|-------------------|--------------|------------------------------------------------|------|
| PLL Reference Frequency Range                                                | f <sub>ref</sub>  | 25           | 50                                             | kHz  |
| System Frequency <sup>1</sup>                                                |                   | dc           | 16.78                                          |      |
| On-Chip PLL Frequency                                                        | f <sub>sys</sub>  | 0.131        | 16.78                                          | MHz  |
| External Clock Operation                                                     |                   | dc           | 16                                             |      |
| PLL Lock Time <sup>2</sup>                                                   | t <sub>lpll</sub> | _            | 20                                             | ms   |
| Limp Mode Clock Frequency <sup>3</sup><br>SYNCR X bit = 0<br>SYNCR X bit = 1 | f <sub>limp</sub> | _            | f <sub>sys</sub> max/2<br>f <sub>sys</sub> max | MHz  |
| CLKOUT Stability <sup>4,5</sup> Short term Long term                         | C <sub>stab</sub> | -1.0<br>-0.5 | 1.0<br>0.5                                     | %    |

- 1. All internal registers retain data at 0 Hz.
- 2. Assumes that stable  $V_{DDSYN}$  is applied, that an external filter capacitor with a value of 0.1  $\mu$ F is attached to the XFC pin, and that the crystal oscillator is stable. Lock time is measured from power-up to  $\overline{RESET}$  release. This specification also applies to the period required for PLL lock after changing the W and Y frequency control bits in the synthesizer control register (SYNCR) while the PLL is running, and to the period required for the clock to lock after LPSTOP.
- 3. Determined by the initial control voltage applied to the on-chip VCO. The X bit in SYNCR controls a divide by two scaler on the system clock output.
- 4. Short-term CLKOUT stability is the average deviation from programmed frequency measured over a 2 μs interval at maximum f<sub>sys</sub>. Long-term CLKOUT stability is the average deviation from programmed frequency measured over a 1 ms interval at maximum f<sub>sys</sub>. Stability is measured with a stable external clock applied variation in crystal oscillator frequency is additive to this figure.
- 5. This parameter is periodically sampled rather than 100% tested.

## **Table 24 DC Characteristics**

(V<sub>DD</sub> and V<sub>DDSYN</sub> = 5.0 Vdc  $\pm$  10%, V<sub>SS</sub> = 0 Vdc, T<sub>A</sub> = T<sub>L</sub> to T<sub>H</sub>)

| Characteristic                                                                                                                                                                                                                                | Symbol                                                                       | Min                    | Max                     | Unit                 |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------|------------------------|-------------------------|----------------------|
| Input High Voltage                                                                                                                                                                                                                            | V <sub>IH</sub>                                                              | 0.7 (ς <sub>DD</sub> ) | V <sub>DD</sub> + 0.3   | V                    |
| Input Low Voltage                                                                                                                                                                                                                             | V <sub>IL</sub>                                                              | V <sub>SS</sub> - 0.3  | 0.2 (ς <sub>DD</sub> )  | V                    |
| Input Hysteresis <sup>1,9</sup>                                                                                                                                                                                                               | V <sub>HYS</sub>                                                             | 0.5                    | _                       | V                    |
|                                                                                                                                                                                                                                               | I <sub>in</sub>                                                              | -2.5                   | 2.5                     | μА                   |
| High Impedance (Off-State) Leakage Current <sup>2</sup> V <sub>in</sub> =V <sub>DD</sub> or V <sub>SS</sub> All input/output and output pins                                                                                                  | l <sub>OZ</sub>                                                              | -2.5                   | 2.5                     | μΑ                   |
| CMOS Output High Voltage <sup>2,3</sup> $I_{OH}$ = -10.0 $\mu A$ Group 1, 2, 4 input/output and all output pins                                                                                                                               | V <sub>OH</sub>                                                              | V <sub>DD</sub> – 0.2  | _                       | V                    |
| CMOS Output Low Voltage <sup>2</sup> $I_{OL}$ = 10.0 $\mu$ A Group 1, 2, 4 input/output and all output pins                                                                                                                                   | V <sub>OL</sub>                                                              | _                      | 0.2                     | V                    |
| Output High Voltage <sup>2,3</sup> I <sub>OH</sub> =–0.8 mA Group 1, 2, 4 input/output and all output pins                                                                                                                                    | V <sub>OH</sub>                                                              | V <sub>DD</sub> – 0.8  | _                       | V                    |
| Output Low Voltage <sup>2</sup> $I_{OL}$ = 1.6 mA Group 1 I/O Pins, CLKOUT, FREEZE/QUOT, IPIPE0 $I_{OL}$ = 5.3 mA Group 2 and Group 4 I/O Pins, $\overline{\text{CSBOOT}}$ , $\overline{\text{BG/CS}}$ $I_{OL}$ = 12 mA Group 3               | V <sub>OL</sub>                                                              | _<br>_<br>_            | 0.4<br>0.4<br>0.4       | V                    |
| Three State Control Input High Voltage                                                                                                                                                                                                        | V <sub>IHTSC</sub>                                                           | 1.6 (V <sub>DD</sub> ) | 9.1                     | V                    |
|                                                                                                                                                                                                                                               | I <sub>MSP</sub>                                                             | _<br>_15               | -120<br>                | μΑ                   |
| V <sub>DD</sub> Supply Current <sup>6</sup> RUN <sup>4</sup> LPSTOP, 32.768 kHz crystal, VCO Off (STSIM = 0)  LPSTOP (External clock input frequency = maximum f <sub>sys</sub> )                                                             | I <sub>DD</sub><br>S <sub>IDD</sub><br>S <sub>IDD</sub>                      | _<br>_<br>_            | 110<br>350<br>5         | mA<br>μA<br>mA       |
| Clock Synthesizer Operating Voltage                                                                                                                                                                                                           | V <sub>DDSYN</sub>                                                           | 4.5                    | 5.5                     | V                    |
| V <sub>DDSYN</sub> Supply Current <sup>6</sup> 32.768 kHz crystal, VCO on, maximum f <sub>sys</sub> External Clock, maximum f <sub>sys</sub> LPSTOP, 32.768 kHz crystal, VCO off (STSIM = 0) 32.768 kHz crystal, V <sub>DD</sub> powered down | I <sub>DDSYN</sub> I <sub>DDSYN</sub> S <sub>IDDSYN</sub> I <sub>DDSYN</sub> | _<br>_<br>_            | 1<br>5<br>150<br>100    | mA<br>mA<br>μA<br>μA |
| RAM Standby Voltage <sup>7</sup><br>Specified $V_{DD}$ applied<br>$V_{DD} = V_{SS}$                                                                                                                                                           | V <sub>SB</sub>                                                              | 0.0<br>3.0             | 5.5<br>5.5              | V                    |
| RAM Standby Current <sup>7</sup> Specified $V_{DD}$ applied $V_{DD} = V_{SS}$                                                                                                                                                                 | I <sub>SB</sub>                                                              | -2.5<br>-              | 2.5<br>50               | μA<br>μA             |
| Power Dissipation <sup>8</sup>                                                                                                                                                                                                                | P <sub>D</sub>                                                               | _                      | 605                     | mW                   |
| Input Capacitance <sup>2,9</sup> All input-only pins except ADC pins All input/output pins                                                                                                                                                    | C <sub>in</sub>                                                              |                        | 10<br>20                | pF                   |
| Load Capacitance <sup>2</sup> Group 1 I/O Pins and CLKOUT, FREEZE/QUOT, IPIPE0 Group 2 I/O Pins and CSBOOT, BG/CS Group 3 I/O pins Group 4 I/O pins                                                                                           | C <sub>L</sub>                                                               | —<br>—<br>—            | 90<br>100<br>130<br>200 | pF                   |

#### NOTES:

1. Applies to:

Port ADA [7:0] — AN[7:0] Port E [7:4] SIZ[1:0], AS, DS Port F [7:0] IRQ[7:1], MODCLK

Port GP [7:0] — IC4/OC5/OC1, IC[3:1], OC[4:1]/OC1

Port QS [7:0] — TXD, PCS[3:1],ÊPCS0/SS, SCK, MOSI, MISO BKPT/DSCLK, DSI/IPIPE1, PAI, PCLK, RESET, RXD, TSTME/TSC

2. Input-Only Pins: TSTME/TSC, BKPT/DSCLK, PAI, PCLK, RXD

Output-Only Pins: CSBOOT, BG/CS1, CLKOUT, FREEZE/QUOT, DS0/IPIPE0, PWMA, PWMB

Input/Output Pins:

Group 1: Port GP [7:0] — IC4/OC5/OC1, IC[3:1], OC[4:1]/OC1

DATA[15:0], DSI/IPIPE1

Group 2: Port C [6:0] — ADDR[22:19]/CS[9:6], FC[2:0]/CS[5:3]

Port E [7:0] —SIZ[1:0],  $\overline{AS}$ ,  $\overline{DS}$ ,  $\overline{AVEC}$ ,  $\overline{DSACK[1:0]}$ 

Port F [7:0] — IRQ[7:1], MODCLK

Port QS [7:3] — TXD, PCS[3:1], ÊPCS0/SS

ADDR23/CS10/ECLK, ADDR[18:0], R/W, BERR, BR/CS0, BGACK/CS2

Group 3: HALT, RESET
Group 4: MISO, MOSI, SCK

- 3. Does not apply to HALT and RESET because they are open drain pins. Does not apply to Port QS [7:0] (TXD, PCS[3:1], PCS0/SS, SCK, MOSI, MISO) in wired-OR mode.
- 4. Current measured with system clock frequency of 16.78 MHz, all modules active.
- 5. Use of an active pulldown device is recommended.
- 6. Total operating current is the sum of the appropriate  $V_{DD}$  supply and  $V_{DDSYN}$  supply currents.
- 7. The SRAM module will not switch into standby mode as long as  $V_{SB}$  does not exceed  $V_{DD}$  by more than 0.5 Volt. The SRAM array cannot be accessed while the module is in standby mode.
- 8. Power dissipation measured with system clock frequency of 16.78 MHz, all modules active. Power dissipation is calculated using the following expression:

 $P_{D=}Maximum V_{DD} (I_{DDSYN} + I_{DD})$ 

9. This parameter is periodically sampled rather than 100% tested.

MC68HC16Z1 MC68HC16Z1TS/D

# Table 25 AC Timing

(V<sub>DD</sub> and V<sub>DDSYN</sub> = 5.0 Vdc  $\pm$  10%, V<sub>SS</sub> = 0 Vdc, T<sub>A</sub> = T<sub>L</sub> to T<sub>H</sub>)

| F12                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                               | MHz ns |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------|--------------------------------------------|
| 1A         ECLK Period         tecyc         476           1B³         External Clock Input Period         txcyc         64           2, 3         Clock Pulse Width         tcW         24           2A, 3A         ECLK Pulse Width         tcW         236           2B, 3B³         External Clock Input High/Low Time         txCHL         32           4, 5         CLKOUT Rise and Fall Time         tcH         —           4A, 5A         Rise and Fall Time (All Outputs except CLKOUT)         trf         —           4B, 5B         External Clock Input Rise and Fall Time         txCrf         —           6         Clock High to ADDR, FC, SIZE Valid         tcHAZ         0           7         Clock High to ADDR, FC, SIZE High Impedance         tcHAZ         0           8         Clock High to ADDR, FC, SIZE, Invalid         tcHAZ         0           9         Clock Low to AS, DS, CS Asserted         tcLSA         2           9A4         AS to DS or CS Asserted (Read)         tsTSA         —15           11         ADDR, FC, SIZE Valid to AS, CS, (and DS Read) Asserted         tcLSN         2           12         Clock Low to AS, DS, CS Negated         tsMA         15           14         AS, DS, CS Width Asser                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                               | ns     |
| 183                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                               | ns     |
| 2, 3         Clock Pulse Width         tcw         24           2A, 3A         ECLK Pulse Width         tecw         236           2B, 3B³         External Clock Input High/Low Time         txCHL         32           4, 5         CLKOUT Rise and Fall Time         tcf         —           4A, 5A         Rise and Fall Time (All Outputs except CLKOUT)         tf         —           4B, 5B         External Clock Input Rise and Fall Time         txCrf         —           6         Clock High to ADDR, FC, SIZE Valid         tcHAV         0           7         Clock High to ADDR, DATA, FC, SIZE High Impedance         tcHAZx         0           8         Clock High to ADDR, FC, SIZE, Invalid         tcHAZx         0           9         Clock Low to AS, DS, CS Asserted         tcLSA         2           9A4         AS to DS or CS Asserted (Read)         tsTSA         —15           11         ADDR, FC, SIZE Valid to AS, CS, (and DS Read) Asserted         tcLSN         2           12         Clock Low to AS, DS, CS Negated         tcLSN         2           13         AS, DS, CS Negated to ADDR, FC, SIZE Invalid (Address Hold)         tsNAI         15           14         AS, CS Width Asserted         tsWA         100                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                               | ns           |
| 2A, 3A         ECLK Pulse Width         t <sub>ECW</sub> 236           2B, 3B³         External Clock Input High/Low Time         t <sub>XCHL</sub> 32           4, 5         CLKOUT Rise and Fall Time         t <sub>Crf</sub> —           4A, 5A         Rise and Fall Time (All Outputs except CLKOUT)         t <sub>rf</sub> —           4B, 5B         External Clock Input Rise and Fall Time         t <sub>XCrf</sub> —           6         Clock High to ADDR, FC, SIZE Valid         t <sub>CHAZ</sub> 0           7         Clock High to ADDR, DATA, FC, SIZE High Impedance         t <sub>CHAZ</sub> 0           8         Clock High to ADDR, FC, SIZE, Invalid         t <sub>CLSA</sub> 2           9A²         AS to DS or CS Asserted (Read)         t <sub>STSA</sub> —15           11         ADDR, FC, SIZE Valid to AS, CS, (and DS Read) Asserted         t <sub>AVSA</sub> 15           12         Clock Low to AS, DS, CS Negated         t <sub>CLSN</sub> 2           13         AS, DS, CS Negated to ADDR, FC, SIZE Invalid (Address Hold)         t <sub>SNAI</sub> 15           14         AS, CS Width Asserted         t <sub>SWA</sub> 100           14A         DS, CS Width Asserted (Fast Cycle)         t <sub>SWAW</sub> 45           14B         AS, CS Width Negated         t <sub>SN</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 8<br>5<br>29<br>59<br>—<br>25 | ns              |
| 2B, 3B³         External Clock Input High/Low Time         txcHL         32           4, 5         CLKOUT Rise and Fall Time         tcf         —           4A, 5A         Rise and Fall Time (All Outputs except CLKOUT)         tf         —           4B, 5B         External Clock Input Rise and Fall Time         txcrf         —           6         Clock High to ADDR, FC, SIZE Valid         tcHAZ         0           7         Clock High to ADDR, DATA, FC, SIZE High Impedance         tcHAZx         0           8         Clock High to ADDR, FC, SIZE, Invalid         tcHAZx         0           9         Clock Low to AS, DS, CS Asserted         tcLSA         2           9A⁴         AS to DS or CS Asserted (Read)         tsTSA         —15           11         ADDR, FC, SIZE Valid to AS, CS, (and DS Read) Asserted         tcLSN         2           12         Clock Low to AS, DS, CS Negated         tcLSN         2           13         AS, DS, CS Negated to ADDR, FC, SIZE Invalid (Address Hold)         tsNAI         15           14         AS, CS Width Asserted         tsWA         45           14B         AS, CS Width Asserted (Write)         tsWAW         45           14B         AS, CS Width Asserted (Fast Cycle)         tsWDW         40 <td>8<br/>5<br/>29<br/>59<br/>—<br/>25</td> <td>ns ns ns ns ns ns ns ns</td>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 8<br>5<br>29<br>59<br>—<br>25 | ns ns ns ns ns ns ns ns                    |
| 4, 5         CLKOUT Rise and Fall Time         t <sub>Crf</sub> —           4A, 5A         Rise and Fall Time (All Outputs except CLKOUT)         t <sub>rf</sub> —           4B, 5B         External Clock Input Rise and Fall Time         t <sub>XCrf</sub> —           6         Clock High to ADDR, FC, SIZE Valid         t <sub>CHAZ</sub> 0           7         Clock High to ADDR, DATA, FC, SIZE High Impedance         t <sub>CHAZ</sub> 0           8         Clock High to ADDR, FC, SIZE, Invalid         t <sub>CHAZ</sub> 0           9         Clock Low to ĀS, DS, CS Asserted         t <sub>CLSA</sub> 2           9A <sup>4</sup> ĀS to DS or CS Asserted (Read)         t <sub>STSA</sub> -15           11         ADDR, FC, SIZE Valid to ĀS, CS, (and DS Read) Asserted         t <sub>AVSA</sub> 15           12         Clock Low to ĀS, DS, CS Negated         t <sub>CLSN</sub> 2           13         ĀS, DS, CS Negated to ADDR, FC, SIZE Invalid (Address Hold)         t <sub>SNAI</sub> 15           14         ĀS, OS Width Asserted         t <sub>SWA</sub> 100           14A         ĀS, CS Width Asserted (Write)         t <sub>SWA</sub> 40           15         ĀS, DS, CS Width Negated         t <sub>SN</sub> 40           16         Clock High to ĀS, DS, R/W High Impedance         t <sub>CHSZ</sub> <td>8<br/>5<br/>29<br/>59<br/>—<br/>25</td> <td>ns ns ns ns ns ns ns</td>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 8<br>5<br>29<br>59<br>—<br>25 | ns ns ns ns ns ns ns                       |
| 4A, 5A         Rise and Fall Time (All Outputs except CLKOUT)         t <sub>rf</sub> —           4B, 5B         External Clock Input Rise and Fall Time         t <sub>XCrf</sub> —           6         Clock High to ADDR, FC, SIZE Valid         t <sub>CHAZ</sub> 0           7         Clock High to ADDR, DATA, FC, SIZE High Impedance         t <sub>CHAZ</sub> 0           8         Clock High to ADDR, FC, SIZE, Invalid         t <sub>CHAZ</sub> 0           9         Clock Low to ĀS, DS, CS Asserted         t <sub>CLSA</sub> 2           9A <sup>4</sup> ĀS to DS or CS Asserted (Read)         t <sub>STSA</sub> —15           11         ADDR, FC, SIZE Valid to ĀS, CS, (and DS Read) Asserted         t <sub>AVSA</sub> 15           12         Clock Low to ĀS, DS, CS Negated         t <sub>CLSN</sub> 2           13         ĀS, DS, CS Negated to ADDR, FC, SIZE Invalid (Address Hold)         t <sub>SNAI</sub> 15           14         ĀS, CS Width Asserted         t <sub>SWA</sub> 100           14A         DS, CS Width Asserted (Write)         t <sub>SWA</sub> 45           14B         ĀS, CS Width Negated         t <sub>SN</sub> 40           15         ĀS, DS, CS Width Negated         t <sub>SN</sub> 40           16         Clock High to ĀS, DS, RW High Impedance         t <sub>CHSZ</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 8<br>5<br>29<br>59<br>—<br>25 | ns<br>ns<br>ns<br>ns<br>ns                 |
| 4B, 5B         External Clock Input Rise and Fall Time         txCrf         —           6         Clock High to ADDR, FC, SIZE Valid         tcHAV         0           7         Clock High to ADDR, DATA, FC, SIZE High Impedance         tcHAZx         0           8         Clock High to ADDR, FC, SIZE, Invalid         tcHAZn         0           9         Clock Low to AS, DS, CS Asserted         tcLsA         2           9A4         AS to DS or CS Asserted (Read)         tsTSA         —15           11         ADDR, FC, SIZE Valid to AS, CS, (and DS Read) Asserted         taVSA         15           12         Clock Low to AS, DS, CS Negated         tcLSN         2           13         AS, DS, CS Negated to ADDR, FC, SIZE Invalid (Address Hold)         tsNAI         15           14         AS, CS Width Asserted         tsWA         100           14A         DS, CS Width Asserted (Write)         tsWA         45           14B         AS, CS Width Asserted (Fast Cycle)         tsWDW         40           15 <sup>5</sup> AS, DS, CS Width Negated         tsN         40           16         Clock High to AS, DS, RW High Impedance         tcHSZ         —           17         AS, DS, CS Negated to RW High         tsNRN         15                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 5<br>29<br>59<br>—<br>25      | ns<br>ns<br>ns<br>ns                       |
| 6 Clock High to ADDR, FC, SIZE Valid  7 Clock High to ADDR, DATA, FC, SIZE High Impedance  8 Clock High to ADDR, FC, SIZE, Invalid  9 Clock Low to ĀS, DS, CS Asserted  10 ELSA  2 ELSA  2 ELSA  3 AS to DS or CS Asserted (Read)  11 ADDR, FC, SIZE Valid to ĀS, CS, (and DS Read) Asserted  12 Clock Low to ĀS, DS, CS Negated  13 ĀS, DS, CS Negated to ADDR, FC, SIZE Invalid (Address Hold)  14 ĀS, CS Width Asserted  15 ELSA  16 ELSA  17 AS, DS, CS Width Negated  18 ELSA  19 ELSA  10 ELSA  2 ELSA  10 ELSA  11 ADDR, FC, SIZE Valid to ĀS, CS, (and DS Read) Asserted  19 ELSA  10 ELSA  10 ELSA  11 ADDR, FC, SIZE Valid to ĀS, CS, (and DS Read) Asserted  10 ELSA  11 ELSA  12 ELSA  13 ĀS, DS, CS Negated to ADDR, FC, SIZE Invalid (Address Hold)  14 ĀS, CS Width Asserted  15 ELSA  16 ELSA  17 ĀS, DS, CS Width Negated  18 ELSA  18 ELSA  19 ELSA  19 ELSA  10 ELSA  11 ELSA  12 ELSA  13 ELSA  14 ELSA  15 ELSA  16 ELSA  17 ĀS, DS, CS Negated to R/W High Impedance  17 ĀS, DS, CS Negated to R/W High  18 ELSA  19 ELSA  10 ELSA  11 ELSA  11 ELSA  12 ELSA  13 ELSA  14 ELSA  15 ELSA  16 ELSA  17 ĀS, DS, CS Negated to R/W High  18 ELSA  19 ELSA  10 ELSA  11 ELSA  12 ELSA  13 ELSA  14 ELSA  15 ELSA  16 ELSA  17 ĀS, DS, CS Negated to R/W High  18 ELSA  19 ELSA  10 ELSA  11 ELSA  12 ELSA  13 ELSA  14 ELSA  15 ELSA  16 ELSA  17 ĀS, DS, CS Negated to R/W High  18 ELSA  19 ELSA  10 ELSA  11 ELSA  12 ELSA  13 ELSA  14 ELSA  15 ELSA  16 ELSA  17 ĀS, DS, CS Negated to R/W High  18 ELSA  19 ELSA  10 ELSA  11 ELSA  11 ELSA  12 ELSA  13 ELSA  14 ELSA  15 ELSA  15 ELSA  16 ELSA  17 ĀS, DS, CS Negated to R/W High  18 ELSA  19 ELSA  10 ELSA  11 ELSA  11 ELSA  11 ELSA  12 ELSA  12 ELSA  13 ELSA  15 ELSA  15 ELSA  15 ELSA  15 ELSA  16 ELSA  17 ELSA  18 ELS | 29<br>59<br>—<br>25           | ns<br>ns<br>ns                             |
| 7         Clock High to ADDR, DATA, FC, SIZE High Impedance         t <sub>CHAZx</sub> 0           8         Clock High to ADDR, FC, SIZE, Invalid         t <sub>CHAZn</sub> 0           9         Clock Low to AS, DS, CS Asserted         t <sub>CLSA</sub> 2           9A <sup>4</sup> AS to DS or CS Asserted (Read)         t <sub>STSA</sub> -15           11         ADDR, FC, SIZE Valid to AS, CS, (and DS Read) Asserted         t <sub>AVSA</sub> 15           12         Clock Low to AS, DS, CS Negated         t <sub>CLSN</sub> 2           13         AS, DS, CS Negated to ADDR, FC, SIZE Invalid (Address Hold)         t <sub>SNAI</sub> 15           14         AS, CS Width Asserted         t <sub>SWA</sub> 100           14A         DS, CS Width Asserted (Write)         t <sub>SWA</sub> 45           14B         AS, CS Width Asserted (Fast Cycle)         t <sub>SWDW</sub> 40           15 <sup>5</sup> AS, DS, CS Width Negated         t <sub>SN</sub> 40           16         Clock High to AS, DS, R/W High Impedance         t <sub>CHSZ</sub> -           17         AS, DS, CS Negated to R/W High         t <sub>SNRN</sub> 15           18         Clock High to R/W Low         t <sub>CHRL</sub> 0           20         Clock High to R/W Low         t <sub>CHRL</sub> 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 59<br>—<br>25                 | ns<br>ns<br>ns                             |
| 8         Clock High to ADDR, FC, SIZE, Invalid         t <sub>CHAZn</sub> 0           9         Clock Low to \$\overline{AS}\$, \$\overline{DS}\$, \$\overline{CS}\$ Asserted         t <sub>CLSA</sub> 2           9A4         \$\overline{AS}\$ to \$\overline{DS}\$ or \$\overline{CS}\$ Asserted (Read)         t <sub>STSA</sub> -15           11         \$ADDR, FC, SIZE Valid to \$\overline{AS}\$, \$\overline{CS}\$, (and \$\overline{DS}\$ Read) Asserted         t <sub>AVSA</sub> 15           12         \$Clock Low to \$\overline{AS}\$, \$\overline{DS}\$, \$\overline{CS}\$ Negated         t <sub>CLSN</sub> 2           13         \$\overline{AS}\$, \$\overline{DS}\$, \$\overline{CS}\$ Negated to ADDR, \$FC, SIZE Invalid (Address Hold)         t <sub>SNAI</sub> 15           14         \$\overline{AS}\$, \$\overline{CS}\$ Width Asserted         t <sub>SWA</sub> 100           14A         \$\overline{DS}\$, \$\overline{CS}\$ Width Asserted (Write)         t <sub>SWAW</sub> 45           14B         \$\overline{AS}\$, \$\overline{CS}\$ Width Asserted (Fast Cycle)         t <sub>SWAW</sub> 40           15^5         \$\overline{AS}\$, \$\overline{DS}\$, \$\overline{CS}\$ Width Negated         t <sub>SN</sub> 40           16         \$Clock High to \$\overline{AS}\$, \$\overline{DS}\$, \$\overline{DS}\$, \$\overline{NW}\$ High         t <sub>SNRN</sub> 15           18         \$Clock High to \$\overline{RW}\$ High         t <sub>CHRL</sub> 0           20                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                               | ns<br>ns                                   |
| 9         Clock Low to AS, DS, CS Asserted         t <sub>CLSA</sub> 2           9A4         AS to DS or CS Asserted (Read)         t <sub>STSA</sub> -15           11         ADDR, FC, SIZE Valid to AS, CS, (and DS Read) Asserted         t <sub>AVSA</sub> 15           12         Clock Low to AS, DS, CS Negated         t <sub>CLSN</sub> 2           13         AS, DS, CS Negated to ADDR, FC, SIZE Invalid (Address Hold)         t <sub>SNAI</sub> 15           14         AS, CS Width Asserted         t <sub>SWA</sub> 100           14A         DS, CS Width Asserted (Write)         t <sub>SWAW</sub> 45           14B         AS, CS Width Asserted (Fast Cycle)         t <sub>SWDW</sub> 40           155         AS, DS, CS Width Negated         t <sub>SN</sub> 40           16         Clock High to AS, DS, RW High Impedance         t <sub>CHSZ</sub> -           17         AS, DS, CS Negated to R/W High         t <sub>SNRN</sub> 15           18         Clock High to R/W High         t <sub>CHRL</sub> 0           20         Clock High to R/W Low         t <sub>CHRL</sub> 0           21         R/W High to AS, CS Asserted         t <sub>RAAA</sub> 15                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 25                            | ns                                         |
| 9A4         ĀS to DS or CS Asserted (Read)         t <sub>STSA</sub> -15           11         ADDR, FC, SIZE Valid to ĀS, CS, (and DS Read) Asserted         t <sub>AVSA</sub> 15           12         Clock Low to ĀS, DS, CS Negated         t <sub>CLSN</sub> 2           13         ĀS, DS, CS Negated to ADDR, FC, SIZE Invalid (Address Hold)         t <sub>SNAI</sub> 15           14         ĀS, CS Width Asserted         t <sub>SWA</sub> 100           14A         DS, CS Width Asserted (Write)         t <sub>SWAW</sub> 45           14B         ĀS, CS Width Asserted (Fast Cycle)         t <sub>SWDW</sub> 40           15^5         ĀS, DS, CS Width Negated         t <sub>SN</sub> 40           16         Clock High to ĀS, DS, R/W High Impedance         t <sub>CHSZ</sub> -           17         ĀS, DS, CS Negated to R/W High         t <sub>SNRN</sub> 15           18         Clock High to R/W High         t <sub>CHRL</sub> 0           20         Clock High to R/W Low         t <sub>CHRL</sub> 0           21         R/W High to ĀS, CS Asserted         t <sub>RAAA</sub> 15                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                               |                                            |
| 11 ADDR, FC, SIZE Valid to $\overline{AS}$ , $\overline{CS}$ , (and $\overline{DS}$ Read) Asserted  12 Clock Low to $\overline{AS}$ , $\overline{DS}$ , $\overline{CS}$ Negated  13 $\overline{AS}$ , $\overline{DS}$ , $\overline{CS}$ Negated to ADDR, FC, SIZE Invalid (Address Hold)  14 $\overline{AS}$ , $\overline{CS}$ Width Asserted  15 $\overline{AS}$ , $\overline{CS}$ Width Asserted  16 Clock High to $\overline{AS}$ , $\overline{DS}$ , $\overline{CS}$ Negated to R/W High  17 $\overline{AS}$ , $\overline{DS}$ , $\overline{CS}$ Negated to R/W High  18 Clock High to $\overline{AS}$ , $\overline{DS}$ , $\overline{CS}$ Negated to R/W Low  19 $\overline{AS}$ , $\overline{CS}$ Negated to R/W Low  19 $\overline{AS}$ , $\overline{CS}$ Asserted  10 $\overline{AS}$ , $\overline{CS}$ Negated to R/W Low  10 $\overline{AS}$ , $\overline{CS}$ Asserted  11 $\overline{AS}$ , $\overline{CS}$ Negated to R/W Low  12 $\overline{AS}$ , $\overline{DS}$ , $\overline{CS}$ Asserted                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 15                            |                                            |
| 12         Clock Low to AS, DS, CS Negated         t <sub>CLSN</sub> 2           13         AS, DS, CS Negated to ADDR, FC, SIZE Invalid (Address Hold)         t <sub>SNAI</sub> 15           14         AS, CS Width Asserted         t <sub>SWA</sub> 100           14A         DS, CS Width Asserted (Write)         t <sub>SWAW</sub> 45           14B         AS, CS Width Asserted (Fast Cycle)         t <sub>SWAW</sub> 40           15 <sup>5</sup> AS, DS, CS Width Negated         t <sub>SN</sub> 40           16         Clock High to AS, DS, R/W High Impedance         t <sub>CHSZ</sub> —           17         AS, DS, CS Negated to R/W High         t <sub>SNRN</sub> 15           18         Clock High to R/W High         t <sub>CHRH</sub> 0           20         Clock High to R/W Low         t <sub>CHRL</sub> 0           21         R/W High to AS, CS Asserted         t <sub>RAAA</sub> 15                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                               | ns                                         |
| 13       \$\overline{AS}\$, \$\overline{DS}\$, \$\overline{CS}\$ Negated to ADDR, FC, SIZE Invalid (Address Hold)       \$t_{SNAI}\$       15         14       \$\overline{AS}\$, \$\overline{CS}\$ Width Asserted       \$t_{SWA}\$       100         14A       \$\overline{DS}\$, \$\overline{CS}\$ Width Asserted (Write)       \$t_{SWAW}\$       45         14B       \$\overline{AS}\$, \$\overline{CS}\$ Width Asserted (Fast Cycle)       \$t_{SWDW}\$       40         15^5       \$\overline{AS}\$, \$\overline{DS}\$, \$\overline{CS}\$ Width Negated       \$t_{SN}\$       40         16       \$Clock High to \$\overline{AS}\$, \$\overline{DS}\$, \$\overline{R/W}\$ High Impedance       \$t_{CHSZ}\$          17       \$\overline{AS}\$, \$\overline{DS}\$, \$\overline{CS}\$ Negated to \$R/\overline{W}\$ High       \$t_{SNRN}\$       15         18       \$Clock High to \$R/\overline{W}\$ High       \$t_{CHRL}\$       0         20       \$Clock High to \$R/\overline{W}\$ Low       \$t_{CHRL}\$       0         21       \$R/\overline{W}\$ High to \$\overline{AS}\$, \$\overline{CS}\$ Asserted       \$t_{RAAA}\$       15                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                               | ns                                         |
| 14       AS, CS Width Asserted       t <sub>SWA</sub> 100         14A       DS, CS Width Asserted (Write)       t <sub>SWAW</sub> 45         14B       AS, CS Width Asserted (Fast Cycle)       t <sub>SWDW</sub> 40         15 <sup>5</sup> AS, DS, CS Width Negated       t <sub>SN</sub> 40         16       Clock High to AS, DS, R/W High Impedance       t <sub>CHSZ</sub> —         17       AS, DS, CS Negated to R/W High       t <sub>SNRN</sub> 15         18       Clock High to R/W High       t <sub>CHRH</sub> 0         20       Clock High to R/W Low       t <sub>CHRL</sub> 0         21       R/W High to AS, CS Asserted       t <sub>RAAA</sub> 15                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 29                            | ns                                         |
| 14A         DS, CS Width Asserted (Write)         t <sub>SWAW</sub> 45           14B         AS, CS Width Asserted (Fast Cycle)         t <sub>SWDW</sub> 40           15 <sup>5</sup> AS, DS, CS Width Negated         t <sub>SN</sub> 40           16         Clock High to AS, DS, R/W High Impedance         t <sub>CHSZ</sub> —           17         AS, DS, CS Negated to R/W High         t <sub>SNRN</sub> 15           18         Clock High to R/W High         t <sub>CHRH</sub> 0           20         Clock High to R/W Low         t <sub>CHRL</sub> 0           21         R/W High to AS, CS Asserted         t <sub>RAAA</sub> 15                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                               | ns                                         |
| $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                               | ns                                         |
| $\begin{array}{c ccccccccccccccccccccccccccccccccccc$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                               | ns                                         |
| 16       Clock High to AS, DS, R/W High Impedance       t <sub>CHSZ</sub> —         17       AS, DS, CS Negated to R/W High       t <sub>SNRN</sub> 15         18       Clock High to R/W High       t <sub>CHRH</sub> 0         20       Clock High to R/W Low       t <sub>CHRL</sub> 0         21       R/W High to AS, CS Asserted       t <sub>RAAA</sub> 15                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                               | ns                                         |
| 17         AS, DS, CS Negated to R/W High         t <sub>SNRN</sub> 15           18         Clock High to R/W High         t <sub>CHRH</sub> 0           20         Clock High to R/W Low         t <sub>CHRL</sub> 0           21         R/W High to AS, CS Asserted         t <sub>RAAA</sub> 15                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | _                             | ns                                         |
| $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 59                            | ns                                         |
| $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | _                             | ns                                         |
| 21 R/W High to AS, CS Asserted t <sub>RAAA</sub> 15                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 29                            | ns                                         |
| 1000                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 29                            | ns                                         |
| 22 R/W Low to DS, CS Asserted (Write) $t_{RASA}$ 70                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                               | ns                                         |
| i i i i i i i i i i i i i i i i i i i                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                               | ns                                         |
| 23 Clock High to Data Out Valid t <sub>CHDO</sub> —                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 29                            | ns                                         |
| Data Out Valid to Negating Edge of $\overline{AS}$ , $\overline{CS}$ $t_{DVASN}$ 15                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                               | ns                                         |
| 25 DS, CS Negated to Data Out Invalid (Data Out Hold) t <sub>SNDOI</sub> 15                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                               | ns                                         |
| 26 Data Out Valid to DS, CS Asserted (Write) t <sub>DVSA</sub> 15                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | _                             | ns                                         |
| 27 Data In Valid to Clock Low (Data Setup) t <sub>DICL</sub> 5                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | _                             | ns                                         |
| 27A Late BERR, HALT Asserted to Clock Low (Setup Time) t <sub>BELCL</sub> 20                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                               | ns                                         |
| 28 AS, DS Negated to DSACKx, BERR, HALT, AVEC Negated t <sub>SNDN</sub> 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 80                            | ns                                         |
| 29 <sup>6</sup> DS, CS Negated to Data In Invalid (Data In Hold) t <sub>SNDI</sub> 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                               | ns                                         |
| 29A <sup>6, 7</sup> DS, CS Negated to Data In High Impedance t <sub>SHDI</sub> —                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 55                            | ns                                         |
| 30 <sup>6</sup> CLKOUT Low to Data In Invalid (Fast Cycle Hold) t <sub>CLDI</sub> 15                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | <u> </u>                      | ns                                         |
| 30A <sup>6</sup> CLKOUT Low to Data In High Impedance t <sub>CLDH</sub> —                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 90                            | ns                                         |
| 318 DSACKx Asserted to Data In Valid t <sub>DADI</sub> —                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 50                            | ns                                         |
| 33 Clock Low to BG Asserted/Negated t <sub>CLBAN</sub> —                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 1                             | ns                                         |

# **Table 25 AC Timing (Continued)**

(V<sub>DD</sub> and V<sub>DDSYN</sub> = 5.0 Vdc  $\pm$  10%, V<sub>SS</sub> = 0 Vdc,  $T_A$  =  $T_L$  to  $T_H$ )

| Num              | Characteristic                                                             | Symbol             | Min | Max | Unit             |
|------------------|----------------------------------------------------------------------------|--------------------|-----|-----|------------------|
| 35 <sup>9</sup>  | BR Asserted to BG Asserted                                                 | t <sub>BRAGA</sub> | 1   | _   | t <sub>cyc</sub> |
| 37               | BGACK Asserted to BG Negated                                               | t <sub>GAGN</sub>  | 1   | 2   | t <sub>cyc</sub> |
| 39               | BG Width Negated                                                           | t <sub>GH</sub>    | 2   | _   | t <sub>cyc</sub> |
| 39A              | BG Width Asserted                                                          | t <sub>GA</sub>    | 1   | _   | t <sub>cyc</sub> |
| 46               | R/W Width Asserted (Write or Read)                                         | t <sub>RWA</sub>   | 150 | _   | ns               |
| 46A              | R/W Width Asserted (Fast Write or Read Cycle)                              | t <sub>RWAS</sub>  | 90  | _   | ns               |
| 47A              | Asynchronous Input Setup Time<br>BR, BGACK, DSACKx, BERR, AVEC, HALT       | t <sub>AIST</sub>  | 5   | _   | ns               |
| 47B              | Asynchronous Input Hold Time                                               | t <sub>AIHT</sub>  | 15  | _   | ns               |
| 48 <sup>10</sup> | DSACKx Asserted to BERR, HALT Asserted                                     | t <sub>DABA</sub>  | _   | 30  | ns               |
| 53               | Data Out Hold from Clock High                                              | t <sub>DOCH</sub>  | 0   | _   | ns               |
| 54               | Clock High to Data Out High Impedance                                      | t <sub>CHDH</sub>  | _   | 28  | ns               |
| 55               | R/W Asserted to Data Bus Impedance Change                                  | t <sub>RADC</sub>  | 40  | _   | ns               |
| 70               | Clock Low to Data Bus Driven (Show Cycle)                                  | t <sub>SCLDD</sub> | 0   | 29  | ns               |
| 71               | Data Setup Time to Clock Low (Show Cycle)                                  | t <sub>SCLDS</sub> | 15  | _   | ns               |
| 72               | Data Hold from Clock Low (Show Cycle)                                      | t <sub>SCLDH</sub> | 10  | _   | ns               |
| 73               | BKPT Input Setup Time                                                      | t <sub>BKST</sub>  | 15  | _   | ns               |
| 74               | BKPT Input Hold Time                                                       | t <sub>BKHT</sub>  | 10  | _   | ns               |
| 75               | Mode Select Setup Time                                                     | t <sub>MSS</sub>   | 20  | _   | t <sub>cyc</sub> |
| 76               | Mode Select Hold Time                                                      | t <sub>MSH</sub>   | 0   | _   | ns               |
| 77               | RESET Assertion Time <sup>11</sup>                                         | t <sub>RSTA</sub>  | 4   | _   | t <sub>cyc</sub> |
| 78               | RESET Rise Time <sup>12</sup>                                              | t <sub>RSTR</sub>  | _   | 10  | t <sub>cyc</sub> |
| 100              | CLKOUT High to Phase 1 Asserted <sup>13</sup>                              | t <sub>CHP1A</sub> | 3   | 40  | ns               |
| 101              | CLKOUT High to Phase 2 Asserted <sup>13</sup>                              | t <sub>CHP2A</sub> | 3   | 40  | ns               |
| 102              | Phase 1 Valid to $\overline{AS}$ or $\overline{DS}$ Asserted <sup>13</sup> | t <sub>P1VSA</sub> | _   | 10  | ns               |
| 103              | Phase 2 Valid to AS or DS Negated 13                                       | t <sub>P2VSN</sub> | _   | 10  | ns               |
| 104              | AS or DS Valid to Phase 1 Asserted <sup>13</sup>                           | t <sub>SAP1A</sub> | _   | 10  | ns               |
| 105              | AS or DS Negated to Phase 2 Negated <sup>13</sup>                          | t <sub>SNP2N</sub> | _   | 10  | ns               |
|                  |                                                                            |                    |     | 1   | 1                |

#### NOTES:

- 1. All AC timing is shown with respect to 20%  $V_{DD}$  and 70%  $V_{DD}$  levels unless otherwise noted.
- 2. Minimum system clock frequency is four times the crystal frequency, subject to specified limits.
- 3. Minimum external clock high and low times are based on a 50% duty cycle. The minimum allowable t<sub>Xcvc</sub> period will be reduced when the duty cycle of the external clock signal varies. The relationship between external clock input duty cycle and minimum t<sub>Xcyc</sub> is expressed:

Minimum  $t_{Xcyc}$  period  $\stackrel{.}{=}$  minimum  $t_{XCHL}$  / (50% – external clock input duty cycle tolerance).

To achieve maximum operating frequency (f<sub>svs</sub>) while using an external clock input, adjust clock input duty cycle to obtain a 50% duty cycle on CLKOUT.

- 4. Specification 9A is the worst-case skew between  $\overline{AS}$  and  $\overline{DS}$  or  $\overline{CS}$ . The amount of skew depends on the relative loading of these signals. When loads are kept within specified limits, skew will not cause AS and DS to fall outside the limits shown in specification 9.
- 5. If multiple chip selects are used, CS width negated (specification 15) applies to the time from the negation of a heavily loaded chip select to the assertion of a lightly loaded chip select. The CS width negated specification between multiple chip selects does not apply to chip selects being used for synchronous ECLK cycles.
- 6. Hold times are specified with respect to DS or CS on asynchronous reads and with respect to CLKOUT on fast cycle reads. The user is free to use either hold time.
- 7. Maximum value is equal to  $(t_{cvc}/2) + 25$  ns.
- 8. If the asynchronous setup time (specification 47A) requirements are satisfied, the DSACKx low to data setup time (specification 31) and DSACKx low to BERR low setup time (specification 48) can be ignored. The data must only satisfy the data-in to clock low setup time (specification 27) for the following clock cycle. BERR must satisfy only the late BERR low to clock low setup time (specification 27A) for the following clock cycle.
- 9. To ensure coherency during every operand transfer, BG is not asserted in response to BR until after all cycles of the current operand transfer are complete.
- 10. In the absence of DSACKx, BERR is an asynchronous input using the asynchronous setup time (specification
- 11. After external RESET negation is detected, a short transition period (approximately 2 t<sub>cvc</sub>) elapses, then the SIM drives  $\overline{\text{RESET}}$  low for 512 t<sub>cyc</sub>.

  12. External logic must pull  $\overline{\text{RESET}}$  high during this period in order for normal MCU operation to begin.
- 13. Eight pipeline states are multiplexed into IPIPE[1:0]. The multiplexed signals have two phases.
- 14. Address access time =  $(2.5 + WS) t_{cyc} t_{CHAV} t_{DICL}$ Chip select access time = (2 + WS)  $t_{cyc} - t_{CLSA} - t_{DICL}$

Where: WS = number of wait states. When fast termination is used (2 clock bus) WS = -1.

MOTOROLA MC68HC16Z1 MC68HC16Z1TS/D 120

## **Table 26 Background Debugging Mode Timing**

(V<sub>DD</sub> = 5.0 Vdc  $\pm$  10%, V<sub>SS</sub> = 0 Vdc, T<sub>A</sub> = T<sub>L</sub> to T<sub>H</sub>)

| Num | Characteristic                         | Symbol              | Min | Max | Unit             |
|-----|----------------------------------------|---------------------|-----|-----|------------------|
| В0  | DSI Input Setup Time                   | t <sub>DSISU</sub>  | 15  | _   | ns               |
| B1  | DSI Input Hold Time                    | t <sub>DSIH</sub>   | 10  | _   | ns               |
| B2  | DSCLK Setup Time                       | t <sub>DSCSU</sub>  | 15  | _   | ns               |
| В3  | DSCLK Hold Time                        | t <sub>DSCH</sub>   | 10  | _   | ns               |
| B4  | DSO Delay Time                         | t <sub>DSOD</sub>   | _   | 25  | ns               |
| B5  | DSCLK Cycle Time                       | t <sub>DSCCYC</sub> | 2   | _   | t <sub>cyc</sub> |
| В6  | CLKOUT High to FREEZE Asserted/Negated | t <sub>FRZAN</sub>  | _   | 50  | ns               |
| B7  | CLKOUT High to IPIPE1 High Impedance   | t <sub>IFZ</sub>    | _   | 50  | ns               |
| B8  | CLKOUT High to IPIPE1 Valid            | t <sub>IF</sub>     | _   | 50  | ns               |
| В9  | DSCLK Low Time                         | t <sub>DSCLO</sub>  | 1   | _   | t <sub>cyc</sub> |

#### NOTES:

1. All AC timing is shown with respect to 20%  $\rm V_{DD}$  and 70%  $\rm V_{DD}$  levels unless otherwise noted.

## **Table 27 ECLK Bus Timing**

(V<sub>DD</sub> = 5.0 Vdc  $\pm$  10%, V<sub>SS</sub> = 0 Vdc, T<sub>A</sub> = T<sub>L</sub> to T<sub>H</sub>)

| Num              | Characteristic                    | Symbol            | Min | Max | Unit             |
|------------------|-----------------------------------|-------------------|-----|-----|------------------|
| E1 <sup>2</sup>  | ECLK Low to Address Valid         | t <sub>EAD</sub>  | _   | 60  | ns               |
| E2               | ECLK Low to Address Hold          | t <sub>EAH</sub>  | 10  | _   | ns               |
| E3               | ECLK Low to CS Valid (CS delay)   | t <sub>ECSD</sub> | _   | 150 | ns               |
| E4               | ECLK Low to CS Hold               | t <sub>ECSH</sub> | 15  | _   | ns               |
| E5               | CS Negated Width                  | t <sub>ECSN</sub> | 30  | _   | ns               |
| E6               | Read Data Setup Time              | t <sub>EDSR</sub> | 30  | _   | ns               |
| E7               | Read Data Hold Time               | t <sub>EDHR</sub> | 15  | _   | ns               |
| E8               | ECLK Low to Data High Impedance   | t <sub>EDHZ</sub> | _   | 60  | ns               |
| E9               | CS Negated to Data Hold (Read)    | t <sub>ECDH</sub> | 0   | _   | ns               |
| E10              | CS Negated to Data High Impedance | t <sub>ECDZ</sub> | _   | 1   | t <sub>cyc</sub> |
| E11              | ECLK Low to Data Valid (Write)    | t <sub>EDDW</sub> | _   | 2   | t <sub>cyc</sub> |
| E12              | ECLK Low to Data Hold (Write)     | t <sub>EDHW</sub> | 5   | _   | ns               |
| E13              | CS Negated to Data Hold (Write)   | t <sub>ECHW</sub> | 0   | _   | ns               |
| E14 <sup>3</sup> | Address Access Time (Read)        | t <sub>EACC</sub> | 386 | _   | ns               |
| E15 <sup>4</sup> | Chip Select Access Time (Read)    | t <sub>EACS</sub> | 296 | _   | ns               |
| E16              | Address Setup Time                | t <sub>EAS</sub>  | _   | 1/2 | t <sub>cyc</sub> |

#### NOTES:

- 1. All AC timing is shown with respect to 20%  $V_{DD}$  and 70%  $V_{DD}$  levels unless otherwise noted. 2. When previous bus cycle is not an ECLK cycle, the address may be valid before ECLK goes low.
- 3. Address access time =  $t_{Ecyc} t_{EAD} t_{EDSR}$ 4. Chip select access time =  $t_{Ecyc} t_{ECSD} t_{EDSR}$

## **Table 28 QSPI Timing**

(V<sub>DD</sub> = 5.0 Vdc  $\pm$  10%, V<sub>SS</sub> = 0 Vdc, T<sub>A</sub> = T<sub>L</sub> to T<sub>H</sub>, 200 pF load on all QSPI pins)

| Num | Function                                                                 | Symbol            | Min                                                  | Max                  | Unit                                             |
|-----|--------------------------------------------------------------------------|-------------------|------------------------------------------------------|----------------------|--------------------------------------------------|
|     | Operating Frequency Master Slave                                         | f <sub>op</sub>   | DC<br>DC                                             | 1/4<br>1/4           | System Clock Frequency<br>System Clock Frequency |
| 1   | Cycle Time<br>Master<br>Slave                                            | t <sub>qcyc</sub> | 4                                                    | 510<br>—             | t <sub>cyc</sub>                                 |
| 2   | Enable Lead Time<br>Master<br>Slave                                      | t <sub>lead</sub> | 2<br>2                                               | 128<br>—             | t <sub>cyc</sub>                                 |
| 3   | Enable Lag Time<br>Master<br>Slave                                       | t <sub>lag</sub>  |                                                      | 1/2<br>—             | SCK<br>t <sub>cyc</sub>                          |
| 4   | Clock (SCK) High or Low Time<br>Master<br>Slave <sup>2</sup>             | t <sub>sw</sub>   | 2 t <sub>cyc</sub> –<br>60<br>2 t <sub>cyc</sub> – n | 255 t <sub>cyc</sub> | ns<br>ns                                         |
| 5   | Sequential Transfer Delay<br>Master<br>Slave (Does Not Require Deselect) | t <sub>td</sub>   | 17<br>13                                             | 8192<br>—            | t <sub>cyc</sub>                                 |
| 6   | Data Setup Time (Inputs) Master Slave                                    | t <sub>su</sub>   | 30<br>20                                             |                      | ns<br>ns                                         |
| 7   | Data Hold Time (Inputs) Master Slave                                     | t <sub>hi</sub>   | 0<br>20                                              | _                    | ns<br>ns                                         |
| 8   | Slave Access Time                                                        | t <sub>a</sub>    | _                                                    | 1                    | t <sub>cyc</sub>                                 |
| 9   | Slave MISO Disable Time                                                  | t <sub>dis</sub>  | _                                                    | 2                    | t <sub>cyc</sub>                                 |
| 10  | Data Valid (after SCK Edge) Master Slave                                 | t <sub>v</sub>    | _                                                    | 50<br>50             | ns<br>ns                                         |
| 11  | Data Hold Time (Outputs) Master Slave                                    | t <sub>ho</sub>   | 0                                                    |                      | ns<br>ns                                         |
| 12  | Rise Time<br>Input<br>Output                                             | t <sub>ri</sub>   | _                                                    | 2<br>30              | μσ<br>νσ                                         |
| 13  | Fall Time<br>Input<br>Output                                             | t <sub>fi</sub>   |                                                      | 2<br>30              | μσ<br>νσ                                         |

## NOTES:

<sup>1.</sup> All AC timing is shown with respect to 20%  $V_{DD}$  and 70%  $V_{DD}$  levels unless otherwise noted. 2. In formula, n = External SCK rise + External SCK fall time.

**Table 29 ADC Maximum Ratings** 

| Num | Parameter                                                                                     | Symbol                              | Min         | Max | Unit |
|-----|-----------------------------------------------------------------------------------------------|-------------------------------------|-------------|-----|------|
| 1   | Analog Supply                                                                                 | $V_{DDA}$                           | - 0.3       | 6.5 | V    |
| 2   | Internal Digital Supply                                                                       | V <sub>DDI</sub>                    | - 0.3       | 6.5 | V    |
| 3   | Reference Supply                                                                              | V <sub>RH</sub> , V <sub>RL</sub>   | - 0.3       | 6.5 | V    |
| 4   | V <sub>SS</sub> Differential Voltage                                                          | V <sub>SSI –</sub> V <sub>SSA</sub> | - 0.1       | 0.1 | V    |
| 5   | V <sub>DD</sub> Differential Voltage                                                          | $V_{DDI} - V_{DDA}$                 | - 6.5       | 6.5 | V    |
| 6   | V <sub>REF</sub> Differential Voltage                                                         | $V_{RH} - V_{RL}$                   | - 6.5       | 6.5 | V    |
| 7   | V <sub>REF</sub> to V <sub>DDA</sub> Differential Voltage                                     | $V_{RH} - V_{DDA}$                  | - 6.5       | 6.5 | V    |
| 8   | Disruptive Input Current <sup>1, 2, 3, 4</sup><br>$V_{SSA} - 0.3 \le V_{INA} \le V_{DDA} + 2$ | I <sub>NA</sub>                     | <b>– 15</b> | 15  | μΑ   |
| 9   | Maximum Input Current <sup>5, 3</sup><br>$V_{SSA} - 1 \le V_{INA} \le V_{DDA} + 3.5$          | I <sub>MA</sub>                     | - 500       | 500 | μΑ   |

- 1. Below disruptive current conditions, the channel being stressed will have conversion values of \$3FF for analog inputs greater than  $V_{RH}$  and \$000 for values less than  $V_{RL}$ . This assumes that  $V_{RH} \le V_{DDA}$  and  $V_{RL} \ge V_{SSA}$  due to the presence of the sample amplifier. Other channels are not affected by non-disruptive conditions.
- 2. Input signals with large slew rates or high frequency noise components cannot be converted accurately. These signals also interfere with conversion of other channels.
- 3. This parameter is periodically sampled rather than 100% tested.
- 4. Applies to single pin only.
- 5. Exceeding limit may cause conversion error on stressed channels and on unstressed channels. Transitions within the limit do not affect device reliability or cause permanent damage.

## **Table 30 ADC DC Electrical Characteristics (Operating)**

 $(V_{SS} = 0 \text{ Vdc}, ADCLK = 2.1 \text{ MHz}, T_A \text{ within operating temperature range})$ 

| Num | Parameter                                          | Symbol                              | Min                     | Max                     | Unit |
|-----|----------------------------------------------------|-------------------------------------|-------------------------|-------------------------|------|
| 1   | Analog Supply <sup>1</sup>                         | $V_{DDA}$                           | 4.5                     | 5.5                     | V    |
| 2   | Internal Digital Supply <sup>1</sup>               | V <sub>DDI</sub>                    | 4.5                     | 5.5                     | V    |
| 3   | V <sub>SS</sub> Differential Voltage               | V <sub>SSI –</sub> V <sub>SSA</sub> | - 1.0                   | 1.0                     | mV   |
| 4   | V <sub>DD</sub> Differential Voltage               | $V_{DDI} - V_{DDA}$                 | - 1.0                   | 1.0                     | V    |
| 5   | Reference Voltage Low <sup>2,3</sup>               | V <sub>RL</sub>                     | V <sub>SSA</sub>        | V <sub>DDA</sub> /2     | V    |
| 6   | Reference Voltage High <sup>2,3</sup>              | V <sub>RH</sub>                     | V <sub>DDA</sub> / 2    | $V_{DDA}$               | V    |
| 7   | V <sub>REF</sub> Differential Voltage <sup>3</sup> | $V_{RH} - V_{RL}$                   | 4.5                     | 5.5                     | V    |
| 8   | Input Voltage <sup>2</sup>                         | V <sub>INDC</sub>                   | V <sub>SSA</sub>        | $V_{DDA}$               | V    |
| 9   | Input High, Port ADA                               | V <sub>IH</sub>                     | 0.7 (V <sub>DDA</sub> ) | V <sub>DDA</sub> + 0.3  | V    |
| 10  | Input Low, Port ADA                                | V <sub>IL</sub>                     | V <sub>SSA</sub> - 0.3  | 0.2 (V <sub>DDA</sub> ) | V    |
| 15  | Analog Supply Current <sup>4</sup>                 | I <sub>DDA</sub>                    | _                       | 1.0                     | mA   |
| 16  | Analog Supply Current, LPSTOP                      | S <sub>DDA</sub>                    | _                       | TBD                     | μΑ   |
| 17  | Reference Supply Current                           | I <sub>REF</sub>                    | _                       | 250                     | μΑ   |
| 18  | Input Current, Off Channel <sup>5</sup>            | I <sub>OFF</sub>                    | _                       | 250                     | nA   |
| 19  | Total Input Capacitance, Not Sampling              | C <sub>INN</sub>                    | _                       | 10                      | pF   |
| 20  | Total Input Capacitance, Sampling                  | C <sub>INS</sub>                    | _                       | 15                      | pF   |

- 1. Refers to operation over full temperature and frequency range.
- 2. To obtain full-scale, full-range results,  $V_{SSA} \le V_{RL} \le V_{INDC} \le V_{RH} \le V_{DDA}$ . 3. Accuracy tested and guaranteed at  $V_{RH} V_{RL} \le 5.0 \text{ V} \pm 10\%$ .
- 4. Current measured at maximum system clock frequency with ADC active.
- 5. Maximum leakage occurs at maximum operating temperature. Current decreases by approximately onehalf for each 10° C decrease from maximum temperature.

#### **Table 31 ADC AC Characteristics (Operating)**

( $V_{DD}$  and  $V_{DDA}$  = 5.0 Vdc  $\pm$  10%,  $V_{SS}$  = 0 Vdc,  $T_A$  within operating temperature range)

| Num | Parameter                                           | Symbol             | Min  | Max   | Unit |
|-----|-----------------------------------------------------|--------------------|------|-------|------|
| 1   | IMB Clock Frequency                                 | F <sub>ICLK</sub>  | 2.0  | 16.78 | MHz  |
| 2   | ADC Clock Frequency                                 | F <sub>ADCLK</sub> | 0.5  | 2.1   | MHz  |
| 3   | 8-bit Conversion Time (16 ADC Clocks) <sup>1</sup>  | T <sub>CONV</sub>  | 7.62 | _     | μs   |
| 4   | 10-bit Conversion Time (18 ADC Clocks) <sup>1</sup> | T <sub>CONV</sub>  | 8.58 | _     | μs   |
| 5   | Stop Recovery Time                                  | T <sub>SR</sub>    | _    | 10    | μs   |

1. Assumes 2.1 MHz ADC clock and selection of minimum sample time (2 ADC clocks).

#### **Table 32 ADC Conversion Characteristics (Operating)**

 $(V_{DD} \text{ and } V_{DDA} = 5.0 \text{ Vdc} \pm 10\%, V_{SS} = 0 \text{ Vdc}, T_A = T_L \text{ to } T_H, ADCLK = 2.1 \text{ MHz})$ 

| Num | Parameter                                     | Symbol         | Min  | Тур | Max        | Unit   |
|-----|-----------------------------------------------|----------------|------|-----|------------|--------|
| 1   | 8-bit Resolution <sup>1</sup>                 | 1 Count        | _    | 20  | _          | mV     |
| 2   | 8-bit Differential Nonlinearity <sup>2</sup>  | DNL            | 5    | _   | .5         | Counts |
| 3   | 8-bit Integral Nonlinearity <sup>2</sup>      | INL            | -1   | _   | 1          | Counts |
| 4   | 8-bit Absolute Error <sup>2,3</sup>           | AE             | -1   | _   | 1          | Counts |
| 5   | 10-bit Resolution <sup>1</sup>                | 1 Count        | _    | 5   | _          | mV     |
| 6   | 10-bit Differential Nonlinearity <sup>2</sup> | DNL            | -1   | _   | 1          | Counts |
| 7   | 10-bit Integral Nonlinearity <sup>2</sup>     | INL            | -2   | _   | 2          | Counts |
| 8   | 10-bit Absolute Error <sup>2,4</sup>          | AE             | -2.5 | _   | 2.5        | Counts |
| 9   | Source Impedance at Input <sup>5</sup>        | R <sub>S</sub> | _    | 20  | See Note 5 | k∫     |

- 1.  $V_{RH} V_{RL} \ge 5.12$  V;  $V_{DDA} V_{SSA} = 5.12$  V 2. At  $V_{REF} = 5.12$  V, one 10-bit count = 5 mV and one 8-bit count = 20 mV.
- 3. 8-bit absolute error of 1 count (20 mV) includes 1/2 count (10 mV) inherent quantization error and 1/2 count (10 mV) circuit (differential, integral, and offset) error.
- 4. 10-bit absolute error of 2.5 counts (12.5 mV) includes 1/2 count (2.5 mV) inherent quantization error and 2 counts (10 mV) circuit (differential, integral, and offset) error.
- 5. Maximum source impedance is application-dependent. Error resulting from pin leakage depends on junction leakage into the pin and on leakage due to charge-sharing with internal capacitance. In the following expressions, expected error in result value due to leakage is expressed in voltage (V<sub>erry</sub>).

Error from junction leakage is a function of external source impedance and input leakage current:

$$V_{erri} = R_S \times I_{OFF}$$

where I<sub>OFF</sub> is a function of operating temperature. (See Table A–10, note 4).

Charge-sharing leakage is a function of ADC clock speed, number of channels scanned, and source impedance:

For 10-bit conversion,  $V_{err10}$  =.25 pF  $\times$   $V_{DDA}$   $\times$   $R_{S\times}$  ADCLK  $\div$  (9  $\times$  number of channels)

For 8-bit conversion,  $V_{err8}$  =.25 pF  $\times$   $V_{DDA}$   $\times$   $R_S \times$  ADCLK  $\div$  (8  $\times$  number of channels)

## **TIMING DIAGRAMS**



NOTE: Timing shown with respect to 20% and 70% V<sub>DD</sub>.

16 CLKOUT TIM

Figure 21 CLKOUT Output Timing Diagram



NOTE: Timing shown with respect to 20% and 70%  $V_{DD}$ . Pulse width shown with respect to 50%  $V_{DD}$ .

Figure 22 External Clock Input Timing Diagram



NOTE: Timing shown with respect to 20% and 70%  $\mathrm{V}_{\mathrm{DD}}.$ 

Figure 23 ECLK Output Timing Diagram



Figure 24 Read Cycle Timing Diagram



Figure 25 Write Cycle Timing Diagram



Figure 26 Show Cycle Timing Diagram



Figure 27 Data Bus Mode Select Timing Diagram



Figure 28 Bus Arbitration Timing Diagram — Active Bus Case



Figure 29 Bus Arbitration Timing Diagram — Idle Bus Case



Figure 30 Fast Termination Read Cycle Timing Diagram



Figure 31 Fast Termination Write Cycle Timing Diagram



Figure 32 ECLK Timing Diagram



NOTE:  $\overline{\text{AS}}$  and  $\overline{\text{DS}}$  timing shown for reference only.

16 CHIP SEL TIM

Figure 33 Chip Select Timing Diagram



16 BDM SER COM TIM

Figure 34 Background Debugging Mode Timing Diagram — Serial Communication



16 BDM FRZ TIM

Figure 35 Background Debugging Mode Timing Diagram —Freeze Assertion



16 QSPI MAST CPHA0

Figure 36 QSPI Timing Master, CPHA = 0



16 QSPI MAST CPHA1

Figure 37 QSPI Timing Master, CPHA = 1



16 QSPI SLV CPHA0

Figure 38 QSPI Timing Slave, CPHA = 0



16 QSPI SLV CPHA1

Figure 39 QSPI Timing Slave, CPHA = 1

MC68HC16Z1 MOTOROLA MC68HC16Z1TS/D 139

## 9 Summary of Changes

This is a partial revision. Most of the publication remains the same, but the following changes were made to improve it. Typographical errors that do not affect content are not annotated.

Page 2 Ordering information. All currently available options added.

Page 5 Block diagram revised. All pin functions shown, port mnemonics changed.

Page 6 Pinout diagram revised. All pin functions shown, port mnemonics changed.

Page 7 144-pin diagram added.

Pages 8-9 Corrected port assignments, new notes, changed B driver description.

Pages 10-12 Corrected port assignments, new notes, changed B driver description.

Pages 13-16 Revised register map, new pseudolinear maps.

Page 17 Added XMSK, YMSK registers to diagram.

Page 41 SIM memory map standardized.

Page 45 Expanded IARB field description.

Pages 48-49 Expanded system clock description.

Page 51 Expanded and relocated PIT description.

Page 65 New information concerning PE3.

Pages 66-69 New resets section.

Pages 70-72 New interrupts section.

Page 75 ADC memory map standardized, result register mnemonics added.

Pages 76 &77 Changed ADC I/O port register mnemonics to reflect port name.

Page 77 Changed prescaler rate selection values.

Page 83 QSM memory map standardized.

Pages 83 & 86 Changed QSM I/O port register mnemonics to reflect port name.

Page 94 New QSPI RAM diagram.

Pages 90 & 91 Changed SPI BR field mnemonic to SPBR.

Page 97 Changed SCI BR field mnemonic to SCBR.

Page 102 SRAM memory map added.

Page 106 GPT memory map standardized.

Pages 106 & 110 Changed GPT I/O port register mnemonics to reflect port name.

Pages 118-145 New electrical characteristics section.

## **NOTES**

MC68HC16Z1 MOTOROLA MC68HC16Z1TS/D 141

## **NOTES**

MOTOROLA MC68HC16Z1 142 MC68HC16Z1TS/D

## **NOTES**

MC68HC16Z1 MOTOROLA MC68HC16Z1TS/D 143

Motorola reserves the right to make changes without further notice to any products herein. Motorola makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Motorola assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters can and do vary in different applications. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. Motorola does not convey any license under its patent rights nor the rights of others. Motorola products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Motorola product could create a situation where personal injury or death may occur. Should Buyer purchase or use Motorola products for any such unintended or unauthorized application, Buyer shall indemnify and hold Motorola and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Motorola was negligent regarding the design or manufacture of the part. Motorola and the Mororola logo are registered trademarks of Motorola, Inc. Motorola, Inc. is an Equal Opportunity/Affirmative Action Employer.

#### How to reach us:

USA/EUROPE: Motorola Literature Distribution;

P.O. Box 20912; Phoenix, Arizona 85036. 1-800-441-2447

MFAX: RMFAX0@email.sps.mot.com - TOUCHTONE (602) 244-6609

INTERNET: http://Design-NET.com
JAPAN: Nippon Motorola Ltd.; Tatsumi-SPD-JLDC, Toshikatsu Otsuki,

6F Seibu-Butsuryu-Center, 3-14-2 Tatsumi Koto-Ku, Tokyo 135, Japan. 03-3521-8315

HONG KONG: Motorola Semiconductors H.K. Ltd.; 8B Tai Ping Industrial Park,

51 Ting Kok Road, Tai Po, N.T., Hong Kong. 852-26629298





# M68HC16 Z Series

# Technical Supplement

# 20.97 MHz Electrical Characteristics

Devices in the M68HC16 Modular Microcontroller Family are built up from a selection of standard functional modules. Microcontrollers in the M68HC16 Z Series contain the same central processing unit (CPU16) and system integration module (SIM), and thus have similar electrical characteristics.

M68HC16 devices that operate at clock frequencies of 20.97 MHz are now available. This publication contains a new electrical characteristics appendix that supplements the *MC68HC16Z1 User's Manual* (MC68HC16Z1UM/AD) and the *MC68HC16Z2 User's Manual* (MC68HC16Z2UM/AD).

The supplement contains the following updated specifications:

| Table                                         | Page |
|-----------------------------------------------|------|
| Maximum Ratings                               | 2    |
| Typical Ratings                               | 3    |
| Thermal Characteristics                       | 3    |
| Clock Control Timing                          | 4    |
| DC Characteristics                            | 5    |
| AC Timing                                     | 8    |
| Background Debugging Mode Timing              | 19   |
| ECLK Bus Timing                               | 20   |
| QSPI Timing                                   | 21   |
| ADC Maximum Ratings                           | 24   |
| ADC DC Electrical Characteristics (Operating) | 25   |
| ADC AC Characteristics (Operating)            | 26   |
| ADC Conversion Characteristics (Operating)    | 26   |

Table A-1 Maximum Ratings

| Num | Rating                                                                                                                     | Symbol   | Value                  | Unit |
|-----|----------------------------------------------------------------------------------------------------------------------------|----------|------------------------|------|
| 1   | Supply Voltage <sup>1,2,3</sup>                                                                                            | $V_{DD}$ | - 0.3 to + 6.5         | V    |
| 2   | Input Voltage 1,2,3,4,5,7                                                                                                  | VIN      | - 0.3 to + 6.5         | V    |
| 3   | Instantaneous Maximum Current Single Pin Limit (all pins) <sup>1,3,5,6</sup>                                               | ID       | 25                     | mA   |
| 4   | Operating Maximum Current Digital Input Disruptive Current <sup>3,5,6,7,8</sup> VNEGCLMAP ≅ − 0.3 V  VPOSCLAMP ≅ VDD + 0.3 | liD      | – 500 to 500           | μА   |
| 5   | Operating Temperature Range<br>C Suffix                                                                                    | TA       | TL to TH<br>- 40 to 85 | °C   |
| 6   | Storage Temperature Range                                                                                                  | Tstg     | - 55 to 150            | °C   |

#### NOTES:

- Permanent damage can occur if maximum ratings are exceeded. Exposure to voltages or currents in excess of recommended values affects device reliability. Device modules may not operate normally while being exposed to electrical extremes.
- 2. Although sections of the device contain circuitry to protect against damage from high static voltages or electrical fields, take normal precautions to avoid exposure to voltages higher than maximum-rated voltages.
- 3. This parameter is periodically sampled rather than 100% tested.
- 4. All pins except TSC.
- 5. Input must be current limited to the value specified. To determine the value of the required current-limiting resistor, calculate resistance values for positive and negative clamp voltages, then use the larger of the two values.
- 6. Power supply must maintain regulation within operating  $V_{\mbox{DD}}$  range during instantaneous and operating maximum current.
- 7. All functional non-supply pins are internally clamped to  $V_{SS}$ . All functional pins except EXTAL and XFC are internally clamped to  $V_{DD}$ .
- 8. Total input current for all digital input-only and all digital input/output pins must not exceed 10 mA. Exceeding this limit can cause disruption of normal operation.

### Table A-2 Typical Ratings

| Num | Rating                                                                                                                                                   | Symbol             | Value                   | Unit                     |
|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|-------------------------|--------------------------|
| 1   | Supply Voltage                                                                                                                                           | V <sub>DD</sub>    | 5.0                     | V                        |
| 2   | Operating Temperature                                                                                                                                    | T <sub>A</sub>     | 25                      | °C                       |
| 3   | V <sub>DD</sub> Supply Current RUN LPSTOP, VCO off LPSTOP, External clock, max f <sub>sys</sub>                                                          | I <sub>DD</sub>    | 113<br>125<br>3.75      | mA<br>μA<br>mA           |
| 4   | Clock Synthesizer Operating Voltage                                                                                                                      | V <sub>DDSYN</sub> | 5.0                     | V                        |
| 5   | V <sub>DDSYN</sub> Supply Current VCO on, maximum f <sub>sys</sub> External Clock, maximum f <sub>sys</sub> LPSTOP, VCO off V <sub>DD</sub> powered down | I <sub>DDSYN</sub> | 1.0<br>5.0<br>100<br>50 | mA<br>mA<br>μA<br>μA     |
| 6   | RAM Standby Current Normal RAM operation Standby operation                                                                                               | I <sub>SB</sub>    | 7.0<br>40               | μ <b>Α</b><br>μ <b>Α</b> |
| 7   | Power Dissipation                                                                                                                                        | P <sub>D</sub>     | 570                     | mW                       |

### Table A-3 Thermal Characteristics

| Num | Characteristic                                                                              | Symbol        | Value    | Unit |
|-----|---------------------------------------------------------------------------------------------|---------------|----------|------|
| 1   | Thermal Resistance <sup>1</sup> Plastic 132-Pin Surface Mount Plastic 144-pin Surface Mount | $\Theta_{JA}$ | 38<br>49 | °C/W |

#### NOTES:

1. The average chip-junction temperature (T<sub>J</sub>) in C can be obtained from (1):

$$T_J = T_A + (P_D \cdot \Theta_{JA})$$

T<sub>A</sub>= Ambient Temperature, °C

 $\Theta_{JA}$ = Package Thermal Resistance, Junction-to-Ambient, °C/W

 $P_D = P_{INT} + P_{I/O}$ 

 $P_{INT} = I_{DD} \times V_{DD}$ , Watts — Chip Internal Power

P<sub>I/O</sub>= Power Dissipation on Input and Output Pins — User Determined

For most applications  $P_{I/O} < P_{INT}$  and can be neglected. An approximate relationship between  $P_D$  and  $T_J$  (if  $P_{I/O}$  is neglected) is (2):

$$P_D = K + (T_J + 273^{\circ}C)$$

$$K = P_D + (T_A + 273^{\circ}C) + \Theta_{A} \times P_D^2$$

Solving equations (1) and (2) for K gives (3):  $K = P_D + (T_A + 273^{\circ}C) + \Theta_{JA} \times P_D^2$  Where K is a constant pertaining to the particular part. K can be determined from equation (3) by measuring  $P_D$  (at equilibrium) for a known  $T_A$ . Using this value of K, the values of  $P_D$  and  $T_J$  can be obtained by solving equations (1) and (2) iteratively for any value of  $T_A$ .

M68HC16ZEC20/D **MOTOROLA** 

### Table A-4 Clock Control Timing

 $(V_{DD} \text{ and } V_{DDSYN} = 5.0 \text{ Vdc} \pm 5\%, V_{SS} = 0 \text{ Vdc}, T_A = T_L \text{ to } T_H)$ 

| Num | Characteristic                                                                                                             | Symbol            | Minimum                                                         | Maximum                                         | Unit       |
|-----|----------------------------------------------------------------------------------------------------------------------------|-------------------|-----------------------------------------------------------------|-------------------------------------------------|------------|
| 1   | PLL Reference Frequency Range <sup>1</sup> MC68HC16Z1 MC68HC16Z2                                                           | f <sub>ref</sub>  | 20<br>3.2                                                       | 50<br>5.2                                       | kHz<br>MHz |
| 2   | System Frequency <sup>2</sup> Slow On-Chip PLL System Frequency Fast On-Chip PLL System Frequency External Clock Operation | f <sub>sys</sub>  | dc<br>4 (f <sub>ref</sub> )<br>4 (f <sub>ref</sub> ) /128<br>dc | 20.97<br>20.97<br>20.97<br>20.97                | MHz        |
| 3   | PLL Lock Time <sup>1,3,5,6,7</sup>                                                                                         | t <sub>lpII</sub> | _                                                               | 20                                              | ms         |
| 4   | VCO Frequency <sup>4</sup>                                                                                                 | fvco              | _                                                               | 2 (f <sub>sys</sub> max)                        | MHz        |
| 5   | Limp Mode Clock Frequency SYNCR X bit = 0 SYNCR X bit = 1                                                                  | f <sub>limp</sub> | _                                                               | f <sub>sys</sub> max /2<br>f <sub>sys</sub> max | MHz        |
| 6   | CLKOUT Jitter <sup>1,5,6,7,8</sup> Short term (5 μs interval) Long term (500 μs interval)                                  | J <sub>clk</sub>  | -1.0<br>-0.5                                                    | 1.0<br>0.5                                      | %          |

#### NOTES:

- 1. The base configuration of the MC68HC16Z1 requires a 32.768 kHz crystal reference, and the base configuration of the M68HC16Z2 requires a 4.194 MHz crystal reference. Both devices can be ordered with either reference as a mask option.
- 2. All internal registers retain data at 0 Hz.
- 3. Assumes that stable V<sub>DDSYN</sub> is applied, and that the crystal oscillator is stable. Lock time is measured from the time V<sub>DD</sub> and V<sub>DDSYN</sub> are valid until RESET is released. This specification also applies to the period required for PLL lock after changing the W and Y frequency control bits in the synthesizer control register (SYNCR) while the PLL is running, and to the period required for the clock to lock after LPSTOP.
- 4. Internal VCO frequency (f<sub>VCO</sub>) is determined by SYNCR W and Y bit values.

The SYNCR X bit controls a divide-by-two circuit that is not in the synthesizer feedback loop.

When X = 0, the divider is enabled, and  $f_{SYS} = f_{VCO} \div 4$ .

When X = 1, the divider is disabled, and  $f_{SVS} = f_{VCO} \div 2$ .

X must equal one when operating at maximum specified f<sub>sys</sub>.

- 5. This parameter is periodically sampled rather than 100% tested.
- 6. Assumes that a low-leakage external filter network is used to condition clock synthesizer input voltage. Total external resistance from the XFC pin due to external leakage must be greater than 15 M  $\Omega$  to guarantee this specification. Filter network geometry can vary depending upon operating environment.
- 7. Proper layout procedures must be followed to achieve specifications.
- 8. Jitter is the average deviation from the programmed frequency measured over the specified interval at maximum f<sub>Sys</sub>. Measurements are made with the device powered by filtered supplies and clocked by a stable external clock signal. Noise injected into the PLL circuitry via V<sub>DDSYN</sub> and V<sub>SS</sub> and variation in crystal oscillator frequency increase the J<sub>clk</sub> percentage for a given interval. When jitter is a critical constraint on control system operation, this parameter should be measured during functional testing of the final system.

# Table A-5 DC Characteristics

(V<sub>DD</sub> and V<sub>DDSYN</sub> = 5.0 Vdc  $\pm$  5%, V<sub>SS</sub> = 0 Vdc, T<sub>A</sub> = T<sub>L</sub> to T<sub>H</sub>)

| Num | Characteristic                                                                                                                                                                          | Symbol             | Min                    | Max                    | Unit           |
|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|------------------------|------------------------|----------------|
| 1   | Input High Voltage                                                                                                                                                                      | V <sub>IH</sub>    | 0.7 (V <sub>DD</sub> ) | V <sub>DD</sub> + 0.3  | V              |
| 2   | Input Low Voltage                                                                                                                                                                       | V <sub>IL</sub>    | V <sub>SS</sub> - 0.3  | 0.2 (V <sub>DD</sub> ) | V              |
| 3   | Input Hysteresis <sup>1,2</sup>                                                                                                                                                         | V <sub>HYS</sub>   | 0.5                    | _                      | V              |
| 4   | Input Leakage Current <sup>3,16</sup> V <sub>in</sub> = V <sub>DD</sub> or V <sub>SS</sub>                                                                                              | l <sub>in</sub>    | -2.5                   | 2.5                    | μΑ             |
| 5   | High Impedance (Off-State) Leakage Current <sup>4,16</sup> $V_{in} = V_{DD}$ or $V_{SS}$                                                                                                | l <sub>OZ</sub>    | -2.5                   | 2.5                    | μА             |
| 6   | CMOS Output High Voltage <sup>5,6,16</sup> $I_{OH} = -10.0 \ \mu A$                                                                                                                     | V <sub>OH</sub>    | V <sub>DD</sub> -0.2   | _                      | V              |
| 7   | CMOS Output Low Voltage <sup>7,16</sup> $I_{OL} = 10.0 \ \mu A$                                                                                                                         | V <sub>OL</sub>    | _                      | 0.2                    | V              |
| 8   | Output High Voltage <sup>6,7,16</sup> $I_{OH} = -0.8 \text{ mA}$                                                                                                                        | V <sub>ОН</sub>    | V <sub>DD</sub> -0.8   | _                      | V              |
| 9   | Output Low Voltage <sup>7,16</sup> $I_{OL} = 1.6 \text{ mA}$ $I_{OL} = 5.3 \text{ mA}$ $I_{OL} = 12 \text{ mA}$                                                                         | V <sub>OL</sub>    |                        | 0.4<br>0.4<br>0.4      | V              |
| 10  | Three State Control Input High Voltage                                                                                                                                                  | V <sub>IHTSC</sub> | 1.6 (V <sub>DD</sub> ) | 9.1                    | V              |
| 11  | Data Bus Mode Select Pull-up Current <sup>8,9</sup> $V_{in} = V_{IL}$ $V_{in} = V_{IH}$                                                                                                 | IMSP               | <br>_15                | -120<br>—              | μА             |
| 12  | MC68HC16Z1V <sub>DD</sub> Supply Current <sup>10,11,12</sup> Run, crystal reference LPSTOP, crystal reference, VCO Off (STSIM = 0) LPSTOP, external clock input = max f <sub>sys</sub>  | I <sub>DD</sub>    |                        | 140<br>350<br>5        | mA<br>μA<br>mA |
| 12A | MC68HC16Z2 V <sub>DD</sub> Supply Current <sup>10,11,12</sup> Run, crystal reference LPSTOP, crystal reference, VCO Off (STSIM = 0) LPSTOP, external clock input = max f <sub>sys</sub> | I <sub>DD</sub>    | _<br>_<br>_            | 140<br>2<br>10         | mA<br>mA<br>mA |
| 13  | Clock Synthesizer Operating Voltage                                                                                                                                                     | V <sub>DDSYN</sub> | 4.75                   | 5.25                   | V              |

M68HC16ZEC20/D MOTOROLA

# Table A-5 DC Characteristics (Continued)

(V<sub>DD</sub> and V<sub>DDSYN</sub> = 5.0 Vdc  $\pm$  5%, V<sub>SS</sub> = 0 Vdc, T<sub>A</sub> = T<sub>L</sub> to T<sub>H</sub>)

| Num | Characteristic                                                                                                                                                                                                                        |                                                                                                                     | Symbol             | Min              | Max                   | Unit                 |
|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------|--------------------|------------------|-----------------------|----------------------|
| 14  | MC68HC16Z1 V <sub>DDSYN</sub> Supply Current <sup>6,12</sup> VCO on, crystal reference, maximum f <sub>sys</sub> External Clock, maximum f <sub>sys</sub> LPSTOP, crystal reference, VCO off (STSIM = 0) V <sub>DD</sub> powered down |                                                                                                                     | I <sub>DDSYN</sub> | _<br>_<br>_<br>_ | 2<br>6<br>150<br>100  | mA<br>mA<br>μA<br>μA |
| 14A | MC68HC16Z2 V <sub>DDSYN</sub> Supply Current <sup>6,12</sup> VCO on, crystal reference, maximum f <sub>sys</sub> External Clock, maximum f <sub>sys</sub> LPSTOP, crystal reference, VCO off (STSIM = 0) V <sub>DD</sub> powered down |                                                                                                                     | I <sub>DDSYN</sub> | _<br>_<br>_<br>_ | 2.5<br>8.75<br>2<br>2 | mA<br>mA<br>mA       |
| 15  | RAM Standby Voltage <sup>13</sup> Specified $V_{DD}$ applied $V_{DD} = V_{SS}$                                                                                                                                                        |                                                                                                                     | V <sub>SB</sub>    | 0.0<br>3.0       | 5.25<br>5.25          | V                    |
| 16  | MC68HC16Z1RAM Standby Current <sup>11</sup> Normal RAM operation <sup>14</sup> Transient condition V <sub>SB</sub> – 0.5 V Standby operation <sup>13</sup>                                                                            | $V_{DD} > V_{SB} - 0.5 \text{ V}$<br>$\geq V_{DD} \geq V_{SS} + 0.5 \text{ V}$<br>$V_{DD} < V_{SS} + 0.5 \text{ V}$ | I <sub>SB</sub>    |                  | 10<br>3<br>50         | μΑ<br>mA<br>μΑ       |
| 16A | $\begin{array}{ll} \text{MC68HC16Z2RAM Standby Current}^{11} \\ \text{Normal RAM operation}^{14} \\ \text{Transient condition} \\ \text{Standby operation}^{13} \\ \end{array}  \text{V}_{\text{SB}} = 0.5 \text{ V}$                 | $V_{DD} > V_{SB} - 0.5 \text{ V}$<br>$\geq V_{DD} \geq V_{SS} + 0.5 \text{ V}$<br>$V_{DD} < V_{SS} + 0.5 \text{ V}$ | I <sub>SB</sub>    | <u>-</u><br>-    | 10<br>3<br>100        | μΑ<br>mA<br>μΑ       |
| 17  | MC68HC16Z1 Power Dissipation <sup>15</sup>                                                                                                                                                                                            |                                                                                                                     | P <sub>D</sub>     | _                | 766                   | mW                   |
| 17A | MC68HC16Z2 Power Dissipation <sup>15</sup>                                                                                                                                                                                            |                                                                                                                     | P <sub>D</sub>     | <u> </u>         | 831                   | mV                   |

### Table A-5 DC Characteristics (Continued)

 $(V_{DD} \text{ and } V_{DDSYN} = 5.0 \text{ Vdc} \pm 5\%, V_{SS} = 0 \text{ Vdc}, T_A = T_L \text{ to } T_H)$ 

| Num | Characteristic                                                                                                                                    | Symbol          | Min              | Max                     | Unit |
|-----|---------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|------------------|-------------------------|------|
| 18  | Input Capacitance <sup>3,16</sup> All input-only pins except ADC pins All input/output pins                                                       | C <sub>in</sub> | _                | 10<br>20                | pF   |
| 19  | Load Capacitance <sup>16</sup> Group 1 I/O Pins, CLKOUT, FREEZE/QUOT, IPIPE0 Group 2 I/O Pins and CSBOOT, BG/CS Group 3 I/O Pins Group 4 I/O Pins | CL              | _<br>_<br>_<br>_ | 90<br>100<br>130<br>200 | pF   |

#### NOTES:

1. Applies to:

Port ADA[7:0] — AN[7:0]

Port E[7:4] — SIZ[1:0], AS, DS

Port F[7:0] — IRQ[7:1], MODCLK

Port GP[7:0] — IC4/OC5/OC1, IC[3:1], OC[4:1]/OC1

Port QS[7:0] — TXD, PCS[3:1], PCS0/SS, SCK, MOSI, MISO

BKPT/DSCLK, DSI/IPIPE1, PAI, PCLK, RESET, RXD, TSC

EXTAL (when PLL enabled)

- 2. This parameter is periodically sampled rather than 100% tested.
- 3. Applies to all input-only pins except ADC pins.
- 4. Applies to all input/output and output pins
- 5. Does not apply to HALT and RESET because they are open drain pins. Does not apply to Port QS[7:0] (TXD, PCS[3:1], PCS0/SS, SCK, MOSI, MISO) in wired-OR mode.
- 6. Applies to Group 1, 2, 4 input/output and all output pins
- 7. Applies to Group 1, 2, 3, 4 input/output pins, BG/CS, CLKOUT, CSBOOT, FREEZE/QUOT, and IPIPE0
- 8. Applies to DATA[15:0]
- 9. Use of an active pulldown device is recommended.
- 10. Total operating current is the sum of the appropriate  $I_{DD}$ ,  $I_{DDSYN}$ , and  $I_{SB}$  values, plus  $I_{DDA}$ .  $I_{DD}$  values include supply currents for device modules powered by V<sub>DDF</sub> and V<sub>DDI</sub> pins.
- 11. Current measured at maximum system clock frequency, all modules active.
- 12. The base configuration of the MC68HC16Z1 requires a 32.768 kHz crystal reference, and the base configuration of the M68HC16Z2 requires a 4.194 MHz crystal reference. Both devices can be ordered with either crystal reference as a mask option.
- 13. The SRAM module will not switch into standby mode as long as V<sub>SR</sub> does not exceed V<sub>DD</sub> by more than 0.5 volts. The SRAM array cannot be accessed while the module is in standby mode.
- 14. When V<sub>SB</sub> is more than 0.3 V greater than V<sub>DD</sub>, current flows between the V<sub>STBY</sub> and V<sub>DD</sub> pins, which causes standby current to increase toward the maximum transient condition specification. System noise on the V<sub>DD</sub> and V<sub>STBY</sub> pin can contribute to this condition.
- 15. Power dissipation measured at specified system clock frequency, all modules active. Power dissipation can be calculated using the expression:

 $P_D = Maximum V_{DD} (I_{DD} + I_{DDSYN} + I_{SB}) + Maximum V_{DDA} (I_{DDA})$ 

I<sub>DD</sub> includes supply currents for all device modules powered by V<sub>DDE</sub> and V<sub>DDI</sub> pins.

16. Input-Only Pins: EXTAL, TSC, BKPT/DSCLK, PAI, PCLK, RXD

Output-Only Pins: CSBOOT, BG/CS1, CLKOUT, FREEZE/QUOT, DS0/IPIPE0, PWMA, PWMB Input/Output Pins:

Group 1: Port GP[7:0] — IC4/OC5/OC1, IC[3:1], OC[4:1]/OC1

DATA[15:0], DSI/IPIPE1

Group 2: Port C[6:0] — ADDR[22:19]/CS[9:6], FC[2:0]/CS[5:3]

Port E[7:0] — SIZ[1:0], AS, DS, AVEC, DSACK[1:0] Port F[7:0] — IRQ[7:1], MODCLK

Port QS[7:3] — TXD, PCS[3:1], PCS0/SS, ADDR23/CS10/ECLK ADDR[18:0], R/W, BERR, BR/CS0, BGACK/CS2

Group 3: HALT, RESÉT

Group 4: MISO, MOSI, SCK

M68HC16ZEC20/D **MOTOROLA** 

# Table A-6 AC Timing

 $(V_{DD} \text{ and } V_{DDSYN} = 5.0 \text{ Vdc} \pm 5\%, V_{SS} = 0 \text{ Vdc}, T_A = T_L \text{ to } T_H)^1$ 

| Num    | Characteristic                                               | Symbol             | Min                                                | Max            | Unit |
|--------|--------------------------------------------------------------|--------------------|----------------------------------------------------|----------------|------|
| F1     | Frequency of Operation <sup>2</sup> MC68HC16Z1 MC68HC16Z2    | f                  | 4 (f <sub>ref</sub> )<br>4 (f <sub>ref</sub> )/128 | 20.97<br>20.97 | MHz  |
| 1      | Clock Period                                                 | t <sub>cyc</sub>   | 47.7                                               | _              | ns   |
| 1A     | ECLK Period                                                  | t <sub>Ecyc</sub>  | 381                                                | _              | ns   |
| 1B     | External Clock Input Period <sup>3</sup>                     | t <sub>Xcyc</sub>  | 47.7                                               | _              | ns   |
| 2, 3   | Clock Pulse Width                                            | tcW                | 18.8                                               | _              | ns   |
| 2A, 3A | ECLK Pulse Width                                             | tECW               | 183                                                | _              | ns   |
| 2B, 3B | External Clock Input High/Low Time <sup>3</sup>              | tXCHL              | 23.8                                               | _              | ns   |
| 4, 5   | CLKOUT Rise and Fall Time                                    | tCrf               | _                                                  | 5              | ns   |
| 4A, 5A | Rise and Fall Time (All Outputs except CLKOUT)               | t <sub>rf</sub>    | _                                                  | 8              | ns   |
| 4B, 5B | External Clock Input Rise and Fall Time <sup>4</sup>         | tXCrf              | _                                                  | 5              | ns   |
| 6      | Clock High to ADDR, FC, SIZE Valid                           | tCHAV              | 0                                                  | 23             | ns   |
| 7      | Clock High to ADDR, Data, FC, SIZE, High Impedance           | tCHAZx             | 0                                                  | 47             | ns   |
| 8      | Clock High to ADDR, FC, SIZE, Invalid                        | <sup>t</sup> CHAZn | 0                                                  | _              | ns   |
| 9      | Clock Low to AS, DS, CS Asserted                             | t <sub>CLSA</sub>  | 0                                                  | 23             | ns   |
| 9A     | AS to DS or CS Asserted (Read) <sup>5</sup>                  | tSTSA              | -10                                                | 10             | ns   |
| 11     | ADDR, FC, SIZE Valid to AS, CS, (and DS Read) Asserted       | t <sub>AVSA</sub>  | 10                                                 | _              | ns   |
| 12     | Clock Low to AS, DS, CS Negated                              | tCLSN              | 2                                                  | 23             | ns   |
| 13     | AS, DS, CS Negated to ADDR, FC SIZE Invalid (Address Hold)   | t <sub>SNAI</sub>  | 10                                                 | _              | ns   |
| 14     | AS, CS (and DS Read) Width Asserted                          | t <sub>SWA</sub>   | 80                                                 | _              | ns   |
| 14A    | DS, CS Width Asserted (Write)                                | tswaw              | 36                                                 | _              | ns   |
| 14B    | AS, CS (and DS Read) Width Asserted (Fast Cycle)             | tswdw              | 32                                                 | _              | ns   |
| 15     | AS, DS, CS Width Negated <sup>6</sup>                        | t <sub>SN</sub>    | 32                                                 | _              | ns   |
| 16     | Clock High to AS, DS, R/W High Impedance                     | tCHSZ              | _                                                  | 47             | ns   |
| 17     | AS, DS, CS Negated to R/W High                               | tSNRN              | 10                                                 | _              | ns   |
| 18     | Clock High to R/W High                                       | tCHRH              | 0                                                  | 23             | ns   |
| 20     | Clock High to R/W Low                                        | tCHRL              | 0                                                  | 23             | ns   |
| 21     | R/W High to AS, CS Asserted                                  | t <sub>RAAA</sub>  | 10                                                 | _              | ns   |
| 22     | R/W Low to DS, CS Asserted (Write)                           | t <sub>RASA</sub>  | 54                                                 | _              | ns   |
| 23     | Clock High to Data Out Valid                                 | tCHDO              | _                                                  | 23             | ns   |
| 24     | Data Out Valid to Negating Edge of AS, CS (Fast Write Cycle) | t <sub>DVASN</sub> | 10                                                 | _              | ns   |
| 25     | DS, CS Negated to Data Out Invalid (Data Out Hold)           | tSNDOI             | 10                                                 | _              | ns   |
| 26     | Data Out Valid to DS, CS Asserted (Write)                    | t <sub>DVSA</sub>  | 10                                                 | _              | ns   |

# Table A-6 AC Timing (Continued)

(V<sub>DD</sub> and V<sub>DDSYN</sub> = 5.0 Vdc  $\pm$  5%, V<sub>SS</sub> = 0 Vdc, T<sub>A</sub> = T<sub>L</sub> to T<sub>H</sub>)<sup>1</sup>

| Num | Characteristic                                                        | Symbol             | Min | Max | Unit             |
|-----|-----------------------------------------------------------------------|--------------------|-----|-----|------------------|
| 27  | Data In Valid to Clock Low (Data Setup)                               | tDICL              | 5   | _   | ns               |
| 27A | Late BERR, HALT Asserted to Clock Low (Setup Time)                    | t <sub>BELCL</sub> | 15  | _   | ns               |
| 28  | AS, DS Negated to DSACK[1:0], BERR, HALT, AVEC Negated                | tSNDN              | 0   | 60  | ns               |
| 29  | DS, CS Negated to Data In Invalid (Data In Hold) <sup>7</sup>         | tSNDI              | 0   | _   | ns               |
| 29A | DS, CS Negated to Data In High Impedance <sup>7, 8</sup>              | tSHDI              | _   | 48  | ns               |
| 30  | CLKOUT Low to Data In Invalid (Fast Cycle Hold) <sup>7</sup>          | tCLDI              | 10  | _   | ns               |
| 30A | CLKOUT Low to Data In High Impedance <sup>7</sup>                     | tCLDH              | _   | 72  | ns               |
| 31  | DSACK[1:0] Asserted to Data In Valid <sup>9</sup>                     | t <sub>DADI</sub>  | _   | 46  | ns               |
| 33  | Clock Low to BG Asserted/Negated                                      | tCLBAN             | _   | 23  | ns               |
| 35  | BR Asserted to BG Asserted <sup>10</sup>                              | t <sub>BRAGA</sub> | 1   | _   | t <sub>cyc</sub> |
| 37  | BGACK Asserted to BG Negated                                          | tGAGN              | 1   | 2   | t <sub>cyc</sub> |
| 39  | BG Width Negated                                                      | <sup>t</sup> GH    | 2   | _   | t <sub>cyc</sub> |
| 39A | BG Width Asserted                                                     | t <sub>GA</sub>    | 1   | _   | t <sub>cyc</sub> |
| 46  | R/W Width Asserted (Write or Read)                                    | t <sub>RWA</sub>   | 115 | _   | ns               |
| 46A | R/W Width Asserted (Fast Write or Read Cycle)                         | t <sub>RWAS</sub>  | 70  | _   | ns               |
| 47A | Asynchronous Input Setup Time BR, BGACK, DSACK[1:0], BERR, AVEC, HALT | t <sub>AIST</sub>  | 5   | _   | ns               |
| 47B | Asynchronous Input Hold Time                                          | tAIHT              | 12  | _   | ns               |
| 48  | DSACK[1:0] Asserted to BERR, HALT Asserted <sup>11</sup>              | t <sub>DABA</sub>  | _   | 30  | ns               |
| 53  | Data Out Hold from Clock High                                         | <sup>t</sup> DOCH  | 0   | _   | ns               |
| 54  | Clock High to Data Out High Impedance                                 | tCHDH              | _   | 23  | ns               |
| 55  | R/W Asserted to Data Bus Impedance Change                             | tRADC              | 32  | _   | ns               |
| 70  | Clock Low to Data Bus Driven (Show Cycle)                             | tSCLDD             | 0   | 23  | ns               |
| 71  | Data Setup Time to Clock Low (Show Cycle)                             | tSCLDS             | 10  | _   | ns               |
| 72  | Data Hold from Clock Low (Show Cycle)                                 | tSCLDH             | 10  | _   | ns               |
| 73  | BKPT Input Setup Time                                                 | t <sub>BKST</sub>  | 10  | _   | ns               |
| 74  | BKPT Input Hold Time                                                  | t <sub>BKHT</sub>  | 10  | _   | ns               |
| 75  | Mode Select Setup Time (DATA[15:0], MODCLK, BKPT)                     | t <sub>MSS</sub>   | 20  | _   | t <sub>cyc</sub> |
| 76  | Mode Select Hold Time (DATA[15:0], MODCLK, BKPT)                      | t <sub>MSH</sub>   | 0   | _   | ns               |
| 77  | RESET Assertion Time <sup>12</sup>                                    | t <sub>RSTA</sub>  | 4   | _   | t <sub>cyc</sub> |
| 78  | RESET Rise Time <sup>13,14</sup>                                      | t <sub>RSTR</sub>  | _   | 10  | t <sub>cyc</sub> |
|     |                                                                       |                    | _   |     |                  |

M68HC16ZEC20/D MOTOROLA

### Table A–6 AC Timing (Continued)

 $(V_{DD} \text{ and } V_{DDSYN} = 5.0 \text{ Vdc} \pm 5\%, V_{SS} = 0 \text{ Vdc}, T_A = T_L \text{ to } T_H)^1$ 

| Num | Characteristic                                                             | Symbol             | Min | Max | Unit |
|-----|----------------------------------------------------------------------------|--------------------|-----|-----|------|
| 100 | CLKOUT High to Phase 1 Asserted <sup>15</sup>                              | tCHP1A             | 3   | 40  | ns   |
| 101 | CLKOUT High to Phase 2 Asserted <sup>15</sup>                              | t <sub>CHP2A</sub> | 3   | 40  | ns   |
| 102 | Phase 1 Valid to $\overline{AS}$ or $\overline{DS}$ Asserted <sup>15</sup> | t <sub>P1VSA</sub> | 10  | _   | ns   |
| 103 | Phase 2 Valid to $\overline{AS}$ or $\overline{DS}$ Asserted <sup>15</sup> | t <sub>P2VSN</sub> | 10  | _   | ns   |
| 104 | AS or DS Valid to Phase 1 Negated <sup>15</sup>                            | t <sub>SAP1N</sub> | 10  | _   | ns   |
| 105 | AS or DS Negated to Phase 2 Negated <sup>15</sup>                          | t <sub>SNP2N</sub> | 10  | _   | ns   |

#### NOTES:

- 1. All AC timing is shown with respect to 20% V<sub>DD</sub> and 70% V<sub>DD</sub> levels unless otherwise noted.
- 2. The base configuration of the MC68HC16Z1 requires a 32.768 kHz crystal reference, and the base configuration of the M68HC16Z2 requires a 4.194 MHz crystal reference. Both devices can be ordered with either crystal reference as a mask option.
- 3. When an external clock is used, minimum high and low times are based on a 50% duty cycle. The minimum allowable t<sub>XCVC</sub> period is reduced when the duty cycle of the external clock varies. The relationship between external clock input duty cycle and minimum t<sub>Xcvc</sub> is expressed:

Minimum  $t_{XCVC}$  period = minimum  $t_{XCHL}$  / (50% – external clock input duty cycle tolerance).

- 4. Parameters for an external clock signal applied while the internal PLL is disabled (MODCLK pin held low during reset). Does not pertain to an external reference applied while the PLL is enabled (MODCLK pin held high during reset). When the PLL is enabled, the clock synthesizer detects successive transitions of the reference signal. If transitions occur within the correct clock period, rise/fall times and duty cycle are
- 5. Specification 9A is the worst-case skew between  $\overline{AS}$  and  $\overline{DS}$  or  $\overline{CS}$ . The amount of skew depends on the relative loading of these signals. When loads are kept within specified limits, skew will not cause AS and DS to fall outside the limits shown in specification 9.
- 6. If multiple chip selects are used, CS width negated (specification 15) applies to the time from the negation of a heavily loaded chip select to the assertion of a lightly loaded chip select. The CS width negated specification between multiple chip selects does not apply to chip selects being used for synchronous ECLK cycles.
- 7. Hold times are specified with respect to DS or CS on asynchronous reads and with respect to CLKOUT on fast cycle reads. The user is free to use either hold time.
- 8. Maximum value is equal to  $(t_{CVC}/2) + 25$  ns.
- 9. If the asynchronous setup time (specification 47A) requirements are satisfied, the DSACK[1:0] low to data setup time (specification 31) and DSACK[1:0] low to BERR low setup time (specification 48) can be ignored. The data must only satisfy the data-in to clock low setup time (specification 27) for the following clock cycle. BERR must satisfy only the late BERR low to clock low setup time (specification 27A) for the following clock cycle.
- 10. To ensure coherency during every operand transfer, BG is not asserted in response to BR until after all cycles of the current operand transfer are complete.
- 11. In the absence of DSACK[1:0], BERR is an asynchronous input using the asynchronous setup time (specification 47A).
- 12. After external RESET negation is detected, a short transition period (approximately 2) t<sub>CVC</sub> elapses, then the SIM drives RESET low for 512 t<sub>cvc</sub>.
- 13. External assertion of the RESET input can overlap internally-generated resets. To insure that an external reset is recognized in all cases, RESET must be asserted for at least 590 CLKOUT cycles.
- 14. External logic must pull RESET high during this period in order for normal MCU operation to begin.
- 15. Eight pipeline states are multiplexed into IPIPE[1:0]. The multiplexed signals have two phases.
- 16.Address access time =  $(2.5 + WS) t_{CYC} t_{CHAV} t_{DICL}$ Chip select access time =  $(2 + WS) t_{CYC} t_{CLSA} t_{DICL}$ Where: WS = number of wait states. When fast termination is used (2 clock bus) WS = -1.



16 CLKOUT TIM

Figure A-1 CLKOUT Output Timing Diagram



NOTE: TIMING SHOWN WITH RESPECT TO 20% AND 70%  $\rm V_{DD}.$  PULSE WIDTH SHOWN WITH RESPECT TO 50%  $\rm V_{DD}.$ 

16 EXT CLK INPUT TIM

Figure A-2 External Clock Input Timing Diagram



NOTE: TIMING SHOWN WITH RESPECT TO 20% AND 70% V<sub>DD</sub>.

16 ECLK OUTPUT TIM

Figure A-3 ECLK Output Timing Diagram

M68HC16ZEC20/D MOTOROLA



16 RD CYC TIM

Figure A-4 Read Cycle Timing Diagram



16 WR CYC TIM

Figure A-5 Write Cycle Timing Diagram

M68HC16ZEC20/D MOTOROLA



16 FAST RD CYC TIM

Figure A-6 Fast Termination Read Cycle Timing Diagram



16 FAST WR CYC TIM

Figure A-7 Fast Termination Write Cycle Timing Diagram

M68HC16ZEC20/D MOTOROLA



Figure A-8 Bus Arbitration Timing Diagram — Active Bus Case



Figure A-9 Bus Arbitration Timing Diagram — Idle Bus Case



NOTE:

Show cycles can stretch during clock phase S42 when bus accesses take longer than two cycles due to IMB module wait-state insertion.

Figure A-10 Show Cycle Timing Diagram

16 SHW CYC TIM

M68HC16ZEC20/D MOTOROLA



16 CHIP SEL TIM

Figure A-11 Chip-Select Timing Diagram



Figure A-12 Reset and Mode Select Timing Diagram

# Table A-7 Background Debugging Mode Timing

(V<sub>DD</sub> and V<sub>DDSYN</sub> = 5.0 Vdc  $\pm$  5%, V<sub>SS</sub> = 0 Vdc, T<sub>A</sub> = T<sub>L</sub> to T<sub>H</sub>)<sup>1</sup>

| Num | Characteristic       | Symbol             | Min | Max | Unit |
|-----|----------------------|--------------------|-----|-----|------|
| В0  | DSI Input Setup Time | t <sub>DSISU</sub> | 15  |     | ns   |

### Table A-7 Background Debugging Mode Timing

(V<sub>DD</sub> and V<sub>DDSYN</sub> = 5.0 Vdc 
$$\pm$$
 5%, V<sub>SS</sub> = 0 Vdc, T<sub>A</sub> = T<sub>L</sub> to T<sub>H</sub>)<sup>1</sup>

| Num | Characteristic                           | Symbol             | Min | Max | Unit             |
|-----|------------------------------------------|--------------------|-----|-----|------------------|
| B1  | DSI Input Hold Time                      | t <sub>DSIH</sub>  | 10  | _   | ns               |
| B2  | DSCLK Setup Time                         | tDSCSU             | 15  | _   | ns               |
| В3  | DSCLK Hold Time                          | t <sub>DSCH</sub>  | 10  | _   | ns               |
| B4  | DSO Delay Time                           | tDSOD              | _   | 25  | ns               |
| B5  | DSCLK Cycle Time                         | tDSCCYC            | 2   |     | t <sub>cyc</sub> |
| B6  | CLKOUT Low to FREEZE Asserted/Negated    | t <sub>FRZAN</sub> | _   | 50  | ns               |
| B7  | CLKOUT High to IPIPE1 High Impedance     | t <sub>IPZ</sub>   | _   | 50  | ns               |
| B8  | CLKOUT High to IPIPE1 Valid              | t <sub>IP</sub>    | _   | 50  | ns               |
| В9  | DSCLK Low Time                           | t <sub>DSCLO</sub> | 1   | _   | t <sub>cyc</sub> |
| B10 | IPIPE1 High Impedance to FREEZE Asserted | t <sub>IPFA</sub>  | TBD | _   | t <sub>cyc</sub> |
| B11 | FREEZE Negated to IPIPE[0:1] Active      | t <sub>FRIP</sub>  | TBD | _   | t <sub>cyc</sub> |

NOTES:

<sup>1.</sup> All AC timing is shown with respect to 20%  $\rm V_{DD}$  and 70%  $\rm V_{DD}$  levels unless otherwise noted.



Figure A-13 BDM Serial Communication Timing Diagram



Figure A-14 BDM Freeze Assertion Timing Diagram

M68HC16ZEC20/D **MOTOROLA** 19

16 BDM FRZ TIM

16 BDM SER COM TIM

### Table A-8 ECLK Bus Timing

(V<sub>DD</sub> and V<sub>DDSYN</sub> = 5.0 Vdc  $\pm$  5%, V<sub>SS</sub> = 0 Vdc, T<sub>A</sub> = T<sub>L</sub> to T<sub>H</sub>)<sup>1</sup>

| Num | Characteristic                              | Symbol           | Min | Max | Unit             |
|-----|---------------------------------------------|------------------|-----|-----|------------------|
| E1  | ECLK Low to Address Valid <sup>2</sup>      | t <sub>EAD</sub> | _   | 48  | ns               |
| E2  | ECLK Low to Address Hold                    | tEAH             | 10  | _   | ns               |
| E3  | ECLK Low to CS Valid (CS Delay)             | tECSD            | _   | 120 | ns               |
| E4  | ECLK Low to CS Hold                         | tECSH            | 10  | _   | ns               |
| E5  | CS Negated Width                            | tECSN            | 25  | _   | ns               |
| E6  | Read Data Setup Time                        | tEDSR            | 25  | _   | ns               |
| E7  | Read Data Hold Time                         | tEDHR            | 5   | _   | ns               |
| E8  | ECLK Low to Data High Impedance             | tEDHZ            | _   | 48  | ns               |
| E9  | CS Negated to Data Hold (Read)              | tECDH            | 0   | _   | ns               |
| E10 | CS Negated to Data High Impedance           | tECDZ            | _   | 1   | t <sub>cyc</sub> |
| E11 | ECLK Low to Data Valid (Write)              | tEDDW            | _   | 2   | t <sub>cyc</sub> |
| E12 | ECLK Low to Data Hold (Write)               | tEDHW            | 10  | _   | ns               |
| E13 | Address Access Time (Read) <sup>3</sup>     | tEACC            | 308 | _   | ns               |
| E14 | Chip-Select Access Time (Read) <sup>4</sup> | tEACS            | 236 | _   | ns               |
| E15 | Address Setup Time                          | tEAS             | 1/2 | _   | t <sub>cyc</sub> |

### NOTES:

- All AC timing is shown with respect to 20% V<sub>DD</sub> and 70% V<sub>DD</sub> levels unless otherwise noted.
   When previous bus cycle is not an ECLK cycle, the address may be valid before ECLK goes low.
- 3. Address access time =  $t_{Ecyc} t_{EAD} t_{EDSR}$ .
- 4. Chip select access time = t<sub>Ecyc</sub> t<sub>ECSD</sub> t<sub>EDSR</sub>.



Figure A-15 ECLK Timing Diagram

### Table A-9 QSPI Timing

 $(V_{DD} \text{ and } V_{DDSYN} = 5.0 \text{ Vdc} \pm 5\%, V_{SS} = 0 \text{ Vdc}, T_{A} = T_{L} \text{ to } T_{H}$  , 200 pF load on all QSPI pins)<sup>1</sup>

| Num | Function                                                                 | Symbol                             | Min                                               | Max                       | Unit                                 |
|-----|--------------------------------------------------------------------------|------------------------------------|---------------------------------------------------|---------------------------|--------------------------------------|
| 1   | Operating Frequency Master Slave                                         | f <sub>op</sub>                    | DC<br>DC                                          | 1/4<br>1/4                | f <sub>sys</sub><br>f <sub>sys</sub> |
| 2   | Cycle Time<br>Master<br>Slave                                            | t <sub>qcyc</sub>                  | 4<br>4                                            | 510<br>—                  | t <sub>cyc</sub><br>t <sub>cyc</sub> |
| 3   | Enable Lead Time<br>Master<br>Slave                                      | t <sub>lead</sub>                  | 2<br>2                                            | 128<br>—                  | t <sub>cyc</sub><br>t <sub>cyc</sub> |
| 4   | Enable Lag Time<br>Master<br>Slave                                       | t <sub>lag</sub>                   |                                                   | 1/2<br>—                  | SCK<br>t <sub>cyc</sub>              |
| 5   | Clock (SCK) High or Low Time<br>Master<br>Slave <sup>2</sup>             | t <sub>sw</sub>                    | 2 t <sub>cyc</sub> – 60<br>2 t <sub>cyc</sub> – n | 255 t <sub>cyc</sub><br>— | ns<br>ns                             |
| 6   | Sequential Transfer Delay<br>Master<br>Slave (Does Not Require Deselect) | t <sub>td</sub>                    | 17<br>13                                          | 8192<br>—                 | t <sub>cyc</sub><br>t <sub>cyc</sub> |
| 7   | Data Setup Time (Inputs)<br>Master<br>Slave                              | t <sub>su</sub>                    | 30<br>20                                          | _<br>_                    | ns<br>ns                             |
| 8   | Data Hold Time (Inputs)<br>Master<br>Slave                               | t <sub>hi</sub>                    | 0<br>20                                           |                           | ns<br>ns                             |
| 9   | Slave Access Time                                                        | ta                                 | _                                                 | 1                         | t <sub>cyc</sub>                     |
| 10  | Slave MISO Disable Time                                                  | t <sub>dis</sub>                   | _                                                 | 2                         | t <sub>cyc</sub>                     |
| 11  | Data Valid (after SCK Edge)<br>Master<br>Slave                           | t <sub>V</sub>                     |                                                   | 50<br>50                  | ns<br>ns                             |
| 12  | Data Hold Time (Outputs)<br>Master<br>Slave                              | t <sub>ho</sub>                    | 0<br>0                                            | _<br>_                    | ns<br>ns                             |
| 13  | Rise Time<br>Input<br>Output                                             | t <sub>ri</sub><br>t <sub>ro</sub> | _<br>_                                            | 2<br>30                   | μs<br>ns                             |
| 14  | Fall Time<br>Input<br>Output                                             | t <sub>fi</sub>                    |                                                   | 2<br>30                   | μs<br>ns                             |

M68HC16ZEC20/D **MOTOROLA** 

NOTES:

1. All AC timing is shown with respect to 20%  $V_{DD}$  and 70%  $V_{DD}$  levels unless otherwise noted.

2. For high time, n = External SCK rise time; for low time, n = External SCK fall time.



16 QSPI MAST CPHA0

Figure A-16 QSPI Timing — Master, CPHA = 0



16 QSPI MAST CPHA1

Figure A-17 QSPI Timing — Master, CPHA = 1



16 QSPI SLV CPHA0

Figure A-18 QSPI Timing — Slave, CPHA = 0



16 QSPI SLV CPHA1

Figure A-19 QSPI Timing — Slave, CPHA = 1

M68HC16ZEC20/D MOTOROLA

### Table A-10 ADC Maximum Ratings

| Num | Parameter                                                                                                           | Symbol                             | Min  | Max | Unit |
|-----|---------------------------------------------------------------------------------------------------------------------|------------------------------------|------|-----|------|
| 1   | Analog Supply                                                                                                       | $V_{DDA}$                          | -0.3 | 6.5 | V    |
| 2   | Internal Digital Supply, with reference to V <sub>SSI</sub>                                                         | V <sub>DDI</sub>                   | -0.3 | 6.5 | V    |
| 3   | Reference Supply, with reference to V <sub>SSI</sub>                                                                | V <sub>RH</sub> , V <sub>RL</sub>  | -0.3 | 6.5 | V    |
| 4   | V <sub>SS</sub> Differential Voltage                                                                                | V <sub>SSI</sub> -V <sub>SSA</sub> | -0.1 | 0.1 | V    |
| 5   | V <sub>DD</sub> Differential Voltage                                                                                | V <sub>DDI</sub> –V <sub>DDA</sub> | -6.5 | 6.5 | V    |
| 6   | V <sub>REF</sub> Differential Voltage                                                                               | V <sub>RH</sub> –V <sub>RL</sub>   | -6.5 | 6.5 | V    |
| 7   | V <sub>RH</sub> to V <sub>DDA</sub> Differential Voltage                                                            | V <sub>RH</sub> -V <sub>DDA</sub>  | -6.5 | 6.5 | V    |
| 8   | V <sub>RL</sub> to V <sub>SSA</sub> Differential Voltage                                                            | V <sub>RL</sub> -V <sub>SSA</sub>  | -6.5 | 6.5 | V    |
| 9   | Disruptive Input Current 1,2,3,4,5,6,7 $V_{\mbox{NEGCLAMP}} \cong -0.3 \ V$ $V_{\mbox{POSCLAMP}} \cong 8 \ V$       | I <sub>NA</sub>                    | -500 | 500 | μА   |
| 10  | Positive Overvoltage Current Coupling Ratio <sup>1,5,6,8</sup>                                                      | K <sub>P</sub>                     | 2000 | _   |      |
| 11  | Negative Overvoltage Current Coupling Ratio 1,5,6,8                                                                 | K <sub>N</sub>                     | 500  | _   |      |
| 12  | Maximum Input Current $^{3,4,6}$ $V_{\text{NEGCLAMP}} \cong -0.3 \text{ V}$ $V_{\text{POSCLAMP}} \cong 8 \text{ V}$ | I <sub>MA</sub>                    | -25  | 25  | mA   |

#### NOTES:

- 1. Below disruptive current conditions, a stressed channel will store the maximum conversion value for analog inputs greater than  $V_{RH}$  and the minimum conversion value for inputs less than  $V_{RL}$ . This assumes that  $V_{RH} \leq V_{DDA}$  and  $V_{RL} \geq V_{SSA}$  due to the presence of the sample amplifier. Other channels are not affected by non-disruptive conditions
- 2. Input signals with large slew rates or high frequency noise components cannot be converted accurately. These signals also interfere with conversion of other channels.
- 3. Exceeding limit may cause conversion error on stressed channels and on unstressed channels. Transitions within the limit do not affect device reliability or cause permanent damage.
- 4. Input must be current limited to the value specified. To determine the value of the required current-limiting resistor, calculate resistance values using positive and negative clamp values, then use the larger of the calculated values.
- 5. This parameter is periodically sampled rather than 100% tested.
- 6. Applies to single pin only.
- 7. The values of external system components can change the maximum input current value, and affect operation. A voltage drop may occur across the external source impedances of the adjacent pins, impacting conversions on these adjacent pins. The actual maximum may need to be determined by testing the complete design.
- 8. Current coupling is the ratio of the current induced from overvoltage (positive or negative, through an external series coupling resistor), divided by the current induced on adjacent pins. A voltage drop may occur across the external source impedances of the adjacent pins, impacting conversions on these adjacent pins

### Table A-11 ADC DC Electrical Characteristics (Operating)

 $(V_{SS} = 0 \text{ Vdc}, \text{ADCLK} = 2.1 \text{ MHz}, T_A = T_L \text{ to } T_H)$ 

| Num | Parameter                                                          | Symbol                              | Min                     | Max                     | Unit     |
|-----|--------------------------------------------------------------------|-------------------------------------|-------------------------|-------------------------|----------|
| 1   | Analog Supply <sup>1</sup>                                         | V <sub>DDA</sub>                    | 4.5                     | 5.5                     | V        |
| 2   | Internal Digital Supply <sup>1</sup>                               | V <sub>DDI</sub>                    | 4.5                     | 5.5                     | V        |
| 3   | V <sub>SS</sub> Differential Voltage                               | V <sub>SSI –</sub> V <sub>SSA</sub> | - 1.0                   | 1.0                     | mV       |
| 4   | V <sub>DD</sub> Differential Voltage                               | V <sub>DDI –</sub> V <sub>DDA</sub> | - 1.0                   | 1.0                     | V        |
| 5   | Reference Voltage Low <sup>2,3</sup>                               | V <sub>RL</sub>                     | V <sub>SSA</sub>        | V <sub>DDA</sub> / 2    | V        |
| 6   | Reference Voltage High <sup>2,3</sup>                              | V <sub>RH</sub>                     | V <sub>DDA</sub> / 2    | $V_{DDA}$               | V        |
| 7   | V <sub>REF</sub> Differential Voltage <sup>3</sup>                 | V <sub>RH</sub> – V <sub>RL</sub>   | 4.5                     | 5.5                     | V        |
| 8   | Input Voltage <sup>2</sup>                                         | V <sub>INDC</sub>                   | V <sub>SSA</sub>        | V <sub>DDA</sub>        | V        |
| 9   | Input High, Port ADA                                               | V <sub>IH</sub>                     | 0.7 (V <sub>DDA</sub> ) | V <sub>DDA</sub> + 0.3  | V        |
| 10  | Input Low, Port ADA                                                | V <sub>IL</sub>                     | V <sub>SSA</sub> _ 0.3  | 0.2 (V <sub>DDA</sub> ) | V        |
| 11  | Analog Supply Current Normal Operation <sup>4</sup> Low-power stop | I <sub>DDA</sub>                    |                         | 1.0<br>200              | mA<br>μA |
| 12  | Reference Supply Current                                           | I <sub>REF</sub>                    | _                       | 250                     | μΑ       |
| 13  | Input Current, Off Channel <sup>5</sup>                            | loff                                | _                       | 150                     | nA       |
| 14  | Total Input Capacitance, Not Sampling                              | C <sub>INN</sub>                    | _                       | 10                      | pF       |
| 15  | Total Input Capacitance, Sampling                                  | C <sub>INS</sub>                    |                         | 15                      | pF       |

#### NOTES:

- 1. Refers to operation over full temperature and frequency range.
- 2. To obtain full-scale, full-range results,  $V_{SSA} \le V_{RL} \le V_{INDC} \le V_{RH} \le V_{DDA}$ .

  3. Accuracy tested and guaranteed at  $V_{RH} V_{RL} = 5.0 \text{ V} \pm 5\%$ .

  4. Current measured at maximum system clock frequency with ADC active.

- 5. Maximum leakage occurs at maximum operating temperature. Current decreases by approximately one-half for each 10°C decrease from maximum temperature.

M68HC16ZEC20/D **MOTOROLA** 

### Table A-12 ADC AC Characteristics (Operating)

 $(V_{DD} \text{ and } V_{DDA} = 5.0 \text{ Vdc} \pm 5\%, V_{SS} = 0 \text{ Vdc}, T_A \text{ within operating temperature range})$ 

| Num | Parameter                           | Symbol             | Min  | Max | Unit |
|-----|-------------------------------------|--------------------|------|-----|------|
| 1   | ADC Clock Frequency                 | f <sub>ADCLK</sub> | 0.5  | 2.1 | MHz  |
|     | 8-bit Conversion Time <sup>1</sup>  |                    |      |     |      |
| 2   | f <sub>ADCLK</sub> = 1.0 MHz        | tCONV              | 15.2 | _   | μs   |
|     | f <sub>ADCLK</sub> = 2.1 MHz        |                    | 7.6  |     |      |
|     | 10-bit Conversion Time <sup>1</sup> |                    |      |     |      |
| 3   | f <sub>ADCLK</sub> = 1.0 MHz        | tCONV              | 17.1 | _   | μs   |
|     | f <sub>ADCLK</sub> = 2.1 MHz        |                    | 8.6  |     |      |
| 4   | Stop Recovery Time                  | t <sub>SR</sub>    | _    | 10  | μs   |

#### NOTES:

1. Conversion accuracy varies with f<sub>ADCLK</sub> rate. Reduced conversion accuracy occurs at maximum.

### Table A–13 ADC Conversion Characteristics (Operating)

( $V_{DD}$  and  $V_{DDA}$  = 5.0 Vdc  $\pm$  5%,  $V_{SS}$  = 0 Vdc,  $T_A$  =  $T_L$  to  $T_H$ , 0.5 MHz  $\leq$  f<sub>ADCLK</sub>  $\leq$  1.0 MHz, 2 clock input sample time)

| Num | Parameter                                     | Symbol         | Min  | Typical | Max | Unit   |
|-----|-----------------------------------------------|----------------|------|---------|-----|--------|
| 1   | 8-bit Resolution <sup>1</sup>                 | 1 Count        | _    | 20      | _   | mV     |
| 2   | 8-bit Differential Nonlinearity               | DNL            | -0.5 | _       | 0.5 | Counts |
| 3   | 8-bit Integral Nonlinearity                   | INL            | -1   | _       | 1   | Counts |
| 4   | 8-bit Absolute Error <sup>2</sup>             | AE             | -1   | _       | 1   | Counts |
| 5   | 10-bit Resolution <sup>1</sup>                | 1 Count        | _    | 5       | _   | mV     |
| 6   | 10-bit Differential Nonlinearity <sup>3</sup> | DNL            | -0.5 | _       | 0.5 | Counts |
| 7   | 10-bit Integral Nonlinearity <sup>3</sup>     | INL            | -2.0 | _       | 2.0 | Counts |
| 8   | 10-bit Absolute Error <sup>3,4</sup>          | AE             | -2.5 | _       | 2.5 | Counts |
| 9   | Source Impedance at Input <sup>5</sup>        | R <sub>S</sub> | _    | 20      | _   | kΩ     |

#### NOTES:

- 1. At  $V_{RH} V_{RL} = 5.12$  V, one 10-bit count = 5 mV and one 8-bit count = 20 mV.
- 2. 8-bit absolute error of 1 count (20 mV) includes 1/2 count (10 mV) inherent quantization error and 1/2 count (10 mV) circuit (differential, integral, and offset) error.
- Conversion accuracy varies with f<sub>ADCLK</sub> rate. Reduced conversion accuracy occurs at maximum f<sub>ADCLK</sub>. Assumes that minimum sample time (2 ADC Clocks) is selected.
- 10-bit absolute error of 2.5 counts (12.5 mV) includes 1/2 count (2.5 mV) inherent quantization error and 2 counts (10 mV) circuit (differential, integral, and offset) error.
- 5. Maximum source impedance is application-dependent. Error resulting from pin leakage depends on junction leakage into the pin and on leakage due to charge-sharing with internal capacitance. Error from junction leakage is a function of external source impedance and input leakage current. Expected error in result value due to junction leakage is expressed in voltage (V<sub>ERRJ</sub>):

where  $I_{\mbox{OFF}}$  is a function of operating temperature, as shown in Table A–11.

Charge-sharing leakage is a function of input source impedance, conversion rate, change in voltage between successive conversions, and the size of the decoupling capacitor used. Error levels are best determined empirically. In general, continuous conversion of the same channel may not be compatible with high source impedance.



A - +1/2 COUNT (10 mV) INHERENT QUANTIZATION ERROR

B - CIRCUIT-CONTRIBUTED +10 mV ERROR C - + 20 mV ABSOLUTE ERROR (ONE 8-BIT COUNT)

ADC 8-BIT ACCURACY

Figure A-20 8-Bit ADC Conversion Accuracy



A - +.5 COUNT (2.5 mV) INHERENT QUANTIZATION ERROR

B – CIRCUIT-CONTRIBUTED +10 mV ERROR C – +12.5 mV ABSOLUTE ERROR (2.5 10-BIT COUNTS)

ADC 10-BIT ACCURACY

Figure A-21 10-Bit ADC Conversion Accuracy

M68HC16ZEC20/D MOTOROLA

Motorola reserves the right to make changes without further notice to any products herein. Motorola makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Motorola assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters can and do vary in different specifically disclaims any and all liability, including winout limitation consequential of inclodental damages. Typical parameters can and do vary in different applications. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. Motorola does not convey any license under its patent rights nor the rights of others. Motorola products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Motorola product could create a situation where personal injury or death may occur. Should Buyer purchase or use Motorola products for any such unintended or unauthorized application, Buyer shall indemnify and hold Motorola and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Motorola was pedigent regarding the design or manufacture of the part. unintended or unauthorized use, even if such claim alleges that Motorola was negligent regarding the design or manufacture of the part. 

MOTOROLA is a registered trademark of Motorola, Inc. Motorola, Inc. is an Equal Opportunity/Affirmative Action Employer.

#### How to reach us:

USA/EUROPE: Motorola Literature Distribution;

P.O. Box 20912; Phoenix, Arizona 85036. 1-800-441-2447

MFAX: RMFAX0@email.sps.mot.com - TOUCHTONE (602) 244-6609

INTERNET: http://Design-NET.com JAPAN: Nippon Motorola Ltd.; Tatsumi-SPD-JLDC, Toshikatsu Otsuki,

6F Seibu-Butsuryu-Center, 3-14-2 Tatsumi Koto-Ku, Tokyo 135, Japan. 03-3521-8315 HONG KONG: Motorola Semiconductors H.K. Ltd.; 8B Tai Ping Industrial Park,

51 Ting Kok Road, Tai Po, N.T., Hong Kong. 852-26629298





## MC68HC16Z1

# Technical Supplement

# 25.17 MHz Electrical Characteristics

Devices in the M68HC16 Modular Microcontroller Family are built up from a selection of standard functional modules. Published electrical characteristics for MC68HC16Z1 devices are based on a16.78 MHz system clock. New products that operate at clock frequencies of 25.17 MHz are now available. This supplement consists of a new electrical characteristics appendix (Appendix A) that supplements those published in the *MC68HC16Z1 User's Manual* (MC68HC16Z1UM/AD).

The supplement contains the following updated specifications:

| Γá | able                                          | Page |
|----|-----------------------------------------------|------|
|    | Maximum Ratings                               | 2    |
|    | Typical Ratings                               | 3    |
|    | Thermal Characteristics                       | 3    |
|    | Clock Control Timing                          | 4    |
|    | DC Characteristics                            | 5    |
|    | AC Timing                                     | 7    |
|    | Background Debugging Mode Timing              | 18   |
|    | ECLK Bus Timing                               | 19   |
|    | QSPI Timing                                   | 20   |
|    | ADC Maximum Ratings                           | 23   |
|    | ADC DC Electrical Characteristics (Operating) | 24   |
|    | ADC AC Characteristics (Operating)            | 24   |
|    | ADC Conversion Characteristics (Operating)    | 25   |

Table A-1 Maximum Ratings

| Num | Rating                                                                                                   | Symbol           | Value                                       | Unit |
|-----|----------------------------------------------------------------------------------------------------------|------------------|---------------------------------------------|------|
| 1   | Supply Voltage <sup>1, 2, 3</sup>                                                                        | $V_{DD}$         | - 0.3 to + 6.5                              | V    |
| 2   | Input Voltage 1, 2, 3, 4, 5,7                                                                            | V <sub>IN</sub>  | - 0.3 to + 6.5                              | V    |
| 3   | Instantaneous Maximum Current Single Pin Limit (all pins) <sup>1, 3, 5, 6</sup>                          | ID               | 25                                          | mA   |
| 4   | Operating Maximum Current  Digital Input Disruptive Current <sup>3, 5, 6, 7, 8</sup> VNEGCLMAP ≅ − 0.3 V | liD              | – 500 to 500                                | μΑ   |
| 5   | VPOSCLAMP ≅ VDD + 0.3  Operating Temperature Range "C" Suffix "V" Suffix "M" Suffix                      | TA               | TL to TH - 40 to 85 - 40 to 105 - 40 to 125 | °C   |
| 6   | Storage Temperature Range                                                                                | T <sub>stg</sub> | - 55 to 150                                 | °C   |

#### NOTES:

- 1. Permanent damage can occur if maximum ratings are exceeded. Exposure to voltages or currents in excess of recommended values affects device reliability. Device modules may not operate normally while being exposed to electrical extremes.
- 2. Although sections of the device contain circuitry to protect against damage from high static voltages or electrical fields, take normal precautions to avoid exposure to voltages higher than maximum-rated voltages.
- 3. This parameter is periodically sampled rather than 100% tested.
- 4. All pins except TSC.
- 5. Input must be current limited to the value specified. To determine the value of the required current-limiting resistor, calculate resistance values for positive and negative clamp voltages, then use the larger of the two values.
- 6. Power supply must maintain regulation within operating V<sub>DD</sub> range during instantaneous and operating maximum current.
- 7. All functional non-supply pins are internally clamped to  $V_{SS}$ . All functional pins except EXTAL and XFC are internally clamped to  $V_{DD}$ .
- 8. Total input current for all digital input-only and all digital input/output pins must not exceed 10 mA. Exceeding this limit can cause disruption of normal operation.

Table A-2 Typical Ratings

| Num | Rating                                                                                                                                                   | Symbol             | Value                   | Unit                 |
|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|-------------------------|----------------------|
| 1   | Supply Voltage                                                                                                                                           | V <sub>DD</sub>    | 5.0                     | V                    |
| 2   | Operating Temperature                                                                                                                                    | T <sub>A</sub>     | 25                      | °C                   |
| 3   | V <sub>DD</sub> Supply Current<br>RUN<br>LPSTOP, VCO off<br>LPSTOP, External clock, max f <sub>sys</sub>                                                 | I <sub>DD</sub>    | 113<br>125<br>3.75      | mA<br>μA<br>mA       |
| 4   | Clock Synthesizer Operating Voltage                                                                                                                      | V <sub>DDSYN</sub> | 5.0                     | V                    |
| 5   | V <sub>DDSYN</sub> Supply Current VCO on, maximum f <sub>sys</sub> External Clock, maximum f <sub>sys</sub> LPSTOP, VCO off V <sub>DD</sub> powered down | IDDSYN             | 1.0<br>5.0<br>100<br>50 | mA<br>mA<br>μA<br>μA |
| 6   | RAM Standby Voltage                                                                                                                                      | V <sub>SB</sub>    | 3.0                     | V                    |
| 7   | RAM Standby Current Normal RAM operation Standby operation                                                                                               | ISB                | 7.0<br>40               | μΑ<br>μΑ             |
| 8   | Power Dissipation                                                                                                                                        | P <sub>D</sub>     | 570                     | mW                   |

### Table A-3 Thermal Characteristics

| Num | Characteristic                                                                              | Symbol | Value    | Unit |
|-----|---------------------------------------------------------------------------------------------|--------|----------|------|
| 1   | Thermal Resistance <sup>1</sup> Plastic 132-Pin Surface Mount Plastic 144-Pin Surface Mount | ΘЈА    | 38<br>49 | °C/W |

### NOTES:

1. The average chip-junction temperature (TJ) in C can be obtained from (1):

$$T_J = T_A + (P_D \cdot \Theta_{JA})$$

where:

T<sub>A</sub>= Ambient Temperature, °C

Θ<sub>JA</sub>= Package Thermal Resistance, Junction-to-Ambient, °C/W

 $P_D = P_{INT} + P_{I/O}$ 

 $P_{INT}$ =  $I_{DD} \times V_{DD}$ , Watts — Chip Internal Power

P<sub>I/O</sub>= Power Dissipation on Input and Output Pins — User Determined

For most applications  $P_{I/O} < P_{INT}$  and can be neglected. An approximate relationship between  $P_D$  and  $T_J$  (if  $P_{I/O}$  is neglected) is (2):

$$P_D = K + (T_J + 273^{\circ}C)$$

Solving equations (1) and (2) for K gives (3):

$$\mathsf{K} = \mathsf{P}_\mathsf{D} + (\mathsf{T}_\mathsf{A} + 273^\circ \mathsf{C}) + \Theta_\mathsf{JA} \times \mathsf{P}_\mathsf{D^2}$$

Where K is a constant pertaining to the particular part. K can be determined from equation (3) by measuring PD (at equilibrium) for a known TA. Using this value of K, the values of PD and TJ can be obtained by solving equations (1) and (2) iteratively for any value of TA.

M68HC16ZEC25/D MOTOROLA

### Table A-4 Clock Control Timing

 $(V_{DD} \text{ and } V_{DDSYN} = 5.0 \text{ Vdc} \pm 5\%, V_{SS} = 0 \text{ Vdc}, T_{A} = T_{L} \text{ to } T_{H}, \text{ Stable External Reference})^{1}$ 

| Num | Characteristic                                                                          | Symbol            | Minimum           | Maximum                                         | Unit |
|-----|-----------------------------------------------------------------------------------------|-------------------|-------------------|-------------------------------------------------|------|
| 1   | PLL Reference Frequency Range                                                           | f <sub>ref</sub>  | 25                | 50                                              | kHz  |
| 2   | System Frequency <sup>2</sup> On-Chip PLL System Frequency External Clock Operation     | f <sub>sys</sub>  | dc<br>0.131<br>dc | 25.17<br>25.17<br>25.17                         | MHz  |
| 3   | PLL Lock Time <sup>3,5,6,7</sup>                                                        | t <sub>IpII</sub> | _                 | 20                                              | ms   |
| 4   | VCO Frequency <sup>4</sup>                                                              | f <sub>VCO</sub>  | _                 | 2 (f <sub>sys</sub> max)                        | MHz  |
| 5   | Limp Mode Clock Frequency SYNCR X bit = 0 SYNCR X bit = 1                               | f <sub>limp</sub> |                   | f <sub>sys</sub> max /2<br>f <sub>sys</sub> max | MHz  |
| 6   | CLKOUT Jitter <sup>5,6,7,8</sup> Short term (5 μs interval) Long term (500 μs interval) | J <sub>clk</sub>  | -1.0<br>-0.5      | 1.0<br>0.5                                      | %    |

#### NOTES:

- 1. Tested with a 32.768 kHz reference.
- 2. All internal registers retain data at 0 Hz.
- 3. Assumes that stable V<sub>DDSYN</sub> is applied, and that the crystal oscillator is stable. Lock time is measured from the time V<sub>DD</sub> and V<sub>DDSYN</sub> are valid until RESET is released. This specification also applies to the period required for PLL lock after changing the W and Y frequency control bits in the synthesizer control register (SYNCR) while the PLL is running, and to the period required for the clock to lock after LPSTOP.
- 4. Internal VCO frequency (f<sub>VCO</sub>) is determined by SYNCR W and Y bit values.

The SYNCR X bit controls a divide-by-two circuit that is not in the synthesizer feedback loop.

When X = 0, the divider is enabled, and  $f_{SYS} = f_{VCO} \div 4$ .

When X = 1, the divider is disabled, and  $f_{SYS} = f_{VCO} \div 2$ .

X must equal one when operating at maximum specified f<sub>sys</sub>.

- 5. This parameter is periodically sampled rather than 100% tested.
- 6. Assumes that a low-leakage external filter network is used to condition clock synthesizer input voltage. Total external resistance from the XFC pin due to external leakage must be greater than 15 M  $\Omega$  to guarantee this specification. Filter network geometry can vary depending upon operating environment.
- 7. Proper layout procedures must be followed to achieve specifications.
- 8. Jitter is the average deviation from the programmed frequency measured over the specified interval at maximum f<sub>sys</sub>. Measurements are made with the device powered by filtered supplies and clocked by a stable external clock signal. Noise injected into the PLL circuitry via V<sub>DDSYN</sub> and V<sub>SS</sub> and variation in crystal oscillator frequency increase the J<sub>clk</sub> percentage for a given interval. When jitter is a critical constraint on control system operation, this parameter should be measured during functional testing of the final system.

# **Table A-5 DC Characteristics**

(V<sub>DD</sub> and V<sub>DDSYN</sub> = 5.0 Vdc  $\pm$  5%, V<sub>SS</sub> = 0 Vdc, T<sub>A</sub> = T<sub>L</sub> to T<sub>H</sub> )

| Num | Characteristic                                                                                                                                                                                                                                                | Symbol             | Min                    | Max                    | Unit                 |
|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|------------------------|------------------------|----------------------|
| 1   | Input High Voltage                                                                                                                                                                                                                                            | V <sub>IH</sub>    | 0.7 (V <sub>DD</sub> ) | V <sub>DD</sub> + 0.3  | V                    |
| 2   | Input Fight Voltage                                                                                                                                                                                                                                           | VIH                | V <sub>SS</sub> – 0.3  | 0.2 (V <sub>DD</sub> ) | V                    |
| 3   | Input Hysteresis <sup>1, 2</sup>                                                                                                                                                                                                                              | VHYS               | 0.5                    |                        | V                    |
|     |                                                                                                                                                                                                                                                               | *1113              | 0.0                    |                        | -                    |
| 4   | Input Leakage Current <sup>3,16</sup> V <sub>in</sub> = V <sub>DD</sub> or V <sub>SS</sub>                                                                                                                                                                    | l <sub>in</sub>    | - 2.5                  | 2.5                    | μΑ                   |
| 5   | High Impedance (Off-State) Leakage Current <sup>4,16</sup><br>V <sub>in</sub> = V <sub>DD</sub> or V <sub>SS</sub>                                                                                                                                            | loz                | - 2.5                  | 2.5                    | μА                   |
| 6   | CMOS Output High Voltage <sup>5,6,16</sup> $I_{OH}$ = -10.0 $\mu$ A                                                                                                                                                                                           | V <sub>ОН</sub>    | V <sub>DD</sub> – 0.2  | _                      | V                    |
| 7   | CMOS Output Low Voltage $^{6,16}$ I <sub>OL</sub> = 10.0 $\mu$ A                                                                                                                                                                                              | V <sub>OL</sub>    | 1                      | 0.2                    | V                    |
| 8   | Output High Voltage <sup>5,6,16</sup> $I_{OH} = -0.8 \text{ mA}$                                                                                                                                                                                              | Voн                | V <sub>DD</sub> -0.8   | _                      | V                    |
| 9   | Output Low Voltage <sup>7,16</sup> $I_{OL} = 1.6 \text{ mA}$ $I_{OL} = 5.3 \text{ mA}$ $I_{OL} = 12 \text{ mA}$                                                                                                                                               | V <sub>OL</sub>    |                        | 0.4<br>0.4<br>0.4      | V                    |
| 10  | Three State Control Input High Voltage                                                                                                                                                                                                                        | VIHTSC             | 1.6 (V <sub>DD</sub> ) | 9.1                    | V                    |
| 11  | Data Bus Mode Select Pull-up Current <sup>8,9</sup> $V_{in} = V_{IL}$ $V_{in} = V_{IH}$                                                                                                                                                                       | I <sub>MSP</sub>   | _<br>_15               | –120<br>—              | μА                   |
| 12  | V <sub>DD</sub> Supply Current <sup>10,11, 12</sup> Run LPSTOP, crystal reference, VCO Off (STSIM = 0) LPSTOP, external clock input frequency = maximum f <sub>sys</sub>                                                                                      | I <sub>DD</sub>    | _<br>_<br>_            | 140<br>350<br>5        | mA<br>μA<br>μA       |
| 13  | Clock Synthesizer Operating Voltage                                                                                                                                                                                                                           | V <sub>DDSYN</sub> | 4.75                   | 5.25                   | V                    |
| 14  | V <sub>DDSYN</sub> Supply Current <sup>6,12</sup> Crystal reference, VCO on, maximum f <sub>sys</sub> External clock input, maximum f <sub>sys</sub> Crystal reference, LPSTOP, VCO off (STSIM = 0) Crystal reference, V <sub>DD</sub> powered down           | I <sub>DDSYN</sub> | _<br>_<br>_<br>_       | 2<br>7<br>150<br>100   | mA<br>mA<br>μA<br>μA |
| 15  | RAM Standby Voltage <sup>13</sup> Specified V <sub>DD</sub> applied V <sub>DD</sub> = V <sub>SS</sub>                                                                                                                                                         | V <sub>SB</sub>    | 0.0<br>3.0             | 5.25<br>5.25           | V                    |
| 16  | $\label{eq:current} \begin{array}{lll} \text{RAM Standby Current}^{10} & & & & & & \\ & \text{Normal RAM operation}^{14} & & & & & & \\ & \text{Transient condition} & & & & & & \\ & \text{Standby operation}^{13} & & & & & & \\ & & & & & & & \\ & & & & $ | I <sub>SB</sub>    |                        | 10<br>3<br>50          | μΑ<br>mA<br>μΑ       |
| 17  | Power Dissipation <sup>15, 16</sup>                                                                                                                                                                                                                           | PD                 | _                      | 766                    | mW                   |
| 18  | Input Capacitance <sup>2, 16</sup> All input-only pins except ADC pins All input/output pins                                                                                                                                                                  | C <sub>in</sub>    | _<br>_                 | 10<br>20               | pF                   |

M68HC16ZEC25/D MOTOROLA

### Table A-5 DC Characteristics (Continued)

 $(V_{DD} \text{ and } V_{DDSYN} = 5.0 \text{ Vdc} \pm 5\%, V_{SS} = 0 \text{ Vdc}, T_A = T_L \text{ to } T_H)$ 

| Num | Characteristic                                                                                                                                    | Symbol | Min | Max                     | Unit |
|-----|---------------------------------------------------------------------------------------------------------------------------------------------------|--------|-----|-------------------------|------|
| 19  | Load Capacitance <sup>16</sup> Group 1 I/O Pins, CLKOUT, FREEZE/QUOT, IPIPE0 Group 2 I/O Pins and CSBOOT, BG/CS Group 3 I/O Pins Group 4 I/O Pins | CL     |     | 90<br>100<br>130<br>200 | pF   |

#### NOTES:

1. Applies to:

Port ADA[7:0] — AN[7:0]

Port E[7:4] — SIZ[1:0],  $\overline{AS}$ ,  $\overline{DS}$ 

Port F[7:0] — IRQ[7:1], MODCLK

Port GP[7:0] — IC4/OC5/OC1, IC[3:1], OC[4:1]/OC1

Port QS[7:0] — TXD, PCS[3:1], PCS0/SS, SCK, MOSI, MISO

BKPT/DSCLK, DSI/IPIPE1, PAI, PCLK, RESET, RXD, TSC

EXTAL (when PLL enabled)

- 2. This parameter is periodically sampled rather than 100% tested.
- 3. Applies to all input-only pins except ADC pins.
- 4. Applies to all input/output and output pins
- 5. Does not apply to HALT and RESET because they are open drain pins. Does not apply to Port QS[7:0] (TXD, PCS[3:1], PCS0/SS, SCK, MOSI, MISO) in wired-OR mode.
- 6. Applies to Group 1, 2, 4 input/output and all output pins
- 7. Applies to Group 1, 2, 3, 4 input/output pins, BG/CS, CLKOUT, CSBOOT, FREEZE/QUOT, and IPIPE0
- 8. Applies to DATA[15:0]
- 9. Use of an active pulldown device is recommended.
- 10. Total operating current is the sum of the appropriate I<sub>DD</sub>, I<sub>DDSYN</sub>, and I<sub>SB</sub> values, plus I<sub>DDA</sub>. I<sub>DD</sub> values include supply currents for device modules powered by V<sub>DDE</sub> and V<sub>DDI</sub> pins.
- 11. Current measured at maximum system clock frequency, all modules active.
- 12. Tested with a 32.768 kHz crystal reference.
- 13. The SRAM module will not switch into standby mode as long as  $V_{SB}$  does not exceed  $V_{DD}$  by more than 0.5 volts. The SRAM array cannot be accessed while the module is in standby mode.
- 14. When V<sub>SB</sub> is more than 0.3 V greater than V<sub>DD</sub>, current flows between the V<sub>STBY</sub> and V<sub>DD</sub> pins, which causes standby current to increase toward the maximum transient condition specification. System noise on the V<sub>DD</sub> and V<sub>STBY</sub> pin can contribute to this condition.
- 15. Power dissipation measured at specified system clock frequency, all modules active. Power dissipation can be calculated using the expression:

 $P_D = Maximum V_{DD} (I_{DD} + I_{DDSYN} + I_{SB}) + Maximum V_{DDA} (I_{DDA})$ 

I<sub>DD</sub> includes supply currents for all device modules powered by V<sub>DDE</sub> and V<sub>DDI</sub> pins.

16. Input-Only Pins: EXTAL, TSC, BKPT/DSCLK, PAI, PCLK, RXD

Output-Only Pins:  $\overline{\text{CSBOOT}}$ ,  $\overline{\text{BG/CS1}}$ , CLKOUT, FREEZE/QUOT, DS0/IPIPE0, PWMA, PWMB Input/Output Pins:

Group 1: Port GP[7:0] — IC4/OC5/OC1, IC[3:1], OC[4:1]/OC1

DATA[15:0], DSI/IPIPE1

Group 2: Port C[6:0] — ADDR[22:19]/CS[9:6], FC[2:0]/CS[5:3]

Port E[7:0] — SIZ[1:0],  $\overline{AS}$ ,  $\overline{DS}$ ,  $\overline{AVEC}$ ,  $\overline{DSACK[1:0]}$ 

Port  $F[7:0] \rightarrow \overline{IRQ[7:1]}$ , MODCLK

Port QS[7:3] — TXD, PCS[3:1], PCS0/SS, ADDR23/CS10/ECLK

ADDR[18:0], R/W, BERR, BR/CS0, BGACK/CS2

Group 3: HALT, RESET

Group 4: MISO, MOSI, SCK

# Table A-6 AC Timing

(V<sub>DD</sub> and V<sub>DDSYN</sub> = 5.0 Vdc  $\pm$  5%, V<sub>SS</sub> = 0 Vdc, T<sub>A</sub> = T<sub>L</sub> to T<sub>H</sub>)<sup>1</sup>

| Num    | Characteristic                                               | Symbol            | Min                   | Max    | Unit |
|--------|--------------------------------------------------------------|-------------------|-----------------------|--------|------|
| F1     | Frequency of Operation <sup>2</sup>                          | f                 | 4 (f <sub>ref</sub> ) | 25.166 | MHz  |
| 1      | Clock Period                                                 | t <sub>cyc</sub>  | 39.7                  | _      | ns   |
| 1A     | ECLK Period                                                  | t <sub>Ecyc</sub> | 318                   | _      | ns   |
| 1B     | External Clock Input Period <sup>3</sup>                     | t <sub>Xcyc</sub> | 39.7                  | _      | ns   |
| 2, 3   | Clock Pulse Width                                            | t <sub>CW</sub>   | 15                    | _      | ns   |
| 2A, 3A | ECLK Pulse Width                                             | tECW              | 155                   | _      | ns   |
| 2B, 3B | External Clock Input High/Low Time <sup>3</sup>              | tXCHL             | 19.8                  | _      | ns   |
| 4, 5   | CLKOUT Rise and Fall Time                                    | tCrf              | _                     | 5      | ns   |
| 4A, 5A | Rise and Fall Time (All Outputs except CLKOUT)               | t <sub>rf</sub>   | _                     | 8      | ns   |
| 4B, 5B | External Clock Input Rise and Fall Time <sup>4</sup>         | tXCrf             | _                     | 4      | ns   |
| 6      | Clock High to ADDR, FC, SIZE Valid                           | tCHAV             | 0                     | 19     | ns   |
| 7      | Clock High to ADDR, Data, FC, SIZE, High Impedance           | tCHAZx            | 0                     | 39     | ns   |
| 8      | Clock High to ADDR, FC, SIZE, Invalid                        | tCHAZn            | 0                     | _      | ns   |
| 9      | Clock Low to AS, DS, CS Asserted                             | tCLSA             | 2                     | 19     | ns   |
| 9A     | AS to DS or CS Asserted (Read) <sup>5</sup>                  | tSTSA             | -10                   | 15     | ns   |
| 11     | ADDR, FC, SIZE Valid to AS, CS, (and DS Read) Asserted       | t <sub>AVSA</sub> | 8                     | _      | ns   |
| 12     | Clock Low to AS, DS, CS Negated                              | tCLSN             | 2                     | 19     | ns   |
| 13     | AS, DS, CS Negated to ADDR, FC SIZE Invalid (Address Hold)   | tSNAI             | 8                     | _      | ns   |
| 14     | AS, CS (and DS Read) Width Asserted                          | tswa              | 65                    | _      | ns   |
| 14A    | DS, CS Width Asserted (Write)                                | tswaw             | 25                    | _      | ns   |
| 14B    | AS, CS (and DS Read) Width Asserted (Fast Cycle)             | tswdw             | 22                    | _      | ns   |
| 15     | AS, DS, CS Width Negated <sup>6</sup>                        | tsN               | 22                    | _      | ns   |
| 16     | Clock High to AS, DS, R/W High Impedance                     | tCHSZ             | _                     | 39     | ns   |
| 17     | AS, DS, CS Negated to R/W High                               | tSNRN             | 10                    | _      | ns   |
| 18     | Clock High to R/W High                                       | tCHRH             | 0                     | 19     | ns   |
| 20     | Clock High to R/W Low                                        | tCHRL             | 0                     | 19     | ns   |
| 21     | R/W High to AS, CS Asserted                                  | t <sub>RAAA</sub> | 10                    | _      | ns   |
| 22     | R/W Low to DS, CS Asserted (Write)                           | tRASA             | 40                    | _      | ns   |
| 23     | Clock High to Data Out Valid                                 | tCHDO             | _                     | 19     | ns   |
| 24     | Data Out Valid to Negating Edge of AS, CS (Fast Write Cycle) | tDVASN            | 7                     | _      | ns   |
| 25     | DS, CS Negated to Data Out Invalid (Data Out Hold)           | tsndoi            | 5                     | _      | ns   |
| 26     | Data Out Valid to DS, CS Asserted (Write)                    | t <sub>DVSA</sub> | 8                     | _      | ns   |

M68HC16ZEC25/D MOTOROLA 7

# Table A-6 AC Timing (Continued)

(V<sub>DD</sub> and V<sub>DDSYN</sub> = 5.0 Vdc  $\pm$  5%, V<sub>SS</sub> = 0 Vdc, T<sub>A</sub> = T<sub>L</sub> to T<sub>H</sub>)<sup>1</sup>

| Num | Characteristic                                                        | Symbol             | Min | Max | Unit             |
|-----|-----------------------------------------------------------------------|--------------------|-----|-----|------------------|
| 27  | Data In Valid to Clock Low (Data Setup)                               | tDICL              | 5   | _   | ns               |
| 27A | Late BERR, HALT Asserted to Clock Low (Setup Time)                    | t <sub>BELCL</sub> | 10  | _   | ns               |
| 28  | AS, DS Negated to DSACK[1:0], BERR, HALT, AVEC Negated                | tSNDN              | 0   | 50  | ns               |
| 29  | DS, CS Negated to Data In Invalid (Data In Hold) <sup>7</sup>         | tsndi              | 0   | _   | ns               |
| 29A | DS, CS Negated to Data In High Impedance <sup>7, 8</sup>              | tshdi              | _   | 45  | ns               |
| 30  | CLKOUT Low to Data In Invalid (Fast Cycle Hold) <sup>7</sup>          | tCLDI              | 8   | _   | ns               |
| 30A | CLKOUT Low to Data In High Impedance <sup>7</sup>                     | tCLDH              | _   | 60  | ns               |
| 31  | DSACK[1:0] Asserted to Data In Valid <sup>9</sup>                     | tDADI              | _   | 35  | ns               |
| 33  | Clock Low to BG Asserted/Negated                                      | tCLBAN             | _   | 19  | ns               |
| 35  | BR Asserted to BG Asserted <sup>10</sup>                              | t <sub>BRAGA</sub> | 1   | _   | t <sub>cyc</sub> |
| 37  | BGACK Asserted to BG Negated                                          | tGAGN              | 1   | 2   | t <sub>cyc</sub> |
| 39  | BG Width Negated                                                      | tGH                | 2   | _   | t <sub>cyc</sub> |
| 39A | BG Width Asserted                                                     | t <sub>GA</sub>    | 1   | _   | t <sub>cyc</sub> |
| 46  | R/W Width Asserted (Write or Read)                                    | t <sub>RWA</sub>   | 90  | _   | ns               |
| 46A | R/W Width Asserted (Fast Write or Read Cycle)                         | tRWAS              | 55  | _   | ns               |
| 47A | Asynchronous Input Setup Time BR, BGACK, DSACK[1:0], BERR, AVEC, HALT | t <sub>AIST</sub>  | 5   | _   | ns               |
| 47B | Asynchronous Input Hold Time                                          | tAIHT              | 10  | _   | ns               |
| 48  | DSACK[1:0] Asserted to BERR, HALT Asserted <sup>11</sup>              | t <sub>DABA</sub>  | _   | 27  | ns               |
| 53  | Data Out Hold from Clock High                                         | t <sub>DOCH</sub>  | 0   | _   | ns               |
| 54  | Clock High to Data Out High Impedance                                 | tCHDH              | _   | 23  | ns               |
| 55  | R/W Asserted to Data Bus Impedance Change                             | tRADC              | 25  | _   | ns               |
| 70  | Clock Low to Data Bus Driven (Show Cycle)                             | tSCLDD             | 0   | 19  | ns               |
| 71  | Data Setup Time to Clock Low (Show Cycle)                             | tsclds             | 8   | _   | ns               |
| 72  | Data Hold from Clock Low (Show Cycle)                                 | tSCLDH             | 8   | _   | ns               |
| 73  | BKPT Input Setup Time                                                 | t <sub>BKST</sub>  | 10  | _   | ns               |
| 74  | BKPT Input Hold Time                                                  | t <sub>BKHT</sub>  | 10  | _   | ns               |
| 75  | Mode Select Setup Time (DATA[15:0], MODCLK, BKPT)                     | t <sub>MSS</sub>   | 20  | _   | t <sub>cyc</sub> |
| 76  | Mode Select Hold Time (DATA[15:0], MODCLK, BKPT)                      | tMSH               | 0   | _   | ns               |
| 77  | RESET Assertion Time <sup>12</sup>                                    | tRSTA              | 4   | _   | t <sub>cyc</sub> |
| 78  | RESET Rise Time <sup>13,14</sup>                                      | tRSTR              |     | 10  | t <sub>cyc</sub> |

## Table A-6 AC Timing (Continued)

 $(V_{DD} \text{ and } V_{DDSYN} = 5.0 \text{ Vdc} \pm 5\%, V_{SS} = 0 \text{ Vdc}, T_A = T_L \text{ to } T_H)^1$ 

| Num | Characteristic                                                             | Symbol             | Min | Max | Unit |
|-----|----------------------------------------------------------------------------|--------------------|-----|-----|------|
| 100 | CLKOUT High to Phase 1 Asserted <sup>15</sup>                              | tCHP1A             | 3   | 34  | ns   |
| 101 | CLKOUT High to Phase 2 Asserted <sup>15</sup>                              | tCHP2A             | 3   | 34  | ns   |
| 102 | Phase 1 Valid to $\overline{AS}$ or $\overline{DS}$ Asserted <sup>15</sup> | t <sub>P1VSA</sub> | 9   | 1   | ns   |
| 103 | Phase 2 Valid to $\overline{AS}$ or $\overline{DS}$ Asserted <sup>15</sup> | t <sub>P2VSN</sub> | 9   | 1   | ns   |
| 104 | AS or DS Valid to Phase 1 Negated <sup>15</sup>                            | tSAP1N             | 9   |     | ns   |
| 105 | AS or DS Negated to Phase 2 Negated <sup>15</sup>                          | t <sub>SNP2N</sub> | 9   |     | ns   |

#### NOTES:

- 1. All AC timing is shown with respect to 20% V<sub>DD</sub> and 70% V<sub>DD</sub> levels unless otherwise noted.
- 2. Minimum system clock frequency is four times the crystal frequency, subject to specified limits.
- 3. When an external clock is used, minimum high and low times are based on a 50% duty cycle. The minimum allowable t<sub>Xcyc</sub> period is reduced when the duty cycle of the external clock varies. The relationship between external clock input duty cycle and minimum t<sub>Xcyc</sub> is expressed:

Minimum  $t_{XCVC}$  period = minimum  $t_{XCHL}$  / (50% – external clock input duty cycle tolerance).

- 4. Parameters for an external clock signal applied while the internal PLL is disabled (MODCLK pin held low during reset). Does not pertain to an external VCO reference applied while the PLL is enabled (MODCLK pin held high during reset). When the PLL is enabled, the clock synthesizer detects successive transitions of the reference signal. If transitions occur within the correct clock period, rise/fall times and duty cycle are not critical.
- 5. Specification 9A is the worst-case skew between  $\overline{AS}$  and  $\overline{DS}$  or  $\overline{CS}$ . The amount of skew depends on the relative loading of these signals. When loads are kept within specified limits, skew will not cause  $\overline{AS}$  and  $\overline{DS}$  to fall outside the limits shown in specification 9.
- 6. If multiple chip selects are used,  $\overline{CS}$  width negated (specification 15) applies to the time from the negation of a heavily loaded chip select to the assertion of a lightly loaded chip select. The  $\overline{CS}$  width negated specification between multiple chip selects does not apply to chip selects being used for synchronous ECLK cycles.
- 7. Hold times are specified with respect to  $\overline{DS}$  or  $\overline{CS}$  on asynchronous reads and with respect to CLKOUT on fast cycle reads. The user is free to use either hold time.
- 8. Maximum value is equal to  $(t_{\mbox{\scriptsize CYC}}/2)$  + 25 ns.
- 9. If the asynchronous setup time (specification 47A) requirements are satisfied, the DSACK[1:0] low to data setup time (specification 31) and DSACK[1:0] low to BERR low setup time (specification 48) can be ignored. The data must only satisfy the data-in to clock low setup time (specification 27) for the following clock cycle. BERR must satisfy only the late BERR low to clock low setup time (specification 27A) for the following clock cycle.
- 10. To ensure coherency during every operand transfer, BG is not asserted in response to BR until after all cycles of the current operand transfer are complete.
- 11. In the absence of DSACK[1:0], BERR is an asynchronous input using the asynchronous setup time (specification 47A).
- 12. After external RESET negation is detected, a short transition period (approximately 2 t<sub>cyc</sub>) elapses, then the SIM drives RESET low for 512 tcyc.
- 13. External assertion of the RESET input can overlap internally-generated resets. To insure that an external reset is recognized in all cases, RESET must be asserted for at least 590 CLKOUT cycles.
- 14. External logic must pull RESET high during this period in order for normal MCU operation to begin.
- 15. Eight pipeline states are multiplexed into IPIPE[1:0]. The multiplexed signals have two phases.
- 16.Address access time =  $(2.5 + WS) t_{CYC} t_{CHAV} t_{DICL}$

Chip select access time =  $(2 + WS) t_{Cyc} - t_{CLSA} - t_{DICL}$ 

Where: WS = number of wait states. When fast termination is used (2 clock bus) WS = -1.



NOTE: TIMING SHOWN WITH RESPECT TO 20% AND 70%  $\mathrm{V}_{\mathrm{DD}}$ 

16 CLKOUT TIM

Figure A-1 CLKOUT Output Timing Diagram



NOTE: TIMING SHOWN WITH RESPECT TO 20% AND 70%  $\rm V_{DD}$  PULSE WIDTH SHOWN WITH RESPECT TO 50%  $\rm V_{DD}$ 

16 EXT CLK INPUT TIM

Figure A-2 External Clock Input Timing Diagram



NOTE: TIMING SHOWN WITH RESPECT TO 20% AND 70%  $\ensuremath{V_{DD}}$ 

16 ECLK OUTPUT TIM

Figure A-3 ECLK Output Timing Diagram



16 RD CYC TIM

Figure A-4 Read Cycle Timing Diagram



16 WR CYC TIM

Figure A-5 Write Cycle Timing Diagram



16 FAST RD CYC TIM

Figure A-6 Fast Termination Read Cycle Timing Diagram



16 FAST WR CYC TIM

Figure A-7 Fast Termination Write Cycle Timing Diagram



Figure A-8 Bus Arbitration Timing Diagram — Active Bus Case



Figure A-9 Bus Arbitration Timing Diagram — Idle Bus Case



NOTE:

Show cycles can stretch during clock phase S42 when bus accesses take longer than two cycles due to IMB module wait-state insertion.

16 SHW CYC TIM

Figure A-10 Show Cycle Timing Diagram



16 CHIP SEL TIM

Figure A-11 Chip-Select Timing Diagram



Figure A-12 Reset and Mode Select Timing Diagram

# Table A-7 Background Debugging Mode Timing

 $(V_{DD} \text{ and } V_{DDSYN} = 5.0 \text{ Vdc} \pm 5\%, V_{SS} = 0 \text{ Vdc}, T_A = T_L \text{ to } T_H)^1$ 

| Num | Characteristic                           | Symbol             | Min | Max | Unit             |
|-----|------------------------------------------|--------------------|-----|-----|------------------|
| В0  | DSI Input Setup Time                     | tDSISU             | 10  | _   | ns               |
| B1  | DSI Input Hold Time                      | tDSIH              | 5   | _   | ns               |
| B2  | DSCLK Setup Time                         | tDSCSU             | 10  | _   | ns               |
| В3  | DSCLK Hold Time                          | tDSCH              | 5   | _   | ns               |
| B4  | DSO Delay Time                           | tDSOD              | _   | 20  | ns               |
| B5  | DSCLK Cycle Time                         | tDSCCYC            | 2   | _   | t <sub>cyc</sub> |
| B6  | CLKOUT High to FREEZE Asserted/Negated   | t <sub>FRZAN</sub> | _   | 20  | ns               |
| B7  | CLKOUT High to IPIPE1 High Impedance     | t <sub>IPZ</sub>   | _   | 20  | ns               |
| B8  | CLKOUT High to IPIPE1 Valid              | t <sub>IP</sub>    | _   | 20  | ns               |
| В9  | DSCLK Low Time                           | tDSCLO             | 1   | _   | t <sub>cyc</sub> |
| B10 | IPIPE1 High Impedance to FREEZE Asserted | tIPFA              | TBD | _   | t <sub>cyc</sub> |
| B11 | FREEZE Negated to IPIPE[0:1] Active      | tFRIP              | TBD | _   | t <sub>cyc</sub> |

NOTES:

<sup>1.</sup> All AC timing is shown with respect to 20%  $V_{\mbox{\scriptsize DD}}$  and 70%  $V_{\mbox{\scriptsize DD}}$  levels unless otherwise noted.



Figure A-13 BDM Serial Communication Timing Diagram





16 BDM FRZ TIM

Figure A-14 BDM Freeze Assertion Timing Diagram

# Table A-8 ECLK Bus Timing

 $(V_{DD} \text{ and } V_{DDSYN} = 5.0 \text{ Vdc} \pm 5\%, V_{SS} = 0 \text{ Vdc}, T_A = T_L \text{ to } T_H)^1$ 

| Num | Characteristic                              | Symbol            | Min                 | Max | Unit             |
|-----|---------------------------------------------|-------------------|---------------------|-----|------------------|
| E1  | ECLK Low to Address Valid <sup>2</sup>      | t <sub>EAD</sub>  | _                   | 40  | ns               |
| E2  | ECLK Low to Address Hold                    | tEAH              | 10                  | _   | ns               |
| E3  | ECLK Low to CS Valid (CS Delay)             | tECSD             | _                   | 100 | ns               |
| E4  | ECLK Low to CS Hold                         | tECSH             | 10                  | _   | ns               |
| E5  | CS Negated Width                            | tECSN             | 20                  | _   | ns               |
| E6  | Read Data Setup Time                        | tEDSR             | 25                  |     | ns               |
| E7  | Read Data Hold Time                         | tEDHR             | 5                   | _   | ns               |
| E8  | ECLK Low to Data High Impedance             | t <sub>EDHZ</sub> | _                   | 40  | ns               |
| E9  | CS Negated to Data Hold (Read)              | tECDH             | 0                   | _   | ns               |
| E10 | CS Negated to Data High Impedance           | tECDZ             | _                   | 1   | t <sub>cyc</sub> |
| E11 | ECLK Low to Data Valid (Write)              | t <sub>EDDW</sub> | _                   | 2   | t <sub>cyc</sub> |
| E12 | ECLK Low to Data Hold (Write)               | tEDHW             | t <sub>EDHW</sub> 5 |     | ns               |
| E13 | Address Access Time (Read) <sup>3</sup>     | t <sub>EACC</sub> | 255                 | _   | ns               |
| E14 | Chip-Select Access Time (Read) <sup>4</sup> | tEACS             | 195                 | _   | ns               |
| E15 | Address Setup Time                          | t <sub>EAS</sub>  | _                   | 1/2 | t <sub>cyc</sub> |

### NOTES:

- 1. All AC timing is shown with respect to 20%  $V_{\mbox{\scriptsize DD}}$  and 70%  $V_{\mbox{\scriptsize DD}}$  levels unless otherwise noted.
- 2. When previous bus cycle is not an ECLK cycle, the address may be valid before ECLK goes low.
- 3. Address access time =  $t_{Ecyc} t_{EAD} t_{EDSR}$ .
- 4. Chip select access time =  $t_{Ecyc} t_{ECSD} t_{EDSR}$ .



Figure A-15 ECLK Timing Diagram

# Table A-9 QSPI Timing

 $(V_{DD} \text{ and } V_{DDSYN} = 5.0 \text{ Vdc} \pm 5\%, V_{SS} = 0 \text{ Vdc}, T_{A} = T_{L} \text{ to } T_{H}$  , 200 pF load on all QSPI pins) <sup>1</sup>

| Num | Function                                                                 | Symbol                             | Min                                               | Max                       | Unit                                             |
|-----|--------------------------------------------------------------------------|------------------------------------|---------------------------------------------------|---------------------------|--------------------------------------------------|
| 1   | Operating Frequency<br>Master<br>Slave                                   | f <sub>op</sub>                    | DC<br>DC                                          | 1/4<br>1/4                | System Clock Frequency<br>System Clock Frequency |
| 2   | Cycle Time<br>Master<br>Slave                                            | t <sub>qcyc</sub>                  | 4<br>4                                            | 510<br>—                  | t <sub>cyc</sub><br>t <sub>cyc</sub>             |
| 3   | Enable Lead Time<br>Master<br>Slave                                      | t <sub>lead</sub>                  | 2<br>2                                            | 128<br>—                  | t <sub>cyc</sub><br>t <sub>cyc</sub>             |
| 4   | Enable Lag Time<br>Master<br>Slave                                       | t <sub>lag</sub>                   |                                                   | 1/2<br>—                  | SCK<br>t <sub>cyc</sub>                          |
| 5   | Clock (SCK) High or Low Time<br>Master<br>Slave <sup>2</sup>             | t <sub>SW</sub>                    | 2 t <sub>cyc</sub> – 30<br>2 t <sub>cyc</sub> – n | 255 t <sub>cyc</sub><br>— | ns<br>ns                                         |
| 6   | Sequential Transfer Delay<br>Master<br>Slave (Does Not Require Deselect) | t <sub>td</sub>                    | 17<br>13                                          | 8192<br>—                 | t <sub>cyc</sub><br>t <sub>cyc</sub>             |
| 7   | Data Setup Time (Inputs)<br>Master<br>Slave                              | t <sub>Su</sub>                    | 20<br>20                                          |                           | ns<br>ns                                         |
| 8   | Data Hold Time (Inputs)<br>Master<br>Slave                               | <sup>t</sup> hi                    | 0<br>20                                           |                           | ns<br>ns                                         |
| 9   | Slave Access Time                                                        | ta                                 | _                                                 | 1                         | t <sub>cyc</sub>                                 |
| 10  | Slave MISO Disable Time                                                  | t <sub>dis</sub>                   | _                                                 | 2                         | t <sub>cyc</sub>                                 |
| 11  | Data Valid (after SCK Edge)<br>Master<br>Slave                           | t <sub>V</sub>                     |                                                   | 50<br>50                  | ns<br>ns                                         |
| 12  | Data Hold Time (Outputs)<br>Master<br>Slave                              | t <sub>ho</sub>                    | 0<br>0                                            |                           | ns<br>ns                                         |
| 13  | Rise Time<br>Input<br>Output                                             | t <sub>ri</sub><br>t <sub>ro</sub> | _                                                 | 2<br>30                   | μs<br>ns                                         |
| 14  | Fall Time Input Output                                                   | t <sub>fi</sub><br>t <sub>fo</sub> | _                                                 | 2<br>30                   | μs<br>ns                                         |

NOTES:

<sup>1.</sup> All AC timing is shown with respect to 20%  $V_{DD}$  and 70%  $V_{DD}$  levels unless otherwise noted.

<sup>2.</sup> For high time, n = External SCK rise time; for low time, n = External SCK fall time.



16 QSPI MAST CPHA0

Figure A-16 QSPI Timing — Master, CPHA = 0



Figure A-17 QSPI Timing — Master, CPHA = 1

**MOTOROLA** M68HC16ZEC25/D

21

16 QSPI MAST CPHA1



Figure A–18 QSPI Timing — Slave, CPHA = 0

16 QSPI SLV CPHA0



Figure A-19 QSPI Timing — Slave, CPHA = 1

MOTOROLA M68HC16ZEC25/D

16 QSPI SLV CPHA1

### Table A-10 ADC Maximum Ratings

| Num | Parameter                                                         | Symbol                             | Min  | Max | Unit |
|-----|-------------------------------------------------------------------|------------------------------------|------|-----|------|
| 1   | Analog Supply                                                     | $V_{DDA}$                          | -0.3 | 6.5 | V    |
| 2   | Internal Digital Supply, with reference to V <sub>SSI</sub>       | V <sub>DDI</sub>                   | -0.3 | 6.5 | V    |
| 3   | Reference Supply, with reference to V <sub>SSI</sub>              | $V_{RH}, V_{RL}$                   | -0.3 | 6.5 | V    |
| 4   | V <sub>SS</sub> Differential Voltage                              | V <sub>SSI</sub> _V <sub>SSA</sub> | -0.1 | 0.1 | V    |
| 5   | V <sub>DD</sub> Differential Voltage                              | V <sub>DDI</sub> _V <sub>DDA</sub> | -6.5 | 6.5 | V    |
| 6   | V <sub>REF</sub> Differential Voltage                             | V <sub>RH</sub> _V <sub>RL</sub>   | -6.5 | 6.5 | V    |
| 7   | V <sub>RH</sub> to V <sub>DDA</sub> Differential Voltage          | V <sub>RH</sub> _V <sub>DDA</sub>  | -6.5 | 6.5 | V    |
| 8   | V <sub>RL</sub> to V <sub>SSA</sub> Differential Voltage          | V <sub>RL</sub> _V <sub>SSA</sub>  | -6.5 | 6.5 | V    |
|     | Disruptive Input Current <sup>1,2,3,4,5,6,7</sup>                 |                                    |      |     |      |
| 9   | V <sub>NEGCLAMP</sub> ≅-0.3 V                                     | I <sub>NA</sub>                    | -500 | 500 | μΑ   |
|     | V <sub>POSCLAMP</sub> ≅ 8 V                                       |                                    |      |     |      |
| 10  | Positive Overvoltage Current Coupling Ratio <sup>1, 5, 6, 8</sup> | K <sub>P</sub>                     | 2000 | _   | _    |
| 11  | Negative Overvoltage Current Coupling Ratio <sup>1, 5, 6, 8</sup> | K <sub>N</sub>                     | 500  | _   |      |
|     | Maximum Input Current <sup>3, 4, 6</sup>                          |                                    |      |     |      |
| 12  | V <sub>NEGCLAMP</sub> ≅-0.3 V                                     | I <sub>MA</sub>                    | -25  | 25  | mA   |
|     | $V_{POSCLAMP} \cong 8 \text{ V}$                                  |                                    |      |     |      |

#### NOTES:

- 1. Below disruptive current conditions, a stressed channel will store the maximum conversion value for analog inputs greater than  $V_{RH}$  and the minimum conversion value for inputs less than  $V_{RL}$ . This assumes that  $V_{RH} \leq V_{DDA}$  and  $V_{RL} \geq V_{SSA}$  due to the presence of the sample amplifier. Other channels are not affected by non-disruptive conditions
- 2. Input signals with large slew rates or high frequency noise components cannot be converted accurately. These signals also interfere with conversion of other channels.
- 3. Exceeding limit may cause conversion error on stressed channels and on unstressed channels. Transitions within the limit do not affect device reliability or cause permanent damage.
- 4. Input must be current limited to the value specified. To determine the value of the required current-limiting resistor, calculate resistance values using positive and negative clamp values, then use the larger of the calculated values.
- 5. This parameter is periodically sampled rather than 100% tested.
- 6. Applies to single pin only.
- 7. The values of external system components can change the maximum input current value, and affect operation. A voltage drop may occur across the external source impedances of the adjacent pins, impacting conversions on these adjacent pins. The actual maximum may need to be determined by testing the complete design.
- 8. Current coupling is the ratio of the current induced from overvoltage (positive or negative, through an external series coupling resistor), divided by the current induced on adjacent pins. A voltage drop may occur across the external source impedances of the adjacent pins, impacting conversions on these adjacent pins

### Table A-11 ADC DC Electrical Characteristics (Operating)

 $(V_{SS} = 0 \text{ Vdc}, \text{ADCLK} = 2.1 \text{ MHz}, T_A = T_L \text{ to } T_H)$ 

| Num | Parameter                                                           | Symbol                              | Min                     | Max                     | Unit     |
|-----|---------------------------------------------------------------------|-------------------------------------|-------------------------|-------------------------|----------|
| 1   | Analog Supply <sup>1</sup>                                          | $V_{DDA}$                           | 4.5                     | 5.5                     | V        |
| 2   | Internal Digital Supply <sup>1</sup>                                | $V_{DDI}$                           | 4.5                     | 5.5                     | V        |
| 3   | V <sub>SS</sub> Differential Voltage                                | V <sub>SSI</sub> – V <sub>SSA</sub> | - 1.0                   | 1.0                     | mV       |
| 4   | V <sub>DD</sub> Differential Voltage                                | V <sub>DDI</sub> – V <sub>DDA</sub> | - 1.0                   | 1.0                     | V        |
| 5   | Reference Voltage Low <sup>2, 3</sup>                               | V <sub>RL</sub>                     | V <sub>SSA</sub>        | V <sub>DDA</sub> / 2    | V        |
| 6   | Reference Voltage High <sup>2, 3</sup>                              | V <sub>RH</sub>                     | V <sub>DDA</sub> / 2    | $V_{DDA}$               | V        |
| 7   | V <sub>REF</sub> Differential Voltage <sup>3</sup>                  | V <sub>RH</sub> – V <sub>RL</sub>   | 4.5                     | 5.5                     | V        |
| 8   | Input Voltage <sup>2</sup>                                          | V <sub>INDC</sub>                   | V <sub>SSA</sub>        | $V_{DDA}$               | V        |
| 9   | Input High, Port ADA                                                | V <sub>IH</sub>                     | 0.7 (V <sub>DDA</sub> ) | V <sub>DDA</sub> + 0.3  | V        |
| 10  | Input Low, Port ADA                                                 | V <sub>IL</sub>                     | V <sub>SSA</sub> _ 0.3  | 0.2 (V <sub>DDA</sub> ) | V        |
| 11  | Analog Supply Current  Normal Operation <sup>4</sup> Low-power stop | I <sub>DDA</sub>                    |                         | 1.0<br>200              | mA<br>μA |
| 12  | Reference Supply Current                                            | I <sub>REF</sub>                    | _                       | 250                     | μΑ       |
| 13  | Input Current, Off Channel <sup>5</sup>                             | l <sub>OFF</sub>                    | _                       | 150                     | nA       |
| 14  | Total Input Capacitance, Not Sampling                               | C <sub>INN</sub>                    | _                       | 10                      | pF       |
| 15  | Total Input Capacitance, Sampling                                   | C <sub>INS</sub>                    | _                       | 15                      | pF       |

#### NOTES:

- 1. Refers to operation over full temperature and frequency range.
- 2. To obtain full-scale, full-range results,  $V_{SSA} \le V_{RL} \le V_{INDC} \le V_{RH} \le V_{DDA}$ .
- 3. Accuracy tested and guaranteed at  $V_{RH}-V_{RL}$  = 5.0 V  $\pm\,5\%$  .
- 4. Current measured at maximum system clock frequency with ADC active.
- 5. Maximum leakage occurs at maximum operating temperature. Current decreases by approximately one-half for each 10°C decrease from maximum temperature.

### Table A-12 ADC AC Characteristics (Operating)

 $(V_{DD} \text{ and } V_{DDA} = 5.0 \text{ Vdc} \pm 5\%, V_{SS} = 0 \text{ Vdc}, T_A \text{ within operating temperature range})$ 

| Num | Parameter                                                                                       | Symbol             | Min         | Max | Unit |
|-----|-------------------------------------------------------------------------------------------------|--------------------|-------------|-----|------|
| 1   | ADC Clock Frequency                                                                             | f <sub>adclk</sub> | 0.5         | 2.1 | MHz  |
| 2   | 8-bit Conversion Time <sup>1</sup> F <sub>ADCLK</sub> = 1.0 MHz  F <sub>ADCLK</sub> = 2.1 MHz   | t <sub>conv</sub>  | 15.2<br>7.6 | _   | μs   |
| 3   | 10-bit Conversion Time <sup>1</sup> $F_{ADCLK} = 1.0 \text{ MHz}$ $F_{ADCLK} = 2.1 \text{ MHz}$ | t <sub>conv</sub>  | 17.1<br>8.6 | _   | μs   |
| 4   | Stop Recovery Time                                                                              | t <sub>sr</sub>    | _           | 10  | μs   |

NOTES:

1. Conversion accuracy varies with  $f_{\mbox{\scriptsize adclK}}$  rate. Reduced conversion accuracy occurs at maximum.

### Table A-13 ADC Conversion Characteristics (Operating)

(V<sub>DD</sub> and V<sub>DDA</sub> = 5.0 Vdc  $\pm$  5%, V<sub>SS</sub> = 0 Vdc, T<sub>A</sub> = T<sub>L</sub> to T<sub>H</sub>,

 $0.5 \text{ MHz} \le f_{\text{adclk}} \le 1.0 \text{ MHz}, 2 \text{ clock input sample time})$ 

| Num | Parameter                                     | Symbol         | Min  | Тур | Max | Unit   |
|-----|-----------------------------------------------|----------------|------|-----|-----|--------|
| 1   | 8-bit Resolution <sup>1</sup>                 | 1 Count        | _    | 20  | _   | mV     |
| 2   | 8-bit Differential Nonlinearity               | DNL            | -0.5 | _   | 0.5 | Counts |
| 3   | 8-bit Integral Nonlinearity                   | INL            | -1   | _   | 1   | Counts |
| 4   | 8-bit Absolute Error <sup>2</sup>             | AE             | -1   | _   | 1   | Counts |
| 5   | 10-bit Resolution <sup>1</sup>                | 1 Count        | _    | 5   | _   | mV     |
| 6   | 10-bit Differential Nonlinearity <sup>3</sup> | DNL            | -0.5 | _   | 0.5 | Counts |
| 7   | 10-bit Integral Nonlinearity <sup>3</sup>     | INL            | -2.0 | _   | 2.0 | Counts |
| 8   | 10-bit Absolute Error <sup>3, 4</sup>         | AE             | -2.5 | _   | 2.5 | Counts |
| 9   | Source Impedance at Input <sup>5</sup>        | R <sub>S</sub> | _    | 20  | _   | kΩ     |

#### NOTES:

- 1. At  $V_{RH} V_{RL} = 5.12 \text{ V}$ , one 10-bit count = 5 mV and one 8-bit count = 20 mV.
- 2. 8-bit absolute error of 1 count (20 mV) includes 1/2 count (10 mV) inherent quantization error and 1/2 count (10 mV) circuit (differential, integral, and offset) error.
- Conversion accuracy varies with f<sub>adclk</sub> rate. Reduced conversion accuracy occurs at maximum F<sub>AD-CLK</sub>. Assumes that minimum sample time (2 ADC Clocks) is selected.
- 4. 10-bit absolute error of 2.5 counts (12.5 mV) includes 1/2 count (2.5 mV) inherent quantization error and 2 counts (10 mV) circuit (differential, integral, and offset) error.
- 5. Maximum source impedance is application-dependent. Error resulting from pin leakage depends on junction leakage into the pin and on leakage due to charge-sharing with internal capacitance.
  Error from junction leakage is a function of external source impedance and input leakage current. In the following expression, expected error in result value due to junction leakage (V<sub>erri</sub>) is expressed:

where I<sub>OFF</sub> is a function of operating temperature, as shown in table A-11.

Charge-sharing leakage is a function of input source impedance, conversion rate, change in voltage between successive conversions, and the size of the decoupling capacitor used. Error levels are best determined empirically. In general, continuous conversion of the same channel may not be compatible with high source impedance.



A - +1/2 COUNT (10 mV) INHERENT QUANTIZATION ERROR

B - CIRCUIT-CONTRIBUTED +10 mV ERROR C - + 20 mV ABSOLUTE ERROR (ONE 8-BIT COUNT)

ADC 8-BIT ACCURACY

Figure A-20 8-Bit ADC Conversion Accuracy



A - +.5 COUNT (2.5 mV) INHERENT QUANTIZATION ERROR

B – CIRCUIT-CONTRIBUTED +10 mV ERROR C – +12.5 mV ABSOLUTE ERROR (2.5 10-BIT COUNTS)

ADC 10-BIT ACCURACY

Figure A-21 10-Bit ADC Conversion Accuracy

## **NOTES**

Motorola reserves the right to make changes without further notice to any products herein. Motorola makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Motorola assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters can and do vary in different applications. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. Motorola does not convey any license under its patent rights nor the rights of others. Motorola products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Motorola product could create a situation where personal injury or death may occur. Should Buyer purchase or use Motorola products for any such unintended or unauthorized application, Buyer shall indemnify and hold Motorola and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Motorola was negligent regarding the design or manufacture of the part. 

Motorola, Inc. Motorola, Inc. is an Equal Opportunity/Affirmative Action Employer.

#### How to reach us:

USA/EUROPE: Motorola Literature Distribution;

P.O. Box 20912; Phoenix, Arizona 85036. 1-800-441-2447

MFAX: RMFAX0@email.sps.mot.com - TOUCHTONE (602) 244-6609

INTERNET: http://Design-NET.com JAPAN: Nippon Motorola Ltd.; Tatsumi-SPD-JLDC, Toshikatsu Otsuki,

6F Seibu-Butsuryu-Center, 3-14-2 Tatsumi Koto-Ku, Tokyo 135, Japan. 03-3521-8315 HONG KONG: Motorola Semiconductors H.K. Ltd.; 8B Tai Ping Industrial Park,

51 Ting Kok Road, Tai Po, N.T., Hong Kong. 852-26629298

