# MC68HC05RC9 MC68HC05RC18 **General Release Specification** November 12, 1997 # **General Release Specifiation** Motorola reserves the right to make changes without further notice to any products herein to improve reliability, function or design. Motorola does not assume any liability arising out of the application or use of any product or circuit described herein; neither does it convey any license under its patent rights nor the rights of others. Motorola products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Motorola product could create a situation where personal injury or death may occur. Should Buyer purchase or use Motorola products for any such unintended or unauthorized application, Buyer shall indemnify and hold Motorola and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Motorola was negligent regarding the design or manufacture of the part. General Release Specification MC68HC05RC18 - Rev. 1.0 # **List of Sections** | Section 1. General Description | |---------------------------------------------------| | Section 2. Memory | | Section 3. Central Processing Unit | | Section 4. Interrupts | | Section 5. Resets | | Section 6. Parallel Input/Output (I/O) | | Section 7. Low-Power Modes | | Section 8. Core Timer 63 | | Section 9. Carrier Modulator Transmitter (CMT) 69 | | Section 10. Instruction Set 87 | | Section 11. Electrical Specifications 105 | | Section 12. Mechanical Specifications 113 | | Section 13. Ordering Information | | Appendix A. MC68HC05RC9 | MC68HC05RC18 - Rev. 2.0 General Release Specification # List of Sections # **Table of Contents** # **Section 1. General Description** | 1.1 | Contents | | | | |-------|-------------------------------------|--|--|--| | 1.2 | Introduction | | | | | 1.3 | Features | | | | | 1.4 | Mask Options | | | | | 1.5 | Signal Description | | | | | 1.5.1 | V <sub>DD</sub> and V <sub>SS</sub> | | | | | 1.5.2 | IRQ (Maskable Interrupt Request) | | | | | 1.5.3 | OSC1 and OSC2 | | | | | 1.5.4 | RESET | | | | | 1.5.5 | <u>LPRST</u> | | | | | 1.5.6 | IRO26 | | | | | 1.5.7 | PA0–PA727 | | | | | 1.5.8 | PB0–PB727 | | | | | 1.5.9 | PC0–PC3 (PC4–PC7)27 | | | | | | | | | | | | Section 2. Memory | | | | | 2.1 | Contents | | | | | 2.2 | Introduction | | | | | 2.3 | Memory Map | | | | | 2.3.1 | ROM | | | | | 2.3.2 | ROM Security | | | | | 2.3.3 | RAM33 | | | | MC68HC05RC18 — Rev. 2.0 General Release Specification | | Section 3. Central Processing Unit | |-------------------------------|-----------------------------------------------------------------------------| | 3.1 | Contents | | 3.2 | Introduction | | 3.3 | Accumulator (A) | | 3.4 | Index Register (X) | | 3.5 | Condition Code Register (CCR) | | 3.6 | Stack Pointer (SP)38 | | 3.7 | Program Counter (PC) | | | Section 4. Interrupts | | 4.1 | Contents | | 4.2 | Introduction | | 4.3 | CPU Interrupt Processing | | 4.4 | Reset Interrupt Sequence41 | | 4.5 | Software Interrupt (SWI)41 | | 4.6 | Hardware Interrupts | | 4.6.1 | External Interrupt (IRQ/Port B Keyscan) | | 4.6.2<br>4.6.3 | External Interrupt Timing44 Carrier Modulator Transmitter Interrupt (CMT)45 | | 4.7 | Core Timer Interrupt | | | Section 5. Resets | | 5.1 | Contents | | 5.2 | Introduction | | 5.3 | External Reset (RESET) | | 5.4 | Low-Power External Reset (LPRST)50 | | 5.5 | Internal Resets | | 5.5.1 | Power-On Reset (POR) | | 5.5.2<br>5.5.3 | Computer Operating Properly Reset (COPR) | | General Release Specification | MC68HC05RC18 — Rev. 2.0 | | | Section 6. Parallel Input/Output (I/O) | |-------------------------|------------------------------------------------| | 6.1 | Contents | | 6.2 | Introduction | | 6.3 | Port A | | 6.4 | Port B | | 6.5 | Port C | | 6.6 | Input/Output Programming | | | Section 7. Low-Power Modes | | 7.1 | Contents | | 7.2 | Introduction | | 7.3 | Stop Mode | | 7.4 | Stop Recovery | | 7.5 | Wait Mode61 | | 7.6 | Low-Power Reset | | | Section 8. Core Timer | | 8.1 | Contents | | 8.2 | Introduction | | 8.3 | Core Timer Control and Status Register | | 8.4 | Core Timer Counter Register | | 8.5 | Computer Operating Properly (COP) Reset | | 8.6 | Timer During Wait Mode68 | | | Section 9. Carrier Modulator Transmitter (CMT) | | 9.1 | Contents | | 9.2 | Introduction69 | | 9.3 | Overview70 | | MC68HC05RC18 — Rev. 2.0 | General Release Specification | # **Table of Contents** | 9.4 | Carrier Generator | |--------|----------------------------------| | 9.4.1 | Time Counter | | 9.4.2 | Carrier Generator Data Registers | | | (CHR1, CLR1, CHR2, and CLR2) | | 9.5 | Modulator | | 9.5.1 | Time Mode | | 9.5.2 | FSK Mode | | 9.5.3 | Extended Space Operation | | 9.5.4 | Modulator Period Data Registers | | | (MDR1, MDR2, and MDR3) | | 9.6 | Wait Mode Operation | | 9.7 | Stop Mode Operation | | | | | | Continu 40 Instruction Cot | | | Section 10. Instruction Set | | 10.1 | Contents | | 10.2 | Introduction | | 10.3 | Addressing Modes | | 10.3.1 | Inherent89 | | 10.3.2 | Immediate | | 10.3.3 | Direct89 | | 10.3.4 | Extended | | 10.3.5 | Indexed, No Offset90 | | 10.3.6 | Indexed, 8-Bit Offset | | 10.3.7 | Indexed,16-Bit Offset | | 10.3.8 | Relative | | 10.4 | Instruction Types91 | | 10.4.1 | Register/Memory Instructions | | 10.4.2 | | | 10.4.3 | · | | 10.4.4 | Bit Manipulation Instructions | | 10.4.5 | Control Instructions | | 10.5 | Instruction Set Summary | | | | General Release Specification MC68HC05RC18 — Rev. 2.0 | Section 11. Electrical Specifications | | | | |---------------------------------------|-------------------------------------------------------------------|--|--| | 11.1 | Contents | | | | 11.2 | Introduction | | | | 11.3 | Maximum Ratings106 | | | | 11.4 | Operating Temperature Range107 | | | | 11.5 | Thermal Characteristics | | | | 11.6 | DC Electrical Characteristics (5.0 Vdc)108 | | | | 11.7 | DC Electrical Characteristics (2.2 Vdc)109 | | | | 11.8 | Control Timing (2.2 Vdc to 5.0 Vdc) | | | | | Section 12. Mechanical Specifications | | | | 12.1 | Contents | | | | | | | | | 12.2 | Introduction | | | | 12.3 | 28-Pin Plastic Dual-In-Line Package (Case 710-02) | | | | 12.4 | 28-Pin Small Outline Integrated Circuit Package (Case 751F-04)114 | | | | 12.5 | 44-Pin Plastic Leaded Chip Carrier | | | | | Package (Case 777-02)115 | | | | | Section 13. Ordering Information | | | | 13.1 | Contents | | | | 13.2 | Introduction | | | | 13.3 | MCU Ordering Forms | | | | 13.4 | Application Program Media118 | | | | 13.5 | ROM Program Verification | | | | 13.6 | ROM Verification Units (RVUs)120 | | | | 13.7 | MC Order Numbers | | | # **Table of Contents** # Appendix A. MC68HC05RC9 | A.1 | Contents | .12 | |-----|--------------|------| | A.2 | Introduction | .121 | | A.3 | Memory Map | .121 | # **List of Figures** | Figure | Title | Page | |-------------------------|-----------------------------------------------|------------------| | 1-1 | MC68HC05RC18 Block Diagram | | | 1-2 | 28-Pin DIP Pinout | | | 1-3 | 28-Pin SOIC Pinout | | | 1-4 | 44-Pin PLCC Pinout | | | 1-5 | Crystal Connections | 24 | | 1-6 | 2-Pin Ceramic Resonator Connections | 25 | | 1-7 | 3-Pin Ceramic Resonator Connections | 25 | | 1-8 | External Clock Source Connections | 26 | | 2-1 | MC68HC05RC18 Memory Map | 30 | | 2-2 | I/O Registers | | | 3-1 | Programming Model | | | 3-2 | Stacking Order | | | 4-1 | Interrupt Processing Flowchart | 42 | | 4-2 | IRQ Function Block Diagram | | | 5-1 | Reset Block Diagram | 48 | | 5-2 | Reset and POR Timing Diagram | 49 | | 5-3 | COP Watchdog Timer Location | | | 6-1 | Port B Pullup Options | 56 | | 6-2 | I/O Circuitry | | | 7-1 | Stop Recovery Timing Diagram | 60 | | 7-2 | Stop/Wait Flowchart | 62 | | 8-1 | Core Timer Block Diagram | 64 | | 8-2 | Core Timer Control and Status Register (CTCSF | | | MC68HC05RC18 — Rev. 2.0 | General Relea | se Specification | # List of Figures | Figure | Title | Page | |--------|-----------------------------------------------------|------| | 8-3 | Timer Counter Register (CTCR) | 67 | | 9-1 | Carrier Modulator Transmitter Module Block Diagram. | 71 | | 9-2 | Carrier Generator Block Diagram | 72 | | 9-3 | Carrier Data Register (CHR1, CLR1, CHR2, and CLR2 | )74 | | 9-4 | Modulator Block Diagram | 77 | | 9-5 | CMT Operation in Time Mode | 78 | | 9-6 | Extended Space Operation | 80 | | 9-7 | Modulator Control and Status Register (MCSR) | 81 | | 9-8 | Modulator Data Registers (MDR1, MDR2, and MDR3) | 84 | | 11-1 | Maximum Supply Current versus Internal | | | | Clock Frequency | 110 | | A-1 | MC68HC05RC9 Memory Map | 122 | # **List of Tables** | Table | Title | Page | |------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------| | 4-1 | Vector Address for Interrupts and Reset | 41 | | 5-1 | COP Watchdog Timer Recommendations | 52 | | 6-1 | I/O Pin Functions | 58 | | 8-1 | RTI and COP Rates at 4.096-MHz Oscillator | 66 | | 10-1<br>10-2<br>10-3<br>10-4<br>10-5<br>10-6<br>10-7 | Register/Memory Instructions. Read-Modify-Write Instructions Jump and Branch Instructions Bit Manipulation Instructions Control Instructions Instruction Set Summary Opcode Map. | 93<br>95<br>96<br>97 | | 13-1 | MC Order Numbers | 120 | # List of Tables # Section 1. General Description # 1.1 Contents | 1.2 | Introduction | |---------|-------------------------------------| | 1.3 | Features | | 1.4 | Mask Options | | 1.5 | Signal Description21 | | 1.5.1 | V <sub>DD</sub> and V <sub>SS</sub> | | 1.5.2 | IRQ (Maskable Interrupt Request)23 | | 1.5.3 | OSC1 and OSC223 | | 1.5.3.1 | Crystal Resonator | | 1.5.3.2 | Ceramic Resonator | | 1.5.3.3 | External Clock Signal | | 1.5.4 | RESET | | 1.5.5 | <u>LPRST</u> | | 1.5.6 | IRO26 | | 1.5.7 | PA0-PA727 | | 1.5.8 | PB0–PB727 | | 1.5.9 | PC0–PC3 (PC4–PC7)27 | ## 1.2 Introduction The MC68HC05RC18 is a general-purpose, low-cost addition to the M68HC05 Family of microcontroller units (MCUs) and is suitable for remote control applications. It contains the HC05 central processing unit (CPU) core, including the 14-stage core timer with real-time interrupt (RTI) and computer operating properly (COP) watchdog systems. Onchip peripherals include a carrier modulator transmitter (CMT). The 16-Kbyte memory map has 15,936 bytes of user ROM and 352 bytes of RAM. There are 20 input-output (I/O) lines (eight having keyscan logic and pullups) and a low-power reset pin. The MC68HC05RC18 is available in a 28-pin small outline integrated circuit (SOIC) package, a 29-pin dual-in-line package (DIP), or a 44-pin plastic leaded chip carrier (PLCC). Four additional I/O lines are available for bond out in higher pin count packages. #### 1.3 Features Features of the MC68HC05RC18 include: - Low Cost - HC05 Core - 28-Pin SOIC, 28-Pin DIP, or 44-Pin PLCC Packages - On-Chip Oscillator with Crystal/Ceramic Resonator - 4.2-MHz Maximum Oscillator Frequency at 2.2 to 5.0 Volt Supply - Fully Static Operation - 15,936 Bytes of User ROM - 64 Bytes of Burn-In ROM - 352 Bytes of On-Chip RAM - 14-Stage Core Timer with Real-Time Interrupt (RTI) and Computer Operating Properly (COP) Watchdog Circuits - Carrier Modulator Transmitter (CMT) Supporting Baseband, Pulse Length Modulator (PLM), and Frequency Shift Keying (FSK) Protocols General Release Specification MC68HC05RC18 - Rev. 2.0 - Low-Power Reset Pin - 20 Bidirectional Input/Output (I/O) Lines (Four Additional I/O Lines Available for Bond Out in Higher Pin Count Packages) - Mask Programmable Interrupts and Pullups on Eight Port Pins (PB0–PB7) - High-Current Infrared (IR) Drive Pin - High-Current Port Pins (PC0–PC3) - Power-Saving Stop and Wait Modes - Mask Selectable Options: - COP Watchdog Timer - STOP Instruction Disable - Edge-Sensitive or Edge- and Level-Sensitive Interrupt Trigger - Port B Interrupts for Keyscan, with Two Optional Pullup Strengths **NOTE:** A line over a signal name indicates an active-low signal. For example, $\overline{RESET}$ is active low. <sup>\*</sup> Marked pins are available only in higher pin count (>28) packages. Figure 1-1. MC68HC05RC18 Block Diagram # 1.4 Mask Options The MC68HC05RC18 has a total of 13 mask options, including: - Eight Port B Interrupt Enables (one for each pin) - Port B Pullup Enable - Port B Strong/Weak Pullup Select - IRQ Sensitivity - COP Enable/Disable - STOP Enable/Disable The following are nonprogrammable options in that they are selected at the time of code submission when masks are made: ## PB7IE — Port B7 Interrupt Enable This option enables or disables the interrupt generation on port B bit 7. - 1 = Enables the interrupt - 0 = Disables the interrupt # PB6IE — Port B6 Interrupt Enable This option enables or disables the interrupt generation on port B bit 6. - 1 = Enables the interrupt - 0 = Disables the interrupt ## PB5IE — Port B5 Interrupt Enable This option enables or disables the interrupt generation on port B bit 5. - 1 = Enables the interrupt - 0 = Disables the interrupt ## PB4IE — Port B4 Interrupt Enable This option enables or disables the interrupt generation on port B bit 4. - 1 = Enables the interrupt - 0 = Disables the interrupt # PB3IE — Port B3 Interrupt Enable This option enables or disables the interrupt generation on port B bit 3. - 1 = Enables the interrupt - 0 = Disables the interrupt MC68HC05RC18 - Rev. 2.0 General Release Specification # **General Description** ## PB2IE — Port B2 Interrupt Enable This option enables or disables the interrupt generation on port B bit 2. - 1 = Enables the interrupt - 0 = Disables the interrupt ## PB1IE — Port B1 Interrupt Enable This option enables or disables the interrupt generation on port B bit 1. - 1 = Enables the interrupt - 0 = Disables the interrupt ## PB0IE — Port B0 Interrupt Enable This option enables or disables the interrupt generation on port B bit 0. - 1 = Enables the interrupt - 0 = Disables the interrupt ## PULLEN — Pullup Enable This option will disable all pullups or enable the pullups of any port B pin that has its interrupt enabled. - 1 = Enables pullups for enabled interrupts, others disabled. - 0 = Disables all pullups # SWPUSEL — Strong/Weak Pullup Select This option selects between either the strong pullup or the weak pullup for any of the port B pullups that are enabled. - 1 = Selects the weak pullups - 0 = Selects the strong pullups ## COPEN — COP Enable When the COP option is selected (COPEN = 1), the COP watchdog timer is enabled. When the COP option is deselected (COPEN = 0), the COP watchdog timer is disabled. #### STOPEN — STOP Instruction Enable When the STOP option is selected (STOPEN = 1), the STOP instruction is enabled. When the STOP option is deselected (STOPEN = 0), the STOP instruction is disabled. **NOTE:** When the STOP instruction is disabled, executing a STOP instruction is equivalent to executing a WAIT instruction, except that the core timer is reset. IRQ — IRQ sensitivity When the IRQ option is selected (LEVEL = 1), edge- and levelsensitive IRQ is enabled. When the IRQ option is deselected (LEVEL = 0), edge-only sensitive IRQ is enabled. # 1.5 Signal Description The MC68HC05RC18 is available in - 1. 28-pin dual-in-line package (DIP) see Figure 1-2 - 2. 28-pin small outline integrated circuit (SOIC) package see Figure 1-3 - 3. 44-pin plastic leaded chip carrier (PLCC) package see Figure 1-4 The signals are described in the following subsections. Figure 1-2. 28-Pin DIP Pinout MC68HC05RC18 — Rev. 2.0 General Release Specification Figure 1-3. 28-Pin SOIC Pinout NOTE: NC = No Connect All no connects should be tied to an appropriate logic level (either $V_{DD}$ or $V_{SS}$ ). Figure 1-4. 44-Pin PLCC Pinout # 1.5.1 $V_{DD}$ and $V_{SS}$ Power is supplied to the microcontroller's digital circuits using these two pins. $V_{DD}$ is the positive supply and $V_{SS}$ is ground. # 1.5.2 **IRQ** (Maskable Interrupt Request) This pin has a user-specified mask option that provides one of two different choices of interrupt triggering sensitivity. The options are: - 1. Negative edge-sensitive triggering only - 2. Both negative edge-sensitive and level-sensitive triggering The MCU completes the current instruction before it responds to the interrupt request. When $\overline{IRQ}$ goes low for at least one $t_{ILIH}$ , a logic 1 is latched internally to signify that an interrupt has been requested. When the MCU completes its current instruction, the interrupt latch is tested. If the interrupt latch contains a logic 1 and the interrupt mask bit (I bit) in the condition code register is clear, the MCU then begins the interrupt sequence. If the option is selected to include level-sensitive triggering, the $\overline{IRQ}$ input requires an external resistor to $V_{DD}$ for wired-OR operation. The IRQ pin contains an internal Schmitt trigger as part of its input to improve noise immunity. Refer to **Section 4. Interrupts** for more detail. ## 1.5.3 OSC1 and OSC2 The OSC1 and OSC2 pins are the control connections for the 2-pin onchip oscillator. The oscillator can be driven by any of the following: - Crystal resonator - Ceramic resonator - External clock signal **NOTE:** The frequency of the internal oscillator is $f_{osc}$ . The MCU divides the internal oscillator by two to produce the internal clock with a frequency of $f_{op}$ . ## 1.5.3.1 Crystal Resonator The circuit in **Figure 1-5** shows a crystal oscillator circuit for an AT-cut, parallel resonant crystal. Follow the crystal supplier's recommendations, because the crystal parameters determine the external component values required to provide reliable startup and maximum stability. The load capacitance values used in the oscillator circuit design should account for all stray layout capacitances. To minimize output distortion, mount the crystal and capacitors as close as possible to the pins. - \* Starting value only. Follow crystal supplier's recommenda- - . tions regarding component values that will provide reliable - . startup and maximum stability. Figure 1-5. Crystal Connections **NOTE:** Use an AT-cut crystal and not a strip or tuning fork crystal. The MCU might overdrive or have the incorrect characteristic impedance for a strip or tuning fork crystal. ## 1.5.3.2 Ceramic Resonator To reduce cost, use a ceramic resonator instead of a crystal. Use the circuit shown in **Figure 1-6** for a 2-pin ceramic resonator or the circuit shown in **Figure 1-7** for a 3-pin ceramic resonator and follow the resonator manufacturer's recommendations. Figure 1-6. 2-Pin Ceramic Resonator Connections Figure 1-7. 3-Pin Ceramic Resonator Connections # 1.5.3.3 External Clock Signal The external component values required for maximum stability and reliable starting depend upon the resonator parameters. The load capacitance values used in the oscillator circuit design should include all stray layout capacitances. To minimize output distortion, mount the resonator and capacitors as close as possible to the pins. (See Figure 1-8.) Figure 1-8. External Clock Source Connections #### 1.5.4 **RESET** This active-low pin is used to reset the MCU to a known startup state by pulling RESET low. The RESET pin contains an internal Schmitt trigger as part of its input to improve noise immunity. See Section 5. Resets. #### 1.5.5 **LPRST** The LPRST pin is an active-low pin and is used to put the MCU into low-power reset mode. In low-power reset mode, the MCU is held in reset with all processor clocks and crystal oscillator halted. The LPRST pin contains an internal Schmitt trigger as part of its input to improve noise immunity. See Section 5. Resets. #### 1.5.6 IRO The IRO pin is the high-current source and sink output of the carrier modulator transmitter subsystem which is suitable for driving IR LED biasing logic. See **Section 9. Carrier Modulator Transmitter (CMT)**. General Release Specification MC68HC05RC18 - Rev. 2.0 ## 1.5.7 PA0-PA7 These eight I/O lines comprise port A. The state of any pin is software programmable and all port A lines are configured as inputs during power-on or reset. For detailed information on I/O programming, see 6.6 Input/Output Programming. #### 1.5.8 PB0-PB7 These eight I/O lines comprise port B. The state of any pin is software programmable and all port B lines are configured as inputs during power-on or reset. Each port B I/O line has a mask optionable interrupt/pullup for keyscan. For detailed information on I/O programming, see **6.6 Input/Output Programming**. ## 1.5.9 PC0-PC3 (PC4-PC7) These eight I/O lines comprise port C. PC0–PC3 are high-current pins. PC4–PC7 are standard drive pins and are available only in higher pin count (>28) packages. The state of any pin is software programmable and all port C lines are configured as input during power-on or reset. For detailed information on I/O programming, see 6.6 Input/Output Programming. #### **NOTE:** Only four bits of port C are bonded out in 28-pin packages for the MC68HC05RC18, although port C is truly an 8-bit port. Since pins PC4–PC7 are unbonded, software should include the code to set their respective data direction register locations to outputs to avoid floating inputs. #### **NOTE:** Any unused inputs and I/O ports should be tied to an appropriate logic level (either $V_{DD}$ or $V_{SS}$ ). Although the I/O ports of the MC68HC05RC18 do not require termination, termination is recommended to reduce the possibility of static damage. # Section 2. Memory # 2.1 Contents | 2.2 | Introduction | .29 | |-------|--------------|-----| | 2.3 | Memory Map | .29 | | 2.3.1 | ROM | .32 | | 2.3.2 | ROM Security | .32 | | 2.3.3 | RAM | .33 | ## 2.2 Introduction This section describes the organization of the on-chip memory. # 2.3 Memory Map The MC68HC05RC18 has a 16-Kbyte memory map consisting of user ROM, RAM, burn-in ROM, control registers, and input/output (I/O). **Figure 2-1** is a memory map of the MCU. **Figure 2-2** is a more detailed memory map of the I/O register section. Figure 2-1. MC68HC05RC18 Memory Map General Release Specification MC68HC05RC18 - Rev. 2.0 | Addr | Register Name | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | |------|--------------------------------------------------|-------|--------|-------|-------|-------|-------|-------|-------| | \$00 | Port A Data Register | PA7 | PA6 | PA5 | PA4 | PA3 | PA2 | PA1 | PA0 | | \$01 | Port B Data Register | PB7 | PB6 | PB5 | PB4 | PB3 | PB2 | PB1 | PB0 | | \$02 | Port C Data Register | PC7 | PC6 | PC5 | PC4 | PC3 | PC2 | PC1 | PC0 | | \$03 | Reserved | R | R | R | R | R | R | R | R | | \$04 | Port A Data Direction Register | DDRA7 | DDRA6 | DDRA5 | DDRA4 | DDRA3 | DDRA2 | DDRA1 | DDRA0 | | \$05 | Port B Data Direction Register | DDRB7 | DDRB6 | DDRB5 | DDRB4 | DDRB3 | DDRB2 | DDRB1 | DDRB0 | | \$06 | Port C Data Direction Register | DDRC7 | DDRC6 | DDRC5 | DDRC4 | DDRC3 | DDRC2 | DDRC1 | DDRC0 | | \$07 | Reserved | R | R | R | R | R | R | R | R | | \$08 | Timer Control and Status Register | CTOF | RTIF | TOFE | RTIE | TOFC | RTFC | RT1 | RT0 | | \$09 | Timer Counter Register | | | | | | | | | | \$0A | Reserved | R | R | R | R | R | R | R | R | | \$0B | Reserved | R | R | R | R | R | R | R | R | | \$0C | Reserved | R | R | R | R | R | R | R | R | | \$0D | Reserved | R | R | R | R | R | R | R | R | | \$0E | Reserved | R | R | R | R | R | R | R | R | | \$0F | Reserved | R | R | R | R | R | R | R | R | | \$10 | Carrier Generator High<br>Data Register 1 (CHR1) | IROLN | CMTPOL | PH5 | PH4 | PH3 | PH2 | PH1 | PH0 | | \$11 | Carrier Generator Low<br>Data Register 1 (CLR1) | IROLP | 0 | PL5 | PL4 | PL3 | PL2 | PL1 | PL0 | | \$12 | Carrier Generator High<br>Data Register 2 (CHR2) | 0 | 0 | SH5 | SH4 | SH3 | SH2 | SH1 | SH0 | | \$13 | Carrier Generator Low<br>Data Register 2 (CLR2) | 0 | 0 | SL5 | SL4 | SL3 | SL2 | SL1 | SL0 | | \$14 | Modulator Control and<br>Status Register (MCSR) | EOC | 0 | EIMSK | EXMRK | BASE | MODE | EOCIE | MCGEN | | \$15 | Modulator Data Register 1 (MDR1) | MB11 | MB10 | MB9 | MB8 | SB11 | SB10 | SB9 | SB8 | | \$16 | Modulator Data Register 2 (MDR2) | MB7 | MB6 | MB5 | MB4 | MB3 | MB2 | MB1 | MB0 | R = Reserved Figure 2-2. I/O Registers MC68HC05RC18 — Rev. 2.0 General Release Specification | Addr | Register Name | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | |------|----------------------------------|-------|-----|-----|-----|-----|-----|-----|-------| | \$17 | Modulator Data Register 3 (MDR3) | SB7 | SB6 | SB5 | SB4 | SB3 | SB2 | SB1 | SB0 | | \$18 | Reserved | R | R | R | R | R | R | R | R | | \$19 | Reserved | R | R | R | R | R | R | R | R | | \$1A | Reserved | R | R | R | R | R | R | R | R | | \$1B | Reserved | R | R | R | R | R | R | R | R | | \$1C | Reserved | R | R | R | R | R | R | R | R | | \$1D | Reserved | R | R | R | R | R | R | R | R | | \$1E | Reserved | R | R | R | R | R | R | R | R | R = Reserved Figure 2-2. I/O Registers (Continued) #### 2.3.1 ROM The user ROM consists of 15,920 bytes of ROM located from \$0180 to \$3FAF and 16 bytes of user vectors located from \$3FF0 to \$3FFF. The burn-in ROM is located from \$3FB0 to \$3FEF. Ten of the user vectors, \$3FF6 through \$3FFF, are dedicated to reset and interrupt vectors. The six remaining locations — \$3FF0, \$3FF1, \$3FF2, \$3FF3, \$3FF4, and \$3FF5 — are general-purpose user ROM locations. # 2.3.2 ROM Security Security has been incorporated into the MC68HC05RC18 to help prevent external viewing of the ROM contents. By having unique data values at locations \$2000–\$2008, customers can help ensure that their software remains proprietary.<sup>1</sup> General Release Specification MC68HC05RC18 — Rev. 2.0 <sup>1.</sup> No security feature is absolutely secure. However, Motorola's strategy is to make reading or copying the ROM difficult for unauthorized users. ## 2.3.3 RAM The user RAM consists of 352 bytes of a shared stack area. The RAM starts at address \$0020 and ends at address \$017F. The stack begins at address \$00FF. The stack pointer can access 64 bytes of RAM in the range \$00FF to \$00C0. ## NOTE: Using the stack area for data storage or temporary work locations requires care to prevent the area from being overwritten due to stacking from an interrupt or subroutine call. # Memory # Section 3. Central Processing Unit ## 3.1 Contents | 3.2 | Introduction | .35 | |-----|-------------------------------|-----| | 3.3 | Accumulator (A) | .36 | | 3.4 | Index Register (X) | .36 | | 3.5 | Condition Code Register (CCR) | .36 | | 3.6 | Stack Pointer (SP) | .38 | | 3.7 | Program Counter (PC) | .38 | # 3.2 Introduction This section describes the registers of the MC68HC05RC18 central processor unit (CPU). The MCU contains five registers as shown in **Figure 3-1**. The interrupt stacking order is shown in **Figure 3-2**. Figure 3-1. Programming Model MC68HC05RC18 - Rev. 2.0 **General Release Specification** NOTE: Since the stack pointer decrements during pushes, the PCL is stacked first, followed by PCH, etc. Pulling from the stack is in the reverse order. Figure 3-2. Stacking Order # 3.3 Accumulator (A) The accumulator is a general-purpose 8-bit register used to hold operands and results of arithmetic calculations or data manipulations. # 3.4 Index Register (X) The index register is an 8-bit register used for the indexed addressing value to create an effective address. The index register may also be used as a temporary storage area. # 3.5 Condition Code Register (CCR) The CCR is a 5-bit register in which the H, N, Z, and C bits are used to indicate the results of the instruction just executed, and the I bit is used to enable or disable interrupts. These bits can be individually tested by a program, and specific actions can be taken as a result of their state. Each bit is explained in the following paragraphs. #### Half Carry (H) This bit is set during ADD and ADC operations to indicate that a carry occurred between bits 3 and 4. #### Interrupt (I) When this bit is set, the timer and external interrupt are masked (disabled). If an interrupt occurs while this bit is set, the interrupt is latched and processed as soon as the I bit is cleared. #### Negative (N) When set, this bit indicates that the result of the last arithmetic, logical, or data manipulation was negative. #### Zero (Z) When set, this bit indicates that the result of the last arithmetic, logical, or data manipulation was zero. #### Carry/Borrow (C) When set, this bit indicates that a carry or borrow out of the arithmetic logical unit (ALU) occurred during the last arithmetic operation. This bit is also affected during bit test and branch instructions and during shifts and rotates. ### 3.6 Stack Pointer (SP) The stack pointer contains the address of the next free location on the stack. During an MCU reset or the reset stack pointer (RSP) instruction, the stack pointer is set to location \$00FF. The stack pointer is then decremented as data is pushed onto the stack and incremented as data is pulled from the stack. When accessing memory, the eight most significant bits are permanently set to 00000011. These eight bits are appended to the six least significant register bits to produce an address within the range of \$00FF to \$00C0. Subroutines and interrupts may use up to 64 (decimal) locations. If 64 locations are exceeded, the stack pointer wraps around and loses the previously stored information. A subroutine call occupies two locations on the stack; an interrupt uses five locations. ### 3.7 Program Counter (PC) The program counter is a 13-bit register that contains the address of the next byte to be fetched. **NOTE:** The HC05 CPU core is capable of addressing 16-bit locations. For this implementation, however, the addressing registers are limited to a 16-Kbyte memory map. ## Section 4. Interrupts #### 4.1 Contents | 4.2 | Introduction | |-------|-----------------------------------------------| | 4.3 | CPU Interrupt Processing | | 4.4 | Reset Interrupt Sequence41 | | 4.5 | Software Interrupt (SWI)41 | | 4.6 | Hardware Interrupts | | 4.6.1 | External Interrupt (IRQ/Port B Keyscan) | | 4.6.2 | External Interrupt Timing44 | | 4.6.3 | Carrier Modulator Transmitter Interrupt (CMT) | | 4.7 | Core Timer Interrupt | ### 4.2 Introduction The MCU can be interrupted four different ways, which are discussed in this section. They are: - 1. Nonmaskable Software Interrupt Instruction (SWI) - 2. External Asynchronous Interrupt (IRQ/Port B Keyscan) - 3. Internal Carrier Modulator Transmitter Interrupt - 4. Internal Core Timer Interrupt ### 4.3 CPU Interrupt Processing Interrupts cause the processor to save register contents on the stack and to set the interrupt mask (I bit) to prevent additional interrupts. Unlike reset, hardware interrupts do not cause the current instruction execution to be halted, but are considered pending until the current instruction is complete. If interrupts are not masked (I bit in the CCR is clear) when the CPU receives an interrupt request, the processor will proceed with interrupt processing. Otherwise, the next instruction is fetched and executed. If an interrupt occurs, the processor completes the current instruction, stacks the current CPU register state, sets the I bit to inhibit further interrupts, and finally checks the pending hardware interrupts. If more than one interrupt is pending after the stacking operation, the interrupt with the highest vector location shown in Table 4-1 will be serviced first. The SWI is executed the same as any other instruction, regardless of the I-bit state. When an interrupt is to be processed, the CPU fetches the address of the appropriate interrupt software service routine from the vector table at locations \$3FF6–\$3FFF as defined in Table 4-1. The M68HC05 CPU does not support interruptible instructions. The maximum latency to the first instruction of the interrupt service routine must include the longest instruction execution time plus stacking overhead. Latency = (Longest instruction execution time + 10) $x t_{cyc}$ seconds An RTI instruction is used to signify when the interrupt software service routine is completed. The RTI instruction causes the register contents to be recovered from the stack and normal processing to resume at the next instruction that was to be executed when the interrupt took place. **Figure 4-1** shows the sequence of events that occurs during interrupt processing. ### 4.4 Reset Interrupt Sequence The reset function is not in the strictest sense an interrupt; however, it is acted upon in a similar manner as shown in **Figure 4-1**. A low-level input on the RESET pin or an internally generated RST signal, causes the program to vector to its starting address, which is specified by the contents of memory locations \$3FFE and \$3FFF. The I bit in the condition code register is also set. The MCU is configured to a known state during this type of reset. **Vector** Flag Register Interrupt **CPU Interrupt** Name Address N/A N/A Reset RESET \$3FFE-\$3FFF N/A N/A SWI Software Interrupt \$3FFC-\$3FFD N/A N/A External Interrupts\* IRQ \$3FFA-\$3FFB **MCSR EOC** End of Cycle Interrupt **CMT** \$3FF8-\$3FF9 CTOF, Real Time Interrupt **CTCSR CORE TIMER** \$3FF6-\$3FF7 Table 4-1. Vector Address for Interrupts and Reset Core Timer Overflow **RTIF** ### 4.5 Software Interrupt (SWI) The SWI is an executable instruction and a nonmaskable interrupt since it is executed regardless of the state of the I bit in the CCR. If the I bit is zero (interrupts enabled), the SWI instruction executes after interrupts that were pending before the SWI was fetched or before interrupts generated after the SWI was fetched. The interrupt service routine address is specified by the contents of memory locations \$3FFC and \$3FFD. <sup>\*</sup>External interrupts include IRQ and port B keyscan sources. Figure 4-1. Interrupt Processing Flowchart General Release Specification MC68HC05RC18 — Rev. 2.0 ### 4.6 Hardware Interrupts All hardware interrupts except RESET are maskable by the I bit in the CCR. If the I bit is set, all hardware interrupts (internal and external) are disabled. Clearing the I bit enables the hardware interrupts. The three types of hardware interrupts, which are explained in the following sections, are: - 1. External interrupt - 2. Core timer interrupt - 3. Carrier modulator transmitter interrupt #### 4.6.1 External Interrupt (IRQ/Port B Keyscan) The IRQ pin provides an asynchronous interrupt to the CPU. A block diagram of the IRQ function is shown in Figure 4-2. **NOTE:** The BIH and BIL instructions will apply to the level on the $\overline{IRQ}$ pin itself and to the output of the logic OR function with the port B IRQ interrupts. The states of the individual port B pins can be checked by reading the appropriate port B pins as inputs. Figure 4-2. IRQ Function Block Diagram The IRQ pin is one source of an external interrupt. All port B pins (PB0–PB7) act as other external interrupt sources if their interrupt feature is enabled as specified by the user. When edge sensitivity is selected for the IRQ interrupt, it is sensitive to two cases: - 1. Falling edge on the IRQ pin - 2. Falling edge on any port B pin with interrupt enabled When edge and level sensitivity is selected for the IRQ interrupt, it is sensitive to three cases: - 1. Low level on the IRQ pin - 2. Falling edge on the IRQ pin - 3. Falling edge or low level on any port B pin with interrupt enabled External interrupts can also be masked by setting the EIMSK bit in the MSCR register of the IR remote timer. See 9.5.4 Modulator Period Data Registers (MDR1, MDR2, and MDR3) for details. When masked, any external interrupt received sets the interrupt latch and remains pending within the interrupt module until the EIMSK bit is cleared, at that point, the external interrupt will be forwarded to the CPU for processing. Reset clears the interrupt latch, as will the CPU when it finishes processing the external interrupt. ### 4.6.2 External Interrupt Timing If the interrupt mask bit (I bit) of the CCR is set, all maskable interrupts (internal and external) are disabled. Clearing the I bit enables interrupts. The interrupt request is latched immediately following the falling edge of the $\overline{\text{IRQ}}$ source. The interrupt request is then synchronized internally and serviced as specified by the contents of \$3FFA and \$3FFB. Either a level-sensitive and edge-sensitive trigger or an edge-sensitiveonly trigger is available via the mask programmable option for the IRQ pin. ### 4.6.3 Carrier Modulator Transmitter Interrupt (CMT) A CMT interrupt is generated when the end of cycle flag (EOC) and the end of cycle interrupt enable (EOCIE) bits are set in the modulator control and status register (MCSR). This interrupt will vector to the interrupt service routine located at the address specified by the contents of memory locations \$3FF8 and \$3FF9. Note that the CMT will not generate any new interrupts while the chip is in wait mode, regardless of the state of the status register (MCSR). ### 4.7 Core Timer Interrupt This timer can create two types of interrupts. A timer overflow interrupt occurs whenever the 8-bit timer rolls over from \$FF to \$00 and the enable bit TOFE is set. A real-time interrupt occurs whenever the programmed time elapses and the enable bit RTIE is set. Either of these interrupts vectors to the same interrupt service routine, located at the address specified by the contents of memory locations \$3FF6 and \$3FF7. # Interrupts ### Section 5. Resets #### 5.1 Contents | 5.2 | Introduction | 47 | |---------|------------------------------------------|----| | 5.3 | External Reset (RESET) | 48 | | 5.4 | Low-Power External Reset (TPRST) | 50 | | 5.5 | Internal Resets | 50 | | 5.5.1 | Power-On Reset (POR) | 50 | | 5.5.2 | Computer Operating Properly Reset (COPR) | 51 | | 5.5.2.1 | Resetting the COP | 51 | | 5.5.2.2 | COP During Wait Mode | 51 | | 5.5.2.3 | COP During Stop Mode | 51 | | 5.5.2.4 | 4 COP Watchdog Timer Considerations | 52 | | 5.5.2.5 | 5 COP Register | 53 | | 5.5.3 | Illegal Address | 53 | ### 5.2 Introduction The MCU can be reset from five sources: two external inputs and three internal restart conditions. The RESET and LPRST pins are inputs as shown in Figure 5-1. All the internal peripheral modules will be reset by the internal reset signal (RST). Refer to Figure 5-2 for reset timing detail. ### 5.3 External Reset (RESET) The RESET pin is one of the two external sources of a reset. This pin is connected to a Schmitt trigger input gate to provide an upper and lower threshold voltage separated by a minimum amount of hysteresis. This external reset occurs whenever the RESET pin is pulled below the lower threshold and remains in reset until the RESET pin rises above the upper threshold. This active-low input will generate the RST signal and reset the CPU and peripherals. Termination of the external RESET input or the internal COP watchdog reset are the only reset sources that can place the MCU in a nonuser operating mode. POR and LPRST place the MCU in user mode while the illegal address reset has no effect on operating mode. Figure 5-1. Reset Block Diagram **NOTE:** Activation of the RST signal is generally referred to as reset of the device, unless otherwise specified. #### NOTES: - 1. Internal timing signal and bus information is not available externally. - 2. OSC1 line is not meant to represent frequency. It is only used to represent time. - 3. The next rising edge of the internal processor clock following the rising edge of RESET initiates the reset sequence. - 4. $V_{DD}$ must fall to a level lower than $V_{POR}$ to be recognized as a power-on reset on the next rise of $V_{DD}$ . Figure 5-2. Reset and POR Timing Diagram ### 5.4 Low-Power External Reset (LPRST) This pin is connected to a Schmitt trigger input gate to provide an upper and lower threshold voltage separated by a minimum amount of hysteresis. The $\overline{LPRST}$ pin is one of the two external sources of a reset. This external reset occurs whenever the $\overline{LPRST}$ pin is pulled below the lower threshold and remains in reset until the $\overline{LPRST}$ pin rises above the upper threshold. This active-low input will, in addition to generating the RST signal and resetting the CPU and peripherals, halt all internal processor clocks and the crystal oscillator. The MCU will remain in this low-power reset condition as long as a logic 0 remains on $\overline{LPRST}$ . When a logic 1 is applied to $\overline{LPRST}$ , processor clocks will be re-enabled with the MCU remaining in reset until the 4064 internal processor clock cycle ( $t_{cyc}$ ) oscillator stabilization delay is completed. If any other reset function is active at the end of this 4064-cycle delay, the RST signal remains in the reset condition until the other reset condition(s) end. #### 5.5 Internal Resets The three internally generated resets are the initial power-on reset function, the COP watchdog timer reset, and the illegal address detector. Termination of the external RESET input or the internal COP watchdog timer are the only reset sources that can place the MCU into a non-user operating mode. POR and LPRST place the MCU in user mode while the illegal address reset has no effect on operating mode. #### 5.5.1 Power-On Reset (POR) The internal POR is generated on power-up to allow the clock oscillator to stabilize. The POR is strictly for power turn-on conditions and is not able to detect a drop in the power supply voltage (brown-out). There is an oscillator stabilization delay of 4064 internal processor bus clock cycles (PH2) after the oscillator becomes active. The POR generates the RST signal that resets the CPU. If any other reset function is active at the end of this 4064-cycle delay, the RST signal remains in the reset condition until the other reset condition(s) ends. General Release Specification MC68HC05RC18 - Rev. 2.0 #### **CAUTION:** The $V_{DD}$ voltage should rise sufficiently fast to reach the minimum operating voltage for the given oscillator frequency before the 4064-cycle internal processor clock timeout period expires. If $V_{DD}$ rises too slowly, then either the $\overline{RESET}$ or $\overline{LPRST}$ pin should be driven low (less than $V_{IL}$ ) until $V_{DD}$ reaches the minimum operating level for the oscillator frequency. #### 5.5.2 Computer Operating Properly Reset (COPR) The MCU contains a watchdog timer that automatically times out if not reset (cleared) within a specific time by a program reset sequence. If the COP watchdog timer is allowed to timeout, an internal reset is generated to reset the MCU. The COP reset function is enabled or disabled by a mask option and is verified during production testing. #### 5.5.2.1 Resetting the COP Writing a zero to the COPF bit prevents a COP reset. This action resets the counter and begins the timeout period again. The COPF bit is bit 0 of address \$3FF0. A read of address \$3FF0 returns user data programmed at that location. #### 5.5.2.2 COP During Wait Mode The COP continues to operate normally during wait mode. The software should pull the device out of wait mode periodically and reset the COP by writing to the COPF bit to prevent a COP reset. #### 5.5.2.3 COP During Stop Mode When STOP is executed, the COP counter will be cleared and held in that state until the STOP state is exited. This is true whether STOP is enabled and the chip enters an actual STOP state (when all clocks are stopped) or if STOP is disabled and only the internal PH1 and PH2 are stopped (a wait-like state). If a reset is used to exit stop mode, the COP counter is held in reset until 4064 POR cycles are completed, at which time counting will begin. If an external IRQ is used to exit stop mode, the COP counter does not wait for the completion of the 4064 POR cycles but does count these cycles. #### 5.5.2.4 COP Watchdog Timer Considerations The COP watchdog timer is active in all modes of operation if enabled by a mask option. If the COP watchdog timer is selected by a mask option, any execution of the STOP instruction (either intentionally or inadvertently due to the CPU being disturbed) causes the oscillator to halt and prevents the COP watchdog timer from timing out. If the COP watchdog timer is selected by a mask option, the COP resets the MCU when it times out. Therefore, it is recommended that the COP watchdog be **disabled** for a system that must have intentional uses of the wait mode for periods longer than the COP timeout period. The recommended interactions and considerations for the COP watchdog timer, STOP instruction, and WAIT instruction are summarized in **Table 5-1**. **Table 5-1. COP Watchdog Timer Recommendations** | IF the Following Conditions Exist: | THEN the COP Watchdog | | | |------------------------------------|--------------------------------------|--|--| | Wait Time | Timer Should Be: | | | | Wait Time Less than COP Timeout | Enable or Disable COP by Mask Option | | | | Wait Time More than COP Timeout | Disable COP by Mask Option | | | | Any Length Wait Time | Disable COP by Mask Option | | | ### 5.5.2.5 COP Register The COP register is shared with the LSB of the unimplemented user interrupt vector at location \$3FF0 as shown in **Figure 5-3**. Reading this location returns whatever user data has been programmed at this location. Writing a 0 to the COPR bit in this location clears the COP watchdog timer. Figure 5-3. COP Watchdog Timer Location ### 5.5.3 Illegal Address An illegal address reset is generated when the CPU attempts to fetch an instruction from I/O address space (\$0000 to \$001F). ## Section 6. Parallel Input/Output (I/O) #### 6.1 Contents | 6.2 | Introduction | .55 | |-----|--------------------------|-----| | 6.3 | Port A | .55 | | 6.4 | Port B | .56 | | 6.5 | Port C | .57 | | 6.6 | Input/Output Programming | .57 | #### 6.2 Introduction In user mode, 24 lines (four of which are unavailable in the standard 28-pin package) are arranged as three 8-bit I/O ports. These ports are programmable as either inputs or outputs under software control of the data direction registers. #### NOTE: To avoid a glitch on the output pins, write data to the I/O port data register before writing a one to the corresponding data direction register. #### 6.3 Port A Port A is an 8-bit bidirectional port which does not share any of its pins with other subsystems. The port A data register is at \$0000 and the data direction register (DDR) is at \$0004. Reset does not affect the data register, but clears the data direction register, thereby returning the ports to inputs. Writing a one to a DDR bit sets the corresponding port bit to output mode. MC68HC05RC18 - Rev. 2.0 General Release Specification #### 6.4 Port B Port B is an 8-bit bidirectional port which does not share any of its pins with other subsystems. The address of the port B data register is \$0001 and the data direction register (DDR) is at address \$0005. Reset does not affect the data register, but clears the data direction register, thereby returning the ports to inputs. Writing a one to a DDR bit sets the corresponding port bit to output mode. Each of the port B pins has a mask programmable interrupt generation option, any of which can be enabled. When an interrupt option is enabled, this pin may also have a pullup resistor enabled. There is a choice between two pullup strengths. either of which may be active for the enabled interrupts. The choice of whether to enable the pullups and which strength to choose will be the same for all enabled interrupts circuits. The edge or edge and level sensitivity of the IRQ pin will also pertain to the enabled port B pins. Be careful when using port B pins that have the interrupt generation enabled. Before switching from an output to an input, the data should be preconditioned to a logic 1 to prevent an interrupt from being generated or the I bit of the condition code register should be set to prevent any such generated interrupt from taking immediate effect. Figure 6-1. Port B Pullup Options General Release Specification MC68HC05RC18 — Rev. 2.0 #### 6.5 Port C Port C is an 8-bit bidirectional port (PC0–PC7) which does not share any of its pins with other subsystems. The port C data register is at \$0002 and the data direction register (DDR) is at \$0006. Reset does not affect the data register, but clears the data direction register, thereby returning the ports to inputs. Writing a 1 to a DDR bit sets the corresponding port bit to output mode. Port C pins PC4–PC7 are available only in higher pin count (>28 pin) packages. #### **NOTE:** Only four bits of port C are bonded out in 28-pin packages for the MC68HC05RC18, although port C is truly an 8-bit port. Since pins PC4–PC7 are unbonded, software should include the code to set their respective data direction register locations to outputs to avoid floating inputs. ### 6.6 Input/Output Programming Port pins can be programmed as inputs or outputs under software control. The direction of the pins is determined by the state of the corresponding bit in the port data direction register (DDR). Each I/O port has an associated DDR. Any I/O port pin is configured as an output if its corresponding DDR bit is set to a logic 1. A pin is configured as an input if its corresponding DDR bit is cleared to a logic 0. At power-on or reset, all DDRs are cleared, which configures all pins as inputs. The data direction registers are capable of being written to or read by the processor. During the programmed output state, a read of the data register actually reads the value of the output data latch and not the I/O pin. Table 6-1. I/O Pin Functions | Access | DDR | I/O Pin Functions | |--------|-----|---------------------------------------------------------------------------| | Write | 0 | The I/O pin is in input mode. Data is written into the output data latch. | | Write | 1 | Data is written into the output data latch and output to the I/O pin. | | Read | 0 | The state of the I/O pin is read. | | Read | 1 | The I/O pin is in an output mode. The output data latch is read. | Figure 6-2. I/O Circuitry ### Section 7. Low-Power Modes #### 7.1 Contents | 7.2 | Introduction | 59 | |-----|-----------------|-----| | 7.3 | Stop Mode | 59 | | 7.4 | Stop Recovery | .60 | | 7.5 | Wait Mode | 61 | | 7.6 | Low-Power Reset | .61 | #### 7.2 Introduction This section describes the low-power modes, which are stop mode and wait mode. ### 7.3 Stop Mode The STOP instruction places the MCU in its lowest power-consumption mode. In stop mode, the internal oscillator is turned off, halting all internal processing, including timer operation. When stop mode is entered, all core timer counter bits are cleared. The I bit in the CCR is cleared to enable interrupts, but all interrupts are held pending until the device is brought out of stop mode. All other registers and memory remain unaltered. All input/output lines remain unchanged. #### **NOTE:** If an external interrupt is pending when stop mode is entered, then stop mode will be exited immediately. The EIMSK bit is not cleared automatically by the execution of a STOP instruction. Care should be taken to clear this bit before entering stop mode. MC68HC05RC18 - Rev. 2.0 General Release Specification ### 7.4 Stop Recovery The processor can be brought out of stop mode only by an external interrupt, <u>LPRST</u>, or <u>RESET</u>. Refer to <u>Figure 7-1</u>. Figure 7-1. Stop Recovery Timing Diagram **MOTOROLA** #### 7.5 Wait Mode The WAIT instruction places the MCU in a low power-consumption mode, but the wait mode consumes more power than the stop mode. All CPU action is suspended, but the core timer, the oscillator, and any enabled module remain active. Any interrupt or reset will cause the MCU to exit wait mode. The user must shut off subsystems to reduce power consumption. Wait current specifications assume CPU operation only and do not include current consumption by any other subsystems. During wait mode, the I bit in the CCR is cleared to enable interrupts. All other registers, memory, and input/output lines remain in their previous states. The timer can be enabled to allow a periodic exit from wait mode. #### 7.6 Low-Power Reset Low-power reset mode is entered when a logic 0 is detected on the LPRST pin. When in this mode (as long as LPRST is held low), the MCU is held in reset and all internal clocks and the crystal oscillator (if used) are halted. Applying a logic 1 to LPRST will cause the part to exit low-power reset mode and begin counting out the 4064-cycle oscillator stabilization period. Once this time has elapsed, the MCU will begin operation from the reset vectors (\$3FFE-\$3FFF). Figure 7-2. Stop/Wait Flowchart ### Section 8. Core Timer #### 8.1 Contents | 8.2 | Introduction | 3 | |-----|-----------------------------------------|---| | 8.3 | Core Timer Control and Status Register6 | 5 | | 8.4 | Core Timer Counter Register | 7 | | 8.5 | Computer Operating Properly (COP) Reset | 7 | | 8.6 | Timer During Wait Mode6 | 8 | #### 8.2 Introduction The core timer for this device is a 14-stage multifunctional ripple counter. Features include timer overflow, power-on reset (POR), real-time interrupt (RTI), and COP watchdog timer. As seen in **Figure 8-1**, the internal peripheral clock is divided by four and then drives an 8-bit ripple counter. The value of this 8-bit ripple counter can be read by the CPU at any time by accessing the core timer counter register (CTCR) at address \$09. A timer overflow function is implemented on the last stage of this counter, giving a possible interrupt rate of the internal peripheral clock (E)/1024. This point is then followed by three more stages, with the resulting clock (E/4096) driving the real-time interrupt circuit (RTI). The RTI circuit consists of three divider stages with a one-of-four selector. The output of the RTI circuit is further divided by eight to drive the mask optional COP watchdog timer circuit. The RTI rate selector bits and the RTI and CTOF enable bits and flags are located in the timer control and status register at location \$08. MC68HC05RC18 — Rev. 2.0 General Release Specification Figure 8-1. Core Timer Block Diagram ### 8.3 Core Timer Control and Status Register The CTCSR contains the timer interrupt flag, the timer interrupt enable bits, and the real-time interrupt rate select bits. **Figure 8-2** shows the value of each bit in the CTCSR when coming out of reset. Figure 8-2. Core Timer Control and Status Register (CTCSR) #### CTOF — Core Timer Overflow CTOF is a read-only status bit set when the 8-bit ripple counter rolls over from \$FF to \$00. Clearing the CTOF is done by writing a one to TOFC. Writing to this bit has no effect. Reset clears CTOF. #### RTIF — Real-Time Interrupt Flag The real-time interrupt circuit consists of a 3-stage divider and a one-of-four selector. The clock frequency that drives the RTI circuit is $E/2^{12}$ (or $E\div 4096$ ) with three additional divider stages giving a maximum interrupt period of 16 milliseconds at a bus rate of 2.024 MHz. RTIF is a clearable, read-only status bit and is set when the output of the chosen (one-of-four selection) stage goes active. Clearing the RTIF is done by writing a one to RTFC. Writing has no effect on this bit. Reset clears RTIF. #### TOFE — Timer Overflow Enable When this bit is set, a CPU interrupt request is generated when the CTOF bit is set. Reset clears this bit. #### RTIE — Real-Time Interrupt Enable When this bit is set, a CPU interrupt request is generated when the RTIF bit is set. Reset clears this bit. MC68HC05RC18 — Rev. 2.0 General Release Specification #### TOFC — Timer Overflow Flag Clear When a one is written to this bit, CTOF is cleared. Writing a zero has no effect on the CTOF bit. This bit always reads as zero. #### RTFC — Real-Time Interrupt Flag Clear When a one is written to this bit, RTIF is cleared. Writing a zero has no effect on the RTIF bit. This bit always reads as zero. #### RT1-RT0 — Real-Time Interrupt Rate Select These two bits select one of four taps from the real-time interrupt circuit. Refer to **Table 8-1**. Reset sets these two bits which selects the lowest periodic rate and gives the maximum time in which to alter these bits if necessary. Care should be taken when altering RTO and RT1 if the timeout period is imminent or uncertain. If the selected tap is modified during a cycle in which the counter is switching, an RTIF could be missed or an additional one could be generated. To avoid problems, the COP should be cleared before changing RTI taps. Table 8-1, RTI and COP Rates at 4.096-MHz Oscillator | | RTI Rate 2.048-MHz Bus RT1-RT0 Minimum COP Rates 2.048-MHz Bus | | | | tes | | |-------|------------------------------------------------------------------|----|---------------------------------------|--------|----------------------|--------| | 2 ms | 2 <sup>12</sup> ÷ E | 00 | (2 <sup>15</sup> –2 <sup>12</sup> )/E | 14 ms | (2 <sup>15</sup> )/E | 16 ms | | 4 ms | 2 <sup>13</sup> ÷ E | 01 | (2 <sup>16</sup> –2 <sup>13</sup> )/E | 28 ms | (2 <sup>16</sup> )/E | 32 ms | | 8 ms | 2 <sup>14</sup> ÷ E | 10 | (2 <sup>17</sup> –2 <sup>14</sup> )/E | 56 ms | (2 <sup>17</sup> )/E | 64 ms | | 16 ms | 2 <sup>15</sup> ÷ E | 11 | (2 <sup>18</sup> –2 <sup>15</sup> )/E | 112 ms | (2 <sup>18</sup> )/E | 128 ms | ### 8.4 Core Timer Counter Register The timer counter register is a read-only register that contains the current value of the 8-bit ripple counter at the beginning of the timer chain. This counter is clocked by the CPU clock (E/4) and can be used for various functions, including a software input capture. Extended time periods can be attained using the TOF function to increment a temporary RAM storage location, thereby simulating a 16-bit (or more) counter. Figure 8-3. Timer Counter Register (CTCR) The power-on cycle and the low-power reset both serve to clear the entire counter chain and begin clocking the counter. After 4064 cycles, the power-on/low-power reset circuit is released, which again clears the counter chain and allows the device to come out of reset. At this point, if RESET is not asserted, the timer starts counting up from zero and normal device operation begins. When a reset other than POR and low-power reset is asserted any time during operation, the counter chain is cleared but the 4064-cycle stabilization period is not invoked. ## 8.5 Computer Operating Properly (COP) Reset The COP watchdog timer function is implemented on this device by using the output of the RTI circuit and further dividing it by eight. The minimum COP reset rates are listed in **Figure 8-1**. If the COP circuit times out, an internal reset is generated and the normal reset vector is fetched. Preventing a COP timeout, or clearing the COP is accomplished by writing a zero to bit 0 of address \$3FF0. When the COP is cleared, only the final divide-by-eight stage (output of the RTI) is cleared. MC68HC05RC18 — Rev. 2.0 General Release Specification If the COP watchdog timer is allowed to time out, an internal reset is generated to reset the MCU. The COP remains enabled after execution of the WAIT instruction and all associated operations apply. If the STOP instruction is disabled, execution of STOP instruction causes the CPU to enter wait mode just as if a wait mode instruction had been executed (except that when stop mode is exited, the COP timer is cleared). Thus, it is recommended that stop mode be disabled in devices that have the COP enabled, as this will prevent the COP from being disabled by the STOP instruction. This COP's objective is to make it impossible for this device to become stuck or locked up and to be sure the COP is able to rescue the part from any situation where it might entrap itself in abnormal or unintended behavior. This function is a mask option. ### 8.6 Timer During Wait Mode The CPU clock halts during wait mode, but the timer remains active. If interrupts are enabled, a timer interrupt will cause the processor to exit wait mode. The COP is always enabled while in user mode. ## Section 9. Carrier Modulator Transmitter (CMT) #### 9.1 Contents | 9.2 | Introduction | |---------|-----------------------------------------| | 9.3 | Overview70 | | 9.4 | Carrier Generator | | 9.4.1 | Time Counter73 | | 9.4.2 | Carrier Generator Data Registers | | | (CHR1, CLR1, CHR2, and CLR2) | | 9.5 | Modulator | | 9.5.1 | Time Mode | | 9.5.2 | FSK Mode | | 9.5.3 | Extended Space Operation | | 9.5.3.1 | End Of Cycle (EOC) Interrupt81 | | 9.5.3.2 | 2 Modulator Control and Status Register | | 9.5.4 | Modulator Period Data Registers | | | (MDR1, MDR2, and MDR3) | | 9.6 | Wait Mode Operation | | 9.7 | Stop Mode Operation | #### 9.2 Introduction The carrier modulator transmitter (CMT) module provides a means to generate the protocol timing and carrier signals for a wide variety of encoding schemes. The CMT incorporates hardware to off-load the critical and/or lengthy timing requirements associated with code generation from the CPU, releasing much of its bandwidth to handle other tasks such as code data generation, data decompression, or keyboard scanning. The CMT does not include dedicated hardware configurations for specific protocols but is intended to be sufficiently programmable in its function to handle the timing requirements of most MC68HC05RC18 — Rev. 2.0 **General Release Specification** ### **Carrier Modulator Transmitter (CMT)** protocols with minimal CPU intervention. When the modulator is disabled, certain CMT registers can be used to change the state of the infrared out pin (IRO) directly. This feature allows for the generation of future protocols not readily producible by the current architecture. #### 9.3 Overview The module consists of carrier generator, modulator, and transmitter output blocks. The block diagram is shown in **Figure 9-1**. The carrier generator has a resolution of 500 ns with a 2-MHz oscillator. The user independently may define the high and low times of the carrier signal to determine both period and duty cycle. The carrier generator can generate signals with periods between 1 µs (1 MHz) and 64 µs (15.6 kHz) in steps of 500 ns. The possible duty cycle options will depend upon the number of counts required to complete the carrier period. For example, a 400-kHz signal has a period of 2.5 µs and will therefore require 5 x 500 ns counts to generate. These counts may be split between high and low times so the duty cycles available will be 20% (one high, four low), 40% (two high, three low), 60% (three high, two low) and 80% (four high, one low). For lower frequency signals with larger periods, higher resolution (as a percentage of the total period) duty cycles are possible. The carrier generator may select between two sets of high and low times. When operating in normal mode (subsequently referred to as time mode), just one set will be used. When operating in FSK (frequency shift key) mode, the generator will toggle between the two sets when instructed to do so by the modulator, allowing the user to dynamically switch between two carrier frequencies without CPU intervention. When the BASE bit in the modulator control and status register (MCSR) is set, the carrier output to the modulator is held high continuously to allow for the generation of baseband protocols. See 9.4 **Carrier Generator** The modulator provides a simple method to control protocol timing. The modulator has a resolution of 4 $\mu$ s with a 2-MHz oscillator. It can count system clocks to provide real-time control or it can count carrier clocks for self-clocked protocols. The modulator can either gate the carrier onto the modulator output (TIME), control the logic level of the modulator output (baseband), or directly route the carrier to the modulator output while providing a signal to switch the carrier generator between high/low time register buffers (FSK). See **9.5 Modulator**. The transmitter output block controls the state of the infrared out pin (IRO). The modulator output is gated on to the IRO pin when the modulator/carrier generator is enabled. Otherwise, the IRO pin is controlled by the state of the IRO latch, which is directly accessible to the CPU by means of bit 7 of the carrier generator data registers CHR1 and CLR1. The IRO latch can be written to on either edge of the internal bus clock ( $f_{osc}/2$ ), allowing for IR waveforms which have a resolution of twice the bus clock frequency ( $f_{osc}$ ). See 9.4.2 Carrier Generator Data Registers (CHR1, CLR1, CHR2, and CLR2). Figure 9-1. Carrier Modulator Transmitter Module Block Diagram #### 9.4 Carrier Generator The carrier signal is generated by counting a predetermined number of input clocks (500 ns for a 2-MHz oscillator) for both the carrier high time and the carrier low time. The period is determined by the total number of clocks counted. The duty cycle is determined by the ratio of high time clocks to total clocks counted. The high and low time values are user programmable and are held in two registers. An alternate set of high/low count values is held in another set of registers to allow the generation of dual frequency FSK (frequency shift keying) protocols without CPU intervention. The MCGEN bit in the MCSR must be set and the BASE bit in the MCSR must be cleared to enable carrier generator clocks. The block diagram is shown in Figure 9-2. Figure 9-2. Carrier Generator Block Diagram #### 9.4.1 Time Counter The high/low time counter is a 6-bit up counter. After each increment, the contents of the counter are compared with the appropriate high or low count value register. When this value is reached, the counter is reset and the compare is redirected to the other count value register. Assuming that the high time count compare register is currently active, a valid compare will cause the carrier output to be driven low. The counter will continue to increment and when reaching the value stored in the selected low count value register, it will be cleared and will cause the carrier output to be driven high. The cycle repeats, automatically generating a periodic signal which is directed to the modulator. The lowest frequency (maximum period) and highest frequency (minimum period) which can be generated are defined as: $$f_{max} = f_{osc} \div (2 \times 1) Hz$$ $f_{min} = f_{osc} \div (2 \times (2^6 - 1)) Hz$ In the general case, the carrier generator output frequency is: $$f_{out} = f_{osc} \div (Highcount + Lowcount) Hz$$ Where: $$0 < Highcount < 64$$ and $0 < Lowcount < 64$ # **NOTE:** These These equations assume the DIV2 bit (bit 6) of the MCSR is clear. When the DIV2 bit is set, the carrier generator frequency will be half of what is shown in these equations. The duty cycle of the carrier signal is controlled by varying the ratio of high time to low + high time. As the input clock period is fixed, the duty cycle resolution will be proportional to the number of counts required to generate the desired carrier period. $$Duty Cycle = \frac{Highcount}{Highcount + Lowcount}$$ ### 9.4.2 Carrier Generator Data Registers (CHR1, CLR1, CHR2, and CLR2) The carrier generator contains one 8-bit data register: primary high time (CHR1); one 7-bit data register: primary low time (CLR1); and two 6-bit data registers: secondary high time (CHR2) and secondary low time (CLR2). Bit 7 of CHR1 and CHR2 is used to read and write the IRO latch. Figure 9-3. Carrier Data Register (CHR1, CLR1, CHR2, and CLR2) General Release Specification MC68HC05RC18 - Rev. 2.0 # PH0–PH5 and PL0–PL5 — Primary Carrier High and Low Time Data Values When selected, these bits contain the number of input clocks required to generate the carrier high and low time periods. When operating in time mode (see 9.5.1 Time Mode), this register pair is always selected. When operating in FSK mode (see 9.5.2 FSK Mode), this register pair and the secondary register pair are alternately selected under control of the modulator. The primary carrier high and low time values are undefined out of reset. These bits must be written to nonzero values before the carrier generator is enabled to avoid spurious results. #### **NOTE:** Writing to CHR1 to update PH0–PH5 or to CLR1 to update PL0–PL5 will also update the IRO latch. When MCGEN (bit 0 in the MCSR) is clear, the IRO latch value appears on the IRO output pin. Care should be taken that bit 7 of the data to be written to CHR1 or CHL1 should contain the desired state of the IRO latch. Additionally, writing to CHR1 to update PH0–PH5 will also update the CMT polarity bit. Care should be taken that bit 6 of the data to be written to CHR1 should contain the desired state of the polarity bit. # SH0–SH5 and SL0–SL5 — Secondary Carrier High and Low Time Data Values When selected, these bits contain the number of input clocks required to generate the carrier high and low time periods. When operating in time mode (see **9.5.1 Time Mode**), this register pair is never selected. When operating in FSK mode (see **9.5.2 FSK Mode**), this register pair and the primary register pair are alternately selected under control of the modulator. The secondary carrier high and low time values are undefined out of reset. These bits must be written to nonzero values before the carrier generator is enabled when operating in FSK mode. #### CMTPOL — CMT output Polarity This bit controls the polarity of the CMT output (IRO). When this bit is a zero, then the CMT output is active high. When this bit is set to one the CMT output is active low, in other words inverted. The reset state of this bit is zero. MC68HC05RC18 — Rev. 2.0 **General Release Specification** ### **Carrier Modulator Transmitter (CMT)** #### IROLN and IROLP — IRO Latch Control Reading IROLN or IROLP reads the state of the IRO latch. Writing IROLN updates the IRO latch with the data being written on the negative edge of the internal processor clock ( $f_{\rm osc}/2$ ). Writing IROLP updates the IRO latch on the positive edge of the internal processor clock; for example, one $f_{\rm osc}$ period later. The IRO latch is clear out of reset. #### NOTE: Writing to CHR1 to update IROLN or to CLR1 to update IROLP will also update the primary carrier high and low data values. Care should be taken that bits 5–0 of the data to be written to CHR1 or CHL1 should contain the desired values for the primary carrier high or low data. In addition, writing to CHR1 to update IROLN will update the CMT polarity bit. Care should be taken that bit 6 of the data to be written to CHR1 should contain the desired values for the polarity bit. #### 9.5 Modulator The modulator consists of a 12-bit down counter with underflow detection which is loaded from the modulation mark period from the mark buffer register, MBUFF. When this counter underflows, the modulator gate is closed and a 12-bit comparator is enabled which continually compares the logical complement of the contents of the (still) decrementing counter with the contents of the modulation space period register, SREG. When a match is obtained, the modulator control gate is opened again. Should SREG = 0, the match will be immediate and no space period will be generated (for instance, for FSK protocols which require successive bursts of different frequencies). When the match occurs, the counter is reloaded with the contents of MBUFF, SREG is reloaded with the contents of its buffer, SBUFF, and the cycle repeats. The MCGEN bit in the MCSR must be set to enable the modulator timer. The 12-bit MBUFF and SBUFF registers are accessed through three 8-bit modulator period registers, MDR1, MDR2, and MDR3. The modulator can operate in two modes, time and FSK. In time mode, the modulator counts clocks derived from the system oscillator and General Release Specification MC68HC05RC18 - Rev. 2.0 modulates a single-carrier frequency or no carrier (baseband). In FSK mode, the modulator counts carrier periods and instructs the carrier generator to alternate between two carrier frequencies whenever a modulation period (mark + space counts) expires. Figure 9-4. Modulator Block Diagram #### 9.5.1 Time Mode When the modulator operates in time mode, the modulation mark and space periods consist of zero or an integer number of $f_{\rm osc} \div 8$ clocks (= 250 kHz @ 2 MHz osc). This provides a modulator resolution of 4 $\mu s$ and a maximum mark and space periods of about 16 ms (each). However, to prevent carrier glitches which could affect carrier spectral purity, the modulator control gate and carrier clock are synchronized. The carrier signal is activated when the modulator gate opens. The modulator gate can only close when the carrier signal is low (the output MC68HC05RC18 — Rev. 2.0 **General Release Specification** ### **Carrier Modulator Transmitter (CMT)** logic level during space periods is low). If the carrier generator is in baseband mode (BASE bit in MCSR is high), the modulator output will be at a logic 1 for the duration of the mark period and at a logic 0 for the duration of a space period. See **Figure 9-5**. The mark and space time equations are: $$t_{mark} = \frac{(MBUFF + 1) \times 8}{f_{osc}} secs$$ $$t_{\text{space}} = \frac{\text{SBUFF} \times 8}{f_{\text{osc}}} \text{secs}$$ Setting the DIV2 bit in the MCSR will double mark and space times. Figure 9-5. CMT Operation in Time Mode #### 9.5.2 FSK Mode When the modulator operates in FSK mode, the modulation mark and space periods consist of an integer number of carrier clocks (space period can be zero). When the mark period expires, the space period is transparently started (as in time mode); however, in FSK mode the carrier switches between data registers in preparation for the next mark period. The carrier generator toggles between primary and secondary data register values whenever the modulator mark period expires. The space period provides an interpulse gap (no carrier), but if SBUFF = 0, then the modulator and carrier generator will switch between carrier frequencies without a gap or any carrier glitches (zero space). Using timing data for carrier burst and interpulse gap length calculated by the CPU, FSK mode can automatically generate a phase-coherent, dual-frequency FSK signal with programmable burst and interburst gaps. The mark and space time equations for FSK mode are: $$t_{mark} = \frac{MBUFF + 1}{f_{cg}} secs$$ $$t_{space} = \frac{SBUFF}{f_{cq}} secs$$ Where $f_{cg}$ is the frequency output from the carrier generator, setting the DIV2 bit in the MCSR will double mark and space times. # Carrier Modulator Transmitter (CMT) ### 9.5.3 Extended Space Operation In either time or FSK mode, the space period can be made longer than the maximum possible value of SBUFF. Setting the EXSPC bit in the MCSR will force the modulator to treat the next modulation period (beginning with the next load of MBUFF/SBUFF) as a space period equal in length to the mark and space counts combined. Subsequent modulation periods will consist entirely of these extended space periods with no mark periods. Clearing EXSPC will return the modulator to standard operation at the beginning of the next modulation period. To calculate the length of an extended space in time mode, use the equation: $$t_{exspace} = \frac{ \left( (SBUFF_1) + (MBUFF_2 + 1 + SBUFF_2) + ... \left( MBUFF_n + 1 + SBUFF_n \right) \right) \times 8}{f_{osc}} \text{ secs}$$ Where the subscripts 1, 2, ... n refer to the modulation periods that elapsed while the EXSPC bit was set. Similarly, to calculate the length of an extended space in FSK mode, use the equation: $$t_{exspace} = \frac{((SBUFF_1) + (MBUFF_2 + 1 + SBUFF_2) + ... \ (MBUFF_n + 1 + SBUFF_n))}{f_{cq}} secs$$ Where $f_{cg}$ is the frequency output from the carrier generator. For an example of extended space operation, see **Figure 9-6**. **NOTE:** The EXSPC feature can be used to emulate a zero mark event. Figure 9-6. Extended Space Operation #### 9.5.3.1 End Of Cycle (EOC) Interrupt At the end of each cycle (when the counter is reloaded from MBUFF), the end of cycle (EOC) flag is set. If the interrupt enable bit was previously set, an interrupt will also be issued to the CPU. The EOC interrupt provides a means for the user to reload new mark/space values into the MBUFF and SBUFF registers. As the EOC interrupt is coincident with reloading the counter, MBUFF does not require additional buffering and may be updated with a new value for the next period from within the EOC interrupt service routine (ISR). To allow both mark and space period values to be updated from within the same ISR, SREG is buffered by SBUFF. The contents written to SBUFF are transferred to the active register SREG at the end of every cycle irrespective of the state of the EOC flag. The EOC flag is cleared by a read of the modulator control and status register (MCSR) followed by an access of MDR2 or MDR3. The EOC flag must be cleared within the ISR to prevent another interrupt being generated after exiting the ISR. If the EOC interrupt is not being used (IE = 0), the EOC flag need not be cleared. #### 9.5.3.2 Modulator Control and Status Register The modulator control and status register (MCSR) contains the modulator and carrier generator enable (MCGEN), interrupt enable (IE), mode select (MODE), baseband enable (BASE), extended space (EXSPC), and external interrupt mask (EIMSK) control bits, divide-by-two prescaler (DIV2) bit, and the end of cycle (EOC) status bit. Figure 9-7. Modulator Control and Status Register (MCSR) ## Carrier Modulator Transmitter (CMT) EOC — End Of Cycle Status Flag 1 = End of modulator cycle (counter = SBUFF) has occurred 0 = Current modulation cycle in progress EOC is set when a match occurs between the contents of the space period register, SREG, and the down counter. This is recognized as the end of the modulation cycle. At this time, the counter is initialized with the (possibly new) contents of the mark period buffer, MBUFF, and the space period register, SREG, is loaded with the (possibly new) contents of the space period buffer, SBUFF. This flag is cleared by a read of the MCSR followed by an access of MDR2 or MDR3. The EOC flag is cleared by reset. DIV2 — Divide-by-two prescaler 1 = Divide-by-two prescaler enabled 0 = Divide-by-two prescaler disabled The divide-by-two prescaler causes the CMT to be clocked at the bus rate when enabled and 2 x the bus rate when disabled ( $f_{osc}$ ). Since this bit is not double buffered, it should not be set during a transmission. EIMSK — External Interrupt Mask 1 = IRQ and keyscan interrupts masked 0 = IRQ and keyscan interrupts enabled The external interrupt mask bit is used to mask IRQ and keyscan interrupts. This bit is cleared by reset. EXSPC — Extended Space Enable 1 = Extended space enabled 0 = Extended space disabled For a description of the extended space enable bit, see **9.5.3 Extended Space Operation**. This bit is cleared by reset. BASE — Baseband Enable 1 = Baseband enabled 0 = Baseband disabled When set, the BASE bit disables the carrier generator and forces the carrier output high for generation of baseband protocols. When BASE is clear, the carrier generator is enabled and the carrier output toggles at the frequency determined by values stored in the carrier data registers. See **9.5.1 Time Mode**. This bit is cleared by reset. This bit is not double buffered and should not be written to during a transmission. MODE — Mode Select 1 = CMT operates in FSK mode. 0 = CMT operates in Time mode. For a description of CMT operation in time mode, see **9.5.1 Time**Mode. For a description of CMT operation in FSK mode, see **9.5.2**FSK Mode. This bit is cleared by reset. This bit is not double buffered and should not be written to during a transmission. IE — Interrupt Enable 1 = CPU interrupt enabled 0 = CPU interrupt disabled A CPU interrupt will be requested when EOC is set if IE was previously set. If IE is clear, EOC will not request a CPU interrupt. MCGEN — Modulator and Carrier Generator Enable 1 = Modulator and carrier generator enabled 0 = Modulator and carrier generator disabled Setting MCGEN will initialize the carrier generator and modulator and will enable all clocks. Once enabled, the carrier generator and modulator will function continuously. When MCGEN is cleared, the current modulator cycle will be allowed to expire before all carrier and modulator clocks are disabled (to save power) and the modulator output is forced low. To prevent spurious operation, the user should initialize all data and control registers before enabling the system. This bit is cleared by reset. ### **Carrier Modulator Transmitter (CMT)** ### 9.5.4 Modulator Period Data Registers (MDR1, MDR2, and MDR3) The 12-bit MBUFF and SBUFF registers are accessed through three 8-bit registers, MDR1, MDR2, and MDR3. MDR2 and MDR3 contain the least significant eight bits of MBUFF and SBUFF respectively. MDR1 contains the two most significant nibbles of MBUFF and SBUFF. In many applications, periods greater than those obtained by eight bits will not be required. Splitting the registers up in this manner allows the user to clear MDR1 and generate 8-bit periods with just two data writes. Figure 9-8. Modulator Data Registers (MDR1, MDR2, and MDR3) ### 9.6 Wait Mode Operation During wait mode the CMT, if enabled, will continue to operate normally. However, there will be no new codes or changes of pattern mode while in wait mode, as the CPU is not operating. In addition, the CMT will not generate any new interrupts while the chip is in wait mode, although if it has one pending when wait mode is entered then that pending interrupt will serve to pull the chip out of WAIT mode. NOTE: Although the CMT will not generate any new interrupts while wait mode is active, a previously generated CMT interrupt that is still pending will bring the MCU out of wait mode. ### 9.7 Stop Mode Operation During stop mode, the CMT halts all operation. No registers are affected. # Section 10. Instruction Set ### 10.1 Contents | 10.2 | Introduction | |--------|----------------------------------| | 10.3 | Addressing Modes88 | | 10.3.1 | Inherent | | 10.3.2 | Immediate | | 10.3.3 | Direct89 | | 10.3.4 | Extended | | 10.3.5 | Indexed, No Offset90 | | 10.3.6 | Indexed, 8-Bit Offset | | 10.3.7 | Indexed,16-Bit Offset | | 10.3.8 | Relative | | 10.4 | Instruction Types91 | | 10.4.1 | Register/Memory Instructions | | 10.4.2 | Read-Modify-Write Instructions93 | | 10.4.3 | Jump/Branch Instructions | | 10.4.4 | Bit Manipulation Instructions | | 10.4.5 | Control Instructions | | 10.5 | Instruction Set Summary | #### 10.2 Introduction The MCU instruction set has 62 instructions and uses eight addressing modes. The instructions include all those of the M146805 CMOS Family plus one more: the unsigned multiply (MUL) instruction. The MUL instruction allows unsigned multiplication of the contents of the accumulator (A) and the index register (X). The high-order product is stored in the index register, and the low-order product is stored in the accumulator. ### 10.3 Addressing Modes The CPU uses eight addressing modes for flexibility in accessing data. The addressing modes provide eight different ways for the CPU to find the data required to execute an instruction. The eight addressing modes are: - Inherent - Immediate - Direct - Extended - Indexed, no offset - Indexed, 8-bit offset - Indexed, 16-bit offset - Relative #### 10.3.1 Inherent Inherent instructions are those that have no operand, such as return from interrupt (RTI) and stop (STOP). Some of the inherent instructions act on data in the CPU registers, such as set carry flag (SEC) and increment accumulator (INCA). Inherent instructions require no operand address and are one byte long. #### 10.3.2 Immediate Immediate instructions are those that contain a value to be used in an operation with the value in the accumulator or index register. Immediate instructions require no operand address and are two bytes long. The opcode is the first byte, and the immediate data value is the second byte. #### 10.3.3 Direct Direct instructions can access any of the first 256 memory locations with two bytes. The first byte is the opcode, and the second is the low byte of the operand address. In direct addressing, the CPU automatically uses \$00 as the high byte of the operand address. #### 10.3.4 Extended Extended instructions use three bytes and can access any address in memory. The first byte is the opcode; the second and third bytes are the high and low bytes of the operand address. When using the Motorola assembler, the programmer does not need to specify whether an instruction is direct or extended. The assembler automatically selects the shortest form of the instruction. #### 10.3.5 Indexed, No Offset Indexed instructions with no offset are 1-byte instructions that can access data with variable addresses within the first 256 memory locations. The index register contains the low byte of the effective address of the operand. The CPU automatically uses \$00 as the high byte, so these instructions can address locations \$0000–\$00FF. Indexed, no offset instructions are often used to move a pointer through a table or to hold the address of a frequently used RAM or I/O location. #### 10.3.6 Indexed, 8-Bit Offset Indexed, 8-bit offset instructions are 2-byte instructions that can access data with variable addresses within the first 511 memory locations. The CPU adds the unsigned byte in the index register to the unsigned byte following the opcode. The sum is the effective address of the operand. These instructions can access locations \$0000–\$01FE. Indexed 8-bit offset instructions are useful for selecting the kth element in an n-element table. The table can begin anywhere within the first 256 memory locations and could extend as far as location 510 (\$01FE). The k value is typically in the index register, and the address of the beginning of the table is in the byte following the opcode. #### 10.3.7 Indexed,16-Bit Offset Indexed, 16-bit offset instructions are 3-byte instructions that can access data with variable addresses at any location in memory. The CPU adds the unsigned byte in the index register to the two unsigned bytes following the opcode. The sum is the effective address of the operand. The first byte after the opcode is the high byte of the 16-bit offset; the second byte is the low byte of the offset. Indexed, 16-bit offset instructions are useful for selecting the kth element in an n-element table anywhere in memory. As with direct and extended addressing, the Motorola assembler determines the shortest form of indexed addressing. #### 10.3.8 Relative Relative addressing is only for branch instructions. If the branch condition is true, the CPU finds the effective branch destination by adding the signed byte following the opcode to the contents of the program counter. If the branch condition is not true, the CPU goes to the next instruction. The offset is a signed, two's complement byte that gives a branching range of –128 to +127 bytes from the address of the next location after the branch instruction. When using the Motorola assembler, the programmer does not need to calculate the offset, because the assembler determines the proper offset and verifies that it is within the span of the branch. ### 10.4 Instruction Types The MCU instructions fall into the following five categories: - Register/Memory Instructions - Read-Modify-Write Instructions - Jump/Branch Instructions - Bit Manipulation Instructions - Control Instructions ### 10.4.1 Register/Memory Instructions These instructions operate on CPU registers and memory locations. Most of them use two operands. One operand is in either the accumulator or the index register. The CPU finds the other operand in memory. Table 10-1. Register/Memory Instructions | Instruction | Mnemonic | |-----------------------------------------------------|----------| | Add Memory Byte and Carry Bit to Accumulator | ADC | | Add Memory Byte to Accumulator | ADD | | AND Memory Byte with Accumulator | AND | | Bit Test Accumulator | BIT | | Compare Accumulator | CMP | | Compare Index Register with Memory Byte | CPX | | EXCLUSIVE OR Accumulator with Memory Byte | EOR | | Load Accumulator with Memory Byte | LDA | | Load Index Register with Memory Byte | LDX | | Multiply | MUL | | OR Accumulator with Memory Byte | ORA | | Subtract Memory Byte and Carry Bit from Accumulator | SBC | | Store Accumulator in Memory | STA | | Store Index Register in Memory | STX | | Subtract Memory Byte from Accumulator | SUB | #### 10.4.2 Read-Modify-Write Instructions These instructions read a memory location or a register, modify its contents, and write the modified value back to the memory location or to the register. **NOTE:** Do not use read-modify-write operations on write-only registers. Table 10-2. Read-Modify-Write Instructions | Instruction | Mnemonic | |-------------------------------------|---------------------| | Arithmetic Shift Left (Same as LSL) | ASL | | Arithmetic Shift Right | ASR | | Bit Clear | BCLR <sup>(1)</sup> | | Bit Set | BSET <sup>(1)</sup> | | Clear Register | CLR | | Complement (One's Complement) | СОМ | | Decrement | DEC | | Increment | INC | | Logical Shift Left (Same as ASL) | LSL | | Logical Shift Right | LSR | | Negate (Two's Complement) | NEG | | Rotate Left through Carry Bit | ROL | | Rotate Right through Carry Bit | ROR | | Test for Negative or Zero | TST <sup>(2)</sup> | <sup>1.</sup> Unlike other read-modify-write instructions, BCLR and BSET use only direct addressing. <sup>2.</sup> TST is an exception to the read-modify-write sequence because it does not write a replacement value. #### 10.4.3 Jump/Branch Instructions Jump instructions allow the CPU to interrupt the normal sequence of the program counter. The unconditional jump instruction (JMP) and the jump-to-subroutine instruction (JSR) have no register operand. Branch instructions allow the CPU to interrupt the normal sequence of the program counter when a test condition is met. If the test condition is not met, the branch is not performed. The BRCLR and BRSET instructions cause a branch based on the state of any readable bit in the first 256 memory locations. These 3-byte instructions use a combination of direct addressing and relative addressing. The direct address of the byte to be tested is in the byte following the opcode. The third byte is the signed offset byte. The CPU finds the effective branch destination by adding the third byte to the program counter if the specified bit tests true. The bit to be tested and its condition (set or clear) is part of the opcode. The span of branching is from –128 to +127 from the address of the next location after the branch instruction. The CPU also transfers the tested bit to the carry/borrow bit of the condition code register. **Table 10-3. Jump and Branch Instructions** | Instruction | Mnemonic | |--------------------------------|----------| | Branch if Carry Bit Clear | BCC | | Branch if Carry Bit Set | BCS | | Branch if Equal | BEQ | | Branch if Half-Carry Bit Clear | BHCC | | Branch if Half-Carry Bit Set | BHCS | | Branch if Higher | ВНІ | | Branch if Higher or Same | BHS | | Branch if IRQ Pin High | BIH | | Branch if IRQ Pin Low | BIL | | Branch if Lower | BLO | | Branch if Lower or Same | BLS | | Branch if Interrupt Mask Clear | ВМС | | Branch if Minus | ВМІ | | Branch if Interrupt Mask Set | BMS | | Branch if Not Equal | BNE | | Branch if Plus | BPL | | Branch Always | BRA | | Branch if Bit Clear | BRCLR | | Branch Never | BRN | | Branch if Bit Set | BRSET | | Branch to Subroutine | BSR | | Unconditional Jump | JMP | | Jump to Subroutine | JSR | ### 10.4.4 Bit Manipulation Instructions The CPU can set or clear any writable bit in the first 256 bytes of memory, which includes I/O registers and on-chip RAM locations. The CPU can also test and branch based on the state of any bit in any of the first 256 memory locations. **Table 10-4. Bit Manipulation Instructions** | Instruction | Mnemonic | |---------------------|----------| | Bit Clear | BCLR | | Branch if Bit Clear | BRCLR | | Branch if Bit Set | BRSET | | Bit Set | BSET | #### 10.4.5 Control Instructions These instructions act on CPU registers and control CPU operation during program execution. **Table 10-5. Control Instructions** | Instruction | Mnemonic | |----------------------------------------|----------| | Clear Carry Bit | CLC | | Clear Interrupt Mask | CLI | | No Operation | NOP | | Reset Stack Pointer | RSP | | Return from Interrupt | RTI | | Return from Subroutine | RTS | | Set Carry Bit | SEC | | Set Interrupt Mask | SEI | | Stop Oscillator and Enable IRQ Pin | STOP | | Software Interrupt | SWI | | Transfer Accumulator to Index Register | TAX | | Transfer Index Register to Accumulator | TXA | | Stop CPU Clock and Enable Interrupts | WAIT | # 10.5 Instruction Set Summary **Table 10-6. Instruction Set Summary** | Source | Operation | Description | ı | | ect on<br>CCR | | | Address<br>Mode | Opcode | Operand | Cycles | |--------------------------------------------------------------------|---------------------------------------|----------------------------------------------|-----------|-----------|---------------|----------|-----------|-------------------------------------------------------------------------|----------------------------------|----------------------------------------------|----------------------------| | Form | | Boompaon | | I | N | z | С | Add | odo | Ope | ػٙ | | ADC #opr<br>ADC opr<br>ADC opr<br>ADC opr,X<br>ADC opr,X<br>ADC ,X | Add with Carry | A ← (A) + (M) + (C) | <b>‡</b> | _ | <b>‡</b> | <b>‡</b> | <b>1</b> | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX | A9<br>B9<br>C9<br>D9<br>E9 | ii<br>dd<br>hh II<br>ee ff<br>ff | 2<br>3<br>4<br>5<br>4<br>3 | | ADD #opr<br>ADD opr<br>ADD opr,X<br>ADD opr,X<br>ADD ,X | Add without Carry | A ← (A) + (M) | <b>‡</b> | _ | <b>‡</b> | <b>‡</b> | <b>‡</b> | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX | AB<br>BB<br>CB<br>DB<br>EB<br>FB | ii<br>dd<br>hh II<br>ee ff<br>ff | 2<br>3<br>4<br>5<br>4<br>3 | | AND #opr<br>AND opr<br>AND opr<br>AND opr,X<br>AND opr,X<br>AND ,X | Logical AND | $A \leftarrow (A) \land (M)$ | | | <b>1</b> | <b>‡</b> | _ | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX | A4<br>B4<br>C4<br>D4<br>E4<br>F4 | ii<br>dd<br>hh II<br>ee ff<br>ff | 2<br>3<br>4<br>5<br>4<br>3 | | ASL opr<br>ASLA<br>ASLX<br>ASL opr,X<br>ASL ,X | Arithmetic Shift Left (Same as LSL) | C 0 b0 b0 | _ | _ | <b>‡</b> | <b>‡</b> | <b>1</b> | DIR<br>INH<br>INH<br>IX1<br>IX | 38<br>48<br>58<br>68<br>78 | dd<br>ff | 5 3 3 6 5 | | ASR opr<br>ASRA<br>ASRX<br>ASR opr,X<br>ASR ,X | Arithmetic Shift Right | b7 b0 | | _ | <b>‡</b> | <b>‡</b> | <b>‡</b> | DIR<br>INH<br>INH<br>IX1<br>IX | 37<br>47<br>57<br>67<br>77 | dd<br>ff | 5<br>3<br>6<br>5 | | BCC rel | Branch if Carry Bit Clear | $PC \leftarrow (PC) + 2 + rel? C = 0$ | _ | - | _ | _ | - | REL | 24 | rr | 3 | | BCLR n opr | Clear Bit n | Mn ← 0 | | | _ | | _ | DIR (b0) DIR (b1) DIR (b2) DIR (b3) DIR (b4) DIR (b5) DIR (b6) DIR (b7) | 15<br>17<br>19<br>1B<br>1D | dd<br>dd<br>dd<br>dd<br>dd<br>dd<br>dd<br>dd | 5 5 5 5 5 5 5 5 | | BCS rel | Branch if Carry Bit Set (Same as BLO) | PC ← (PC) + 2 + rel? C = 1 | | | $\sqsubseteq$ | Ŀ | | REL | 25 | rr | 3 | | BEQ rel | Branch if Equal | PC ← (PC) + 2 + rel? Z = 1 | | | | | | REL | 27 | rr | 3 | | BHCC rel | Branch if Half-Carry Bit Clear | $PC \leftarrow (PC) + 2 + rel ? H = 0$ | | | | | | REL | 28 | rr | 3 | | BHCS rel | Branch if Half-Carry Bit Set | PC ← (PC) + 2 + <i>rel</i> ? H = 1 | | <u> -</u> | | | | REL | 29 | rr | 3 | | BHI rel | Branch if Higher | $PC \leftarrow (PC) + 2 + rel? C \lor Z = 0$ | <u> -</u> | - | $\vdash$ | | <u> -</u> | REL | 22 | rr | 3 | | BHS rel | Branch if Higher or Same | $PC \leftarrow (PC) + 2 + rel? C = 0$ | - | - | <u> </u> | - | - | REL | 24 | rr | 3 | General Release Specification MC68HC05RC18 — Rev. 2.0 **Table 10-6. Instruction Set Summary (Continued)** | Source | Operation | Description | I | | ffect on<br>CCR | | | fect on<br>CCR | | | Address<br>Mode | Opcode | Operand | Cycles | |--------------------------------------------------------------------|---------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|---|-----------------|----------|----------|-------------------------------------------------------------------------|----------------------------------|----------------------------------------------------|---------------------------------|--------|---------|--------| | Form | | | Н | I | N | Z | С | Add | do | Ope | خ | | | | | BIH rel | Branch if IRQ Pin High | PC ← (PC) + 2 + <i>rel</i> ? IRQ = 1 | 1 | _ | _ | | $\vdash$ | REL | 2F | rr | 3 | | | | | BIL rel | Branch if IRQ Pin Low | $PC \leftarrow (PC) + 2 + rel ? IRQ = 0$ | - | _ | _ | _ | E | REL | 2E | rr | 3 | | | | | BIT #opr<br>BIT opr<br>BIT opr,<br>BIT opr,X<br>BIT opr,X<br>BIT,X | Bit Test Accumulator with Memory Byte | (A) ∧ (M) | _ | _ | \$ | <b>‡</b> | _ | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX | A5<br>B5<br>C5<br>D5<br>E5<br>F5 | hh II | | | | | | BLO rel | Branch if Lower (Same as BCS) | PC ← (PC) + 2 + rel ? C = 1 | - | _ | _ | _ | _ | REL | 25 | rr | 3 | | | | | BLS rel | Branch if Lower or Same | $PC \leftarrow (PC) + 2 + rel? C \lor Z = 1$ | _ | _ | _ | _ | _ | REL | 23 | rr | 3 | | | | | BMC rel | Branch if Interrupt Mask Clear | PC ← (PC) + 2 + rel? I = 0 | _ | _ | _ | _ | _ | REL | 2C | rr | 3 | | | | | BMI rel | Branch if Minus | PC ← (PC) + 2 + rel? N = 1 | - | _ | _ | _ | _ | REL | 2B | rr | 3 | | | | | BMS rel | Branch if Interrupt Mask Set | PC ← (PC) + 2 + rel ? I = 1 | 1- | _ | _ | _ | _ | REL | 2D | rr | 3 | | | | | BNE rel | Branch if Not Equal | $PC \leftarrow (PC) + 2 + rel? Z = 0$ | _ | _ | _ | _ | _ | REL | 26 | rr | 3 | | | | | BPL rel | Branch if Plus | PC ← (PC) + 2 + rel? N = 0 | - | _ | _ | _ | F | REL | 2A | rr | 3 | | | | | BRA rel | Branch Always | PC ← (PC) + 2 + rel? 1 = 1 | _ | _ | _ | _ | _ | REL | 20 | rr | 3 | | | | | BRCLR n opr rel | Branch if Bit n Clear | PC ← (PC) + 2 + <i>rel</i> ? Mn = 0 | _ | _ | | _ | <b>‡</b> | DIR (b0) DIR (b1) DIR (b2) DIR (b3) DIR (b4) DIR (b5) DIR (b6) DIR (b7) | 07<br>09<br>0B | dd rr<br>dd rr<br>dd rr<br>dd rr<br>dd rr | 5<br>5<br>5<br>5<br>5<br>5<br>5 | | | | | BRN rel | Branch Never | $PC \leftarrow (PC) + 2 + rel? 1 = 0$ | - | _ | _ | _ | - | REL | 21 | rr | 3 | | | | | BRSET n opr rel | Branch if Bit n Set | PC ← (PC) + 2 + <i>rel</i> ? Mn = 1 | _ | _ | | | <b>‡</b> | DIR (b0) DIR (b1) DIR (b2) DIR (b3) DIR (b4) DIR (b5) DIR (b6) DIR (b7) | 04<br>06<br>08<br>0A<br>0C | dd rr<br>dd rr<br>dd rr<br>dd rr<br>dd rr<br>dd rr | 5<br>5<br>5<br>5<br>5<br>5<br>5 | | | | | BSET n opr | Set Bit n | Mn ← 1 | _ | | | | _ | DIR (b0) DIR (b1) DIR (b2) DIR (b3) DIR (b4) DIR (b5) DIR (b6) DIR (b7) | 12<br>14<br>16<br>18<br>1A<br>1C | dd<br>dd<br>dd<br>dd<br>dd<br>dd | 5 5 5 5 5 5 5 5 | | | | | BSR rel | Branch to Subroutine | $\begin{array}{c} PC \leftarrow (PC) + 2; push (PCL) \\ SP \leftarrow (SP) - 1; push (PCH) \\ SP \leftarrow (SP) - 1 \\ PC \leftarrow (PC) + \mathit{rel} \end{array}$ | _ | | | _ | _ | REL | AD | rr | 6 | | | | | | | | | | | | | | | | | | | | | CLC | Clear Carry Bit | C ← 0 | - | | | | 0 | INH | 98 | | 2 | | | | MC68HC05RC18 — Rev. 2.0 General Release Specification **Table 10-6. Instruction Set Summary (Continued)** | Source<br>Form | Operation | Description | Effect on CCR | | | | | Address<br>Mode | Opcode | Operand | Cycles | |--------------------------------------------------------------------|-------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|---|----------|----------|----------|---------------------------------------|----------------------------------|----------------------------------|-----------------------| | | operano | | Н | I | N | Z | С | Add | obc | Ope | ػٙ | | CLR opr<br>CLRA<br>CLRX<br>CLR opr,X<br>CLR ,X | Clear Byte | M ← \$00<br>A ← \$00<br>X ← \$00<br>M ← \$00<br>M ← \$00 | _ | _ | 0 | 1 | _ | DIR<br>INH<br>INH<br>IX1<br>IX | 3F<br>4F<br>5F<br>6F<br>7F | dd<br>ff | 5<br>3<br>6<br>5 | | CMP #opr<br>CMP opr<br>CMP opr<br>CMP opr,X<br>CMP opr,X<br>CMP ,X | Compare Accumulator with Memory Byte | (A) – (M) | _ | _ | <b>‡</b> | <b>‡</b> | <b>1</b> | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX | A1<br>B1<br>C1<br>D1<br>E1 | ii<br>dd<br>hh II<br>ee ff<br>ff | 1 1 | | COM opr<br>COMA<br>COMX<br>COM opr,X<br>COM ,X | Complement Byte (One's Complement) | $\begin{array}{l} M \leftarrow (\overline{M}) = \$FF - (M) \\ A \leftarrow (\overline{A}) = \$FF - (A) \\ X \leftarrow (\overline{X}) = \$FF - (X) \\ M \leftarrow (\overline{M}) = \$FF - (M) \\ M \leftarrow (\overline{M}) = \$FF - (M) \end{array}$ | _ | _ | <b>‡</b> | <b>‡</b> | 1 | DIR<br>INH<br>INH<br>IX1<br>IX | 33<br>43<br>53<br>63<br>73 | dd<br>ff | 5<br>3<br>3<br>6<br>5 | | CPX #opr<br>CPX opr<br>CPX opr<br>CPX opr,X<br>CPX opr,X<br>CPX ,X | Compare Index Register with Memory Byte | (X) – (M) | _ | _ | <b>‡</b> | <b>‡</b> | <b>‡</b> | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX | A3<br>B3<br>C3<br>D3<br>E3<br>F3 | ii<br>dd<br>hh II<br>ee ff<br>ff | 1 1 | | DEC opr<br>DECA<br>DECX<br>DEC opr,X<br>DEC ,X | Decrement Byte | $\begin{aligned} \mathbf{M} &\leftarrow (\mathbf{M}) - 1 \\ \mathbf{A} &\leftarrow (\mathbf{A}) - 1 \\ \mathbf{X} &\leftarrow (\mathbf{X}) - 1 \\ \mathbf{M} &\leftarrow (\mathbf{M}) - 1 \\ \mathbf{M} &\leftarrow (\mathbf{M}) - 1 \end{aligned}$ | _ | _ | <b>‡</b> | <b>‡</b> | _ | DIR<br>INH<br>INH<br>IX1<br>IX | 3A<br>4A<br>5A<br>6A<br>7A | dd<br>ff | 5<br>3<br>6<br>5 | | EOR #opr<br>EOR opr<br>EOR opr,X<br>EOR opr,X<br>EOR,X | EXCLUSIVE OR Accumulator with Memory Byte | $A \leftarrow (A) \oplus (M)$ | _ | _ | <b>‡</b> | <b>‡</b> | | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX | A8<br>B8<br>C8<br>D8<br>E8<br>F8 | ii<br>dd<br>hh II<br>ee ff<br>ff | 1 1 | | INC opr<br>INCA<br>INCX<br>INC opr,X<br>INC ,X | Increment Byte | $\begin{aligned} \mathbf{M} &\leftarrow (\mathbf{M}) + 1 \\ \mathbf{A} &\leftarrow (\mathbf{A}) + 1 \\ \mathbf{X} &\leftarrow (\mathbf{X}) + 1 \\ \mathbf{M} &\leftarrow (\mathbf{M}) + 1 \\ \mathbf{M} &\leftarrow (\mathbf{M}) + 1 \end{aligned}$ | _ | | <b>‡</b> | <b>‡</b> | _ | DIR<br>INH<br>INH<br>IX1<br>IX | 3C<br>4C<br>5C<br>6C<br>7C | dd<br>ff | 5<br>3<br>6<br>5 | | JMP opr<br>JMP opr<br>JMP opr,X<br>JMP opr,X<br>JMP ,X | Unconditional Jump | PC ← Jump Address | _ | _ | _ | | _ | DIR<br>EXT<br>IX2<br>IX1<br>IX | BC<br>CC<br>DC<br>EC<br>FC | | | **Table 10-6. Instruction Set Summary (Continued)** | Source<br>Form | Operation | Description | ı | Eff | ect | | n | Address<br>Mode | Opcode | Operand | Cycles | |--------------------------------------------------------------------|--------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|-----|----------|----------|----------|---------------------------------------|----------------------------------|----------------------------------|----------------------------| | Form | • | • | Н | ı | N | Z | С | Adc | ŏ | obe | င် | | JSR opr<br>JSR opr<br>JSR opr,X<br>JSR opr,X<br>JSR ,X | Jump to Subroutine | $\begin{aligned} & PC \leftarrow (PC) + n \; (n = 1, 2, or \; 3) \\ & Push \; (PCL); \; SP \leftarrow (SP) - 1 \\ & Push \; (PCH); \; SP \leftarrow (SP) - 1 \\ & PC \leftarrow Effective \; Address \end{aligned}$ | _ | _ | _ | _ | _ | DIR<br>EXT<br>IX2<br>IX1<br>IX | BD<br>CD<br>DD<br>ED<br>FD | dd<br>hh II<br>ee ff<br>ff | 5<br>6<br>7<br>6<br>5 | | LDA #opr<br>LDA opr<br>LDA opr<br>LDA opr,X<br>LDA opr,X<br>LDA ,X | Load Accumulator with Memory Byte | A ← (M) | _ | _ | <b>‡</b> | <b>‡</b> | _ | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX | A6<br>B6<br>C6<br>D6<br>E6<br>F6 | ii<br>dd<br>hh II<br>ee ff<br>ff | 2<br>3<br>4<br>5<br>4<br>3 | | LDX #opr<br>LDX opr<br>LDX opr<br>LDX opr,X<br>LDX opr,X<br>LDX ,X | Load Index Register with Memory Byte | X ← (M) | _ | _ | <b>‡</b> | <b>‡</b> | _ | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX | AE<br>BE<br>CE<br>DE<br>EE<br>FE | ii<br>dd<br>hh II<br>ee ff<br>ff | 2<br>3<br>4<br>5<br>4<br>3 | | LSL opr<br>LSLA<br>LSLX<br>LSL opr,X<br>LSL ,X | Logical Shift Left (Same as ASL) | D 0 b7 b0 | _ | _ | <b>‡</b> | <b>‡</b> | <b>‡</b> | DIR<br>INH<br>INH<br>IX1<br>IX | 38<br>48<br>58<br>68<br>78 | dd<br>ff | 5<br>3<br>6<br>5 | | LSR opr<br>LSRA<br>LSRX<br>LSR opr,X<br>LSR ,X | Logical Shift Right | 0 - C b7 b0 | _ | _ | 0 | <b>‡</b> | <b>1</b> | DIR<br>INH<br>INH<br>IX1<br>IX | 34<br>44<br>54<br>64<br>74 | dd<br>ff | 5<br>3<br>6<br>5 | | MUL | Unsigned Multiply | $X : A \leftarrow (X) \times (A)$ | 0 | _ | _ | _ | 0 | INH | 42 | | 11 | | NEG opr<br>NEGA<br>NEGX<br>NEG opr,X<br>NEG ,X | Negate Byte (Two's Complement) | $\begin{array}{l} M \leftarrow -(M) = \$00 - (M) \\ A \leftarrow -(A) = \$00 - (A) \\ X \leftarrow -(X) = \$00 - (X) \\ M \leftarrow -(M) = \$00 - (M) \\ M \leftarrow -(M) = \$00 - (M) \end{array}$ | _ | _ | <b>‡</b> | <b>‡</b> | <b>1</b> | DIR<br>INH<br>INH<br>IX1<br>IX | 30<br>40<br>50<br>60<br>70 | dd<br>ff | 5<br>3<br>6<br>5 | | NOP | No Operation | | - | _ | _ | - | _ | INH | 9D | | 2 | | ORA #opr<br>ORA opr<br>ORA opr<br>ORA opr,X<br>ORA opr,X<br>ORA ,X | Logical OR Accumulator with Memory | $A \leftarrow (A) \vee (M)$ | | _ | <b>‡</b> | <b>‡</b> | _ | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX | AA<br>BA<br>CA<br>DA<br>EA<br>FA | ii<br>dd<br>hh II<br>ee ff<br>ff | 2<br>3<br>4<br>5<br>4<br>3 | | ROL opr<br>ROLA<br>ROLX<br>ROL opr,X<br>ROL ,X | Rotate Byte Left through Carry Bit | b7 b0 | | _ | <b>‡</b> | <b>‡</b> | <b>1</b> | DIR<br>INH<br>INH<br>IX1<br>IX | 39<br>49<br>59<br>69<br>79 | dd<br>ff | 5<br>3<br>6<br>5 | Table 10-6. Instruction Set Summary (Continued) | Source | Operation | Description | Effect on CCR | | | | | Address<br>Mode | Opcode | Operand | Cycles | |--------------------------------------------------------------------|-----------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|----------|----------|----------|----------|---------------------------------------|----------------------------------|----------------------------------|----------------------------| | Form | | | Н | I | N | z | С | Add | Opc | Ope | خ | | ROR opr<br>RORA<br>RORX<br>ROR opr,X<br>ROR ,X | Rotate Byte Right through Carry Bit | b7 b0 | _ | _ | <b>‡</b> | <b>‡</b> | <b>‡</b> | DIR<br>INH<br>INH<br>IX1<br>IX | 36<br>46<br>56<br>66<br>76 | dd<br>ff | 5<br>3<br>3<br>6<br>5 | | RSP | Reset Stack Pointer | SP ← \$00FF | _ | _ | _ | _ | - | INH | 9C | | 2 | | RTI | Return from Interrupt | $\begin{array}{c} \text{SP} \leftarrow (\text{SP}) + 1; \text{Pull (CCR)} \\ \text{SP} \leftarrow (\text{SP}) + 1; \text{Pull (A)} \\ \text{SP} \leftarrow (\text{SP}) + 1; \text{Pull (X)} \\ \text{SP} \leftarrow (\text{SP}) + 1; \text{Pull (PCH)} \\ \text{SP} \leftarrow (\text{SP}) + 1; \text{Pull (PCL)} \end{array}$ | <b>‡</b> | <b>‡</b> | <b>‡</b> | \$ | <b>‡</b> | INH | 80 | | 9 | | RTS | Return from Subroutine | $SP \leftarrow (SP) + 1$ ; Pull (PCH)<br>$SP \leftarrow (SP) + 1$ ; Pull (PCL) | _ | _ | _ | _ | _ | INH | 81 | | 6 | | SBC #opr<br>SBC opr<br>SBC opr<br>SBC opr,X<br>SBC opr,X<br>SBC ,X | Subtract Memory Byte and Carry Bit from Accumulator | $A \leftarrow (A) - (M) - (C)$ | _ | _ | <b>‡</b> | <b>‡</b> | <b>‡</b> | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX | A2<br>B2<br>C2<br>D2<br>E2<br>F2 | ii<br>dd<br>hh II<br>ee ff<br>ff | 2<br>3<br>4<br>5<br>4<br>3 | | SEC | Set Carry Bit | C ← 1 | _ | _ | _ | _ | 1 | INH | 99 | | 2 | | SEI | Set Interrupt Mask | I ← 1 | _ | 1 | _ | _ | _ | INH | 9B | | 2 | | STA opr<br>STA opr<br>STA opr,X<br>STA opr,X<br>STA ,X | Store Accumulator in Memory | M ← (A) | _ | _ | <b>‡</b> | <b>‡</b> | _ | DIR<br>EXT<br>IX2<br>IX1<br>IX | B7<br>C7<br>D7<br>E7<br>F7 | dd<br>hh II<br>ee ff<br>ff | 4<br>5<br>6<br>5<br>4 | | STOP | Stop Oscillator and Enable IRQ Pin | | _ | 0 | _ | _ | _ | INH | 8E | | 2 | | STX opr<br>STX opr<br>STX opr,X<br>STX opr,X<br>STX ,X | Store Index Register In Memory | $M \leftarrow (X)$ | _ | _ | <b>‡</b> | <b>‡</b> | _ | DIR<br>EXT<br>IX2<br>IX1<br>IX | BF<br>CF<br>DF<br>EF<br>FF | dd<br>hh II<br>ee ff<br>ff | 4<br>5<br>6<br>5<br>4 | | SUB #opr<br>SUB opr<br>SUB opr<br>SUB opr,X<br>SUB opr,X<br>SUB ,X | Subtract Memory Byte from Accumulator | $A \leftarrow (A) - (M)$ | _ | _ | <b>‡</b> | <b>‡</b> | <b>‡</b> | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX | A0<br>B0<br>C0<br>D0<br>E0<br>F0 | ii<br>dd<br>hh II<br>ee ff<br>ff | 2<br>3<br>4<br>5<br>4<br>3 | | SWI | Software Interrupt | $\begin{array}{c} PC \leftarrow (PC) + 1; Push (PCL) \\ SP \leftarrow (SP) - 1; Push (PCH) \\ SP \leftarrow (SP) - 1; Push (X) \\ SP \leftarrow (SP) - 1; Push (A) \\ SP \leftarrow (SP) - 1; Push (CCR) \\ SP \leftarrow (SP) - 1; I \leftarrow 1 \\ PCH \leftarrow Interrupt Vector High Byte \\ PCL \leftarrow Interrupt Vector Low Byte \\ \end{array}$ | | 1 | | | _ | INH | 83 | | 10 | | TAX | Transfer Accumulator to Index Register | X ← (A) | | _ | | _ | _ | INH | 97 | | 2 | General Release Specification MC68HC05RC18 — Rev. 2.0 **Table 10-6. Instruction Set Summary (Continued)** | Source<br>Form | Operation | Description | Effect on CCR | | | | | dress | Opcode | Operand | Cycles | |------------------------------------------------|----------------------------------------|--------------------|---------------|---|----------|----------|------|--------------------------------|----------------------------|----------|-----------------------| | | • | • | HI | N | Z | С | Addr | o | edo | င် | | | TST opr<br>TSTA<br>TSTX<br>TST opr,X<br>TST ,X | Test Memory Byte for Negative or Zero | (M) – \$00 | _ | _ | <b>‡</b> | <b>‡</b> | _ | DIR<br>INH<br>INH<br>IX1<br>IX | 3D<br>4D<br>5D<br>6D<br>7D | dd<br>ff | 4<br>3<br>3<br>5<br>4 | | TXA | Transfer Index Register to Accumulator | $A \leftarrow (X)$ | _ | _ | _ | _ | - | INH | 9F | | 2 | | WAIT | Stop CPU Clock and Enable Interrupts | | _ | 0 | | _ | - | INH | 8F | | 2 | | Α | Accumulator | opr | Operand (one or two bytes) | |-------|---------------------------------------------------------------------|--------------|--------------------------------------| | С | Carry/borrow flag | PC | Program counter | | CCR | Condition code register | PCH | Program counter high byte | | dd | Direct address of operand | PCL | Program counter low byte | | dd rr | Direct address of operand and relative offset of branch instruction | REL | Relative addressing mode | | DIR | Direct addressing mode | rel | Relative program counter offset byte | | ee ff | High and low bytes of offset in indexed, 16-bit offset addressing | rr | Relative program counter offset byte | | EXT | Extended addressing mode | SP | Stack pointer | | ff | Offset byte in indexed, 8-bit offset addressing | Χ | Index register | | Н | Half-carry flag | Z | Zero flag | | hh II | High and low bytes of operand address in extended addressing | # | Immediate value | | 1 | Interrupt mask | ^ | Logical AND | | ii | Immediate operand byte | <b>V</b> | Logical OR | | IMM | Immediate addressing mode | $\oplus$ | Logical EXCLUSIVE OR | | INH | Inherent addressing mode | () | Contents of | | IX | Indexed, no offset addressing mode | -( ) | Negation (two's complement) | | IX1 | Indexed, 8-bit offset addressing mode | $\leftarrow$ | Loaded with | | IX2 | Indexed, 16-bit offset addressing mode | ? | If | | M | Memory location | : | Concatenated with | | N | Negative flag | <b>‡</b> | Set or cleared | | n | Any bit | _ | Not affected | | | | | | General Release Specification MC68HC05RC18 — Rev. 2.0 ### Table 10-7. Opcode Map | | Bit Manipulation Branch | | Read-Modify-Write | | | Control | | | Register/Memory | | | | ] | | | | | |------------|-------------------------|---------------------|--------------------|-----------------------|-------------------------|-------------------------|-----------------------|------------------|--------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------| | | DIR | DIR | REL | DIR | INH | INH | IX1 | IX | INH | INH | IMM | DIR | EXT | IX2 | IX1 | IX | | | MSB<br>LSB | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | Α | В | С | D | E | F | MSB<br>LSB | | 0 | 5<br>BRSET0<br>3 DIR | 5<br>BSET0<br>2 DIR | 3<br>BRA<br>2 REL | 5<br>NEG<br>2 DIR | 3<br>NEGA<br>1 INH | 3<br>NEGX<br>1 INH | 6<br>NEG<br>2 IX1 | 5<br>NEG<br>1 IX | 9<br>RTI<br>1 INH | | 2<br>SUB<br>2 IMM | 3<br>SUB<br>2 DIR | 4<br>SUB<br>3 EXT | 5<br>SUB<br>3 IX2 | 4<br>SUB<br>2 IX1 | 3<br>SUB<br>1 IX | 0 | | 1 | 5<br>BRCLR0<br>3 DIR | 5<br>BCLR0<br>2 DIR | 3<br>BRN<br>2 REL | | | | | | 6<br>RTS<br>1 INH | | 2<br>CMP<br>2 IMM | 3<br>CMP<br>2 DIR | 4<br>CMP<br>3 EXT | 5<br>CMP<br>3 IX2 | 4<br>CMP<br>2 IX1 | 3<br>CMP<br>1 IX | 1 | | 2 | 5<br>BRSET1<br>3 DIR | 5<br>BSET1<br>2 DIR | 3<br>BHI<br>2 REL | | 11<br>MUL<br>1 INH | | | | | | 2<br>SBC<br>2 IMM | 3<br>SBC<br>2 DIR | 4<br>SBC<br>3 EXT | 5<br>SBC<br>3 IX2 | 4<br>SBC<br>2 IX1 | 3<br>SBC<br>1 IX | 2 | | 3 | 5<br>BRCLR1<br>3 DIR | 5<br>BCLR1<br>2 DIR | 3<br>BLS<br>2 REL | 5<br>COM<br>2 DIR | 3<br>COMA<br>1 INH | COMX<br>1 INH | 6<br>COM<br>2 IX1 | COM<br>1 IX | 10<br>SWI<br>1 INH | | CPX<br>2 IMM | 3<br>CPX<br>2 DIR | 4<br>CPX<br>3 EXT | 5<br>CPX<br>3 IX2 | 4<br>CPX<br>2 IX1 | 3<br>CPX<br>1 IX | 3 | | 4 | 5<br>BRSET2<br>3 DIR | | 3<br>BCC<br>2 REL | 5<br>LSR<br>2 DIR | 3<br>LSRA<br>1 INH | 3<br>LSRX<br>1 INH | 6<br>LSR<br>2 IX1 | 5<br>LSR<br>1 IX | | | 2<br>AND<br>2 IMM | 3<br>AND<br>2 DIR | 4<br>AND<br>3 EXT | 5<br>AND<br>3 IX2 | 4<br>AND<br>2 IX1 | 3<br>AND<br>1 IX | 4 | | 5 | 5<br>BRCLR2<br>3 DIR | 5<br>BCLR2<br>2 DIR | BCS/BLO<br>2 REL | | | | | | | | 2<br>BIT<br>2 IMM | 3<br>BIT<br>2 DIR | 4<br>BIT<br>3 EXT | 5<br>BIT<br>3 IX2 | 4<br>BIT<br>2 IX1 | 3<br>BIT<br>1 IX | 5 | | 6 | 5<br>BRSET3<br>3 DIR | 5<br>BSET3<br>2 DIR | 3<br>BNE<br>2 REL | 5<br>ROR<br>2 DIR | 3<br>RORA<br>1 INH | 3<br>RORX<br>1 INH | 6<br>ROR<br>2 IX1 | 5<br>ROR<br>1 IX | | | 2<br>LDA<br>2 IMM | 3<br>LDA<br>2 DIR | 4<br>LDA<br>3 EXT | 5<br>LDA<br>3 IX2 | 4<br>LDA<br>2 IX1 | 3<br>LDA<br>1 IX | 6 | | 7 | 5<br>BRCLR3<br>3 DIR | 5<br>BCLR3<br>2 DIR | BEQ | 5<br>ASR<br>2 DIR | 3<br>ASRA<br>1 INH | 3<br>ASRX<br>1 INH | 6<br>ASR<br>2 IX1 | 5<br>ASR<br>1 IX | | 2<br>TAX<br>1 INH | | 4<br>STA<br>2 DIR | 5<br>STA<br>3 EXT | 6<br>STA<br>3 IX2 | 5<br>STA<br>2 IX1 | 4<br>STA<br>1 IX | 7 | | 8 | 5<br>BRSET4<br>3 DIR | 5<br>BSET4<br>2 DIR | 3<br>BHCC<br>2 REL | 5<br>ASL/LSL<br>2 DIR | 3<br>ASLA/LSLA<br>1 INH | 3<br>ASLX/LSLX<br>1 INH | 6<br>ASL/LSL<br>2 IX1 | ASL/LSL<br>1 IX | | 2<br>CLC<br>1 INH | EOR<br>2 IMM | 3<br>EOR<br>2 DIR | 4<br>EOR<br>3 EXT | 5<br>EOR<br>3 IX2 | 4<br>EOR<br>2 IX1 | 3<br>EOR<br>1 IX | 8 | | 9 | 5<br>BRCLR4<br>3 DIR | 5<br>BCLR4<br>2 DIR | 3<br>BHCS<br>2 REL | 5<br>ROL<br>2 DIR | 3<br>ROLA<br>1 INH | 3<br>ROLX<br>1 INH | 6<br>ROL<br>2 IX1 | 5<br>ROL<br>1 IX | | 2<br>SEC<br>1 INH | 2<br>ADC<br>2 IMM | 3<br>ADC<br>2 DIR | 4<br>ADC<br>3 EXT | 5<br>ADC<br>3 IX2 | 4<br>ADC<br>2 IX1 | 3<br>ADC<br>1 IX | 9 | | Α | 5<br>BRSET5<br>3 DIR | | 3<br>BPL<br>2 REL | 5<br>DEC<br>2 DIR | 3<br>DECA<br>1 INH | 3<br>DECX<br>1 INH | 6<br>DEC<br>2 IX1 | 5<br>DEC<br>1 IX | | | 2<br>ORA<br>2 IMM | 3<br>ORA<br>2 DIR | 4<br>ORA<br>3 EXT | 5<br>ORA<br>3 IX2 | 4<br>ORA<br>2 IX1 | 3<br>ORA<br>1 IX | Α | | В | 5<br>BRCLR5<br>3 DIR | 5<br>BCLR5<br>2 DIR | 3<br>BMI<br>2 REL | | | | | | | 2<br>SEI<br>1 INH | 2<br>ADD<br>2 IMM | 3<br>ADD<br>2 DIR | 4<br>ADD<br>3 EXT | 5<br>ADD<br>3 IX2 | 4<br>ADD<br>2 IX1 | 3<br>ADD<br>1 IX | В | | С | 5<br>BRSET6<br>3 DIR | | 1 | 5<br>INC<br>2 DIR | 3<br>INCA<br>1 INH | | 6<br>INC<br>2 IX1 | 5<br>INC<br>1 IX | | 2<br>RSP<br>1 INH | | 2<br>JMP<br>2 DIR | 3<br>JMP<br>3 EXT | 4<br>JMP<br>3 IX2 | 3<br>JMP<br>2 IX1 | 2<br>JMP<br>1 IX | С | | D | | | | 4<br>TST<br>2 DIR | 3<br>TSTA<br>1 INH | 3<br>TSTX<br>1 INH | 5<br>TST<br>2 IX1 | 4<br>TST<br>1 IX | | 2<br>NOP<br>1 INH | 6<br>BSR<br>2 REL | | 6<br>JSR<br>3 EXT | 7<br>JSR<br>3 IX2 | 6<br>JSR<br>2 IX1 | 5<br>JSR<br>1 IX | D | | E | 5<br>BRSET7<br>3 DIR | | 3<br>BIL<br>2 REL | | | | | | 2<br>STOP<br>1 INH | | 2<br>LDX<br>2 IMM | 3<br>LDX<br>2 DIR | 4<br>LDX<br>3 EXT | 5<br>LDX<br>3 IX2 | 4<br>LDX<br>2 IX1 | 3<br>LDX<br>1 IX | E | | F | 5<br>BRCLR7<br>3 DIR | 5<br>BCLR7<br>2 DIR | 3<br>BIH<br>2 REL | 5<br>CLR<br>2 DIR | 3<br>CLRA<br>1 INH | 3<br>CLRX<br>1 INH | 6<br>CLR<br>2 IX1 | 5<br>CLR<br>1 IX | 2<br>WAIT<br>1 INH | 2<br>TXA<br>1 INH | | 4<br>STX<br>2 DIR | 5<br>STX<br>3 EXT | 6<br>STX<br>3 IX2 | 5<br>STX<br>2 IX1 | STX<br>1 IX | F | | | INH = Inh | erent | REL = | Relative | | | | | | | MSB | 0 | MSB of 0 | Opcode in | Hexadecir | nal | | IX = Indexed, No Offset IMM = Immediate DIR = Direct IX1 = Indexed, 8-Bit Offset EXT = Extended IX2 = Indexed, 16-Bit Offset LSB of Opcode in Hexadecimal 0 LSB 5 BRSET0 3 DIR Number of Cycles Opcode Mnemonic Number of Bytes/Addressing Mode # Section 11. Electrical Specifications #### 11.1 Contents | 11.2 | Introduction | |------|--------------------------------------------| | 11.3 | Maximum Ratings | | 11.4 | Operating Temperature Range107 | | 11.5 | Thermal Characteristics | | 11.6 | DC Electrical Characteristics (5.0 Vdc) | | 11.7 | DC Electrical Characteristics (2.2 Vdc)109 | | 11.8 | Control Timing (2.2 Vdc to 5.0 Vdc) | ### 11.2 Introduction This section contains MCU electrical specifications and timing information. ### **Electrical Specifications** ### 11.3 Maximum Ratings Maximum ratings are the extreme limits to which the MCU can be exposed without permanently damaging it. The MCU contains circuitry to protect the inputs against damage from high static voltages; however, do not apply voltages higher than those shown in the table below. Keep $V_{IN}$ and $V_{OUT}$ within the range $V_{SS} \leq (V_{IN} \text{ or } V_{OUT}) \leq V_{DD}$ . Connect unused inputs to the appropriate voltage level, either $V_{SS}$ or $V_{DD}$ . | Rating | Symbol | Value | Unit | |--------------------------------------------------------|------------------|----------------------------------------------|------| | Supply Voltage | V <sub>DD</sub> | -0.3 to +7.0 | V | | Input Voltage | V <sub>IN</sub> | $V_{SS} - 0.3 \text{ to} $ $V_{DD} + 0.3$ | V | | Current Drain Per Pin Excluding $V_{DD}$ and $V_{SS}$ | I | 25 | mA | | Operating Temperature Range<br>MC68HC05RC18 (Standard) | T <sub>A</sub> | T <sub>L</sub> to T <sub>H</sub><br>0 to +70 | °C | | Storage Temperature Range | T <sub>STG</sub> | -65 to +150 | °C | NOTE: This device is not guaranteed to operate properly at the maximum ratings. Refer to 11.6 DC Electrical Characteristics (5.0 Vdc) and 11.7 DC Electrical Characteristics (2.2 Vdc) for guaranteed operating conditions. # 11.4 Operating Temperature Range | Characteristic | Symbol | Value | Unit | |--------------------------------------------------------|----------------|----------------------------------------------|------| | Operating Temperature Range<br>MC68HC05RC18 (Standard) | T <sub>A</sub> | T <sub>L</sub> to T <sub>H</sub><br>0 to +70 | °C | ## 11.5 Thermal Characteristics | Characteristic | Symbol | Value | Unit | |------------------------------|-------------------|----------|------| | Thermal Resistance PDIP SOIC | $\theta_{\sf JA}$ | 60<br>60 | °C/W | ### **Electrical Specifications** ### 11.6 DC Electrical Characteristics (5.0 Vdc) | Characteristic | Symbol | Min | Тур | Max | Unit | |---------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------|----------------------------------------------------------------------|----------------------------------------------------------------------|---------------------------------|----------------------| | Output Voltage $I_{LOAD} = 10.0 \ \mu A$ $I_{LOAD} = -10.0 \ \mu A$ | V <sub>OL</sub><br>V <sub>OH</sub> | <br>V <sub>DD</sub> - 0.1 | | 0.1<br>— | V | | Output High Voltage ( $I_{LOAD} = -4$ mA) Port A, Port B, Port C (Bits 4–7) ( $I_{LOAD} = -20$ mA) IRO ( $I_{LOAD} = -4$ mA) Port C (Bits 0–3) | V <sub>OH</sub> | V <sub>DD</sub> -0.8<br>V <sub>DD</sub> -0.8<br>V <sub>DD</sub> -0.8 | V <sub>DD</sub> -0.2<br>V <sub>DD</sub> -0.4<br>V <sub>DD</sub> -0.2 | | V | | Output Low Voltage (I <sub>LOAD</sub> = 6 mA) Port A, Port B, Port C (Bits 4–7) (I <sub>LOAD</sub> = 35 mA) IRO (I <sub>LOAD</sub> = 20 mA) Port C (Bits 0–3) | V <sub>OL</sub> | | 0.2<br>0.4<br>0.2 | 0.5<br>0.8<br>0.5 | V | | Input High Voltage Port A, Port B, Port C, IRQ, RESET, LPRST, OSC1 | V <sub>IH</sub> | 0.7 x V <sub>DD</sub> | _ | V <sub>DD</sub> | V | | Input Low Voltage Port A, Port B, Port C, IRQ, RESET, LPRST, OSC1 | V <sub>IL</sub> | V <sub>ss</sub> | _ | 0.2 x V <sub>DD</sub> | V | | Supply Current (see Notes) Run Wait Stop 25 °C 0 °C to +70 °C | I <sub>DD</sub> | | 2.4<br>0.3<br>0.5<br>0.5 | 4.0<br>1.0<br>10.0<br>20.0 | mA<br>mA<br>μA<br>μA | | I/O Ports Hi-Z Leakage Current<br>Port A, Port B, Port C | l <sub>oz</sub> | -10 | _ | 10 | μА | | | I <sub>IN</sub> | -1<br>-70<br>-40<br>-15<br>-5 | <br>-136<br>-79<br>-48<br>-20 | 1<br>-210<br>-130<br>-80<br>-60 | μА | | Capacitance Ports (as Input or Output) RESET, LPRST, IRQ | C <sub>OUT</sub><br>C <sub>INT</sub> | | | 12<br>8 | pF | #### NOTES: - 1. $V_{DD}$ = 5.0 Vdc $\pm$ 10%, $V_{SS}$ = 0 Vdc, $T_A$ = 0 °C to +70 °C, unless otherwise noted - 2. All values shown reflect average measurements. - 3. Typical values at midpoint of voltage range, 25 °C only - 4. Wait I<sub>DD</sub>: only core timer active - 5. Run (Operating) $I_{DD}$ , Wait $I_{DD}$ : Measured using external square wave clock source ( $f_{OSC} = 4.2$ MHz), all inputs 0.2 V from rail; no dc loads; less than 50 pF on all outputs; $C_L = 20$ pF on OSC2 - 6. Wait, Stop $I_{DD}$ : all ports configured as inputs, $V_{IL} = 0.2 \text{ V}$ , $V_{IH} = V_{DD} 0.2 \text{ V}$ - 7. Stop $I_{DD}$ is measured with OSC1 = $V_{SS}$ . - 8. Wait I<sub>DD</sub> is affected linearly by the OSC2 capacitance. - 9. Strong pullups are designed to be capable of pulling to $V_{IH}$ within 1 $\mu s$ for a 100 pF, 4-k $\Omega$ load. General Release Specification MC68HC05RC18 - Rev. 2.0 # 11.7 DC Electrical Characteristics (2.2 Vdc) | Characteristic | Symbol | Min | Тур | Max | Unit | |-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------|----------------------------------------------|-------------------------------------------------------------------------|---------------------------------|----------| | Output Voltage $I_{LOAD} = 10.0 \ \mu\text{A}$ $I_{LOAD} = -10.0 \ \mu\text{A}$ | V <sub>OL</sub><br>V <sub>OH</sub> | <br>V <sub>DD</sub> - 0.1 | _<br>_ | 0.1 | V | | Output High Voltage (I <sub>LOAD</sub> = -1.2 mA) Port A, Port B, Port C (Bits 4-7) (I <sub>LOAD</sub> = -6 mA) IRO (I <sub>LOAD</sub> = -1.2 mA) Port C (Bits 0-3) | V <sub>OH</sub> | $V_{DD} - 0.3$ $V_{DD} - 0.8$ $V_{DD} - 0.3$ | V <sub>DD</sub> - 0.1<br>V <sub>DD</sub> - 0.3<br>V <sub>DD</sub> - 0.1 | _<br>_<br>_ | V | | Output Low Voltage (I <sub>LOAD</sub> = 2.0 mA) Port A, Port B, Port C (Bits 4–7) (I <sub>LOAD</sub> = 11 mA) IRO (I <sub>LOAD</sub> = 7.0 mA) Port C (Bits 0–3) | V <sub>OL</sub> | _<br>_<br>_ | 0.1<br>0.2<br>0.1 | 0.3<br>0.8<br>0.3 | V | | Input High Voltage Port A, Port B, Port C, IRQ, RESET, LPRST, OSC1 | V <sub>IH</sub> | 0.7 x V <sub>DD</sub> | _ | V <sub>DD</sub> | V | | Input Low Voltage Port A, Port B, Port C, IRQ, RESET, LPRST, OSC1 | V <sub>IL</sub> | V <sub>ss</sub> | _ | 0.2 x V <sub>DD</sub> | V | | Supply Current (see Notes) Run Wait Stop | I <sub>DD</sub> | _ | 0.75<br>0.1 | 1.0<br>0.3 | mA<br>mA | | 25 °C<br>0 °C to +70 °C | I <sub>DD</sub> | _<br>_ | 0.1<br>0.1 | 1.0<br>4.0 | μΑ<br>μΑ | | I/O Ports Hi-Z Leakage Current<br>Port A, Port B, Port C | I <sub>oz</sub> | -4 | _ | 4 | μΑ | | $\label{eq:local_potential} \begin{array}{ c c c c c }\hline \text{Input Current} \\ \hline \text{RESET, LPRST, IRQ, OSC1} \\ \hline \text{PB0-PB7 with Strong Pullups Enabled } (V_{\text{IN}} = 0.4 \text{ x V}_{\text{DD}})^9 \\ \hline \text{PB0-PB7 with Strong Pullups Enabled } (V_{\text{IN}} = 0.7 \text{ x V}_{\text{DD}}) \\ \hline \text{PB0-PB7 with Weak Pullups Enabled } (V_{\text{IN}} = 0.4 \text{ x V}_{\text{DD}}) \\ \hline \text{PB0-PB7 with Weak Pullups Enabled } (V_{\text{IN}} = 0.7 \text{ x V}_{\text{DD}}) \\ \hline \end{array}$ | I <sub>IN</sub> | -0.4<br>-8<br>-5<br>-2<br>-1 | <br>-21<br>-16<br>-6<br>-2 | 0.4<br>-35<br>-28<br>-15<br>-12 | μА | | Capacitance Ports (as Input or Output) RESET, LPRST, IRQ | C <sub>OUT</sub><br>C <sub>INT</sub> | _ | _ | 12<br>8 | pF | ### NOTES: - 1. $V_{DD}$ = 2.2 Vdc $\pm$ 10%, $V_{SS}$ = 0 Vdc, $T_A$ = 0 °C to +70 °C, unless otherwise noted - 2. All values shown reflect average measurements. - 3. Typical values at midpoint of voltage range, 25 °C only - 4. Wait I<sub>DD</sub>: only core timer active - 5. Run (Operating) $I_{DD}$ , Wait $I_{DD}$ : Measured using external square wave clock source ( $f_{OSC} = 4.2$ MHz), all inputs 0.2 V from rail; no dc loads; less than 50 pF on all outputs; $C_L = 20$ pF on OSC2 - 6. Wait, Stop $I_{DD}$ : all ports configured as inputs, $V_{IL} = 0.2 \text{ V}$ , $V_{IH} = V_{DD} 0.2 \text{ V}$ - 7. Stop $I_{DD}$ is measured with OSC1 = $V_{SS}$ . - 8. Wait I<sub>DD</sub> is affected linearly by the OSC2 capacitance. - 9. Strong pullups are designed to be capable of pulling to $V_{IH}$ within 25 $\mu s$ for a 100 pF, 4- $k\Omega$ load. MC68HC05RC18 — Rev. 2.0 Figure 11-1. Maximum Supply Current versus Internal Clock Frequency # 11.8 Control Timing (2.2 Vdc to 5.0 Vdc) | Characteristic | Symbol | Min | Max | Unit | |-------------------------------------------------------------------------------------------------|------------------------------------|------------|------------|------------------| | Frequency of Operation Crystal External Clock | f <sub>osc</sub> | —<br>dc | 4.2<br>4.2 | MHz<br>MHz | | Internal Operating Frequency Crystal (f <sub>OSC</sub> /2) External Clock (f <sub>OSC</sub> /2) | f <sub>OP</sub><br>f <sub>OP</sub> | —<br>dc | 2.1<br>2.1 | MHz<br>MHz | | Cycle Time | t <sub>CYC</sub> | 480 | _ | ns | | Crystal Oscillator Startup Time (see Note 3) | t <sub>oxov</sub> | _ | 100 | ms | | Stop Recovery Startup Time (Crystal Oscillator) ( see Note 3) | t <sub>ILCH</sub> | _ | 100 | ms | | RESET Pulse Width | t <sub>RL</sub> | 1.5 | _ | t <sub>CYC</sub> | | Interrupt Pulse Width Low (Edge-Triggered) | t <sub>ILIH</sub> | 125 | _ | ns | | Interrupt Pulse Period | t <sub>ILIL</sub> | see Note 2 | _ | t <sub>CYC</sub> | | OSC1 Pulse Width | t <sub>OH</sub> , t <sub>OL</sub> | 90 | _ | ns | ### NOTES: - 1. $V_{DD}$ = 2.2 to 5.5 Vdc, $V_{SS}$ = 0 Vdc, $T_A$ = 0 °C to +70 °C, unless otherwise noted 2. The minimum period, $t_{ILIL}$ , should not be less than the number of cycle times it takes to execute the interrupt service routine plus $19 t_{CYC}$ . - 3. These features, are not tested. # Section 12. Mechanical Specifications ### 12.1 Contents | 12.2 | Introduction113 | |------|----------------------------------------------------------------| | 12.3 | 28-Pin Plastic Dual-In-Line Package (Case 710-02) | | 12.4 | 28-Pin Small Outline Integrated Circuit Package (Case 751F-04) | | 12.5 | 44-Pin Plastic Leaded Chip Carrier Package (Case 777-02) .115 | # 12.2 Introduction This section describes the dimensions of the dual-in-line package (DIP), small outline integrated circuit (SOIC), and plastic leaded chip carrier (PLCC) MCU packages. The following figures show the latest packages at the time of this publication. To make sure that you have the latest package specifications, contact one of the following: - Local Motorola Sales Office - Motorola Mfax - Phone 602-244-6609 - EMAIL rmfax0@email.sps.mot.com - Worldwide Web (wwweb) at http://design-net.com Follow Mfax or wwweb on-line instructions to retrieve the current mechanical specifications. # 12.3 28-Pin Plastic Dual-In-Line Package (Case 710-02) - POSITIONAL TOLERANCE OF LEADS (D), SHALL BE WITHIN 0.25mm (0.010) AT MAXIMUM MATERIAL CONDITION, IN RELATION TO SEATING PLANE AND - EACH OTHER. DIMENSION L TO CENTER OF LEADS - WHEN FORMED PARALLEL. 3. DIMENSION B DOES NOT INCLUDE MOLD FLASH. | | MILLIMETERS | | INC | HES | |-----|-------------|-------|-------|-------| | DIM | MIN MAX | | MIN | MAX | | Α | 36.45 | 37.21 | 1.435 | 1.465 | | В | 13.72 | 14.22 | 0.540 | 0.560 | | С | 3.94 | 5.08 | 0.155 | 0.200 | | D | 0.36 | 0.56 | 0.014 | 0.022 | | F | 1.02 | 1.52 | 0.040 | 0.060 | | G | 2.54 BSC | | 0.100 | BSC | | Н | 1.65 | 2.16 | 0.065 | 0.085 | | J | 0.20 | 0.38 | 0.008 | 0.015 | | K | 2.92 | 3.43 | 0.115 | 0.135 | | L | 15.24 BSC | | 0.600 | BSC | | M | 0° | 15° | 0° | 15° | | N | 0.51 | 1.02 | 0.020 | 0.040 | # 12.4 28-Pin Small Outline Integrated Circuit Package (Case 751F-04) - NOTES: 1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. 2. CONTROLLING DIMENSION: MILLIMETER. 3. DIMENSION A AND B DO NOT INCLUDE MOLD - DIMENSION A AND B DO NOT INCLUDE PROTRUSION. MAXIMUM MOLD PROTRUSION 0.15 (0.006) PER SIDE. DIMENSION D DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.13 (0.005) TOTAL IN EXCESS OF D DIMENSION AT MAXIMUM MATERIAL CONDITION. | | MILLIMETERS | | INC | HES | |-----|-------------|-------|------------|-------| | DIM | MIN | MAX | MIN | MAX | | Α | 17.80 | 18.05 | 0.701 | 0.711 | | В | 7.40 | 7.60 | 0.292 | 0.299 | | С | 2.35 | 2.65 | 0.093 | 0.104 | | D | 0.35 | 0.49 | 0.014 | 0.019 | | F | 0.41 | 0.90 | 0.016 | 0.035 | | G | 1.27 | BSC | 0.050 BSC | | | J | 0.23 | 0.32 | 0.009 0.01 | | | K | 0.13 | 0.29 | 0.005 | 0.011 | | M | 0° | 8° | 0° | 8° | | P | 10.05 | 10.55 | 0.395 | 0.415 | | R | 0.25 | 0.75 | 0.010 | 0.029 | # 12.5 44-Pin Plastic Leaded Chip Carrier Package (Case 777-02) VIEW S - OILS. 1. DATUMS -L-, -M-, AND -N- ARE DETERMINED WHERE TOP OF LEAD SHOLDERS EXITS PLASTIC BODY AT MOLD PARTING LINE. - 2. DIMENSION G1, TRUE POSITION TO BE MEASURED AT DATUM -T-, SEATING PLANE. 3. DIMENSION R AND U DO NOT INCLUDE MOLD - FLASH. ALLOWABLE MOLD FLASH IS 0.010 (0.25) PER SIDE. 4. DIMENSIONING AND TOLERANCING PER ANSI - Y14.5M, 1982. 5. CONTROLLING DIMENSION: INCH. - 6. THE PACKAGE TOP MAY BE SMALLER THAN THE PACKAGE BOTTOM BY UP TO 0.012 (0.300). DIMENSIONS R AND U ARE DETERMINED AT THE OUTERMOST EXTREMES OF THE PLASTIC BODY EXCLUSIVE OF THE MOLD FLASH, TIE BAR BURRS, GATE BURRS AND INTERLEAD FLASH, BUT INCLUDING ANY MISMATCH BETWEEN THE TOP AND BOTTOM OF THE PLASTIC BODY. - 7. DIMINSION H DOES NOT INCLUDE DAMBAR PROTRUSION OR INTRUSION. THE DAMBAR PROTUSION(S) SHALL NOT CAUSE THE H DIMINSION TO BE GREATER THAN 0.037 (0.940116). THE DAMBAR INTRUSION(S) SHALL NOT CAUSE THE H DIMINISION TO SMALLER THAN 0.025 (0.635) | | INCHES | | MILLIN | METERS | |-----|--------|-------|--------|--------| | DIM | MIN | MAX | MIN | MAX | | Α | 0.685 | 0.695 | 17.40 | 17.65 | | В | 0.685 | 0.695 | 17.40 | 17.65 | | С | 0.165 | 0.180 | 4.20 | 4.57 | | Ε | 0.090 | 0.110 | 2.29 | 2.79 | | F | 0.013 | 0.019 | 0.33 | 0.48 | | G | 0.050 | BSC | 1.27 | BSC | | Н | 0.026 | 0.032 | 0.66 | 0.81 | | ٦ | 0.020 | ı | 0.51 | ı | | K | 0.025 | ı | 0.64 | - | | R | 0.650 | 0.656 | 16.51 | 16.66 | | J | 0.650 | 0.656 | 16.51 | 16.66 | | ٧ | 0.042 | 0.048 | 1.07 | 1.21 | | W | 0.042 | 0.048 | 1.07 | 1.21 | | Х | 0.042 | 0.056 | 1.07 | 1.42 | | Υ | _ | 0.020 | 1 | 0.50 | | Z | 2° | 10° | 2° | 10° | | G1 | 0.610 | 0.630 | 15.50 | 16.00 | | K1 | 0.040 | _ | 1.02 | _ | MC68HC05RC18 - Rev. 2.0 # **Mechanical Specifications** # Section 13. Ordering Information # 13.1 Contents | 13.2 | Introduction117 | |------|----------------------------------| | 13.3 | MCU Ordering Forms | | 13.4 | Application Program Media118 | | 13.5 | ROM Program Verification | | 13.6 | ROM Verification Units (RVUs)120 | | 13.7 | MC Order Numbers | # 13.2 Introduction This section contains instructions for ordering custom-masked ROM MCUs. # 13.3 MCU Ordering Forms To initiate an order for a ROM-based MCU, first obtain the current ordering form for the MCU from a Motorola representative. Submit the following items when ordering MCUs: - A current MCU ordering form that is completely filled out (Contact your Motorola sales office for assistance.) - A copy of the customer specification if the customer specification deviates from the Motorola specification for the MCU - Customer's application program on one of the media listed in 13.4 Application Program Media MC68HC05RC18 - Rev. 2.0 The current MCU ordering form is also available through the Motorola Freeware Bulletin Board Service (BBS). The telephone number is (512) 891-FREE. After making the connection, type bbs in lowercase letters. Then press the return key to start the BBS software. # 13.4 Application Program Media Please deliver the application program to Motorola in one of the following media: - Macintosh<sup>®1</sup> 3 1/2-inch diskette (double-sided 800 K or double-sided high-density 1.4 M) - MS-DOS<sup>®2</sup> or PC-DOS<sup>TM3</sup> 3 1/2-inch diskette (double-sided 720 K or double-sided high-density 1.44 M) - MS-DOS<sup>®</sup> or PC-DOS<sup>™</sup> 5 1/4-inch diskette (double-sided double-density 360 K or double-sided high-density 1.2 M) Use positive logic for data and addresses. When submitting the application program on a diskette, clearly label the diskette with the following information: - Customer name - Customer part number - Project or product name - File name of object code - Date - Name of operating system that formatted diskette - Formatted capacity of diskette On diskettes, the application program must be in Motorola's S-record format (S1 and S9 records), a character-based object file format generated by M6805 cross assemblers and linkers. General Release Specification MC68HC05RC18 — Rev. 2.0 <sup>1.</sup> Macintosh is a registered trademark of Apple Computer, Inc. <sup>2.</sup> MS-DOS is a registered trademark of Microsoft Corporation. <sup>3.</sup> PC-DOS is a trademark of International Business Machines Corporation. ### NOTE: Begin the application program at the first user ROM location. Program addresses must correspond exactly to the available on-chip user ROM addresses as shown in the memory map. Write \$00 in all non-user ROM locations or leave all nonuser ROM locations blank. Refer to the current MCU ordering form for additional requirements. Motorola may request pattern re-submission if nonuser areas contain any nonzero code. If the memory map has two user ROM areas with the same addresses, then write the two areas in separate files on the diskette. Label the diskette with both filenames. In addition to the object code, a file containing the source code can be included. Motorola keeps this code confidential and uses it only to expedite ROM pattern generation in case of any difficulty with the object code. Label the diskette with the filename of the source code. # 13.5 ROM Program Verification The primary use for the on-chip ROM is to hold the customer's application program. The customer develops and debugs the application program and then submits the MCU order along with the application program. Motorola inputs the customer's application program code into a computer program that generates a listing verify file. The listing verify file represents the memory map of the MCU. The listing verify file contains the user ROM code and may also contain nonuser ROM code, such as self-check code. Motorola sends the customer a computer printout of the listing verify file along with a listing verify form. To aid the customer in checking the listing verify file, Motorola will program the listing verify file into customer-supplied blank preformatted Macintosh or DOS disks. All original pattern media are filed for contractual purposes and are not returned. Check the listing verify file thoroughly, then complete and sign the listing verify form and return the listing verify form to Motorola. The signed listing verify form constitutes the contractual agreement for the creation of the custom mask. MC68HC05RC18 — Rev. 2.0 # 13.6 ROM Verification Units (RVUs) After receiving the signed listing verify form, Motorola manufactures a custom photographic mask. The mask contains the customer's application program and is used to process silicon wafers. The application program cannot be changed after the manufacture of the mask begins. Motorola then produces 10 MCUs, called RVUs, and sends the RVUs to the customer. RVUs are usually packaged in unmarked ceramic and tested to 5 Vdc at room temperature. RVUs are not tested to environmental extremes because their sole purpose is to demonstrate that the customer's user ROM pattern was properly implemented. The 10 RVUs are free of charge with the minimum order quantity. These units are not to be used for qualification or production. RVUs are not guaranteed by Motorola Quality Assurance. # 13.7 MC Order Numbers **Table 13-1** shows the MC order numbers for the available package types. **Table 13-1. MC Order Numbers** | Package Type | Operating<br>Temperature<br>Range | MC Order Number | |--------------------------------------------------------|-----------------------------------|-----------------| | 28-Pin Plastic Dual In-Line Package (DIP) | 0 °C to 70 °C | MC68HC05RC18P | | 28-Pin Small Outline Integrated Circuit Package (SOIC) | 0 °C to 70 °C | MC68HC05RC18DW | | 44-Pin Plastic Leaded Chip<br>Carrier (PLCC) | 0 °C to 70 °C | MC68HC05RC18FN | # Appendix A. MC68HC05RC9 ### A.1 Contents | A.2 | Introduction | 21 | |-----|--------------|----| | A.3 | Memory Map | 21 | # A.2 Introduction Appendix A introduces the MC68HC05RC9. The technical data applying to the MC68HC05RC18 applies to the MC68HC05RC9 with the exceptions given in this appendix. # A.3 Memory Map Both the MC68HC05RC9 and the MC68HC05RC18 have 16-Kbyte memory maps consisting of user ROM, RAM, burn-in ROM, and input/output (I/O). However, the user ROM for the MC68HC05RC9 consists of only 8112 bytes of ROM. Figure A-1 shows the MC68HC05RC9 memory map in user mode. Figure A-1. MC68HC05RC9 Memory Map General Release Specification MC68HC05RC18 - Rev. 2.0 122 MOTOROLA Motorola reserves the right to make changes without further notice to any products herein. Motorola makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Motorola assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters which may be provided in Motorola data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. Motorola does not convey any license under its patent rights nor the rights of others. Motorola products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Motorola product could create a situation where personal injury or death may occur. Should Buyer purchase or use Motorola products for any such unintended or unauthorized application, Buyer shall indemnify and hold Motorola and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Motorola was negligent regarding the design or manufacture of the part. Motorola and in a registered trademarks of Motorola, Inc. Motorola, Inc. is an Equal Opportunity/Affirmative Action Employer. ### How to reach us: **USA/EUROPE/Locations Not Listed:** Motorola Literature Distribution, P.O. Box 5405, Denver, Colorado 80217, 1-800-441-2447 or 1-303-675-2140. Customer Focus Center, 1-800-521-6274 JAPAN: Nippon Motorola Ltd. SPD, Strategic Planning Office 4-32-1, Nishi-Gotanda Shinagawa-ku, Tokyo 141, Japan, 81-3-5487-8488 ASIA/PACIFIC: Motorola Semiconductors H.K. Ltd., 8B Tai Ping Industrial Park, 51 Ting Kok Road, Tai Po, N.T., Hong Kong, 852-26629298 Mfax™, Motorola Fax Back System: RMFAX0@email.sps.mot.com; http://sps.motorola.com/mfax/; TOUCHTONE, 1-602-244-6609; US and Canada ONLY, 1-800-774-1848 HOME PAGE: http://motorola.com/sps/ Mfax is a trademark of Motorola, Inc. © Motorola, Inc., 1997