MAX6713xEXS Rev. A

**RELIABILITY REPORT** 

FOR

## MAX6713xEXS

PLASTIC ENCAPSULATED DEVICES

December 17, 2001

# MAXIM INTEGRATED PRODUCTS

120 SAN GABRIEL DR.

SUNNYVALE, CA 94086

Written by

20

Jim Pedicord Quality Assurance Reliability Lab Manager

Reviewed by

. Vull

Bryan J. Preeshl Quality Assurance Executive Director

#### Conclusion

The MAX6713 successfully meets the quality and reliability standards required of all Maxim products. In addition, Maxim's continuous reliability monitoring program ensures that all outgoing product will continue to meet Maxim's quality and reliability standards.

#### **Table of Contents**

I. ......Device Description II. .....Manufacturing Information III. .....Packaging Information IV. .....Die Information V. .....Quality Assurance Information VI. .....Reliability Evaluation

.....Attachments

#### I. Device Description

The MAX6713 is a microprocessor ( $\mu$ P) supervisory circuit used to monitor the power supplies in  $\mu$ P and digital systems. It provides excellent circuit reliability and low cost by eliminating external components and adjustments when used with +5.0V, +3.3V, +3.0V, or +2.5V-powered circuits. It also provides a debounced manual reset input.

This circuit asserts a reset signal whenever the  $V_{CC}$  supply voltage declines below a preset threshold or whenever manual reset is asserted. Reset remains asserted for at least 140ms after  $V_{CC}$  has risen above the reset threshold or when manual reset is asserted. Reset thresholds suitable for operation with a variety of supply voltages are available.

The MAX6713 has an open-drain output stage. The MAX6713's open-drain RESET-bar output requires a pull-up resistor that can be connected to a voltage higher than  $V_{cc}$ . The MAX6713 has an active-low reset output. The reset comparator is designed to ignore fast transients on  $V_{cc}$ , and the outputs are guaranteed to be in the correct logic state for  $V_{cc}$  down to 1V.

Low supply current makes the MAX6713 ideal for use in portable equipment. These devices are available in a 4-pin SC70 package.

#### B. Absolute Maximum Ratings

| ltem                                                                                                             | Rating                                                                       |  |  |
|------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------|--|--|
| VCC to Gnd<br>/RESETOUT to Gnd<br>Operating Temp Range<br>Storage Temp Range<br>Lead Temp Range (soldering, 10s) | -0.3V to +6V<br>-0.3V to +6V<br>-40°C to +125°C<br>-65°C to +150°C<br>+300°C |  |  |
| Power Dissipation<br>4-Pin SC70<br>Derates above +70°C                                                           | 1245mW                                                                       |  |  |
| 4-Pin SC70                                                                                                       | 3.1mW/°C                                                                     |  |  |

# II. Manufacturing Information

| A. Description/Function:         | 4-Pin SC70 Microprocessor Reset Circuits with Manual Reset Input |
|----------------------------------|------------------------------------------------------------------|
| B. Process:                      | S8                                                               |
| C. Number of Device Transistors: | 380                                                              |
| D. Fabrication Location:         | Oregon, USA                                                      |
| E. Assembly Location:            | Malaysia                                                         |
| F. Date of Initial Production:   | April, 2001                                                      |

# III. Packaging Information

| A. Package Type:        | 4-Lead SC70               |
|-------------------------|---------------------------|
| B. Lead Frame:          | Alloy 42                  |
| C. Lead Finish:         | Solder Plate              |
| D. Die Attach:          | Non-Conductive Expoxy     |
| E. Bondwire:            | Gold (1.0 mil dia.)       |
| F. Mold Material:       | Epoxy with silica filler  |
| G. Assembly Diagram:    | Buildsheet # 05-1601-0100 |
| H. Flammability Rating: | Class UL94-V0             |

I. Classification of Moisture Sensitivity per JEDEC standard JESD22-A112: Level 1

# **IV. Die Information**

| A. Dimensions:             | 30 x 30 mils                                       |
|----------------------------|----------------------------------------------------|
| B. Passivation:            | $Si_3N_4/SiO_2$ (Silicon nitride/ Silicon dioxide) |
| C. Interconnect:           | Aluminum/Copper/Silicon                            |
| D. Backside Metallization: | None                                               |
| E. Minimum Metal Width:    | .8 microns (as drawn)                              |
| F. Minimum Metal Spacing:  | .8 microns (as drawn)                              |
| G. Bondpad Dimensions:     | 5 mil. Sq.                                         |
| H. Isolation Dielectric:   | SiO <sub>2</sub>                                   |
| I. Die Separation Method:  | Wafer Saw                                          |

#### V. Quality Assurance Information

A. Quality Assurance Contacts:

| Jim Pedicord    | (Reliablity Lab Manager)   |
|-----------------|----------------------------|
| Bryan Preeshl   | (Executive Director of QA) |
| Kenneth Huening | (Vice President)           |

- B. Outgoing Inspection Level: 0.1% for all electrical parameters guaranteed by the Datasheet. 0.1% For all Visual Defects.
- C. Observed Outgoing Defect Rate: < 50 ppm
- D. Sampling Plan: Mil-Std-105D

#### VI. Reliability Evaluation

A. Accelerated Life Test

The results of the 135°C biased (static) life test are shown in **Table 1**. Using these results, the Failure Rate ( $\lambda$ ) is calculated as follows:

$$\lambda = 6.79 \text{ x } 10^{-9}$$
  $\lambda = 6.79 \text{ F.I.T.}$  (60% confidence level @ 25°C)

This low failure rate represents data collected from Maxim's reliability qualification and monitor programs. Maxim also performs weekly Burn-In on samples from production to assure the reliability of its processes. The reliability required for lots which receive a burn-in qualification is 59 F.I.T. at a 60% confidence level, which equates to 3 failures in an 80 piece sample. Maxim performs failure analysis on lots exceeding this level. The following Burn-In Schematic (Spec. #06-5033) shows the static circuit used for this test. Maxim also performs 1000 hour life test monitors quarterly for each process. This data is published in the Product Reliability Report (**RR-1L**).

#### B. Moisture Resistance Tests

Maxim evaluates pressure pot stress from every assembly process during qualification of each new design. Pressure Pot testing must pass a 20% LTPD for acceptance. Additionally, industry standard 85°C/85%RH or HAST tests are performed quarterly per device/package family.

#### C. E.S.D. and Latch-Up Testing

The MS42 die type has been found to have all pins able to withstand a transient pulse of 600V, per Mil-Std-883 Method 3015 (reference attached ESD Test Circuit). Latch-Up testing has shown that this device withstands a current of  $\pm$ 200mA and/or  $\pm$ 20V.

# Table 1Reliability Evaluation Test Results

### MAX6713xEXS

| TEST ITEM            | TEST CONDITION                                          | FAILURE<br>IDENTIFICATION        | SAMPLE<br>SIZE | NUMBER OF<br>FAILURES |
|----------------------|---------------------------------------------------------|----------------------------------|----------------|-----------------------|
| Static Life Tes      | <b>t</b> (Note 1)                                       |                                  |                |                       |
|                      | Ta = 135°C<br>Biased<br>Time = 192 hrs.                 | DC Parameters & functionality    | 160            | 0                     |
| Moisture Testi       | ng (Note 2)                                             |                                  |                |                       |
| Pressure Pot         | Ta = 121°C<br>P = 15 psi.<br>RH= 100%<br>Time = 168hrs. | DC Parameters<br>& functionality | 100            | 0                     |
| 85/85                | Ta = 85°C<br>RH = 85%<br>Biased<br>Time = 1000hrs.      | DC Parameters<br>& functionality | 77             | 0                     |
| Mechanical St        | ress (Note 2)                                           |                                  |                |                       |
| Temperature<br>Cycle | -65°C/150°C<br>1000 Cycles<br>Method 1010               | DC Parameters                    | 77             | 0                     |

Note 1: Life Test Data may represent plastic D.I.P. qualification lots for the SC70 package. Note 2: Generic package/process data

### Attachment #1

### TABLE II. Pin combination to be tested. 1/2/

|    | Terminal A<br>(Each pin individually<br>connected to terminal A<br>with the other floating) | Terminal B<br>(The common combination<br>of all like-named pins<br>connected to terminal B) |
|----|---------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------|
| 1. | All pins except V <sub>PS1</sub> <u>3/</u>                                                  | All V <sub>PS1</sub> pins                                                                   |
| 2. | All input and output pins                                                                   | All other input-output pins                                                                 |

- 1/ Table II is restated in narrative form in 3.4 below.
- 2/ No connects are not to be tested.
- $\frac{3/}{(e.g., where V_{PS1} is V_{DD}, V_{CC}, V_{SS}, V_{BB}, GND, +V_{S}, -V_{S}, V_{REF}, etc).}$

3.4 <u>Pin combinations to be tested.</u>

- a. Each pin individually connected to terminal A with respect to the device ground pin(s) connected to terminal B. All pins except the one being tested and the ground pin(s) shall be open.
- b. Each pin individually connected to terminal A with respect to each different set of a combination of all named power supply pins (e.g.,  $V_{SS1}$ , or  $V_{SS2}$  or  $V_{SS3}$  or  $V_{CC1}$ , or  $V_{CC2}$ ) connected to terminal B. All pins except the one being tested and the power supply pin or set of pins shall be open.

c. Each input and each output individually connected to terminal A with respect to a combination of all the other input and output pins connected to terminal B. All pins except the input or output pin being tested and the combination of all the other input and output pins shall be open.





# USE NON-CONDUCTIVE EPOXY

# BONDABLE AREA NOTE: CAVITY DOWN

| PKG.CODE: X4-1 |        | APPROVALS  | DATE     | <b>IXVIX</b>       | 1/1 |
|----------------|--------|------------|----------|--------------------|-----|
| CAV./PAD SIZE: | PKG.   | Min        | 11/23/99 | BUILDSHEET NUMBER: | REV |
| 34x35          | DESIGN | Lieudricho | 11 24 99 | 05-1601-0100       | A   |



DOCUMENT I.D. 06-5033