MAX5161LEZT Rev. A

RELIABILITY REPORT

FOR

# MAX5161LEZT

PLASTIC ENCAPSULATED DEVICES

August 15, 2001

# MAXIM INTEGRATED PRODUCTS

120 SAN GABRIEL DR.

SUNNYVALE, CA 94086

Written by

ech

Jim Pedicord Quality Assurance Reliability Lab Manager

Reviewed by

Bryan J. Preeshl Quality Assurance Executive Director

## Conclusion

The MAX5161L successfully meets the quality and reliability standards required of all Maxim products. In addition, Maxim's continuous reliability monitoring program ensures that all outgoing product will continue to meet Maxim's quality and reliability standards.

#### **Table of Contents**

I.WeightsV.II.Manufacturing InformationVI.III.Packaging InformationVI.IV.Die Information.....Attachments

## I. Device Description

## A. General

The MAX5161L linear-taper digital potentiometer performs the same function as a mechanical potentiometer or a variable resistor. It consists of a fixed resistor and a wiper contact with 32 tap points that are digitally controlled by two lines for the 6-pin MAX5161L.

The MAX5161L is ideal for applications requiring digitally controlled resistors. Three resistance values are available for this part type: 50k, 100k, and 200k.

The MAX5161L is available in a 6-pin SOT23 package. This device is guaranteed over the extended-industrial temperature range ( $-40^{\circ}$ C to  $+85^{\circ}$ C).

### B. Absolute Maximum Ratings

| Item                                                                                                                                                   | Rating                                                                                              |
|--------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------|
| V <sub>DD</sub> to GND<br>/CS, /INC, U//D to GND<br>H, L, W to GND<br>Input and Output Latchup Immunity<br>Maximum Continuous Current into H, L, and W | -0.3V to +6V<br>-0.3V to +6V<br>-0.3V to (VDD +0.3V)<br><u>+</u> 200mA                              |
| MAX516E<br>Operating Temp. Range<br>Storage Temp. Range<br>Lead Temp. (soldering, 10s)                                                                 | $\frac{\pm 1 \text{mA}}{-40^{\circ} \text{C to } +85^{\circ} \text{C}}$<br>-65°C to 150°C<br>+300°C |
| Power Dissipation<br>6 Lead SOT-23<br>Derates above +70°C<br>6 Lead SOT-23                                                                             | 500mW<br>6.25mW/°C                                                                                  |

## **II. Manufacturing Information**

| A. Description/Function:         | Low-Power, Dual, 10-Bit Voltage-Output DAC with Serial Interface |
|----------------------------------|------------------------------------------------------------------|
| B. Process:                      | SG1.2 (Standard 1.2 micron silicon gate CMOS)                    |
| C. Number of Device Transistors: | 969                                                              |
| D. Fabrication Location:         | California or Oregon, USA                                        |
| E. Assembly Location:            | Philippines                                                      |
| F. Date of Initial Production:   | September, 1999                                                  |

# **III. Packaging Information**

| A. Package Type:        | 6 Lead SOT-23             |
|-------------------------|---------------------------|
| B. Lead Frame:          | Copper                    |
| C. Lead Finish:         | Solder Plate              |
| D. Die Attach:          | Silver-filled Epoxy       |
| E. Bondwire:            | Gold (1 mil dia.)         |
| F. Mold Material:       | Epoxy with silica filler  |
| G. Assembly Diagram:    | Buildsheet # 05-0401-0546 |
| H. Flammability Rating: | Class UL94-V0             |

## **IV. Die Information**

| A. Dimensions:             | 57 X 34 mils                                       |
|----------------------------|----------------------------------------------------|
| B. Passivation:            | $Si_3N_4/SiO_2$ (Silicon nitride/ Silicon dioxide) |
| C. Interconnect:           | Aluminum/Si (Si = 1%)                              |
| D. Backside Metallization: | None                                               |
| E. Minimum Metal Width:    | 1.2 microns (as drawn)                             |
| F. Minimum Metal Spacing:  | 1.2 microns (as drawn)                             |
| G. Bondpad Dimensions:     | 5 mil. Sq.                                         |
| H. Isolation Dielectric:   | SiO <sub>2</sub>                                   |
| I. Die Separation Method:  | Wafer Saw                                          |

#### V. Quality Assurance Information

| A. Quality Assurance Contacts: | Jim Pedicord   | (Reliability Lab Manager) |
|--------------------------------|----------------|---------------------------|
|                                | Bryan Preeshl  | (Executive Director)      |
|                                | Kenneth Huenin | g (Vice President)        |

B. Outgoing Inspection Level: 0.1% for all electrical parameters guaranteed by the Datasheet. 0.1% For all Visual Defects.

C. Observed Outgoing Defect Rate: < 100 ppm

D. Sampling Plan: Mil-Std-105D

## VI. Reliability Evaluation

## A. Accelerated Life Test

The results of the 135°C biased (static) life test are shown in **Table 1**. Using these results, the Failure Rate ( $\lambda$ ) is calculated as follows:

 $\lambda = \frac{1}{\text{MTTF}} = \frac{1.83 \quad (\text{Chi} \text{ square value for MTTF upper limit})}{192 \text{ x } 4389 \text{ x } 80 \text{ x } 2}$ Temperature Acceleration factor assuming an activation energy of 0.8eV

 $\lambda = 13.57 \text{ x } 10^{-9}$ 

 $\lambda$  = 13.57 F.I.T. (60% confidence level @ 25°C)

This low failure rate represents data collected from Maxim's reliability monitor program. In addition to routine production Burn-In, Maxim pulls a sample from every fabrication process three times per week and subjects it to an extended Burn-In prior to shipment to ensure its reliability. The reliability control level for each lot to be shipped as standard product is 59 F.I.T. at a 60% confidence level, which equates to 3 failures in an 80 piece sample. Maxim performs failure analysis on any lot that exceeds this reliability control level. Attached Burn-In Schematic (Spec. # 06-5431) shows the static Burn-In circuit. Maxim also performs quarterly 1000 hour life test monitors. This data is published in the Product Reliability Report (**RR-1L**).

## B. Moisture Resistance Tests

Maxim pulls pressure pot samples from every assembly process three times per week. Each lot sample must meet an LTPD = 20 or less before shipment as standard product. Additionally, the industry standard 85°C/85%RH testing is done per generic device/package family once a quarter.

## C. E.S.D. and Latch-Up Testing

The DA74Z-3Z die type has been found to have all pins able to withstand a transient pulse of  $\pm$  2500V, per Mil-Std-883 Method 3015 (reference attached ESD Test Circuit). Latch-Up testing has shown that this device withstands a current of  $\pm$ 100mA and/or  $\pm$ 20V.

# Table 1Reliability Evaluation Test ResultsMAX5161LEZT

| TEST ITEM            | TEST CONDITION                                              | FAILURE<br>IDENTIFICATION        | SAMPLE<br>SIZE | NUMBER OF<br>FAILURES |
|----------------------|-------------------------------------------------------------|----------------------------------|----------------|-----------------------|
| Static Life Test     |                                                             |                                  |                |                       |
|                      | $Ta = 135^{\circ}C$<br>Biased<br>Time = 192 hrs.            | DC Parameters<br>& functionality | 80             | 0                     |
| Moisture Testin      | ng (Note 2)                                                 |                                  |                |                       |
| Pressure Pot         | Ta = 121°C<br>P = 15 psi.<br>RH= 100%<br>Time = 96hrs.      | DC Parameters<br>& functionality | 77             | 0                     |
| 85/85                | $Ta = 85^{\circ}C$<br>RH = 85%<br>Biased<br>Time = 1000hrs. | DC Parameters<br>& functionality | 77             | 0                     |
| Mechanical Str       | ess (Note 2)                                                |                                  |                |                       |
| Temperature<br>Cycle | -65°C/150°C<br>1000 Cycles<br>Method 1010                   | DC Parameters                    | 77             | 0                     |

Note 1: Life Test Data may represent plastic D.I.P. qualification lots for the package.

Note 2: Generic package/process data

# Attachment #1

|    | Terminal A<br>(Each pin individually<br>connected to terminal A<br>with the other floating) | Terminal B<br>(The common combination<br>of all like-named pins<br>connected to terminal B) |
|----|---------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------|
| 1. | All pins except $V_{PS1}$ <u>3/</u>                                                         | All V <sub>PS1</sub> pins                                                                   |
| 2. | All input and output pins                                                                   | All other input-output pins                                                                 |

# TABLE II. <u>Pin combination to be tested.</u> 1/2/

- <u>1/</u> Table II is restated in narrative form in 3.4 below.
- $\overline{2}$ / No connects are not to be tested.
- $\overline{3/}$  Repeat pin combination I for each named Power supply and for ground (e.g., where V<sub>PS1</sub> is V<sub>DD</sub>, V<sub>CC</sub>, V<sub>SS</sub>, V<sub>BB</sub>, GND, +V<sub>S</sub>, -V<sub>S</sub>, V<sub>REF</sub>, etc).
- 3.4 <u>Pin combinations to be tested.</u>
  - a. Each pin individually connected to terminal A with respect to the device ground pin(s) connected to terminal B. All pins except the one being tested and the ground pin(s) shall be open.
  - b. Each pin individually connected to terminal A with respect to each different set of a combination of all named power supply pins (e.g.,  $V_{SS1}$ , or  $V_{SS2}$  or  $V_{SS3}$  or  $V_{CC1}$ , or  $V_{CC2}$ ) connected to terminal B. All pins except the one being tested and the power supply pin or set of pins shall be open.
  - c. Each input and each output individually connected to terminal A with respect to a combination of all the other input and output pins connected to terminal B. All pins except the input or output pin being tested and the combination of all the other input and output pins shall be open.



Mil Std 883D Method 3015.7 Notice 8

