MAX4040 Rev. B

## RELIABILITY REPORT

FOR

# MAX4040Exx

PLASTIC ENCAPSULATED DEVICES

June 8, 2001

# MAXIM INTEGRATED PRODUCTS

120 SAN GABRIEL DR.

SUNNYVALE, CA 94086

Written by

1

Jim Pedicord Quality Assurance Reliability Lab Manager

Reviewed by

Kull

Bryan J. Preeshl Executive Director, Quality Assurance

#### Conclusion

The MAX4040 successfully meets the quality and reliability standards required of all Maxim products. In addition, Maxim's continuous reliability monitoring program ensures that all outgoing product will continue to meet Maxim's quality and reliability standards.

#### **Table of Contents**

I. ......Device Description II. .....Manufacturing Information III. .....Packaging Information IV. .....Die Information V. .....Quality Assurance Information VI. .....Reliability Evaluation

.....Attachments

## I. Device Description

#### A. General

The MAX4040 micropower op amp operates from a single  $\pm 2.4V$  to  $\pm 5.5V$  supply or dual  $\pm 1.2V$  to  $\pm 2.75V$  supplies and has Rail-to-Rail® input and output capabilities. This amplifier provides a 90kHz gain-bandwidth product while using only 10µA of supply current per amplifier. The combination of low-voltage operation, rail-to-rail inputs and outputs, and ultra-low power consumption makes this device ideal for any portable/battery-powered system.

This amplifier has outputs that typically swing to within 10mV of the rails with a 100kO load. Rail-to-rail input and output characteristics allow the full power-supply voltage to be used for signal range. The combination of low input offset voltage, low input bias current, and high open-loop gain makes them suitable for low-power/low-voltage precision applications.

## B. Absolute Maximum Ratings

| Item                                                  | Rating                                 |
|-------------------------------------------------------|----------------------------------------|
|                                                       |                                        |
| Supply Voltage (V <sub>CC</sub> to V <sub>EE</sub> )  | +6V                                    |
| All Other Pins                                        | $(V_{CC} + 0.3V)$ to $(V_{EE} - 0.3V)$ |
| Output Short-Circuit Duration to $V_{CC}$ to $V_{EE}$ | Continuous                             |
| Storage Temp.                                         | -65°C to +160°C                        |
| Lead Temp. (10 sec.)                                  | +300°C                                 |
| Power Dissipation                                     |                                        |
| 5-Lead SOT                                            | 571mW                                  |
| 8-Lead uMax                                           | 330mW                                  |
| 8-Lead SO                                             | 471mW                                  |
| Derates above +70°C                                   |                                        |
| 5-Lead SOT                                            | 7.1mW/°C                               |
| 8-Lead uMax                                           | 4.1mW/°C                               |
| 8-Lead SO                                             | 5.88mW/°C                              |

#### **II. Manufacturing Information**

- A. Description/Function: Single, Low-Cost, Micropower Rail-to-Rail I/O Op Amp
- B. Process: CB2 Complementary Bipolar Process
- C. Number of Device Transistors: 234
- D. Fabrication Location: Oregon, USA
- E. Assembly Location: Malaysia, Thailand, Philippines
- F. Date of Initial Production: June, 1998

## **III.** Packaging Information

| A. Package Type:                                                             | 5 Lead SOT-23            | 8 Lead uMax              | 8 Lead SO                |
|------------------------------------------------------------------------------|--------------------------|--------------------------|--------------------------|
| B. Lead Frame:                                                               | Copper                   | Copper                   | Copper                   |
| C. Lead Finish:                                                              | Solder Plate             | Solder Plate             | Solder Plate             |
| D. Die Attach:                                                               | Silver-filled Epoxy      | Silver-filled Epoxy      | Silver-filled Epoxy      |
| E. Bondwire:                                                                 | Gold (1 mil dia.)        | Gold (1 mil dia.)        | Gold (1 mil dia.)        |
| F. Mold Material:                                                            | Epoxy with silica filler | Epoxy with silica filler | Epoxy with silica filler |
| G. Assembly Diagram Buildsheet:                                              | 05-3001-0115             | 05-3001-0116             | 05-3001-0117             |
| H. Flammability Rating:                                                      | Class UL94-V0            | Class UL94-V0            | Class UL94-V0            |
| I. Classification of Moisture Sensitivity<br>per JEDEC standard JESD22-A112: | Level 1                  | Level 1                  | Level 1                  |

### **IV. Die Information**

- A. Dimensions: 57 x 38 mils
  B. Passivation: Si<sub>3</sub>N<sub>4</sub>/SiO<sub>2</sub> (Silicon nitride/ Silicon dioxide)
  C. Interconnect: Gold
  D. Backside Metallization: None
  E. Minimum Metal Width: 2 microns (as drawn)
  F. Minimum Metal Spacing: 2 microns (as drawn)
  G. Bondpad Dimensions: 5 mil. Sq.
  H. Isolation Dielectric: SiO<sub>2</sub>
- I. Die Separation Method: Wafer Saw

#### V. Quality Assurance Information

| A. Quality Assurance Contacts: | Jim Pedicord    | (Reliability Lab Manager)  |
|--------------------------------|-----------------|----------------------------|
|                                | Bryan Preeshl   | (Executive Director of QA) |
|                                | Kenneth Huening | (Vice President)           |
|                                |                 |                            |

- B. Outgoing Inspection Level: 0.1% for all electrical parameters guaranteed by the Datasheet.
   0.1% For all Visual Defects.
- C. Observed Outgoing Defect Rate: < 50 ppm
- D. Sampling Plan: Mil-Std-105D

#### VI. Reliability Evaluation

A. Accelerated Life Test

The results of the 135°C biased (static) life test are shown in **Table 1**. Using these results, the Failure Rate ( $\lambda$ ) is calculated as follows:

 $\lambda = \frac{1}{\text{MTTF}} = \frac{1.83 \quad (\text{Chi square value for MTTF upper limit})}{192 \text{ x } 4389 \text{ x } 160 \text{ x } 2}$   $- \frac{1}{\text{Temperature Acceleration factor assuming an activation energy of } 0.8\text{eV}}$   $\lambda = 6.79 \text{ x } 10^{-9} \qquad \lambda = 6.79 \text{ F.I.T. } (60\% \text{ confidence level } @.25^{\circ}\text{C})$ 

This low failure rate represents data collected from Maxim's reliability qualification and monitor programs. Maxim also performs weekly Burn-In on samples from production to assure reliability of its processes. The reliability required for lots which receive a burn-in qualification is 59 F.I.T. at a 60% confidence level, which equates to 3 failures in an 80 piece sample. Maxim performs failure analysis on rejects from lots exceeding this level. The attached Burn-In Schematic shows the static circuit used for this test. Maxim also performs 1000 hour life test monitors quarterly for each process. This data is published in the Product Reliability Report (**RR-1L**).

## B. Moisture Resistance Tests

Maxim evaluates pressure pot stress from every assembly process during qualification of each new design. Pressure Pot testing must pass a 20% LTPD for acceptance. Additionally, industry standard 85°C/85%RH or HAST tests are performed quarterly per device/package family.

### C. E.S.D. and Latch-Up Testing

The OP63-1 die type has been found to have all pins able to withstand a transient pulse of  $\pm 2500$ V, per Mil-Std-883 Method 3015 (reference attached ESD Test Circuit). Latch-Up testing has shown that this device withstands a current of  $\pm 250$ mA and/or  $\pm 20$ V.

# Table 1 Reliability Evaluation Test Results

| TEST ITEM            | TEST CONDITION                                              | FAILURE<br>IDENTIFICATION                                  | SAMPLE<br>SIZE | NUMBER OF<br>FAILURES |
|----------------------|-------------------------------------------------------------|------------------------------------------------------------|----------------|-----------------------|
| Static Life Test     | (Note 1)                                                    |                                                            |                |                       |
|                      | $Ta = 135^{\circ}C$<br>Biased<br>Time = 192 hrs.            | DC Parameters<br>& functionality                           | 160            | 0                     |
| Moisture Testin      | Ig                                                          |                                                            |                |                       |
| Pressure Pot         | Ta = 121°C<br>P = 15 psi.<br>RH= 100%<br>Time = 168hrs.     | DC Parameters<br>& functionality<br>(generic test vehicle) | 77             | 0                     |
| 85/85                | $Ta = 85^{\circ}C$<br>RH = 85%<br>Biased<br>Time = 1000hrs. | DC Parameters<br>& functionality<br>(generic test vehicle) | 77             | 0                     |
| Mechanical Str       | ess                                                         |                                                            |                |                       |
| Temperature<br>Cycle | -65°C/150°C<br>1000 Cycles<br>Method 1010                   | DC Parameters<br>(generic test vehicle)                    | 77             | 0                     |

Note 1: Life Test Data may represent plastic D.I.P. qualification lots for the package.

## Attachment #1

|    | Terminal A<br>(Each pin individually<br>connected to terminal A<br>with the other floating) | Terminal B<br>(The common combination<br>of all like-named pins<br>connected to terminal B) |
|----|---------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------|
| 1. | All pins except $V_{PS1}$ <u>3/</u>                                                         | All V <sub>PS1</sub> pins                                                                   |
| 2. | All input and output pins                                                                   | All other input-output pins                                                                 |

# TABLE II. <u>Pin combination to be tested.</u> 1/2/

- <u>1/</u> Table II is restated in narrative form in 3.4 below.
- $\overline{2}$ / No connects are not to be tested.
- $\overline{3/}$  Repeat pin combination I for each named Power supply and for ground (e.g., where V<sub>PS1</sub> is V<sub>DD</sub>, V<sub>CC</sub>, V<sub>SS</sub>, V<sub>BB</sub>, GND, +V<sub>S</sub>, -V<sub>S</sub>, V<sub>REF</sub>, etc).
- 3.4 <u>Pin combinations to be tested.</u>
  - a. Each pin individually connected to terminal A with respect to the device ground pin(s) connected to terminal B. All pins except the one being tested and the ground pin(s) shall be open.
  - b. Each pin individually connected to terminal A with respect to each different set of a combination of all named power supply pins (e.g.,  $V_{SS1}$ , or  $V_{SS2}$  or  $V_{SS3}$  or  $V_{CC1}$ , or  $V_{CC2}$ ) connected to terminal B. All pins except the one being tested and the power supply pin or set of pins shall be open.
  - c. Each input and each output individually connected to terminal A with respect to a combination of all the other input and output pins connected to terminal B. All pins except the input or output pin being tested and the combination of all the other input and output pins shall be open.



Mil Std 883D Method 3015.7 Notice 8



| DOCUMENT I.D. 06-5215 | <b>REVISION</b> F | MAXIM TITLE: BI Circuit (MAX                                       | PAGE 2 OF 3 |
|-----------------------|-------------------|--------------------------------------------------------------------|-------------|
|                       |                   | 4074/4076/4091/4123/25/31/4166/4412/4414/4415/4434/4435/4352/4452) |             |