# M58WR064ET M58WR064EB 64 Mbit (4Mb x 16, Multiple Bank, Burst) 1.8V Supply Flash Memory ### **FEATURES SUMMARY** - SUPPLY VOLTAGE - V<sub>DD</sub> = 1.65V to 2.2V for Program, Erase and Read - V<sub>DDQ</sub> = 1.65V to 3.3V for I/O Buffers - V<sub>PP</sub> = 12V for fast Program (optional) - SYNCHRONOUS / ASYNCHRONOUS READ - Synchronous Burst Read mode: 54MHz - Asynchronous/ Synchronous Page Read mode - Random Access: 70, 80, 100 ns - PROGRAMMING TIME - 8µs by Word typical for Fast Factory Program - Double/Quadruple Word Program option - Enhanced Factory Program options - MEMORY BLOCKS - Multiple Bank Memory Array: 4 Mbit Banks - Parameter Blocks (Top or Bottom location) - DUAL OPERATIONS - Program Erase in one Bank while Read in others - No delay between Read and Write operations ### ■ BLOCK LOCKING - All blocks locked at Power up - Any combination of blocks can be locked - WP for Block Lock-Down - SECURITY - 128 bit user programmable OTP cells - 64 bit unique device number - One parameter block permanently lockable - COMMON FLASH INTERFACE (CFI) - 100,000 PROGRAM/ERASE CYCLES per BLOCK Figure 1. Package ### ■ ELECTRONIC SIGNATURE - Manufacturer Code: 20h - Top Device Code, M58WR064ET: 8810h - Bottom Device Code, M58WR064EB: 8811h February 2003 1/82 # M58WR064ET, M58WR064EB ## **TABLE OF CONTENTS** | SUMMARY DESCRIPTION | . 6 | |--------------------------------------------------------|-----| | Figure 2. Logic Diagram | . 7 | | Table 1. Signal Names | . 7 | | Figure 3. VFBGA Connections (Top view through package) | . 8 | | Table 2. Bank Architecture | . 8 | | Figure 4. Memory Map | . 9 | | SIGNAL DESCRIPTIONS | 10 | | Address Inputs (A0-A21) | 10 | | Data Input/Output (DQ0-DQ15). | | | Chip Enable (E). | | | Output Enable (G). | | | Write Enable (W). | | | Write Protect (WP). | | | Reset (RP). | | | Latch Enable (L) | | | Clock (K) | | | Wait (WAIT) | | | V <sub>DD</sub> Supply Voltage | | | V <sub>DDQ</sub> Supply Voltage | | | V <sub>PP</sub> Program Supply Voltage | | | V <sub>SS</sub> Ground | | | V <sub>SSQ</sub> Ground | 10 | | BUS OPERATIONS | 11 | | Bus Read | 11 | | Bus Write | | | Address Latch | 11 | | Output Disable | 11 | | Standby | 11 | | Reset | 11 | | Table 3. Bus Operations | 11 | | COMMAND INTERFACE | 12 | | Table 4. Command Codes | 12 | | COMMAND INTERFACE - STANDARD COMMANDS | 13 | | Read Array Command | 13 | | Read Status Register Command | | | Read Electronic Signature Command | | | Read CFI Query Command | 13 | | Clear Status Register Command | 13 | | Block Erase Command | 13 | | Program Command | 14 | | Program/Erase Suspend Command | 14 | | Program/Erase Resume Command | 14 | | | Protection Register Program Command | | |--------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------| | | Set Configuration Register Command | | | | Block Lock Command | | | | Block Unlock Command | | | | Block Lock-Down Command | 15 | | | Table 5. Standard Commands | | | | Table 6. Electronic Signature Codes | 17 | | | Figure 5. Security Block and Protection Register Memory Map | 17 | | | COMMAND INTERFACE - FACTORY PROGRAM COMMANDS | 10 | | | Bank Erase Command | | | | Double Word Program Command | | | | | | | | Quadruple Word Program Command | | | | Enhanced Factory Program Command | | | | Setup Phase | | | | Program Phase | | | | Verify Phase | | | | Exit Phase | | | | Quadruple Enhanced Factory Program Command | | | | Setup Phase | | | | Load Phase | | | | Program and Verify Phase | | | | Exit Phase | | | | Table 7. Factory Program Commands | 21 | | ST. | ATUS REGISTER | 22 | | <b>u</b> 1 / | | ZZ | | 317 | | | | <b>3</b> 17 | Program/Erase Controller Status Bit (SR7) | 22 | | <b>3</b> 17 | Program/Erase Controller Status Bit (SR7) | 22<br>22 | | 017 | Program/Erase Controller Status Bit (SR7) | 22<br>22<br>22 | | 017 | Program/Erase Controller Status Bit (SR7) | 22<br>22<br>22<br>22 | | 017 | Program/Erase Controller Status Bit (SR7). Erase Suspend Status Bit (SR6). Erase Status Bit (SR5). Program Status Bit (SR4). VPP Status Bit (SR3). | 22<br>22<br>22<br>22<br>22 | | 017 | Program/Erase Controller Status Bit (SR7). Erase Suspend Status Bit (SR6). Erase Status Bit (SR5). Program Status Bit (SR4). V <sub>PP</sub> Status Bit (SR3). Program Suspend Status Bit (SR2). | 22<br>22<br>22<br>22<br>22<br>23 | | | Program/Erase Controller Status Bit (SR7). Erase Suspend Status Bit (SR6). Erase Status Bit (SR5). Program Status Bit (SR4). V <sub>PP</sub> Status Bit (SR3). Program Suspend Status Bit (SR2). Block Protection Status Bit (SR1). | 22<br>22<br>22<br>22<br>22<br>23<br>23 | | | Program/Erase Controller Status Bit (SR7). Erase Suspend Status Bit (SR6). Erase Status Bit (SR5). Program Status Bit (SR4). V <sub>PP</sub> Status Bit (SR3). Program Suspend Status Bit (SR2). Block Protection Status Bit (SR1). Bank Write/Multiple Word Program Status Bit (SR0). | 22<br>22<br>22<br>22<br>22<br>23<br>23<br>23 | | | Program/Erase Controller Status Bit (SR7). Erase Suspend Status Bit (SR6). Erase Status Bit (SR5). Program Status Bit (SR4). V <sub>PP</sub> Status Bit (SR3). Program Suspend Status Bit (SR2). Block Protection Status Bit (SR1). | 22<br>22<br>22<br>22<br>22<br>23<br>23<br>23 | | | Program/Erase Controller Status Bit (SR7). Erase Suspend Status Bit (SR6). Erase Status Bit (SR5). Program Status Bit (SR4). V <sub>PP</sub> Status Bit (SR3). Program Suspend Status Bit (SR2). Block Protection Status Bit (SR1). Bank Write/Multiple Word Program Status Bit (SR0). | 22<br>22<br>22<br>22<br>22<br>23<br>23<br>23<br>24 | | | Program/Erase Controller Status Bit (SR7). Erase Suspend Status Bit (SR6). Erase Status Bit (SR5). Program Status Bit (SR4). V <sub>PP</sub> Status Bit (SR3). Program Suspend Status Bit (SR2). Block Protection Status Bit (SR1). Bank Write/Multiple Word Program Status Bit (SR0). Table 8. Status Register Bits. | 22<br>22<br>22<br>22<br>23<br>23<br>23<br>24<br><b>25</b> | | | Program/Erase Controller Status Bit (SR7). Erase Suspend Status Bit (SR6). Erase Status Bit (SR5). Program Status Bit (SR4). V <sub>PP</sub> Status Bit (SR3). Program Suspend Status Bit (SR2). Block Protection Status Bit (SR1). Bank Write/Multiple Word Program Status Bit (SR0). Table 8. Status Register Bits. NFIGURATION REGISTER. Read Select Bit (CR15). | 22<br>22<br>22<br>22<br>23<br>23<br>23<br>24<br><b>25</b> | | | Program/Erase Controller Status Bit (SR7) Erase Suspend Status Bit (SR6) Erase Status Bit (SR5) Program Status Bit (SR4) V <sub>PP</sub> Status Bit (SR3) Program Suspend Status Bit (SR2) Block Protection Status Bit (SR1) Bank Write/Multiple Word Program Status Bit (SR0) Table 8. Status Register Bits NFIGURATION REGISTER Read Select Bit (CR15) X-Latency Bits (CR13-CR11) | 22<br>22<br>22<br>22<br>23<br>23<br>23<br>24<br><b>25</b><br>25 | | | Program/Erase Controller Status Bit (SR7) Erase Suspend Status Bit (SR6) Erase Status Bit (SR5) Program Status Bit (SR4) V <sub>PP</sub> Status Bit (SR3) Program Suspend Status Bit (SR2) Block Protection Status Bit (SR1) Bank Write/Multiple Word Program Status Bit (SR0) Table 8. Status Register Bits NFIGURATION REGISTER Read Select Bit (CR15) X-Latency Bits (CR13-CR11) Wait Polarity Bit (CR10). | 22<br>22<br>22<br>22<br>23<br>23<br>23<br>24<br><b>25</b><br>25<br>25 | | | Program/Erase Controller Status Bit (SR7) Erase Suspend Status Bit (SR6) Erase Status Bit (SR5) Program Status Bit (SR4) V <sub>PP</sub> Status Bit (SR3) Program Suspend Status Bit (SR2) Block Protection Status Bit (SR1) Bank Write/Multiple Word Program Status Bit (SR0) Table 8. Status Register Bits NFIGURATION REGISTER Read Select Bit (CR15) X-Latency Bits (CR13-CR11) Wait Polarity Bit (CR10) Data Output Configuration Bit (CR9) | 22<br>22<br>22<br>22<br>23<br>23<br>23<br>24<br><b>25</b><br>25<br>25<br>25 | | | Program/Erase Controller Status Bit (SR7) Erase Suspend Status Bit (SR6) Erase Status Bit (SR5) Program Status Bit (SR4) V <sub>PP</sub> Status Bit (SR3) Program Suspend Status Bit (SR2) Block Protection Status Bit (SR1) Bank Write/Multiple Word Program Status Bit (SR0) Table 8. Status Register Bits NFIGURATION REGISTER Read Select Bit (CR15) X-Latency Bits (CR13-CR11) Wait Polarity Bit (CR10) Data Output Configuration Bit (CR9) Wait Configuration Bit (CR8) | 22<br>22<br>22<br>22<br>23<br>23<br>23<br>24<br><b>25</b><br>25<br>25<br>25<br>25 | | | Program/Erase Controller Status Bit (SR7) Erase Suspend Status Bit (SR6) Erase Status Bit (SR5) Program Status Bit (SR4) V <sub>PP</sub> Status Bit (SR3) Program Suspend Status Bit (SR2) Block Protection Status Bit (SR1) Bank Write/Multiple Word Program Status Bit (SR0) Table 8. Status Register Bits NFIGURATION REGISTER Read Select Bit (CR15) X-Latency Bits (CR13-CR11) Wait Polarity Bit (CR10). Data Output Configuration Bit (CR9) Wait Configuration Bit (CR8) Burst Type Bit (CR7). | 22<br>22<br>22<br>22<br>23<br>23<br>23<br>24<br><b>25</b><br>25<br>25<br>25<br>25 | | | Program/Erase Controller Status Bit (SR7) Erase Suspend Status Bit (SR6) Erase Status Bit (SR5) Program Status Bit (SR4) V <sub>PP</sub> Status Bit (SR3) Program Suspend Status Bit (SR2) Block Protection Status Bit (SR1) Bank Write/Multiple Word Program Status Bit (SR0) Table 8. Status Register Bits NFIGURATION REGISTER Read Select Bit (CR15) X-Latency Bits (CR13-CR11) Wait Polarity Bit (CR10) Data Output Configuration Bit (CR9) Wait Configuration Bit (CR8) Burst Type Bit (CR7) Valid Clock Edge Bit (CR6) | 22<br>22<br>22<br>22<br>23<br>23<br>23<br>24<br><b>25</b><br>25<br>25<br>25<br>25<br>25<br>25 | | | Program/Erase Controller Status Bit (SR7) Erase Suspend Status Bit (SR6) Erase Status Bit (SR5) Program Status Bit (SR4) V <sub>PP</sub> Status Bit (SR3) Program Suspend Status Bit (SR2) Block Protection Status Bit (SR1) Bank Write/Multiple Word Program Status Bit (SR0) Table 8. Status Register Bits NFIGURATION REGISTER Read Select Bit (CR15) X-Latency Bits (CR13-CR11) Wait Polarity Bit (CR10) Data Output Configuration Bit (CR9) Wait Configuration Bit (CR8) Burst Type Bit (CR7) Valid Clock Edge Bit (CR6) Wrap Burst Bit (CR3). | 22<br>22<br>22<br>22<br>23<br>23<br>23<br>24<br><b>25</b><br>25<br>25<br>25<br>25<br>25<br>25<br>25<br>25 | | | Program/Erase Controller Status Bit (SR7) Erase Suspend Status Bit (SR6) Erase Status Bit (SR5) Program Status Bit (SR4) V <sub>PP</sub> Status Bit (SR3) Program Suspend Status Bit (SR2) Block Protection Status Bit (SR1) Bank Write/Multiple Word Program Status Bit (SR0) Table 8. Status Register Bits NFIGURATION REGISTER Read Select Bit (CR15) X-Latency Bits (CR13-CR11) Wait Polarity Bit (CR10) Data Output Configuration Bit (CR9) Wait Configuration Bit (CR8) Burst Type Bit (CR7) Valid Clock Edge Bit (CR6) | 22<br>22<br>22<br>23<br>23<br>23<br>24<br><b>25</b><br>25<br>25<br>25<br>25<br>25<br>25<br>25<br>25<br>25<br>25<br>25<br>25 | # M58WR064ET, M58WR064EB | | Table 10. Burst Type Definition | . 29 | |--------|--------------------------------------------------------------------|------| | | Figure 7. Wait Configuration Example | | | RE | AD MODES | | | | Asynchronous Read Mode | | | | Synchronous Burst Read Mode | | | | Single Synchronous Read Mode | . 31 | | DU | AL OPERATIONS AND MULTIPLE BANK ARCHITECTURE | . 31 | | | Table 11. Dual Operations Allowed In Other Banks | . 31 | | | Table 12. Dual Operations Allowed In Same Bank | . 31 | | ВL | OCK LOCKING | . 32 | | | Reading a Block's Lock Status | | | | Locked State | | | | Unlocked State | | | | Lock-Down State | | | | Locking Operations During Erase Suspend | . 32 | | | Table 13. Lock Status | . 33 | | PR | OGRAM AND ERASE TIMES AND ENDURANCE CYCLES | . 34 | | | Table 14. Program, Erase Times and Program, Erase Endurance Cycles | | | B.A. A | XIMUM RATING | | | IVI | | | | | Table 15. Absolute Maximum Ratings | | | DC | AND AC PARAMETERS | . 36 | | | Table 16. Operating and AC Measurement Conditions | | | | Figure 8. AC Measurement I/O Waveform | | | | Figure 9. AC Measurement Load Circuit | | | | Table 17. Capacitance | | | | Table 18. DC Characteristics - Currents | | | | Table 19. DC Characteristics - Voltages | | | | Figure 11. Asynchronous Random Access Read AC Waveforms | | | | Figure 11. Asynchronous Page Read AC Waveforms | | | | Figure 12. Synchronous Burst Read AC Waveforms | | | | Figure 13. Single Synchronous Read AC Waveforms | | | | Figure 14. Clock input AC Waveform | | | | Table 21. Synchronous Read AC Characteristics | | | | Figure 15. Write AC Waveforms, Write Enable Controlled | | | | Table 22. Write AC Characteristics, Write Enable Controlled | | | | Figure 16. Write AC Waveforms, Chip Enable Controlled | | | | Table 23. Write AC Characteristics, Chip Enable Controlled | . 48 | | | Figure 17. Reset and Power-up AC Waveforms | . 49 | | | Table 24. Reset and Power-up AC Characteristics | . 49 | 47/ | PACKAGE MECHANICAL | 50 | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------| | Figure 18. VFBGA56 - 7.7x9mm, 8x7 ball array, 0.75mm pitch, Bottom View Package Outline Table 25. VFBGA56 - 7.7x9mm, 8x7 ball array, 0.75mm pitch, Package Mechanical Data Figure 19. VFBGA56 Daisy Chain - Package Connections (Top view through package) Figure 20. VFBGA56 Daisy Chain - PCB Connection Proposal (Top view through package) . | 50<br>51 | | PART NUMBERING | 53 | | Table 26. Ordering Information Scheme | 53 | | Table 27. Daisy Chain Ordering Scheme | 53 | | APPENDIX A. BLOCK ADDRESS TABLES | 54 | | Table 28. Top Boot Block Addresses, M58WR064ET | 54 | | Table 29. Bottom Boot Block Addresses, M58WR064EB | 56 | | APPENDIX B. COMMON FLASH INTERFACE | 58 | | Table 30. Query Structure Overview | 58 | | Table 31. CFI Query Identification String | | | Table 32. CFI Query System Interface Information | | | Table 33. Device Geometry Definition | | | Table 35. Protection Register Information | | | Table 36. Burst Read Information | | | Table 37. Bank and Erase Block Region Information | 61 | | Table 38. Bank and Erase Block Region 1 Information | | | Table 39. Bank and Erase Block Region 2 Information | 63 | | APPENDIX C. FLOWCHARTS AND PSEUDO CODES | 65 | | Figure 21. Program Flowchart and Pseudo Code | | | Figure 22. Double Word Program Flowchart and Pseudo code | | | Figure 23. Quadruple Word Program Flowchart and Pseudo Code | | | Figure 24. Program Suspend & Resume Flowchart and Pseudo Code Figure 25. Block Erase Flowchart and Pseudo Code | | | Figure 26. Erase Suspend & Resume Flowchart and Pseudo Code | | | Figure 27. Locking Operations Flowchart and Pseudo Code | | | Figure 28. Protection Register Program Flowchart and Pseudo Code | 72 | | Figure 29. Enhanced Factory Program Flowchart | | | Enhanced Factory Program Pseudo Code | | | Figure 30. Quadruple Enhanced Factory Program Flowchart | | | | | | APPENDIX D. COMMAND INTERFACE STATE TABLES | | | Table 40. Command Interface States - Modify Table, Next State | | | Table 41. Command Interface States - Modify Table, Next Output | | | Table 43. Command Interface States - Lock Table, Next Output | | | · | | | REVISION HISTORY | | | Table 44. Document Revision History | 81 | ### SUMMARY DESCRIPTION The M58WR064E is a 64 Mbit (4Mbit x16) non-volatile Flash memory that may be erased electrically at block level and programmed in-system on a Word-by-Word basis using a 1.65V to 2.2V $V_{DD}$ supply for the circuitry and a 1.65V to 3.3V $V_{DDQ}$ supply for the Input/Output pins. An optional 12V $V_{PP}$ power supply is provided to speed up customer programming. The device features an asymmetrical block architecture. M58WR064E has an array of 135 blocks, and is divided into 4 Mbit banks. There are 15 banks each containing 8 main blocks of 32 KWords, and one parameter bank containing 8 parameter blocks of 4 KWords and 7 main blocks of 32 KWords. The Multiple Bank Architecture allows Dual Operations, while programming or erasing in one bank, Read operations are possible in other banks. Only one bank at a time is allowed to be in Program or Erase mode. It is possible to perform burst reads that cross bank boundaries. The bank architecture is summarized in Table 2, and the memory maps are shown in Figure 4. The Parameter Blocks are located at the top of the memory address space for the M58WR064ET, and at the bottom for the M58WR064EB. Each block can be erased separately. Erase can be suspended, in order to perform program in any other block, and then resumed. Program can be suspended to read data in any other block and then resumed. Each block can be programmed and erased over 100,000 cycles using the supply voltage $V_{DD}$ . There are two Enhanced Factory programming commands available to speed up programming. Program and Erase commands are written to the Command Interface of the memory. An internal Program/Erase Controller takes care of the timings necessary for program and erase operations. The end of a program or erase operation can be detected and any error conditions identified in the Status Register. The command set required to control the memory is consistent with JEDEC standards. The device supports synchronous burst read and asynchronous read from all blocks of the memory array; at power-up the device is configured for asynchronous read. In synchronous burst mode, data is output on each clock cycle at frequencies of up to 54MHz. The device features an Automatic Standby mode. When the bus is inactive during Asynchronous Read operations, the device automatically switches to the Automatic Standby mode. In this condition the power consumption is reduced to the standby value I<sub>DD4</sub> and the outputs are still driven. The M58WR064E features an instant, individual block locking scheme that allows any block to be locked or unlocked with no latency, enabling instant code and data protection. All blocks have three levels of protection. They can be locked and locked-down individually preventing any accidental programming or erasure. There is an additional hardware protection against program and erase. When $V_{PP} \leq V_{PPLK}$ all blocks are protected against program or erase. All blocks are locked at Power-Up. The device includes a Protection Register and a Security Block to increase the protection of a system's design. The Protection Register is divided into two segments: a 64 bit segment containing a unique device number written by ST, and a 128 bit segment One-Time-Programmable (OTP) by the user. The user programmable segment can be permanently protected. The Security Block, parameter block 0, can be permanently protected by the user. Figure 5, shows the Security Block and Protection Register Memory Map. The memory is offered in a VFBGA56, 7.7 x 9 mm 0.75 mm ball pitch package and is supplied with all the bits erased (set to '1'). 7/ Figure 2. Logic Diagram **Table 1. Signal Names** | | Table 1. Olgilal Hallies | | | | | | | | |------------------|-----------------------------------------------------|--|--|--|--|--|--|--| | A0-A21 | Address Inputs | | | | | | | | | DQ0-DQ15 | Data Input/Outputs, Command Inputs | | | | | | | | | Ē | Chip Enable | | | | | | | | | G | Output Enable | | | | | | | | | W | Write Enable | | | | | | | | | RP | Reset | | | | | | | | | WP | Write Protect | | | | | | | | | К | Clock | | | | | | | | | Ī | Latch Enable | | | | | | | | | WAIT | Wait | | | | | | | | | V <sub>DD</sub> | Supply Voltage | | | | | | | | | V <sub>DDQ</sub> | Supply Voltage for Input/Output<br>Buffers | | | | | | | | | V <sub>PP</sub> | Optional Supply Voltage for<br>Fast Program & Erase | | | | | | | | | V <sub>SS</sub> | Ground | | | | | | | | | V <sub>SSQ</sub> | Ground Input/Output Supply | | | | | | | | | NC | Not Connected Internally | | | | | | | | Figure 3. VFBGA Connections (Top view through package) **Table 2. Bank Architecture** | Number | Bank Size | Parameter Blocks | Main Blocks | |----------------|-----------|----------------------|-----------------------| | Parameter Bank | 4 Mbits | 8 blocks of 4 KWords | 7 blocks of 32 KWords | | Bank 1 | 4 Mbits | - | 8 blocks of 32 KWords | | Bank 2 | 4 Mbits | - | 8 blocks of 32 KWords | | Bank 3 | 4 Mbits | - | 8 blocks of 32 KWords | | | | | | | Bank 14 | 4 Mbits | - | 8 blocks of 32 KWords | | Bank 15 | 4 Mbits | - | 8 blocks of 32 KWords | Figure 4. Memory Map ### SIGNAL DESCRIPTIONS See Figure 2 Logic Diagram and Table 1,Signal Names, for a brief overview of the signals connected to this device. Address Inputs (A0-A21). The Address Inputs select the cells in the memory array to access during Bus Read operations. During Bus Write operations they control the commands sent to the Command Interface of the internal state machine. **Data Input/Output (DQ0-DQ15).** The Data I/O outputs the data stored at the selected address during a Bus Read operation or inputs a command or the data to be programmed during a Bus Write operation. Chip Enable ( $\overline{\mathbf{E}}$ ). The Chip Enable input activates the memory control logic, input buffers, decoders and sense amplifiers. When Chip Enable is at $V_{IL}$ and Reset is at $V_{IH}$ the device is in active mode. When Chip Enable is at $V_{IH}$ the memory is deselected, the outputs are high impedance and the power consumption is reduced to the stand-by level. Output Enable $(\overline{\mathbf{G}})$ . The Output Enable controls data outputs during the Bus Read operation of the memory. Write Enable (\overline{W}). The Write Enable controls the Bus Write operation of the memory's Command Interface. The data and address inputs are latched on the rising edge of Chip Enable or Write Enable whichever occurs first. Write Protect ( $\overline{WP}$ ). Write Protect is an input that gives an additional hardware protection for each block. When Write Protect is at $V_{IL}$ , the Lock-Down is enabled and the protection status of the Locked-Down blocks cannot be changed. When Write Protect is at $V_{IH}$ , the Lock-Down is disabled and the Locked-Down blocks can be locked or unlocked. (refer to Table 13, Lock Status). Reset (RP). The Reset input provides a hardware reset of the memory. When Reset is at $V_{IL}$ , the memory is in reset mode: the outputs are high impedance and the current consumption is reduced to the Reset Supply Current $I_{DD2}$ . Refer to Table 2, DC Characteristics - Currents for the value of $I_{DD2}$ . After Reset all blocks are in the Locked state and the Configuration Register is reset. When Reset is at $V_{IH}$ , the device is in normal operation. Exiting reset mode the device enters asynchronous read mode, but a negative transition of Chip Enable or Latch Enable is required to ensure valid data outputs. The Reset pin can be interfaced with 3V logic without any additional circuitry. It can be tied to $V_{RPH}$ (refer to Table 19, DC Characteristics). Latch Enable $(\overline{L})$ . Latch Enable latches the address bits on its rising edge. The address latch is transparent when Latch Enable is at $V_{IL}$ and it is inhibited when Latch Enable is at $V_{IH}$ . Latch Enable can be kept Low (also at board level) when the Latch Enable function is not required or supported. **Clock (K).** The clock input synchronizes the memory to the microcontroller during synchronous read operations; the address is latched on a Clock edge (rising or falling, according to the configuration settings) when Latch Enable is at $V_{IL}$ . Clock is don't care during asynchronous read and in write operations. **Wait (WAIT).** Wait is an output signal used during synchronous read to indicate whether the data on the output bus are valid. This output is high impedance when Chip Enable is at $V_{IH}$ or Reset is at $V_{IL}$ . It can be configured to be active during the wait cycle or one clock cycle in advance. The WAIT signal is not gated by Output Enable. **V<sub>DD</sub> Supply Voltage**. V<sub>DD</sub> provides the power supply to the internal core of the memory device. It is the main power supply for all operations (Read, Program and Erase). **V**<sub>DDQ</sub> **Supply Voltage.** V<sub>DDQ</sub> provides the power supply to the I/O pins and enables all Outputs to be powered independently from V<sub>DD</sub>. V<sub>DDQ</sub> can be tied to V<sub>DD</sub> or can use a separate supply. **VPP Program Supply Voltage.** VPP is both a control input and a power supply pin. The two functions are selected by the voltage range applied to the pin. If $V_{PP}$ is kept in a low voltage range (0V to $V_{DDQ}$ ) $V_{PP}$ is seen as a control input. In this case a voltage lower than $V_{PPLK}$ gives an absolute protection against program or erase, while $V_{PP} > V_{PP1}$ enables these functions (see Tables 18 and 19, DC Characteristics for the relevant values). $V_{PP}$ is only sampled at the beginning of a program or erase; a change in its value after the operation has started does not have any effect and program or erase operations continue. If $V_{PP}$ is in the range of $V_{PPH}$ it acts as a power supply pin. In this condition $V_{PP}$ must be stable until the Program/Erase algorithm is completed. ${ m V_{SS}}$ Ground. ${ m V_{SS}}$ ground is the reference for the core supply. It must be connected to the system around. Vssq Ground. $V_{SSQ}$ ground is the reference for the input/output circuitry driven by $V_{DDQ}$ . $V_{SSQ}$ must be connected to $V_{SS}$ Note: Each device in a system should have $V_{DD}$ , $V_{DDQ}$ and $V_{PP}$ decoupled with a $0.1\mu F$ ceramic capacitor close to the pin (high frequency, inherently low inductance capacitors should be as close as possible to the pack- age). See Figure 9, AC Measurement Load Circuit. The PCB trace widths should be sufficient to carry the required $V_{\text{PP}}$ program and erase currents. ### **BUS OPERATIONS** There are six standard bus operations that control the device. These are Bus Read, Bus Write, Address Latch, Output Disable, Standby and Reset. See Table 3, Bus Operations, for a summary. Typically glitches of less than 5ns on Chip Enable or Write Enable are ignored by the memory and do not affect Bus Write operations. **Bus Read.** Bus Read operations are used to output the contents of the Memory Array, the Electronic Signature, the Status Register and the Common Flash Interface. Both Chip Enable and Output Enable must be at V<sub>IL</sub> in order to perform a read operation. The Chip Enable input should be used to enable the device. Output Enable should be used to gate data onto the output. The data read depends on the previous command written to the memory (see Command Interface section). See Figures 10, 11, 12 and 13 Read AC Waveforms, and Tables 20 and 21 Read AC Characteristics, for details of when the output becomes valid. **Bus Write.** Bus Write operations write Commands to the memory or latch Input Data to be programmed. A bus write operation is initiated when Chip Enable and Write Enable are at $V_{IL}$ with Output Enable at $V_{IH}$ . Commands, Input Data and Addresses are latched on the rising edge of Write Enable or Chip Enable, whichever occurs first. The addresses can also be latched prior to the write operation by toggling Latch Enable. In this case the Latch Enable should be tied to $V_{\text{IH}}$ during the bus write operation. See Figures 15 and 16, Write AC Waveforms, and Tables 22 and 23, Write AC Characteristics, for details of the timing requirements. **Address Latch.** Address latch operations input valid addresses. Both Chip enable and Latch Enable must be at $V_{\rm IL}$ during address latch operations. The addresses are latched on the rising edge of Latch Enable. **Output Disable.** The outputs are high impedance when the Output Enable is at V<sub>IH</sub>. **Standby.** Standby disables most of the internal circuitry allowing a substantial reduction of the current consumption. The memory is in stand-by when Chip Enable and Reset are at $V_{IH}$ . The power consumption is reduced to the stand-by level and the outputs are set to high impedance, independently from the Output Enable or Write Enable inputs. If Chip Enable switches to $V_{IH}$ during a program or erase operation, the device enters Standby mode when finished. **Reset.** During Reset mode the memory is deselected and the outputs are high impedance. The memory is in Reset mode when Reset is at $V_{IL}$ . The power consumption is reduced to the Standby level, independently from the Chip Enable, Output Enable or Write Enable inputs. If Reset is pulled to $V_{SS}$ during a Program or Erase, this operation is aborted and the memory content is no longer valid. **Table 3. Bus Operations** | - and of Euro operations | | | | | | | | | | | |--------------------------|-----------------|-----------------|-----------------|--------------------------------|-----------------|---------------------|-------------------------|--|--|--| | Operation | Ē | G | w | Ī | RP | WAIT <sup>(4)</sup> | DQ15-DQ0 | | | | | Bus Read | V <sub>IL</sub> | V <sub>IL</sub> | V <sub>IH</sub> | V <sub>IL</sub> <sup>(2)</sup> | V <sub>IH</sub> | | Data Output | | | | | Bus Write | V <sub>IL</sub> | V <sub>IH</sub> | V <sub>IL</sub> | V <sub>IL</sub> <sup>(2)</sup> | V <sub>IH</sub> | | Data Input | | | | | Address Latch | V <sub>IL</sub> | Х | V <sub>IH</sub> | V <sub>IL</sub> | V <sub>IH</sub> | | Data Output or Hi-Z (3) | | | | | Output Disable | VIL | V <sub>IH</sub> | V <sub>IH</sub> | Х | V <sub>IH</sub> | | Hi-Z | | | | | Standby | V <sub>IH</sub> | Х | Х | Х | V <sub>IH</sub> | Hi-Z | Hi-Z | | | | | Reset | Х | Х | Х | Х | V <sub>IL</sub> | Hi-Z | Hi-Z | | | | Note: 1. X = Don't care. 2. $\overline{L}$ can be tied to $V_{IH}$ if the valid address has been previously latched. Depends on G. 4. WAIT signal polarity is configured using the Set Configuration Register command. ### **COMMAND INTERFACE** All Bus Write operations to the memory are interpreted by the Command Interface. Commands consist of one or more sequential Bus Write operations. An internal Program/Erase Controller handles all timings and verifies the correct execution of the Program and Erase commands. The Program/Erase Controller provides a Status Register whose output may be read at any time to monitor the progress or the result of the operation. The Command Interface is reset to read mode when power is first applied, when exiting from Reset or whenever $V_{DD}$ is lower than $V_{LKO}$ . Command sequences must be followed exactly. Any invalid combination of commands will be ignored. Refer to Table 4, Command Codes and Appendix D, Tables 40, 41, 42 and 43, Command Interface States - Modify and Lock Tables, for a summary of the Command Interface. The Command Interface is split into two types of commands: Standard commands and Factory Program commands. The following sections explain in detail how to perform each command. **Table 4. Command Codes** | Table 4. Co | minana codes | |-------------|----------------------------------------------------------------------------------------------------------------------------------| | Hex Code | Command | | 01h | Block Lock Confirm | | 03h | Set Configuration Register Confirm | | 10h | Alternative Program Setup | | 20h | Block Erase Setup | | 2Fh | Block Lock-Down Confirm | | 30h | Enhanced Factory Program Setup | | 35h | Double Word Program Setup | | 40h | Program Setup | | 50h | Clear Status Register | | 56h | Quadruple Word Program Setup | | 60h | Block Lock Setup, Block Unlock Setup,<br>Block Lock Down Setup and Set<br>Configuration Register Setup | | 70h | Read Status Register | | 75h | Quadruple Enhanced Factory Program Setup | | 80h | Bank Erase Setup | | 90h | Read Electronic Signature | | 98h | Read CFI Query | | B0h | Program/Erase Suspend | | C0h | Protection Register Program | | D0h | Program/Erase Resume, Block Erase<br>Confirm, Bank Erase Confirm, Block<br>Unlock Confirm or Enhanced Factory<br>Program Confirm | | FFh | Read Array | ### COMMAND INTERFACE - STANDARD COMMANDS The following commands are the basic commands used to read, write to and configure the device. Refer to Table 5, Standard Commands, in conjunction with the following text descriptions. ### **Read Array Command** The Read Array command returns the addressed bank to Read Array mode. One Bus Write cycle is required to issue the Read Array command and return the addressed bank to Read Array mode. Subsequent read operations will read the addressed location and output the data. A Read Array command can be issued in one bank while programming or erasing in another bank. However if a Read Array command is issued to a bank currently executing a Program or Erase operation the command will be executed but the output data is not guaranteed. ### **Read Status Register Command** The Status Register indicates when a Program or Erase operation is complete and the success or failure of operation itself. Issue a Read Status Register command to read the Status Register content. The Read Status Register command can be issued at any time, even during Program or Erase operations. The following read operations output the content of the Status Register of the addressed bank. The Status Register is latched on the falling edge of $\overline{E}$ or $\overline{G}$ signals, and can be read until $\overline{E}$ or $\overline{G}$ returns to $V_{IH}$ . Either $\overline{E}$ or $\overline{G}$ must be toggled to update the latched data. See Table 8 for the description of the Status Register Bits. This mode supports asynchronous or single synchronous reads only. ### Read Electronic Signature Command The Read Electronic Signature command reads the Manufacturer and Device Codes, the Block Locking Status, the Protection Register, and the Configuration Register. The Read Electronic Signature command consists of one write cycle to an address within one of the banks. A subsequent Read operation in the same bank will output the Manufacturer Code, the Device Code, the protection Status of the blocks in the targeted bank, the Protection Register, or the Configuration Register (see Table 6). If a Read Electronic Signature command is issued in a bank that is executing a Program or Erase operation the bank will go into Read Electronic Signature mode, subsequent Bus Read cycles will output the Electronic Signature data and the Program/Erase controller will continue to program or erase in the background. This mode supports asynchronous or single synchronous reads only, it does not support page mode or synchronous burst reads. ### **Read CFI Query Command** The Read CFI Query command is used to read data from the Common Flash Interface (CFI). The Read CFI Query Command consists of one Bus Write cycle, to an address within one of the banks. Once the command is issued subsequent Bus Read operations in the same bank read from the Common Flash Interface. If a Read CFI Query command is issued in a bank that is executing a Program or Erase operation the bank will go into Read CFI Query mode, subsequent Bus Read cycles will output the CFI data and the Program/Erase controller will continue to Program or Erase in the background. This mode supports asynchronous or single synchronous reads only, it does not support page mode or synchronous burst reads. The status of the other banks is not affected by the command (see Table 11). After issuing a Read CFI Query command, a Read Array command should be issued to the addressed bank to return the bank to Read Array mode. See Appendix C, Common Flash Interface, Tables 30, 31, 32, 33, 34, 36, 37, 38 and 39 for details on the information contained in the Common Flash Interface memory area. ### **Clear Status Register Command** The Clear Status Register command can be used to reset (set to '0') error bits 1, 3, 4 and 5 in the Status Register. One bus write cycle is required to issue the Clear Status Register command. The Clear Status Register command does not change the Read mode of the bank. The error bits in the Status Register do not automatically return to '0' when a new command is issued. The error bits in the Status Register should be cleared before attempting a new Program or Erase command. ### **Block Erase Command** The Block Erase command can be used to erase a block. It sets all the bits within the selected block to '1'. All previous data in the block is lost. If the block is protected then the Erase operation will abort, the data in the block will not be changed and the Status Register will output the error. The Block Erase command can be issued at any moment, regardless of whether the block has been programmed or not. Two Bus Write cycles are required to issue the command. - The first bus cycle sets up the Erase command. - The second latches the block address in the internal state machine and starts the Program/ Erase Controller. If the second bus cycle is not Write Erase Confirm (D0h), Status Register bits 4 and 5 are set and the command aborts. Erase aborts if Reset turns to $V_{IL}$ . As data integrity cannot be guaranteed when the Erase operation is aborted, the block must be erased again. Once the command is issued the device outputs the Status Register data when any address within the bank is read. At the end of the operation the bank will remain in Read Status Register mode until a Read Array, Read CFI Query or Read Electronic Signature command is issued. During Erase operations the bank containing the block being erased will only accept the Read Array, Read Status Register, Read Electronic Signature, Read CFI Query and the Program/Erase Suspend command, all other commands will be ignored. Refer to Dual Operations section for detailed information about simultaneous operations allowed in banks not being erased. Typical Erase times are given in Table 14, Program, Erase Times and Program/Erase Endurance Cycles. See Appendix C, Figure 25, Block Erase Flowchart and Pseudo Code, for a suggested flowchart for using the Block Erase command. ### **Program Command** The memory array can be programmed word-byword. Only one Word in one bank can be programmed at any one time. Two bus write cycles are required to issue the Program Command. - The first bus cycle sets up the Program command. - The second latches the Address and the Data to be written and starts the Program/Erase Controller. After programming has started, read operations in the bank being programmed output the Status Register content. During Program operations the bank being programmed will only accept the Read Array, Read Status Register, Read Electronic Signature, Read CFI Query and the Program/Erase Suspend command. Refer to Dual Operations section for detailed information about simultaneous operations allowed in banks not being programmed. Typical Program times are given in Table 14, Program, Erase Times and Program/Erase Endurance Cycles. Programming aborts if Reset goes to $V_{\text{IL}}$ . As data integrity cannot be guaranteed when the program operation is aborted, the memory location must be reprogrammed. See Appendix C, Figure 21, Program Flowchart and Pseudo Code, for the flowchart for using the Program command. ### **Program/Erase Suspend Command** The Program/Erase Suspend command is used to pause a Program or Block Erase operation. A Bank Erase operation cannot be suspended. One bus write cycle is required to issue the Program/Erase command. Once the Program/Erase Controller has paused bits SR7, SR6 and/ or SR2 of the Status Register will be set to '1'. The command can be addressed to any bank. During Program/Erase Suspend the Command Interface will accept the Program/Erase Resume, Read Array (cannot read the erase-suspended block or the program-suspended Word), Read Status Register, Read Electronic Signature and Read CFI Query commands. Additionally, if the suspend operation was Erase then the Clear status Register, Program, Block Lock, Block Lock-Down or Block Unlock commands will also be accepted. The block being erased may be protected by issuing the Block Lock, Block Lock-Down or Protection Register Program commands. Only the blocks not being erased may be read or programmed correctly. When the Program/Erase Resume command is issued the operation will complete. Refer to the Dual Operations section for detailed information about simultaneous operations allowed during Program/Erase Suspend. During a Program/Erase Suspend, the device can be placed in standby mode by taking Chip Enable to $V_{IH}$ . Program/Erase is aborted if Reset turns to $V_{IL}$ . See Appendix C, Figure 24, Program Suspend & Resume Flowchart and Pseudo Code, and Figure 26, Erase Suspend & Resume Flowchart and Pseudo Code for flowcharts for using the Program/ Erase Suspend command. ### **Program/Erase Resume Command** The Program/Erase Resume command can be used to restart the Program/Erase Controller after a Program/Erase Suspend command has paused it. One Bus Write cycle is required to issue the command. The command can be written to any address. The Program/Erase Resume command does not change the read mode of the banks. If the suspended bank was in Read Status Register, Read Electronic signature or Read CFI Query mode the bank remains in that mode and outputs the corresponding data. If the bank was in Read Array mode subsequent read operations will output invalid data. If a Program command is issued during a Block Erase Suspend, then the erase cannot be resumed until the programming operation has completed. It is possible to accumulate suspend operations. For example: suspend an erase operation, start a programming operation, suspend the programming operation then read the array. See Appendix C, Figure 24, Program Suspend & Resume Flowchart and Pseudo Code, and Figure 26, Erase Suspend & Resume Flowchart and Pseudo Code for flowcharts for using the Program/Erase Resume command. ### **Protection Register Program Command** The Protection Register Program command is used to Program the 128 bit user One-Time-Programmable (OTP) segment of the Protection Register and the Protection Register Lock. The segment is programmed 16 bits at a time. When shipped all bits in the segment are set to '1'. The user can only program the bits to '0'. Two write cycles are required to issue the Protection Register Program command. - The first bus cycle sets up the Protection Register Program command. - The second latches the Address and the Data to be written to the Protection Register and starts the Program/Erase Controller. Read operations output the Status Register content after the programming has started. The segment can be protected by programming bit 1 of the Protection Lock Register. Bit 1 of the Protection Lock Register also protects bit 2 of the Protection Lock Register. Programming bit 2 of the Protection Lock Register will result in a permanent protection of Parameter Block #0 (see Figure 5, Security Block and Protection Register Memory Map). Attempting to program a previously protected Protection Register will result in a Status Register error. The protection of the Protection Register and/or the Security Block is not reversible. The Protection Register Program cannot be suspended. See Appendix C, Figure 28, Protection Register Program Flowchart and Pseudo Code, for a flowchart for using the Protection Register Program command. ### Set Configuration Register Command The Set Configuration Register command is used to write a new value to the Burst Configuration Control Register which defines the burst length, type, X latency, Synchronous/Asynchronous Read mode and the valid Clock edge configuration. Two Bus Write cycles are required to issue the Set Configuration Register command. - The first cycle writes the setup command and the address corresponding to the Configuration Register content. - The second cycle writes the Configuration Register data and the confirm command. The Read mode of the banks is not modified when the Set Configuration Register command is issued. The value for the Configuration Register is always presented on A0-A15. CR0 is on A0, CR1 on A1, etc.; the other address bits are ignored. ### **Block Lock Command** The Block Lock command is used to lock a block and prevent Program or Erase operations from changing the data in it. All blocks are locked at power-up or reset. Two Bus Write cycles are required to issue the Block Lock command. - The first bus cycle sets up the Block Lock command. - The second Bus Write cycle latches the block address. The lock status can be monitored for each block using the Read Electronic Signature command. Table. 13 shows the Lock Status after issuing a Block Lock command. The Block Lock bits are volatile, once set they remain set until a hardware reset or power-down/power-up. They are cleared by a Block Unlock command. Refer to the section, Block Locking, for a detailed explanation. See Appendix C, Figure 27, Locking Operations Flowchart and Pseudo Code, for a flowchart for using the Lock command. ### **Block Unlock Command** The Block Unlock command is used to unlock a block, allowing the block to be programmed or erased. Two Bus Write cycles are required to issue the Block Unlock command. - The first bus cycle sets up the Block Unlock command. - The second Bus Write cycle latches the block address The lock status can be monitored for each block using the Read Electronic Signature command. Table 13 shows the protection status after issuing a Block Unlock command. Refer to the section, Block Locking, for a detailed explanation and Appendix C, Figure 27, Locking Operations Flow-chart and Pseudo Code, for a flowchart for using the Unlock command. ### **Block Lock-Down Command** A locked or unlocked block can be locked-down by issuing the Block Lock-Down command. A locked-down block cannot be programmed or erased, or have its protection status changed when $\overline{WP}$ is low, $V_{IL}.$ When $\overline{WP}$ is high, $V_{IH}$ , the Lock-Down function is disabled and the locked blocks can be individually unlocked by the Block Unlock command Two Bus Write cycles are required to issue the Block Lock-Down command. The first bus cycle sets up the Block Lock command. ■ The second Bus Write cycle latches the block address. The lock status can be monitored for each block using the Read Electronic Signature command. Locked-Down blocks revert to the locked (and not locked-down) state when the device is reset on power-down. Table. 13 shows the Lock Status after issuing a Block Lock-Down command. Refer to the section, Block Locking, for a detailed explanation and Appendix C, Figure 27, Locking Operations Flowchart and Pseudo Code, for a flowchart for using the Lock-Down command. **Table 5. Standard Commands** | | s | Bus Operations | | | | | | | | | | |-----------------------------|--------|----------------|--------------------------|------------|-----------|--------------------|------|--|--|--|--| | Commands | Cycles | | 1st Cycle | | 2nd Cycle | | | | | | | | | 0 | Op. | Add | Data | Op. | Add | Data | | | | | | Read Array | 1+ | Write | BKA | FFh | Read | WA | RD | | | | | | Read Status Register | 1+ | Write | BKA | 70h | Read | BKA <sup>(2)</sup> | SRD | | | | | | Read Electronic Signature | 1+ | Write | BKA | 90h | Read | BKA <sup>(2)</sup> | ESD | | | | | | Read CFI Query | 1+ | Write | BKA | 98h | Read | BKA <sup>(2)</sup> | QD | | | | | | Clear Status Register | 1 | Write | BKA | 50h | | | | | | | | | Block Erase | 2 | Write | BKA or BA <sup>(3)</sup> | 20h | Write | BA | D0h | | | | | | Program | 2 | Write | BKA or WA <sup>(3)</sup> | 40h or 10h | Write | WA | PD | | | | | | Program/Erase Suspend | 1 | Write | Х | B0h | | | | | | | | | Program/Erase Resume | 1 | Write | Х | D0h | | | | | | | | | Protection Register Program | 2 | Write | PRA | C0h | Write | PRA | PRD | | | | | | Set Configuration Register | 2 | Write | CRD | 60h | Write | CRD | 03h | | | | | | Block Lock | 2 | Write | BKA or BA <sup>(3)</sup> | 60h | Write | ВА | 01h | | | | | | Block Unlock | 2 | Write | BKA or BA <sup>(3)</sup> | 60h | Write | BA | D0h | | | | | | Block Lock-Down | 2 | Write | BKA or BA <sup>(3)</sup> | 60h | Write | BA | 2Fh | | | | | Note: 1. X = Don't Care, WA=Word Address in targeted bank, RD=Read Data, SRD=Status Register Data, ESD=Electronic Signature Data, QD=Query Data, BA=Block Address, BKA= Bank Address, PD=Program Data, PRA=Protection Register Address, PRD=Protection Register Data, CRD=Configuration Register Data. <sup>2.</sup> Must be same bank as in the first cycle. The signature addresses are listed in Table 6. <sup>3.</sup> Any address within the bank can be used. **Table 6. Electronic Signature Codes** | | Code | | | | | | |--------------------------|------------------------------------------------|----------------------------------------|----------|--|--|--| | Manufacturer Code | Manufacturer Code | | | | | | | Device Code | Тор | Bank Address + 01 | 8810 | | | | | Device Code | Bottom | Bank Address + 01 | 8811 | | | | | | Lock | | 0001 | | | | | Block Protection | Unlocked | Block Address + 02 | 0000 | | | | | Block Protection | Locked and Locked-Down | Block Address + 02 | 0003 | | | | | | Unlocked and Locked-Down | | 0002 | | | | | Reserved | | Bank Address + 03 | Reserved | | | | | Configuration Register | Bank Address + 05 | CR | | | | | | | ST Factory Default | | 0006 | | | | | | Security Block Permanently Locked | | 0002 | | | | | Protection Register Lock | OTP Area Permanently Locked | Bank Address + 80 | 0004 | | | | | | Security Block and OTP Area Permanently Locked | | 0000 | | | | | Protection Register | Bank Address + 81<br>Bank Address + 84 | Unique Device<br>Number | | | | | | r Totection Negistei | | Bank Address + 85<br>Bank Address + 8C | OTP Area | | | | Note: CR=Configuration Register. Figure 5. Security Block and Protection Register Memory Map ### COMMAND INTERFACE - FACTORY PROGRAM COMMANDS The Factory Program commands are used to speed up programming. They require $V_{PP}$ to be at $V_{PPH}$ except for the Bank Erase command which also operates at $V_{PP} = V_{DD}$ . Refer to Table 7, Factory Program Commands, in conjunction with the following text descriptions. The use of Factory Program commands requires certain operating conditions. - VPP must be set to VPPH (except for Bank Erase command), - V<sub>DD</sub> must be within operating range, - Ambient temperature, T<sub>A</sub> must be 25°C ± 5°C, - The targeted block must be unlocked. ### **Bank Erase Command** The Bank Erase command can be used to erase a bank. It sets all the bits within the selected bank to '1'. All previous data in the bank is lost. The Bank Erase command will ignore any protected blocks within the bank. If all blocks in the bank are protected then the Bank Erase operation will abort and the data in the bank will not be changed. The Status Register will not output any error. Bank Erase operations can be performed at both $V_{PP} = V_{PPH}$ and $V_{PP} = V_{DD}$ . Two Bus Write cycles are required to issue the command. - The first bus cycle sets up the Bank Erase command. - The second latches the bank address in the internal state machine and starts the Program/ Erase Controller. If the second bus cycle is not Write Bank Erase Confirm (D0h), Status Register bits SR4 and SR5 are set and the command aborts. Erase aborts if Reset turns to $V_{IL}$ . As data integrity cannot be guaranteed when the Erase operation is aborted, the bank must be erased again. Once the command is issued the device outputs the Status Register data when any address within the bank is read. At the end of the operation the bank will remain in Read Status Register mode until a Read Array, Read CFI Query or Read Electronic Signature command is issued. During Bank Erase operations the bank being erased will only accept the Read Array, Read Status Register, Read Electronic Signature and Read CFI Query command, all other commands will be ignored. For optimum performance, Bank Erase commands should be limited to a maximum of 100 Program/Erase cycles per Block. After 100 Program/ Erase cycles the internal algorithm will still operate properly but some degradation in performance may occur. Dual operations are not supported during Bank Erase operations and the command cannot be suspended. Typical Erase times are given in Table 14, Program, Erase Times and Program/Erase Endurance Cycles. ### **Double Word Program Command** The Double Word Program command improves the programming throughput by writing a page of two adjacent words in parallel. The two words must differ only for the address A0. Three bus write cycles are necessary to issue the Double Word Program command. - The first bus cycle sets up the Double Word Program Command. - The second bus cycle latches the Address and the Data of the first word to be written. - The third bus cycle latches the Address and the Data of the second word to be written and starts the Program/Erase Controller. Read operations in the bank being programmed output the Status Register content after the programming has started. During Double Word Program operations the bank being programmed will only accept the Read Array, Read Status Register, Read Electronic Signature and Read CFI Query command, all other commands will be ignored. Dual operations are not supported during Double Word Program operations and the command cannot be suspended. Typical Program times are given in Table 14, Program, Erase Times and Program/Erase Endurance Cycles. Programming aborts if Reset goes to $V_{\text{IL}}$ . As data integrity cannot be guaranteed when the program operation is aborted, the memory locations must be reprogrammed. See Appendix C, Figure 22, Double Word Program Flowchart and Pseudo Code, for the flow-chart for using the Double Word Program command. ### **Quadruple Word Program Command** The Quadruple Word Program command improves the programming throughput by writing a page of four adjacent words in parallel. The four words must differ only for the addresses A0 and A1. Five bus write cycles are necessary to issue the Quadruple Word Program command. - The first bus cycle sets up the Double Word Program Command. - The second bus cycle latches the Address and the Data of the first word to be written. - The third bus cycle latches the Address and the Data of the second word to be written. - The fourth bus cycle latches the Address and the Data of the third word to be written. - The fifth bus cycle latches the Address and the Data of the fourth word to be written and starts the Program/Erase Controller. Read operations to the bank being programmed output the Status Register content after the programming has started. Programming aborts if Reset goes to $V_{\text{IL}}$ . As data integrity cannot be guaranteed when the program operation is aborted, the memory locations must be reprogrammed. During Quadruple Word Program operations the bank being programmed will only accept the Read Array, Read Status Register, Read Electronic Signature and Read CFI Query command, all other commands will be ignored. Dual operations are not supported during Quadruple Word Program operations and the command cannot be suspended. Typical Program times are given in Table 14, Program, Erase Times and Program/Erase Endurance Cycles. See Appendix C, Figure 23, Quadruple Word Program Flowchart and Pseudo Code, for the flowchart for using the Quadruple Word Program command. ### **Enhanced Factory Program Command** The Enhanced Factory Program command can be used to program large streams of data within any one block. It greatly reduces the total programming time when a large number of Words are written to a block at any one time. Dual operations are not supported during the Enhanced Factory Program operation and the command cannot be suspended. For optimum performance the Enhanced Factory Program commands should be limited to a maximum of 10 program/erase cycles per block. If this limit is exceeded the internal algorithm will continue to work properly but some degradation in performance is possible. Typical Program times are given in Table 14. The Enhanced Factory Program command has four phases: the Setup Phase, the Program Phase to program the data to the memory, the Verify Phase to check that the data has been correctly programmed and reprogram if necessary and the Exit Phase. Refer to Table 7, Enhanced Factory Program Command and Figure 29, Enhanced Factory Program Flowchart. **Setup Phase.** The Enhanced Factory Program command requires two Bus Write operations to initiate the command. - The first bus cycle sets up the Enhanced Factory Program command. - The second bus cycle confirms the command. The Status Register P/E.C. Bit 7 should be read to check that the P/E.C. is ready. After the confirm command is issued, read operations output the Status Register data. The read Status Register command must not be issued as it will be interpreted as data to program. **Program Phase.** The Program Phase requires n+1 cycles, where n is the number of Words (refer to Table 7, Enhanced Factory Program Command and Figure 29, Enhanced Factory Program Flowchart). Three successive steps are required to issue and execute the Program Phase of the command. - Use one Bus Write operation to latch the Start Address and the first Word to be programmed. The Status Register Bank Write Status bit SR0 should be read to check that the P/E.C. is ready for the next Word. - 2. Each subsequent Word to be programmed is latched with a new Bus Write operation. The address can either remain the Start Address, in which case the P/E.C. increments the address location or the address can be incremented in which case the P/E.C. jumps to the new address. If any address that is not in the same block as the Start Address is given with data FFFFh, the Program Phase terminates and the Verify Phase begins. The Status Register bit SR0 should be read between each Bus Write cycle to check that the P/E.C. is ready for the next Word. - Finally, after all Words have been programmed, write one Bus Write operation with data FFFFh to any address outside the block containing the Start Address, to terminate the programming phase. If the data is not FFFFh, the command is ignored. The memory is now set to enter the Verify Phase. **Verify Phase.** The Verify Phase is similar to the Program Phase in that all Words must be resent to the memory for them to be checked against the programmed data. The Program/Erase Controller checks the stream of data with the data that was programmed in the Program Phase and reprograms the memory location if necessary. Three successive steps are required to execute the Verify Phase of the command. Use one Bus Write operation to latch the Start Address and the first Word, to be verified. The Status Register bit SR0 should be read to check that the Program/Erase Controller is ready for the next Word. - 2. Each subsequent Word to be verified is latched with a new Bus Write operation. The Words must be written in the same order as in the Program Phase. The address can remain the Start Address or be incremented. If any address that is not in the same block as the Start Address is given with data FFFFh, the Verify Phase terminates. Status Register bit SR0 should be read to check that the P/E.C. is ready for the next Word. - Finally, after all Words have been verified, write one Bus Write operation with data FFFFh to any address outside the block containing the Start Address, to terminate the Verify Phase. If the Verify Phase is successfully completed the memory remains in Read Status Register mode. If the Program/Erase Controller fails to reprogram a given location, the error will be signaled in the Status Register. **Exit Phase.** Status Register P/E.C. bit SR7 set to '1' indicates that the device has returned to Read mode. A full Status Register check should be done to ensure that the block has been successfully programmed. See the section on the Status Register for more details. # **Quadruple Enhanced Factory Program Command** The Quadruple Enhanced Factory Program command can be used to program one or more pages of four adjacent Words in parallel. The four Words must differ only for the addresses A0 and A1. Dual operations are not supported during Quadruple Enhanced Factory Program operations and the command cannot be suspended. The Quadruple Enhanced Factory Program command has four phases: the Setup Phase, the Load Phase where the data is loaded into the buffer, the combined Program and Verify Phase where the loaded data is programmed to the memory and then automatically checked and reprogrammed if necessary and the Exit Phase. Unlike the Enhanced Factory Program it is not necessary to resubmit the data for the Verify Phase. The Load Phase and the Program and Verify Phase can be repeated to program any number of pages within the block. **Setup Phase.** The Quadruple Enhanced Factory Program command requires one Bus Write operation to initiate the load phase. After the setup command is issued, read operations output the Status Register data. The Read Status Register command must not be issued as it will be interpreted as data to program. **Load Phase.** The Load Phase requires 4 cycles to load the data (refer to Table 7, Factory Program Commands and Figure 30, Quadruple Enhanced Factory Program Flowchart). Once the first Word of each Page is written it is impossible to exit the Load phase until all four Words have been written. Two successive steps are required to issue and execute the Load Phase of the Quadruple Enhanced Factory Program command. - 1. Use one Bus Write operation to latch the Start Address and the first Word of the first Page to be programmed. For subsequent Pages the first Word address can remain the Start Address (in which case the next Page is programmed) or can be any address in the same block. If any address with data FFFFh is given that is not in the same block as the Start Address, the device enters the Exit Phase. For the first Load Phase Status Register bit SR7 should be read after the first Word has been issued to check that the command has been accepted (bit SR7 set to '0'). This check is not required for subsequent Load Phases. - Each subsequent Word to be programmed is latched with a new Bus Write operation. The address is only checked for the first Word of each Page as the order of the Words to be programmed is fixed. The memory is now set to enter the Program and Verify Phase. Program and Verify Phase. In the Program and Verify Phase the four Words that were loaded in the Load Phase are programmed in the memory array and then verified by the Program/Erase Controller. If any errors are found the Program/Erase Controller reprograms the location. During this phase the Status Register shows that the Program/Erase Controller is busy, Status Register bit SR7 set to '0', and that the device is not waiting for new data, Status Register bit SR0 set to '1'. When Status Register bit SR0 is set to '0' the Program and Verify phase has terminated. Once the Verify Phase has successfully completed subsequent pages in the same block can be loaded and programmed. The device returns to the beginning of the Load Phase by issuing one Bus Write operation to latch the Address and the first of the four new Words to be programmed. **Exit Phase.** Finally, after all the pages have been programmed, write one Bus Write operation with data FFFFh to any address outside the block containing the Start Address, to terminate the Load and Program and Verify Phases. Status Register bit SR7 set to '1' and bit SR0 set to '0' indicate that the Quadruple Enhanced Factory Program command has terminated. A full Status Register check should be done to ensure that the block has been sucessfully programmed. See the section on the Status Register for more details. If the Program and Verify Phase has successfully completed the memory returns to Read mode. If the P/E.C. fails to program and reprogram a given location, the error will be signaled in the Status Register. **Table 7. Factory Program Commands** | | | s | Bus Write Operations | | | | | | | | | | | | |------------------------------------------|-----------------------------------|-----------|------------------------------|-----------|-----------------------------|------|--------------------|------|--|--------------------|-------|---------------------------|-------|-----| | Command | Phase | Phase | Cycles | 1st | | 2nd | | 3rd | | | Final | l -1 | Fir | nal | | | | O | Add | Data | Add | Data | Add | Data | | Add | Data | Add | Data | | | Bank Erase | | 2 | BKA | 80h | BKA | D0h | | | | | | | | | | Double Word | Program <sup>(4)</sup> | 3 | BKA or<br>WA1 <sup>(8)</sup> | 35h | WA1 | PD1 | WA2 | PD2 | | | | | | | | Quadruple Word<br>Program <sup>(5)</sup> | | 5 | BKA or<br>WA1 <sup>(8)</sup> | 56h | WA1 | PD1 | WA2 | PD2 | | WA3 | PD3 | WA4 | PD4 | | | Enhanced<br>Factory | Setup,<br>Program | 2+<br>n+1 | BKA or<br>WA1 <sup>(8)</sup> | 30h | BA or<br>WA1 <sup>(9)</sup> | D0h | WA1 <sup>(2)</sup> | PD1 | | WAn <sup>(3)</sup> | PAn | NOT<br>WA1 <sup>(2)</sup> | FFFFh | | | Program (6) | Verify, Exit | n+1 | WA1 <sup>(2)</sup> | PD1 | WA2 <sup>(3)</sup> | PD2 | WA3 <sup>(3)</sup> | PD3 | | WAn <sup>(3)</sup> | PAn | NOT<br>WA1 <sup>(2)</sup> | FFFFh | | | | Setup,<br>first Load | 5 | BKA or<br>WA1 <sup>(8)</sup> | 75h | WA1 <sup>(2)</sup> | PD1 | WA2 <sup>(7)</sup> | PD2 | | WA3 <sup>(7)</sup> | PD3 | WA4 <sup>(7)</sup> | PD4 | | | Quadruple | First<br>Program &<br>Verify | | Automatic | | | | | | | | | | | | | Enhanced<br>Factory<br>Program | Subsequent<br>Loads | 4 | WA1i<br>(2) | PD1i | WA2i<br>(7) | PD2i | WA3i<br>(7) | PD3i | | | | WA4i<br>(7) | PD4i | | | (5,6) | Subsequent<br>Program &<br>Verify | | | Automatic | | | | | | | | | | | | | Exit | 1 | NOT<br>WA1<br>(2) | FFFFh | | | | | | | | | | | Note: 1. WA=Word Address in targeted bank, BKA= Bank Address, PD=Program Data, BA=Block Address. - 2. WA1 is the Start Address. NOT WA1 is any address that is not in the same block as WA1. - 3. Address can remain Starting Address WA1 or be incremented. - 4. Word Addresses 1 and 2 must be consecutive Addresses differing only for A0. - 5. Word Addresses 1,2,3 and 4 must be consecutive Addresses differing only for A0 and A1. - 6. A Bus Read must be done between each Write cycle where the data is programmed or verified to read the Status Register and check that the memory is ready to accept the next data. n = number of Words, i = number of Pages to be programmed. - 7. Address is only checked for the first Word of each Page as the order to program the Words in each page is fixed so subsequent Words in each Page can be written to any address. - 8. Any address within the bank can be used. - 9. Any address within the block can be used. ### STATUS REGISTER The Status Register provides information on the current or previous Program or Erase operations. Issue a Read Status Register command to read the contents of the Status Register, refer to Read Status Register Command section for more details. To output the contents, the Status Register is latched and updated on the falling edge of the Chip Enable or Output Enable signals and can be read until Chip Enable or Output Enable returns to $V_{IH}$ . The Status Register can only be read using single asynchronous or single synchronous reads. Bus Read operations from any address within the bank, always read the Status Register during Program and Erase operations. The various bits convey information about the status and any errors of the operation. Bits SR7, SR6, SR2 and SR0 give information on the status of the device and are set and reset by the device. Bits SR5, SR4, SR3 and SR1 give information on errors, they are set by the device but must be reset by issuing a Clear Status Register command or a hardware reset. If an error bit is set to '1' the Status Register should be reset before issuing another command. SR7 to SR1 refer to the status of the device while SR0 refers to the status of the addressed bank. The bits in the Status Register are summarized in Table 8, Status Register Bits. Refer to Table 8 in conjunction with the following text descriptions. Program/Erase Controller Status Bit (SR7). The Program/Erase Controller Status bit indicates whether the Program/Erase Controller is active or inactive in any bank. When the Program/Erase Controller Status bit is Low (set to '0'), the Program/Erase Controller is active; when the bit is High (set to '1'), the Program/Erase Controller is inactive, and the device is ready to process a new command. The Program/Erase Controller Status is Low immediately after a Program/Erase Suspend command is issued until the Program/Erase Controller pauses. After the Program/Erase Controller pauses the bit is High. During Program, Erase, operations the Program/ Erase Controller Status bit can be polled to find the end of the operation. Other bits in the Status Register should not be tested until the Program/Erase Controller completes the operation and the bit is High. After the Program/Erase Controller completes its operation the Erase Status, Program Status, V<sub>PP</sub> Status and Block Lock Status bits should be tested for errors. **Erase Suspend Status Bit (SR6).** The Erase Suspend Status bit indicates that an Erase operation has been suspended or is going to be sus- pended in the addressed block. When the Erase Suspend Status bit is High (set to '1'), a Program/Erase Suspend command has been issued and the memory is waiting for a Program/Erase Resume command. The Erase Suspend Status should only be considered valid when the Program/Erase Controller Status bit is High (Program/Erase Controller inactive). SR7 is set within the Erase Suspend Latency time of the Program/Erase Suspend command being issued therefore the memory may still complete the operation rather than entering the Suspend mode. When a Program/Erase Resume command is issued the Erase Suspend Status bit returns Low. Erase Status Bit (SR5). The Erase Status bit can be used to identify if the memory has failed to verify that the block or bank has erased correctly. When the Erase Status bit is High (set to '1'), the Program/Erase Controller has applied the maximum number of pulses to the block or bank and still failed to verify that it has erased correctly. The Erase Status bit should be read once the Program/Erase Controller Status bit is High (Program/Erase Controller inactive). Once set High, the Erase Status bit can only be reset Low by a Clear Status Register command or a hardware reset. If set High it should be reset before a new Program or Erase command is issued, otherwise the new command will appear to fail. **Program Status Bit (SR4).** The Program Status bit is used to identify a Program failure or an attempt to program a '1' to an already programmed bit when $V_{PP} = V_{PPH}$ . When the Program Status bit is High (set to '1'), the Program/Erase Controller has applied the maximum number of pulses to the byte and still failed to verify that it has programmed correctly. After an attempt to program a '1' to an already programmed bit, the Program Status bit SR4 only goes High (set to '1') if $V_{PP} = V_{PPH}$ (if $V_{PP}$ is different from $V_{PPH}$ , SR4 remains Low (set to '0') and the attempt is not shown). The Program Status bit should be read once the Program/Erase Controller Status bit is High (Program/Erase Controller inactive). Once set High, the Program Status bit can only be reset Low by a Clear Status Register command or a hardware reset. If set High it should be reset before a new command is issued, otherwise the new command will appear to fail. **VPP Status Bit (SR3).** The VPP Status bit can be used to identify an invalid voltage on the VPP pin during Program and Erase operations. The VPP pin is only sampled at the beginning of a Program or Erase operation. Indeterminate results can occur if V<sub>PP</sub> becomes invalid during an operation. When the V<sub>PP</sub> Status bit is Low (set to '0'), the voltage on the V<sub>PP</sub> pin was sampled at a valid voltage; when the V<sub>PP</sub> Status bit is High (set to '1'), the V<sub>PP</sub> pin has a voltage that is below the V<sub>PP</sub> Lockout Voltage, V<sub>PPLK</sub>, the memory is protected and Program and Erase operations cannot be performed. Once set High, the V<sub>PP</sub> Status bit can only be reset Low by a Clear Status Register command or a hardware reset. If set High it should be reset before a new Program or Erase command is issued, otherwise the new command will appear to fail. Program Suspend Status Bit (SR2). The Program Suspend Status bit indicates that a Program operation has been suspended in the addressed block. When the Program Suspend Status bit is High (set to '1'), a Program/Erase Suspend command has been issued and the memory is waiting for a Program/Erase Resume command. The Program Suspend Status should only be considered valid when the Program/Erase Controller Status bit is High (Program/Erase Controller inactive). SR2 is set within the Program Suspend Latency time of the Program/Erase Suspend command being issued therefore the memory may still complete the operation rather than entering the Suspend mode. When a Program/Erase Resume command is issued the Program Suspend Status bit returns Low. **Block Protection Status Bit (SR1).** The Block Protection Status bit can be used to identify if a Program or Block Erase operation has tried to modify the contents of a locked block. When the Block Protection Status bit is High (set to '1'), a Program or Erase operation has been attempted on a locked block. Once set High, the Block Protection Status bit can only be reset Low by a Clear Status Register command or a hardware reset. If set High it should be reset before a new command is issued, otherwise the new command will appear to fail. Bank Write/Multiple Word Program Status Bit (SR0). The Bank Write Status bit indicates whether the addressed bank is programming or erasing. In Enhanced Factory Program mode the Multiple Word Program bit shows if a Word has finished programming or verifying depending on the phase. The Bank Write Status bit should only be considered valid when the Program/Erase Controller Status SR7 is Low (set to '0'). When both the Program/Erase Controller Status bit and the Bank Write Status bit are Low (set to '0'), the addressed bank is executing a Program or Erase operation. When the Program/Erase Controller Status bit is Low (set to '0') and the Bank Write Status bit is High (set to '1'), a Program or Erase operation is being executed in a bank other than the one being addressed. In Enhanced Factory Program mode if Multiple Word Program Status bit is Low (set to '0'), the device is ready for the next Word, if the Multiple Word Program Status bit is High (set to '1') the device is not ready for the next Word. Note: Refer to Appendix C, Flowcharts and Pseudo Codes, for using the Status Register. **Table 8. Status Register Bits** | Bit | Name | Туре | Logic Level | | Definition | | |-----|-------------------------------------------|---------|-------------|-------------------------|--------------------------------------------------------------------|--| | SR7 | P/E.C. Status | Status | '1' | Ready | | | | SK/ | P/E.C. Status | Status | '0' | Busy | | | | SR6 | Eroop Suppond Status | Status | '1' | Erase Sus | pended | | | SKO | Erase Suspend Status | Status | '0' | Erase In p | rogress or Completed | | | SR5 | Erase Status | Error | '1' | Erase Erro | or | | | SKO | Erase Status | EIIOI | '0' | Erase Suc | cess | | | SR4 | Program Status | Error | '1' | Program E | rror | | | 384 | Flogram Status | EIIOI | '0' | Program S | Success | | | SR3 | V <sub>PP</sub> Status | <b></b> | '1' | V <sub>PP</sub> Invalid | d, Abort | | | SK3 | VPP Status | Error | '0' | V <sub>PP</sub> OK | | | | CDO | December Command Otation | Ctatus | '1' | Program S | Suspended | | | SR2 | Program Suspend Status | Status | '0' | Program Ir | n Progress or Completed | | | SR1 | Block Protection Status | Error | '1' | Program/E | rase on protected Block, Abort | | | SKI | Block Protection Status | EIIOI | '0' | No operati | on to protected blocks | | | | | | '0' | SR7 = '0' | Program or erase operation in addressed bank | | | | | | 0 | SR7 = '1' | No Program or erase operation in the device | | | | Bank Write Status Statu | | '1' | SR7 = '0' | Program or erase operation in a bank other than the addressed bank | | | SR0 | | | | SR7 = '1' | Not Allowed | | | | | | '1' | SR7 = '0' | the device is NOT ready for the next word | | | | Multiple Word Program<br>Status (Enhanced | Status | 1 | SR7 = '1' | Not Allowed | | | | Factory Program mode) | Status | '0' | SR7 = '0' | the device is ready for the next Word | | | | | | '0' | SR7 = '1' | the device is exiting from EFP | | Note: Logic level '1' is High, '0' is Low. 47/ ### **CONFIGURATION REGISTER** The Configuration Register is used to configure the type of bus access that the memory will perform. Refer to Read Modes section for details on read operations. The Configuration Register is set through the Command Interface. After a Reset or Power-Up the device is configured for asynchronous page read (CR15 = 1). The Configuration Register bits are described in Table 9. They specify the selection of the burst length, burst type, burst X latency and the Read operation. Refer to Figures 6 and 7 for examples of synchronous burst configurations. ### Read Select Bit (CR15) The Read Select bit, CR15, is used to switch between asynchronous and synchronous Bus Read operations. When the Read Select bit is set to '1', read operations are asynchronous; when the Read Select bit is set to '0', read operations are synchronous. Synchronous Burst Read is supported in both parameter and main blocks and can be performed across banks. On reset or power-up the Read Select bit is set to'1' for asynchronous access. ### X-Latency Bits (CR13-CR11) The X-Latency bits are used during Synchronous Read operations to set the number of clock cycles between the address being latched and the first data becoming available. For correct operation the X-Latency bits can only assume the values in Table 9, Configuration Register. The correspondence between X-Latency settings and the maximum sustainable frequency must be calculated taking into account some system parameters. Two conditions must be satisfied: Depending on whether t<sub>AVK\_CPU</sub> or t<sub>DELAY</sub> is supplied either one of the following two equations must be satisfied: $$(n + 1) t_K \ge t_{ACC} - t_{AVK\_CPU} + t_{QVK\_CPU}$$ $(n + 2) t_K \ge t_{ACC} + t_{DELAY} + t_{QVK\_CPU}$ 2. and also $t_{K} > t_{KQV} + t_{QVK\_CPU}$ where n is the chosen X-Latency configuration code $t_K$ is the clock period $t_{AVK\_CPU}$ is clock to address valid, $\overline{L}$ Low, or $\overline{E}$ Low, whichever occurs last $t_{DELAY}$ is address valid, $\overline{L}$ Low, or $\overline{E}$ Low to clock, whichever occurs last $t_{\mbox{\scriptsize QVK\_CPU}}$ is the data setup time required by the system CPU, tKQV is the clock to data valid time tACC is the random access time of the device. Refer to Figure 6, X-Latency and Data Output Configuration Example. ### Wait Polarity Bit (CR10) In synchronous burst mode the Wait signal indicates whether the output data are valid or a WAIT state must be inserted. The Wait Polarity bit is used to set the polarity of the Wait signal. When the Wait Polarity bit is set to '0' the Wait signal is active Low. When the Wait Polarity bit is set to '1' the Wait signal is active High (default). ### **Data Output Configuration Bit (CR9)** The Data Output Configuration bit determines whether the output remains valid for one or two clock cycles. When the Data Output Configuration Bit is '0' the output data is valid for one clock cycle, when the Data Output Configuration Bit is '1' the output data is valid for two clock cycles. The Data Output Configuration depends on the condition: ■ tK > tKQV + tQVK CPU where $t_K$ is the clock period, $t_{QVK\_CPU}$ is the data setup time required by the system CPU and $t_{KQV}$ is the clock to data valid time. If this condition is not satisfied, the Data Output Configuration bit should be set to '1' (two clock cycles). Refer to Figure 6, X-Latency and Data Output Configuration Example. ### Wait Configuration Bit (CR8) In burst mode the Wait bit controls the timing of the Wait output pin, WAIT. When WAIT is asserted, Data is Not Valid and when WAIT is deasserted, Data is Valid. When the Wait bit is '0' the Wait output pin is asserted during the wait state. When the Wait bit is '1' (default) the Wait output pin is asserted one clock cycle before the wait state. ### **Burst Type Bit (CR7)** The Burst Type bit is used to configure the sequence of addresses read as sequential or interleaved. When the Burst Type bit is '0' the memory outputs from interleaved addresses; when the Burst Type bit is '1' (default) the memory outputs from sequential addresses. See Tables 10, Burst Type Definition, for the sequence of addresses output from a given starting address in each mode. ### Valid Clock Edge Bit (CR6) The Valid Clock Edge bit, CR6, is used to configure the active edge of the Clock, K, during Synchronous Burst Read operations. When the Valid Clock Edge bit is '0' the falling edge of the Clock is the active edge; when the Valid Clock Edge bit is '1' the rising edge of the Clock is active. ### Wrap Burst Bit (CR3) The burst reads can be confined inside the 4 or 8 Word boundary (wrap) or overcome the boundary (no wrap). The Wrap Burst bit is used to select between wrap and no wrap. When the Wrap Burst bit is set to '0' the burst read wraps; when it is set to '1' the burst read does not wrap. ### **Burst length Bits (CR2-CR0)** The Burst Length bits set the number of Words to be output during a Synchronous Burst Read operation as result of a single address latch cycle. They can be set for 4 words, 8 words or continuous burst, where all the words are read sequentially. In continuous burst mode the burst sequence can cross bank boundaries. In continuous burst mode or in 4, 8 words no-wrap, depending on the starting address, the device as- serts the WAIT output to indicate that a delay is necessary before the data is output. If the starting address is aligned to a 4 word boundary no wait states are needed and the WAIT output is not asserted. If the starting address is shifted by 1,2 or 3 positions from the four word boundary, WAIT will be asserted for 1, 2 or 3 clock cycles when the burst sequence crosses the first 64 word boundary, to indicate that the device needs an internal delay to read the successive words in the array. WAIT will be asserted only once during a continuous burst access. See also Table 10, Burst Type Definition. CR14, CR5 and CR4 are reserved for future use. **Table 9. Configuration Register** | Bit | Description | Value | Description | |-----------|-------------------------------|-----------|-----------------------------------------------------------| | CR15 | Read Select | 0 | Synchronous Read | | CRIS | Read Select | 1 | Asynchronous Read (Default at power-on) | | CR14 | | | Reserved | | | | 010 | 2 clock latency | | | | 011 | 3 clock latency | | CR13-CR11 | V Lotonov | 100 | 4 clock latency | | CR13-CR11 | X-Latency | 101 | 5 clock latency | | | | 111 | Reserved (default) | | | | Other con | figurations reserved | | CR10 | Moit Polority | 0 | WAIT is active Low | | CRIU | CR10 Wait Polarity | | WAIT is active high (default) | | CDO | CR9 Data Output Configuration | | Data held for one clock cycle | | CR9 | | | Data held for two clock cycles (default) | | CDO | Mait Configuration | 0 | WAIT is active during wait state | | CR8 | CR8 Wait Configuration | | WAIT is active one data cycle before wait state (default) | | CR7 | Duret Time | 0 | Interleaved | | CR7 | Burst Type | 1 | Sequential (default) | | CDC | Valid Clask Edge | 0 | Falling Clock edge | | CR6 | Valid Clock Edge | 1 | Rising Clock edge (default) | | CR5-CR4 | | | Reserved | | CD2 | Mana Dunat | 0 | Wrap | | CR3 | CR3 Wrap Burst | | No Wrap (default) | | | | 001 | 4 words | | CR2-CR0 | Burst Length | 010 | 8 words | | | | 111 | Continuous (CR7 must be set to '1') (default) | **Table 10. Burst Type Definition** | | Table 10. Burst Type Definition | | | | | | | | | | | | |----------|---------------------------------|--------------------------------|-----------------|--------------------------------------------|-----------------|------------------------------------|--|--|--|--|--|--| | Mode | Start<br>Address | 4 Word | 4 Words 8 Words | | s | Continuous Burst | | | | | | | | | | Sequential | Interleaved | Sequential | Interleaved | | | | | | | | | | 0 | 0-1-2-3 | 0-1-2-3 | 0-1-2-3-4-5-6-7 | 0-1-2-3-4-5-6-7 | 0-1-2-3-4-5-6 | | | | | | | | | 1 | 1-2-3-0 | 1-0-3-2 | 1-2-3-4-5-6-7-0 | 1-0-3-2-5-4-7-6 | 1-2-3-4-5-6-7 | | | | | | | | | 2 | 2-3-0-1 | 2-3-0-1 | 2-3-4-5-6-7-0-1 | 2-3-0-1-6-7-4-5 | 2-3-4-5-6-7-8 | | | | | | | | | 3 | 3-0-1-2 | 3-2-1-0 | 3-4-5-6-7-0-1-2 | 3-2-1-0-7-6-5-4 | 3-4-5-6-7-8-9 | | | | | | | | | | | | | | | | | | | | | | Wrap | 7 | 7-4-5-6 | 7-6-5-4 | 7-0-1-2-3-4-5-6 | 7-6-5-4-3-2-1-0 | 7-8-9-10-11-12-13 | | | | | | | | < | | | | | | | | | | | | | | | 60 | | | | | 60-61-62-63-64-65-66 | | | | | | | | | 61 | | | | | 61-62-63-WAIT-64-65-66 | | | | | | | | | 62 | | | | | 62-63-WAIT-WAIT-64-65-66 | | | | | | | | | 63 | | | | | 63-WAIT-WAIT-WAIT-64-65-<br>66 | | | | | | | | | | Sequential | Interleaved | Sequential | Interleaved | | | | | | | | | | 0 | 0-1-2-3 | | 0-1-2-3-4-5-6-7 | | | | | | | | | | | 1 | 1-2-3-4 | | 1-2-3-4-5-6-7-8 | | | | | | | | | | | 2 | 2-3-4-5 | | 2-3-4-5-6-7-8-9 | | | | | | | | | | | 3 | 3-4-5-6 | | 3-4-5-6-7-8-9-10 | | | | | | | | | | | | | | | | | | | | | | | | <u>a</u> | 7 | 7-8-9-10 | | 7-8-9-10-11-12-13-14 | | Same as for Wrap | | | | | | | | No-wrap | | | | | | (Wrap /No Wrap<br>has no effect on | | | | | | | | Ž | 60 | 60-61-62-63 | | 60-61-62-63-64-65-66-<br>67 | | Continuous Burst ) | | | | | | | | | 61 | 61-62-63-WAIT-64 | | 61-62-63-WAIT-64-65-<br>66-67-68 | | | | | | | | | | | 62 | 62-63-WAIT-WAIT-<br>64-65 | | 62-63-WAIT-WAIT-64-<br>65-66-67-68-69 | | | | | | | | | | | 63 | 63-WAIT-WAIT-<br>WAIT-64-65-66 | | 63-WAIT-WAIT-WAIT-<br>64-65-66-67-68-69-70 | | | | | | | | | Figure 6. X-Latency and Data Output Configuration Example ### **READ MODES** Read operations can be performed in two different ways depending on the settings in the Configuration Register. If the clock signal is 'don't care' for the data output, the read operation is Asynchronous; if the data output is synchronized with clock, the read operation is Synchronous. The Read mode and data output format are determined by the Configuration Register. (See Configuration Register section for details). All banks supports both asynchronous and synchronous read operations. The Multiple Bank architecture allows read operations in one bank, while write operations are being executed in another (see Tables 11 and 12). ### **Asynchronous Read Mode** In Asynchronous Read operations the clock signal is 'don't care'. The device outputs the data corresponding to the address latched, that is the memory array, Status Register, Common Flash Interface or Electronic Signature depending on the command issued. CR15 in the Configuration Register must be set to '1' for Asynchronous operations. In Asynchronous Read mode a Page of data is internally read and stored in a Page Buffer. The Page has a size of 4 Words and is addressed by A0 and A1 address inputs. The address inputs A0 and A1 are not gated by Latch Enable in Asynchronous Read mode. The first read operation within the Page has a longer access time (T<sub>acc</sub>, Random access time), subsequent reads within the same Page have much shorter access times. If the Page changes then the normal, longer timings apply again. Asynchronous Read operations can be performed in two different ways, Asynchronous Random Access Read and Asynchronous Page Read. Only Asynchronous Page Read takes full advantage of the internal page storage so different timings are applied. During Asynchronous Read operations, after a bus inactivity of 150ns, the device automatically switches to the Automatic Standby mode. In this condition the power consumption is reduced to the standby value and the outputs are still driven. In Asynchronous Read mode, the WAIT signal is always asserted. See Table 20, Asynchronous Read AC Characteristics, Figure 10, Asynchronous Random Access Read AC Waveform and Figure 11, Asynchronous Page Read AC Waveform for details. ### **Synchronous Burst Read Mode** In Synchronous Burst Read mode the data is output in bursts synchronized with the clock. It is pos- sible to perform burst reads across bank boundaries. Synchronous Burst Read mode can only be used to read the memory array. For other read operations, such as Read Status Register, Read CFI and Read Electronic Signature, Single Synchronous Read or Asynchronous Random Access Read must be used. In Synchronous Burst Read mode the flow of the data output depends on parameters that are configured in the Configuration Register. A burst sequence is started at the first clock edge (rising or falling depending on Valid Clock Edge bit CR6 in the Configuration Register) after the falling edge of Latch Enable or Chip Enable, whichever occurs last. Addresses are internally incremented and after a delay of 2 to 5 clock cycles (X latency bits CR13-CR11) the corresponding data are output on each clock cycle. The number of Words to be output during a Synchronous Burst Read operation can be configured as 4 or 8 Words or Continuous (Burst Length bits CR2-CR0). The data can be configured to remain valid for one or two clock cycles (Data Output Configuration bit CR9). The order of the data output can be modified through the Burst Type and the Wrap Burst bits in the Configuration Register. The burst sequence may be configured to be sequential or interleaved (CR7). The burst reads can be confined inside the 4 or 8 Word boundary (Wrap) or overcome the boundary (No Wrap). If the starting address is aligned to the Burst Length (4 or 8 Words), the wrapped configuration has no impact on the output sequence. Interleaved mode is not allowed in Continuous Burst Read mode or with No Wrap sequences. A WAIT signal may be asserted to indicate to the system that an output delay will occur. This delay will depend on the starting address of the burst sequence; the worst case delay will occur when the sequence is crossing a 64 word boundary and the starting address was at the end of a four word boundary. WAIT is asserted during X latency, the Wait state and at the end of 4- and 8-Word burst. It is only deasserted when output data are valid. In Continuous Burst Read mode a Wait state will occur when crossing the first 64 Word boundary. If the burst starting address is aligned to a 4 Word Page, the Wait state will not occur. The WAIT signal can be configured to be active Low or active High (default) by setting CR10 in the Configuration Register. The WAIT signal is meaningful only in Synchronous Burst Read mode, in other modes, WAIT is always asserted (except for Read Array mode). See Table 21, Synchronous Read AC Characteristics and Figure 12, Synchronous Burst Read AC Waveform for details. ### Single Synchronous Read Mode Single Synchronous Read operations are similar to Synchronous Burst Read operations except that only the first data output after the X latency is valid. Synchronous Single Reads are used to read the Electronic Signature, Status Register, CFI, Block Protection Status, Configuration Register Status or Protection Register. When the addressed bank is in Read CFI, Read Status Register or Read Electronic Signature mode, the WAIT signal is always asserted. See Table 21, Synchronous Read AC Characteristics and Figure 13, Single Synchronous Read AC Waveform for details. ### **DUAL OPERATIONS AND MULTIPLE BANK ARCHITECTURE** The Multiple Bank Architecture of the M58WR064E provides flexibility for software developers by allowing code and data to be split with 4Mbit granularity. The Dual Operations feature simplifies the software management of the device and allows code to be executed from one bank while another bank is being programmed or erased. The Dual operations feature means that while programming or erasing in one bank, Read operations are possible in another bank with zero latency (only one bank at a time is allowed to be in Program or Erase mode). If a Read operation is required in a bank which is programming or erasing, the Program or Erase operation can be suspended. Also if the suspended operation was Erase then a Program command can be issued to another block, so the device can have one block in Erase Suspend mode, one programming and other banks in Read mode. Bus Read operations are allowed in another bank between setup and confirm cycles of program or erase operations. The combination of these features means that read operations are possible at any moment. Tables 11 and 12 show the dual operations possible in other banks and in the same bank. For a complete list of possible commands refer to Appendix D, Command Interface State Tables. Table 11. Dual Operations Allowed In Other Banks | | Commands allowed in another bank | | | | | | | | | | |-------------------|----------------------------------|----------------------------|----------------------|---------------------------------|---------|----------------|------------------------------|-----------------------------|--|--| | Status of bank | Read<br>Array | Read<br>Status<br>Register | Read<br>CFI<br>Query | Read<br>Electronic<br>Signature | Program | Block<br>Erase | Program/<br>Erase<br>Suspend | Program/<br>Erase<br>Resume | | | | Idle | Yes | | | Programming | Yes | Yes | Yes | Yes | _ | - | Yes | _ | | | | Erasing | Yes | Yes | Yes | Yes | _ | - | Yes | _ | | | | Program Suspended | Yes | Yes | Yes | Yes | _ | _ | - | Yes | | | | Erase Suspended | Yes | Yes | Yes | Yes | Yes | _ | - | Yes | | | Table 12. Dual Operations Allowed In Same Bank | | Commands allowed in same bank | | | | | | | | | | | |-------------------|-------------------------------|----------------------------|-------------------|---------------------------------|--------------------|----------------|------------------------------|-----------------------------|--|--|--| | Status of bank | Read<br>Array | Read<br>Status<br>Register | Read<br>CFI Query | Read<br>Electronic<br>Signature | Program | Block<br>Erase | Program/<br>Erase<br>Suspend | Program/<br>Erase<br>Resume | | | | | Idle | Yes | | | | Programming | _(2) | Yes | Yes | Yes | _ | _ | Yes | _ | | | | | Erasing | _(2) | Yes | Yes | Yes | _ | - | Yes | - | | | | | Program Suspended | Yes <sup>(1)</sup> | Yes | Yes | Yes | - | _ | - | Yes | | | | | Erase Suspended | Yes <sup>(1)</sup> | Yes | Yes | Yes | Yes <sup>(1)</sup> | _ | - | Yes | | | | Note: 1. Not allowed in the Block or Word that is being erased or programmed. <sup>2.</sup> The Read Array command is accepted but the data output is not guaranteed until the Program or Erase has completed. ### **BLOCK LOCKING** The M58WR064E features an instant, individual block locking scheme that allows any block to be locked or unlocked with no latency. This locking scheme has three levels of protection. - Lock/Unlock this first level allows softwareonly control of block locking. - Lock-Down this second level requires hardware interaction before locking can be changed. - V<sub>PP</sub> ≤ V<sub>PPLK</sub> the third level offers a complete hardware protection against program and erase on all blocks. The protection status of each block can be set to Locked, Unlocked, and Lock-Down. Table 13, defines all of the possible protection states (WP, DQ1, DQ0), and Appendix C, Figure 27, shows a flowchart for the locking operations. ### Reading a Block's Lock Status The lock status of every block can be read in the Read Electronic Signature mode of the device. To enter this mode write 90h to the device. Subsequent reads at the address specified in Table 6, will output the protection status of that block. The lock status is represented by DQ0 and DQ1. DQ0 indicates the Block Lock/Unlock status and is set by the Lock command and cleared by the Unlock command. It is also automatically set when entering Lock-Down. DQ1 indicates the Lock-Down status and is set by the Lock-Down command. It cannot be cleared by software, only by a hardware reset or power-down. The following sections explain the operation of the locking system. ### **Locked State** The default status of all blocks on power-up or after a hardware reset is Locked (states (0,0,1) or (1,0,1)). Locked blocks are fully protected from any program or erase. Any program or erase operations attempted on a locked block will return an error in the Status Register. The Status of a Locked block can be changed to Unlocked or Lock-Down using the appropriate software commands. An Unlocked block can be Locked by issuing the Lock command. ### **Unlocked State** Unlocked blocks (states (0,0,0), (1,0,0) (1,1,0)), can be programmed or erased. All unlocked blocks return to the Locked state after a hardware reset or when the device is powered-down. The status of an unlocked block can be changed to Locked or Locked-Down using the appropriate software commands. A locked block can be unlocked by issuing the Unlock command. ### **Lock-Down State** Blocks that are Locked-Down (state (0,1,x))are protected from program and erase operations (as for Locked blocks) but their protection status cannot be changed using software commands alone. A Locked or Unlocked block can be Locked-Down by issuing the Lock-Down command. Locked-Down blocks revert to the Locked state when the device is reset or powered-down. The Lock-Down function is dependent on the WP input pin. When WP=0 (V<sub>II</sub>), the blocks in the Lock-Down state (0,1,x) are protected from program, erase and protection status changes. When WP=1 (V<sub>IH</sub>) the Lock-Down function is disabled (1,1,x) and Locked-Down blocks can be individually unlocked to the (1,1,0) state by issuing the software command, where they can be erased and programmed. These blocks can then be re-locked (1,1,1) and unlocked (1,1,0) as desired while $\overline{WP}$ remains high. When WP is low, blocks that were previously Locked-Down return to the Lock-Down state (0,1,x) regardless of any changes made while WP was high. Device reset or power-down resets all blocks, including those in Lock-Down, to the Locked state. ### **Locking Operations During Erase Suspend** Changes to block lock status can be performed during an erase suspend by using the standard locking command sequences to unlock, lock or lock-down a block. This is useful in the case when another block needs to be updated while an erase operation is in progress. To change block locking during an erase operation, first write the Erase Suspend command, then check the status register until it indicates that the erase operation has been suspended. Next write the desired Lock command sequence to a block and the lock status will be changed. After completing any desired lock, read, or program operations, resume the erase operation with the Erase Resume command. If a block is locked or locked-down during an erase suspend of the same block, the locking status bits will be changed immediately, but when the erase is resumed, the erase operation will complete. Locking operations cannot be performed during a program suspend. Refer to Appendix, Command Interface State Table, for detailed information on which commands are valid during erase suspend. Table 13. Lock Status | Protectio | rrent<br>n Status <sup>(1)</sup><br>Q1, DQ0) | Next Protection Status <sup>(1)</sup> (WP, DQ1, DQ0) | | | | | | | |----------------------|----------------------------------------------|------------------------------------------------------|----------------------------------|---------------------|-------------------------------|--|--|--| | Current State | Program/Erase<br>Allowed | After<br>Block Lock<br>Command | After<br>Block Unlock<br>Command | After WP transition | | | | | | 1,0,0 | yes | 1,0,1 | 1,0,0 | 1,1,1 | 0,0,0 | | | | | 1,0,1 <sup>(2)</sup> | no | 1,0,1 | 1,0,0 | 1,1,1 | 0,0,1 | | | | | 1,1,0 | yes | 1,1,1 | 1,1,0 | 1,1,1 | 0,1,1 | | | | | 1,1,1 | no | 1,1,1 | 1,1,0 | 1,1,1 | 0,1,1 | | | | | 0,0,0 | yes | 0,0,1 | 0,0,0 | 0,1,1 | 1,0,0 | | | | | 0,0,1 <sup>(2)</sup> | no | 0,0,1 | 0,0,0 | 0,1,1 | 1,0,1 | | | | | 0,1,1 | no | 0,1,1 | 0,1,1 | 0,1,1 | 1,1,1 or 1,1,0 <sup>(3)</sup> | | | | Note: 1. The lock status is defined by the write protect pin and by DQ1 ('1' for a locked-down block) and DQ0 ('1' for a locked block) as read in the Read Electronic Signature command with A1 = V<sub>IH</sub> and A0 = V<sub>IL</sub>. 2. All blocks are locked at power-up, so the default configuration is 001 or 101 according to WP status. <sup>3.</sup> A WP transition to V<sub>IH</sub> on a locked block will restore the previous DQ0 value, giving a 111 or 110. ### PROGRAM AND ERASE TIMES AND ENDURANCE CYCLES The Program and Erase times and the number of Program/ Erase cycles per block are shown in Table 14. In the M58WR064E the maximum number of Program/ Erase cycles depends on the voltage supply used. Table 14. Program, Erase Times and Program, Erase Endurance Cycles | | Parameter | Condition | Min | Тур | Typical<br>after<br>100k W/E<br>Cycles | Max | Unit | |-----------------------|-------------------------------------------------------------|-------------------------------|---------|-----------------------|----------------------------------------|------|--------| | | Parameter Block (4 KWord) Erase <sup>(2)</sup> | ) | | 0.3 | 1 | 2.5 | S | | | Main Block (22 K/Mard) Erana | Preprogrammed | | 0.8 | 3 | 4 | S | | | Main Block (32 KWord) Erase | Not Preprogrammed | | 1.1 | | 4 | S | | | Bank (4Mbit) Erase | Preprogrammed | | 3 | | | s | | | Darik (410011) Liase | Not Preprogrammed | | 4.5 | | | S | | · VDC | Parameter Block (4 KWord) Progran | n <sup>(3)</sup> | | 40 | | | ms | | Vpp = V <sub>DD</sub> | Main Block (32 KWord) Program <sup>(3)</sup> | | | 300 | | | ms | | | Word Program (3) | | | 10 | 10 | 100 | μs | | | Program Suspend Latency | | | 5 | | 10 | μs | | | Erase Suspend Latency | | | 5 | | 20 | μs | | | Program/Erase Cycles (per Block) | Main Blocks | 100,000 | | | | cycles | | | Program/Erase Cycles (per block) | Parameter Blocks | 100,000 | | | | cycles | | | Parameter Block (4 KWord) Erase | | | 0.3 | | 2.5 | S | | | Main Block (32 KWord) Erase | | | 0.9 | | 4 | S | | | Bank (4Mbit) Erase | | | 3.5 | | | S | | | Bank (4Mbit) Program (Quad-Enhar<br>Program) <sup>(5)</sup> | nced Factory | | t.b.a. <sup>(4)</sup> | | | s | | 퓻 | 4Mbit Program | Quadruple Word <sup>(5)</sup> | | 510 | | | ms | | = VPPH | Word/ Double Word/ Quadruple Word | rd Program <sup>(3, 5)</sup> | | 8 | | 100 | μs | | Урр : | Parameter Block (4 KWord) | Quadruple Word <sup>(5)</sup> | | 8 | | | ms | | | Program <sup>(3)</sup> | Word | | 32 | | | ms | | | Main Block (32 KWord) Program <sup>(3)</sup> | Quadruple Word <sup>(5)</sup> | | 64 | | | ms | | | I Wall Block (32 KWord) Program | Word | | 256 | | | ms | | | Program/Erase Cycles (per Block) | Main Blocks | | | | 1000 | cycles | | | Trogram/Liase Cycles (per block) | Parameter Blocks | | | | 2500 | cycles | Note: 1. $T_A = -40$ to $85^{\circ}$ C; $V_{DD} = 1.65$ V to 2.2V; $V_{DDQ} = 1.65$ V to 3.3V. <sup>2.</sup> The difference between Preprogrammed and not preprogrammed is not significant (<30ms). <sup>3.</sup> Excludes the time needed to execute the command sequence. <sup>4.</sup> t.b.a. = to be announced <sup>5.</sup> Measurements performed at 25°C. T<sub>A</sub> = 25°C ±5°C for Quadruple Word, Double Word and Quadruple Enhanced Factory Program. ### **MAXIMUM RATING** Stressing the device above the rating listed in the Absolute Maximum Ratings table may cause permanent damage to the device. These are stress ratings only and operation of the device at these or any other conditions above those indicated in the Operating sections of this specification is not im- plied. Exposure to Absolute Maximum Rating conditions for extended periods may affect device reliability. Refer also to the STMicroelectronics SURE Program and other relevant quality documents. **Table 15. Absolute Maximum Ratings** | | | \ | | | |-------------------|----------------------------------------------|------|-----------------------|-------| | Symbol | Parameter | Min | Max | Unit | | T <sub>A</sub> | Ambient Operating Temperature | -40 | 85 | °C | | T <sub>BIAS</sub> | Temperature Under Bias | -40 | 125 | °C | | T <sub>STG</sub> | Storage Temperature | -65 | 155 | °C | | V <sub>IO</sub> | Input or Output Voltage | -0.5 | V <sub>DDQ</sub> +0.6 | V | | $V_{DD}$ | Supply Voltage | -0.2 | 2.45 | V | | $V_{DDQ}$ | Input/Output Supply Voltage | -0.2 | 3.6 | V | | V <sub>PP</sub> | Program Voltage | -0.2 | 14 | V | | Io | Output Short Circuit Current | | 100 | mA | | t∨PPH | Time for V <sub>PP</sub> at V <sub>PPH</sub> | | 100 | hours | ### DC AND AC PARAMETERS This section summarizes the operating measurement conditions, and the DC and AC characteristics of the device. The parameters in the DC and AC characteristics Tables that follow, are derived from tests performed under the Measurement Conditions summarized in Table 16, Operating and AC Measurement Conditions. Designers should check that the operating conditions in their circuit match the operating conditions when relying on the quoted parameters. **Table 16. Operating and AC Measurement Conditions** | | M58WR064ET, M58WR064EB | | | | | | | | |----------------------------------------------------------|-------------------------------------------------------------------|--------------------------|------------------|--------------------------|-----------------|--------------------------|-------|--| | Parameter | 70 | | 80 | | 100 | | Units | | | Farameter | Min | Max | Min | Max | Min | Max | Units | | | V <sub>DD</sub> Supply Voltage | 1.7 | 2.2 | 1.65 | 2.2 | 1.65 | 2.2 | V | | | V <sub>DDQ</sub> Supply Voltage | 1.7 | 3.3 | 1.65 | 3.3 | 1.65 | 3.3 | V | | | V <sub>PP</sub> Supply Voltage (Factory environment) | 11.4 | 12.6 | 11.4 | 12.6 | 11.4 | 12.6 | V | | | V <sub>PP</sub> Supply Voltage (Application environment) | -0.4 | V <sub>DDQ</sub><br>+0.4 | -0.4 | V <sub>DDQ</sub><br>+0.4 | -0.4 | V <sub>DDQ</sub><br>+0.4 | V | | | Ambient Operating Temperature | - 40 | 85 | - 40 | 85 | - 40 | 85 | °C | | | Load Capacitance (C <sub>L</sub> ) | 3 | 30 | 3 | 0 | 3 | 0 | pF | | | Input Rise and Fall Times | | 5 | | 5 | | 5 | ns | | | Input Pulse Voltages | 0 to V <sub>DDQ</sub> 0 to V <sub>DDQ</sub> 0 to V <sub>DDQ</sub> | | V <sub>DDQ</sub> | V | | | | | | Input and Output Timing Ref. Voltages | V <sub>DI</sub> | <sub>DQ</sub> /2 | V <sub>DE</sub> | <sub>0Q</sub> /2 | V <sub>DI</sub> | <sub>OQ</sub> /2 | V | | Figure 8. AC Measurement I/O Waveform Figure 9. AC Measurement Load Circuit Table 17. Capacitance | Symbol | Parameter | Test Condition | Min | Max | Unit | |------------------|--------------------|-----------------------|-----|-----|------| | C <sub>IN</sub> | Input Capacitance | $V_{IN} = 0V$ | 6 | 8 | pF | | C <sub>OUT</sub> | Output Capacitance | V <sub>OUT</sub> = 0V | 8 | 12 | pF | Note: Sampled only, not 100% tested. **Table 18. DC Characteristics - Currents** | Symbol | Parameter | Test Condition | Min | Тур | Max | Unit | |---------------------------------|------------------------------------------------------|--------------------------------------------------------------------|-----|-----|-----|------| | I <sub>LI</sub> | Input Leakage Current | $0V \le V_{IN} \le V_{DDQ}$ | | | ±1 | μA | | I <sub>LO</sub> | Output Leakage Current | $0V \le V_{OUT} \le V_{DDQ}$ | | | ±1 | μA | | | Supply Current<br>Asynchronous Read (f=6MHz) | $\overline{E} = V_{IL}, \overline{G} = V_{IH}$ | | 3 | 6 | mA | | | | 4 Word | | 6 | 13 | mA | | | Supply Current Synchronous Read (f=40MHz) | 8 Word | | 8 | 14 | mA | | I <sub>DD1</sub> | , | Continuous | | 6 | 10 | mA | | | | 4 Word | | 7 | 16 | mA | | | Supply Current Synchronous Read (f=54MHz) | 8 Word | | 10 | 18 | mA | | | , | Continuous | | 13 | 25 | mA | | I <sub>DD2</sub> | Supply Current (Reset) | $\overline{RP} = V_{SS} \pm 0.2V$ | | 10 | 50 | μA | | I <sub>DD3</sub> | Supply Current (Standby) | $\overline{E} = V_{DD} \pm 0.2V$ | | 10 | 50 | μA | | I <sub>DD4</sub> | Supply Current (Automatic Standby) | $\overline{E} = V_{IL}, \overline{G} = V_{IH}$ | | 10 | 50 | μA | | | Complete Company (Decompose) | $V_{PP} = V_{PPH}$ | | 8 | 15 | mA | | . (1) | Supply Current (Program) | $V_{PP} = V_{DD}$ | | 10 | 20 | mA | | I <sub>DD5</sub> <sup>(1)</sup> | Complet Compart (France) | V <sub>PP</sub> = V <sub>PPH</sub> | | 8 | 15 | mA | | | Supply Current (Erase) | $V_{PP} = V_{DD}$ | | 10 | 20 | mA | | . (1.2) | Supply Current | Program/Erase in one<br>Bank, Asynchronous<br>Read in another Bank | | 13 | 26 | mA | | I <sub>DD6</sub> (1,2) | (Dual Operations) | Program/Erase in one<br>Bank, Synchronous<br>Read in another Bank | | 16 | 30 | mA | | I <sub>DD7</sub> <sup>(1)</sup> | Supply Current Program/ Erase<br>Suspended (Standby) | $\overline{E} = V_{DD} \pm 0.2V$ | | 10 | 50 | μA | | | V Cumply Current (Program) | V <sub>PP</sub> = V <sub>PPH</sub> | | 2 | 5 | mA | | , (1) | V <sub>PP</sub> Supply Current (Program) | $V_{PP} = V_{DD}$ | | 0.2 | 5 | μΑ | | I <sub>PP1</sub> <sup>(1)</sup> | V Comple Course t (Frees) | V <sub>PP</sub> = V <sub>PPH</sub> | | 2 | 5 | mA | | | V <sub>PP</sub> Supply Current (Erase) | $V_{PP} = V_{DD}$ | | 0.2 | 5 | μA | | I <sub>PP2</sub> | V <sub>PP</sub> Supply Current (Read) | $V_{PP} \le V_{DD}$ | | 0.2 | 5 | μA | | I <sub>PP3</sub> <sup>(1)</sup> | V <sub>PP</sub> Supply Current (Standby) | $V_{PP} \leq V_{DD}$ | | 0.2 | 5 | μA | Note: 1. Sampled only, not 100% tested. 2. V<sub>DD</sub> Dual Operation current is the sum of read and program or erase currents. # M58WR064ET, M58WR064EB **Table 19. DC Characteristics - Voltages** | Symbol | Parameter | Test Condition | Min | Тур | Max | Unit | |-------------------|-----------------------------------------|--------------------------|-----------------------|-----|------------------------|------| | V <sub>IL</sub> | Input Low Voltage | | -0.5 | | 0.4 | V | | VIH | Input High Voltage | | V <sub>DDQ</sub> -0.4 | | V <sub>DDQ</sub> + 0.4 | V | | V <sub>OL</sub> | Output Low Voltage | I <sub>OL</sub> = 100μA | | | 0.1 | V | | VoH | Output High Voltage | I <sub>OH</sub> = -100μA | V <sub>DDQ</sub> -0.1 | | | V | | V <sub>PP1</sub> | V <sub>PP</sub> Program Voltage-Logic | Program, Erase | 1 | 1.8 | 1.95 | V | | V <sub>PPH</sub> | V <sub>PP</sub> Program Voltage Factory | Program, Erase | 11.4 | 12 | 12.6 | V | | V <sub>PPLK</sub> | Program or Erase Lockout | | | | 0.9 | V | | V <sub>LKO</sub> | V <sub>DD</sub> Lock Voltage | | 1 | | | V | | V <sub>RPH</sub> | RP pin Extended High Voltage | | | | 3.3 | V | Figure 10. Asynchronous Random Access Read AC Waveforms VALID Standby -tGHQX → - tEHTZ - tGHQZ tEHQZ-: tEHQX -VALID -- Data Valid tGLQV tGLQX → · tLHGL THAXtELQV; tELQX tAVQV tELTV VALID £LLH ⊥ tLLH. tAVLH -Note. Write Enable, W, is High, WAIT is active Low. Hi-Z A0-A21 WAIT 1\_ lΩ lш Figure 11. Asynchronous Page Read AC Waveforms Standby VALID ADDRESS VALID DATA X (VALID DATA) VALID ADDRESS Valid Data -VALID DATA - tAVQV1 VALID ADDRESS VALID ADDRESS VALID DATA Outputs thg<sub>L</sub> -tLHAX tGLQVtGLQX-VALID ADDRESS tAVAV tELQV -Valid Address Latch **t**ELQX tELTV tLLQV-#ELLHtAVLH-Note 1. WAIT is active Low. DQ0-DQ15 WAIT (1) A2-A21 A0-A1 1\_ lш lΩ Table 20. Asynchronous Read AC Characteristics | | e dans | A 14 | Davamatar | | $V_{DDQ}$ | = 1.65\ | /-2.2V | $V_{DDQ} = 2.2V-3.3V$ | | | Unit | |---------------|----------------------------------|---------------------------|--------------------------------------------|-----|-----------|---------|--------|-----------------------|----|-----|------| | 3 | ymbol | Alt | Parameter | | 70 | 80 | 100 | 70 | 80 | 100 | Unit | | | t <sub>AVAV</sub> | t <sub>RC</sub> | Address Valid to Next Address Valid | Min | 70 | 80 | 100 | 70 | 80 | 100 | ns | | | t <sub>AVQV</sub> | t <sub>ACC</sub> | Address Valid to Output Valid (Random) | Max | 70 | 80 | 100 | 70 | 80 | 100 | ns | | | t <sub>AVQV1</sub> | t <sub>PAGE</sub> | Address Valid to Output Valid (Page) | Max | 20 | 25 | 25 | 25 | 25 | 25 | ns | | | t <sub>AXQX</sub> (1) | tон | Address Transition to Output Transition | Min | 0 | 0 | 0 | 0 | 0 | 0 | ns | | | t <sub>ELTV</sub> | | Chip Enable Low to Wait Valid | Max | 14 | 14 | 18 | 20 | 22 | 22 | ns | | | t <sub>ELQV</sub> (2) | t <sub>CE</sub> | Chip Enable Low to Output Valid | Max | 70 | 80 | 100 | 70 | 80 | 100 | ns | | Read Timings | t <sub>ELQX</sub> (1) | t <sub>LZ</sub> | Chip Enable Low to Output Transition | Min | 0 | 0 | 0 | 0 | 0 | 0 | ns | | ead ] | tEHTZ | | Chip Enable High to Wait Hi-Z | Max | 17 | 17 | 20 | 25 | 25 | 25 | ns | | ă. | t <sub>EHQX</sub> (1) | tон | Chip Enable High to Output Transition | Min | 0 | 0 | 0 | 0 | 0 | 0 | ns | | | t <sub>EHQZ</sub> (1) | t <sub>HZ</sub> | Chip Enable High to Output Hi-Z | Max | 17 | 17 | 20 | 20 | 20 | 20 | ns | | | t <sub>GLQV</sub> (2) | t <sub>OE</sub> | Output Enable Low to Output Valid | Max | 20 | 25 | 25 | 30 | 30 | 30 | ns | | | t <sub>GLQX</sub> (1) | t <sub>OLZ</sub> | Output Enable Low to Output Transition | Min | 0 | 0 | 0 | 0 | 0 | 0 | ns | | | t <sub>GHQX</sub> <sup>(1)</sup> | toH | Output Enable High to Output Transition | Min | 0 | 0 | 0 | 0 | 0 | 0 | ns | | | t <sub>GHQZ</sub> <sup>(1)</sup> | t <sub>DF</sub> | Output Enable High to Output Hi-Z | Max | 17 | 17 | 20 | 17 | 17 | 20 | ns | | | t <sub>AVLH</sub> | t <sub>AVADVH</sub> | Address Valid to Latch Enable High | Min | 9 | 9 | 10 | 10 | 10 | 12 | ns | | | tELLH | tELADVH | Chip Enable Low to Latch Enable<br>High | Min | 10 | 10 | 10 | 10 | 10 | 12 | ns | | mings | t <sub>LHAX</sub> | tadvhax | Latch Enable High to Address<br>Transition | Min | 9 | 9 | 10 | 9 | 9 | 10 | ns | | Latch Timings | t <sub>LLLH</sub> | t <sub>ADVLAD</sub><br>VH | Latch Enable Pulse Width | Min | 9 | 9 | 10 | 10 | 10 | 12 | ns | | | t <sub>LLQV</sub> | t <sub>ADVLQV</sub> | Latch Enable Low to Output Valid (Random) | Max | 70 | 80 | 100 | 70 | 80 | 100 | ns | | | t <sub>LHGL</sub> | t <sub>ADVHGL</sub> | Latch Enable High to Output Enable<br>Low | Min | 0 | 0 | 0 | 0 | 0 | 0 | ns | | Note: | 1 Sample | d only not | 100% tested. | | | | U | | | | | Note: 1. Sampled only, not 100% tested. 2. $\overline{G}$ may be delayed by up to t<sub>ELQV</sub> - t<sub>GLQV</sub> after the falling edge of $\overline{E}$ without increasing t<sub>ELQV</sub>. Figure 12. Synchronous Burst Read AC Waveforms AI06973c **←** tEHTZ tGHQZ **GHQX** EHQX . tEHQZ . EHEL 4. Address latched and data output on the rising clock edge. Either the falling or the rising edge of the clock signal, K, can be configured as the active edge. NOT VALID NOT VALID NOT VALID The WAIT signal is configured to be active during wait state. WAIT signal is active Low. WAIT is always asserted when addressed bank is in Read CFI, Read SR or Read electronic signature mode. WAIT signals valid data if the addressed bank is in Read Array mode. Note 1. The number of clock cycles to be inserted depends on the X latency set in the Burst Configuration Register. Note 3 tk HQV **↑** KHTV tGLQV tGLQX-Here the active edge of K is the rising one. VALID ADDRESS ▼ tELTV - TLKH tAVKH tAVLH-FLKH 🛧 Hi-Z Hi-Z DQ0-DQ15 A0-A21 ₹ 4 lш lω $\Box$ Figure 14. Clock input AC Waveform Table 21. Synchronous Read AC Characteristics | 9 | ymbol | Alt | Parameter | | V <sub>DDQ</sub> | = 1.65\ | /-2.2V | $V_{DDQ} = 2.2V-3.3V$ | | | Unit | |----------------------|----------------------------------------|---------------------|------------------------------------------------------------------|-----|------------------|---------|--------|-----------------------|-----|-----|-------| | ١ | yiiiboi | Ait | i didilictei | • | 70 | 80 | 100 | 70 | 80 | 100 | Oilit | | | t <sub>AVKH</sub> | t <sub>AVCLKH</sub> | Address Valid to Clock High | | 7 | 7 | 7 | 9 | 9 | 10 | ns | | | tELKH | tELCLKH | Chip Enable Low to Clock High | Min | 7 | 7 | 7 | 9 | 9 | 10 | ns | | gs | t <sub>ELTV</sub> | | Chip Enable Low to Wait Valid | Max | 14 | 14 | 18 | 20 | 22 | 22 | ns | | Read Timings | t <sub>EHEL</sub> | | Chip Enable Pulse Width (subsequent synchronous reads) | Min | 14 | 14 | 14 | 20 | 20 | 20 | ns | | Кеас | t <sub>EHTZ</sub> | | Chip Enable High to Wait Hi-Z | Max | 14 | 14 | 20 | 25 | 25 | 25 | ns | | | t <sub>KHAX</sub> | t <sub>CLKHAX</sub> | Clock High to Address Transition | Min | 9 | 9 | 10 | 10 | 10 | 10 | ns | | Synchronous | t <sub>KHQV</sub><br>t <sub>KHTV</sub> | t <sub>CLKHQV</sub> | Clock High to Output Valid<br>Clock High to WAIT Valid | Max | 14 | 14 | 18 | 20 | 22 | 22 | ns | | Syı | t <sub>KHQX</sub><br>t <sub>KHTX</sub> | tCLKHQX | Clock High to Output Transition<br>Clock High to WAIT Transition | Min | 4 | 4 | 4 | 5 | 5 | 5 | ns | | | t <sub>LLKH</sub> | tadvlclk<br>H | Latch Enable Low to Clock High | Min | 7 | 7 | 7 | 10 | 10 | 10 | ns | | 6 | | | Clock Period (f=33MHz) | | - | - | - | | 30 | 30 | ns | | tions | t <sub>KHKH</sub> | t <sub>CLK</sub> | Clock Period (f=40MHz) | Min | | | 25 | 25 | | | | | ifica | | | Clock Period (f=54MHz) | • | 18.5 | 18.5 | | - | - | - | ns | | Clock Specifications | t <sub>KHKL</sub><br>t <sub>KLKH</sub> | | Clock High to Clock Low<br>Clock Low to Clock High | Min | 4.5 | 4.5 | 5 | 9.5 | 9.5 | 9.5 | ns | | Cloc | t <sub>f</sub><br>t <sub>r</sub> | | Clock Fall or Rise Time | Max | 3 | 3 | 3 | 3 | 5 | 5 | ns | Note: 1. Sampled only, not 100% tested. <sup>2.</sup> For other timings please refer to Table 20, Asynchronous Read AC Characteristics. Table 22. Write AC Characteristics, Write Enable Controlled | Symbol | | Alt Parameter | | | М | 58WR064 | ŧΕ | Unit | |---------------------------------|-------------------------------------------------------------------------------|------------------|-------------------------------------------------------|-----|-----|---------|-----|------| | 3 | ymboi | Ait | Parameter | | 70 | 80 | 100 | Unit | | | t <sub>AVAV</sub> | twc | Address Valid to Next Address Valid | Min | 70 | 80 | 100 | ns | | | t <sub>AVLH</sub> | | Address Valid to Latch Enable High | Min | 9 | 9 | 10 | ns | | | t <sub>AVWH</sub> (3) | t <sub>WC</sub> | Address Valid to Write Enable High Min | | 45 | 50 | 50 | ns | | | t <sub>DVWH</sub> | t <sub>DS</sub> | Data Valid to Write Enable High | Min | 45 | 50 | 50 | ns | | | tELLH | | Chip Enable Low to Latch Enable High | Min | 10 | 10 | 10 | ns | | | t <sub>ELWL</sub> | t <sub>CS</sub> | Chip Enable Low to Write Enable Low | Min | 0 | 0 | 0 | ns | | | t <sub>ELQV</sub> | | Chip Enable Low to Output Valid | Min | 70 | 80 | 100 | ns | | ings | t <sub>ELKV</sub> | | Chip Enable High to Clock Valid | Min | 9 | 9 | 9 | ns | | ΞΞ | t <sub>GHWL</sub> | | Output Enable High to Write Enable Low | Min | 17 | 17 | 20 | ns | | rollec | t <sub>LHAX</sub> | | Latch Enable High to Address Transition | Min | 9 | 9 | 10 | ns | | Conti | t <sub>LLLH</sub> Latch Enable Pulse Width Min | | Min | 9 | 9 | 10 | ns | | | able ( | t <sub>WHAV</sub> <sup>(3)</sup> Write Enable High to Address Valid Mi | | Min | 0 | 0 | 0 | ns | | | Write Enable Controlled Timings | t <sub>WHAX</sub> (3) | t <sub>AH</sub> | Write Enable High to Address Transition | Min | 0 | 0 | 0 | ns | | Writ | t <sub>WHDX</sub> | t <sub>DH</sub> | Write Enable High to Input Transition | Min | 0 | 0 | 0 | ns | | | t <sub>WHEH</sub> | t <sub>CH</sub> | Write Enable High to Chip Enable High | Min | 0 | 0 | 0 | ns | | | t <sub>WHEL</sub> (2) | | Write Enable High to Chip Enable Low | Min | 25 | 25 | 25 | ns | | | t <sub>WHGL</sub> | | Write Enable High to Output Enable Low | Min | 0 | 0 | 0 | ns | | | t <sub>WHLL</sub> | | Write Enable High to Latch Enable Low | Min | 0 | 0 | 0 | ns | | | t <sub>WHWL</sub> | t <sub>WPH</sub> | Write Enable High to Write Enable Low | Min | 25 | 25 | 25 | ns | | | t <sub>WHQV</sub> | | Write Enable High to Output Valid | Min | 95 | 105 | 125 | ns | | | t <sub>WLWH</sub> | t <sub>WP</sub> | Write Enable Low to Write Enable High | Min | 45 | 50 | 50 | ns | | | t <sub>QVVPL</sub> | | Output (Status Register) Valid to V <sub>PP</sub> Low | Min | 0 | 0 | 0 | ns | | Protection Timings | t <sub>QVWPL</sub> | | Output (Status Register) Valid to Write Protect Low | Min | 0 | 0 | 0 | ns | | n Tii | t <sub>VPHWH</sub> t <sub>VPS</sub> V <sub>PP</sub> High to Write Enable High | | V <sub>PP</sub> High to Write Enable High | Min | 200 | 200 | 200 | ns | | tectic | t <sub>WHVPL</sub> | | Write Enable High to V <sub>PP</sub> Low | Min | 200 | 200 | 200 | ns | | Pro | t <sub>WHWPL</sub> | | Write Enable High to Write Protect Low | Min | 200 | 200 | 200 | ns | | | t <sub>WPHWH</sub> | | Write Protect High to Write Enable High | Min | 200 | 200 | 200 | ns | Note: 1. Sampled only, not 100% tested. <sup>2.</sup> tWHEL has the values shown when reading in the targeted bank. System designers should take this into account and may insert a software No-Op instruction to delay the first read in the same bank after issuing a command. If it is a Read Array operation in a $\begin{array}{l} \text{different bank } t_{WH\underline{E}\underline{L}} \text{ is 0ns.} \\ \text{3. Meaningful only if } \overline{L} \text{ is always kept low.} \end{array}$ Table 23. Write AC Characteristics, Chip Enable Controlled | | Symbol | | Davamatas | | М | 58WR064 | 4E | Unit | |--------------------|----------------------------------------------------------|------------------|-------------------------------------------------------|-----|-----|---------|-----|------| | 3 | ymboi | Alt | Parameter | | 70 | 80 | 100 | Unit | | | t <sub>AVAV</sub> | t <sub>WC</sub> | Address Valid to Next Address Valid | Min | 70 | 80 | 100 | ns | | | t <sub>AVEH</sub> t | | Address Valid to Chip Enable High | Min | 45 | 50 | 50 | ns | | | t <sub>AVLH</sub> | | Address Valid to Latch Enable High | Min | 9 | 9 | 10 | ns | | | t <sub>DVEH</sub> | t <sub>DS</sub> | Data Valid to Write Enable High | Min | 45 | 50 | 50 | ns | | | t <sub>EHAX</sub> | t <sub>AH</sub> | Chip Enable High to Address Transition | Min | 0 | 0 | 0 | ns | | | t <sub>EHDX</sub> | t <sub>DH</sub> | Chip Enable High to Input Transition | Min | 0 | 0 | 0 | ns | | ings | tEHEL | twph | Chip Enable High to Chip Enable Low | Min | 25 | 25 | 25 | ns | | _ ii | t <sub>EHGL</sub> | | Chip Enable High to Output Enable Low | Min | 0 | 0 | 0 | ns | | ollec | t <sub>EHWH</sub> | t <sub>CH</sub> | Chip Enable High to Write Enable High | Min | 0 | 0 | 0 | ns | | Contr | teleh two Chip Enable Low to Chip Enable Low to Latch En | | Chip Enable Low to Clock Valid | Min | 9 | 9 | 9 | ns | | ) eld | | | Chip Enable Low to Chip Enable High | Min | 45 | 50 | 50 | ns | | Ena | | | Chip Enable Low to Latch Enable High | Min | 10 | 10 | 10 | ns | | Chip | | | Chip Enable Low to Output Valid | Min | 70 | 80 | 100 | ns | | | tGHEL | | Output Enable High to Chip Enable Low | Min | 17 | 17 | 20 | ns | | | t <sub>LHAX</sub> | | Latch Enable High to Address Transition | Min | 9 | 9 | 10 | ns | | | tLLLH | | Latch Enable Pulse Width | Min | 9 | 9 | 10 | ns | | | t <sub>WHEL</sub> <sup>(2)</sup> | | Write Enable High to Chip Enable Low | Min | 25 | 25 | 25 | ns | | | twhqv | | Write Enable High to Output Valid | Min | 95 | 105 | 125 | ns | | | t <sub>WLEL</sub> | t <sub>CS</sub> | Write Enable Low to Chip Enable Low | Min | 0 | 0 | 0 | ns | | | t <sub>EHVPL</sub> | | Chip Enable High to V <sub>PP</sub> Low | Min | 200 | 200 | 200 | ns | | ngs | tehwpl | | Chip Enable High to Write Protect Low | Min | 200 | 200 | 200 | ns | | Timi | t <sub>QVVPL</sub> | | Output (Status Register) Valid to V <sub>PP</sub> Low | Min | 0 | 0 | 0 | ns | | Protection Timings | t <sub>QVWPL</sub> | | Output (Status Register) Valid to Write Protect Low | Min | 0 | 0 | 0 | ns | | Pro | t <sub>VPHEH</sub> | t <sub>VPS</sub> | V <sub>PP</sub> High to Chip Enable High | Min | 200 | 200 | 200 | ns | | | t <sub>WPHEH</sub> | | Write Protect High to Chip Enable High | Min | 200 | 200 | 200 | ns | Note: 1. Sampled only, not 100% tested. <sup>2.</sup> twhell has the values shown when reading in the targeted bank. System designers should take this into account and may insert a software No-Op instruction to delay the first read in the same bank after issuing a command. If it is a Read Array operation in a different bank twhell is Ons. tPHWL tPLWL $\overline{W}$ , $\overline{E}$ , $\overline{G}$ , $\overline{L}$ **tPHEL** tPLEL tPHGL tPLGL tPHLL tPLLL $\overline{\mathsf{RP}}$ tPLPH **←** tVDHPH → VDD, VDDQ Power-Up Reset AI06976 Figure 17. Reset and Power-up AC Waveforms Table 24. Reset and Power-up AC Characteristics | Symbol | Parameter | Test Condition | Test Condition | | | 100 | Unit | |----------------------------------------|-----------------------------------------------------------------------------------|----------------------|----------------|----|----|-----|------| | t <sub>PLWL</sub> | Reset Low to | During Program | Min | 10 | 10 | 10 | μs | | t <sub>PLEL</sub><br>t <sub>PLGL</sub> | Write Enable Low, Chip Enable Low, | During Erase | Min | 20 | 20 | 20 | μs | | tPLGL<br>tPLLL | Output Enable Low,<br>Latch Enable Low | Other Conditions Min | | 80 | 80 | 80 | ns | | tphwl<br>tphel<br>tphgl<br>tphll | Reset High to Write Enable Low Chip Enable Low Output Enable Low Latch Enable Low | | Min | 30 | 30 | 30 | ns | | t <sub>PLPH</sub> (1,2) | RP Pulse Width | | Min | 50 | 50 | 50 | ns | | t <sub>VDHPH</sub> (3) | Supply Voltages High to Reset<br>High | | Min | 50 | 50 | 50 | μs | Note: 1. The device Reset is possible but not guaranteed if $t_{PLPH} < 50$ ns. <sup>2.</sup> Sampled only, not 100% tested. <sup>3.</sup> It is important to assert $\overline{\mathsf{RP}}$ in order to allow proper CPU initialization during Power-Up or Reset. ## **PACKAGE MECHANICAL** Figure 18. VFBGA56 - 7.7x9mm, 8x7 ball array, 0.75mm pitch, Bottom View Package Outline Note: Drawing is not to scale. Table 25. VFBGA56 - 7.7x9mm, 8x7 ball array, 0.75mm pitch, Package Mechanical Data | | | | - J, | , | | | | | |-----------|-------|-------------|-------|--------|--------|--------|--|--| | Comple ed | | millimeters | | inches | | | | | | Symbol | Тур | Min | Max | Тур | Min | Max | | | | А | | | 1.000 | | | 0.0394 | | | | A1 | | 0.200 | | | 0.0079 | | | | | A2 | 0.660 | | | 0.0260 | | | | | | b | 0.350 | 0.300 | 0.400 | 0.0138 | 0.0118 | 0.0157 | | | | D | 7.700 | 7.600 | 7.800 | 0.3031 | 0.2992 | 0.3071 | | | | D1 | 5.250 | _ | _ | 0.2067 | - | - | | | | ddd | | | 0.080 | | | 0.0031 | | | | е | 0.750 | _ | - | 0.0295 | _ | - | | | | Е | 9.000 | 8.900 | 9.100 | 0.3543 | 0.3504 | 0.3583 | | | | E1 | 4.500 | - | - | 0.1772 | _ | _ | | | | FD | 1.225 | _ | - | 0.0482 | - | _ | | | | FE | 2.250 | _ | - | 0.0886 | - | - | | | | SD | 0.375 | _ | - | 0.0148 | _ | - | | | | | | | | | | | | | Figure 19. VFBGA56 Daisy Chain - Package Connections (Top view through package) Figure 20. VFBGA56 Daisy Chain - PCB Connection Proposal (Top view through package) #### **PART NUMBERING** #### **Table 26. Ordering Information Scheme** T = Tape & Reel packing ### **Table 27. Daisy Chain Ordering Scheme** T = Tape & Reel Packing Devices are shipped from the factory with the memory content bits erased to '1'. For a list of available options (Speed, Package, etc....) or for further information on any aspect of this device, please contact the ST Sales Office nearest to you. ## **APPENDIX A. BLOCK ADDRESS TABLES** Table 28. Top Boot Block Addresses, M58WR064ET | Bank | # | Size<br>(KWord) | Address Range | |----------------|----|-----------------|---------------| | | 0 | 4 | 3FF000-3FFFFF | | | 1 | 4 | 3FE000-3FEFFF | | | 2 | 4 | 3FD000-3FDFFF | | • | 3 | 4 | 3FC000-3FCFFF | | | 4 | 4 | 3FB000-3FBFFF | | , Yu | 5 | 4 | 3FA000-3FAFFF | | r Ba | 6 | 4 | 3F9000-3F9FFF | | etel | 7 | 4 | 3F8000-3F8FFF | | Parameter Bank | 8 | 32 | 3F0000-3F7FFF | | Pa | 9 | 32 | 3E8000-3EFFFF | | • | 10 | 32 | 3E0000-3E7FFF | | • | 11 | 32 | 3D8000-3DFFFF | | • | 12 | 32 | 3D0000-3D7FFF | | | 13 | 32 | 3C8000-3CFFFF | | , | 14 | 32 | 3C0000-3C7FFF | | | 15 | 32 | 3B8000-3BFFFF | | | 16 | 32 | 3B0000-3B7FFF | | • | 17 | 32 | 3A8000-3AFFFF | | 4<br>1 | 18 | 32 | 3A0000-3A7FFF | | Bank 1 | 19 | 32 | 398000-39FFFF | | | 20 | 32 | 390000-397FFF | | • | 21 | 32 | 388000-38FFFF | | , | 22 | 32 | 380000-387FFF | | | 23 | 32 | 378000-37FFFF | | • | 24 | 32 | 370000-377FFF | | , | 25 | 32 | 368000-36FFFF | | Bank 2 | 26 | 32 | 360000-367FFF | | Ban | 27 | 32 | 358000-35FFFF | | | 28 | 32 | 350000-357FFF | | • | 29 | 32 | 348000-34FFFF | | • | 30 | 32 | 340000-347FFF | | | 31 | 32 | 338000-33FFFF | | , | 32 | 32 | 330000-337FFF | | • | 33 | 32 | 328000-32FFFF | | 연 | 34 | 32 | 320000-327FFF | | Bank 3 | 35 | 32 | 318000-31FFFF | | | 36 | 32 | 310000-317FFF | | , | 37 | 32 | 308000-30FFFF | | , | 38 | 32 | 300000-307FFF | | | | | _ | |--------|----|----|---------------| | | 39 | 32 | 2F8000-2FFFFF | | | 40 | 32 | 2F0000-2F7FFF | | | 41 | 32 | 2E8000-2EFFFF | | Bank 4 | 42 | 32 | 2E0000-2E7FFF | | Bar | 43 | 32 | 2D8000-2DFFFF | | | 44 | 32 | 2D0000-2D7FFF | | | 45 | 32 | 2C8000-2CFFFF | | | 46 | 32 | 2C0000-2C7FFF | | | 47 | 32 | 2B8000-2BFFFF | | | 48 | 32 | 2B0000-2B7FFF | | | 49 | 32 | 2A8000-2AFFFF | | ج<br>5 | 50 | 32 | 2A0000-2A7FFF | | Bank 5 | 51 | 32 | 298000-29FFFF | | | 52 | 32 | 290000-297FFF | | | 53 | 32 | 288000-28FFFF | | | 54 | 32 | 280000-287FFF | | | 55 | 32 | 278000-27FFFF | | | 56 | 32 | 270000-277FFF | | | 57 | 32 | 268000-26FFFF | | Bank 6 | 58 | 32 | 260000-267FFF | | Bar | 59 | 32 | 258000-25FFFF | | | 60 | 32 | 250000-257FFF | | | 61 | 32 | 248000-24FFFF | | | 62 | 32 | 240000-247FFF | | | 63 | 32 | 238000-23FFFF | | | 64 | 32 | 230000-237FFF | | | 65 | 32 | 228000-22FFFF | | Bank 7 | 66 | 32 | 220000-227FFF | | Bar | 67 | 32 | 218000-21FFFF | | | 68 | 32 | 210000-217FFF | | | 69 | 32 | 208000-20FFFF | | | 70 | 32 | 200000-207FFF | | | 71 | 32 | 1F8000-1FFFFF | | | 72 | 32 | 1F0000-1F7FFF | | | 73 | 32 | 1E8000-1EFFFF | | 8 X | 74 | 32 | 1E0000-1E7FFF | | Bank 8 | 75 | 32 | 1D8000-1DFFFF | | | 76 | 32 | 1D0000-1D7FFF | | | 77 | 32 | 1C8000-1CFFFF | | | 78 | 32 | 1C0000-1C7FFF | | | | | | | | 79 | 32 | 1B8000-1BFFFF | |---------|-----|----|---------------| | | 80 | 32 | 1B0000-1B7FFF | | | 81 | 32 | 1A8000-1AFFFF | | 년<br>6 | 82 | 32 | 1A0000-1A7FFF | | Bank 9 | 83 | 32 | 198000-19FFFF | | | 84 | 32 | 190000-197FFF | | | 85 | 32 | 188000-18FFFF | | | 86 | 32 | 180000-187FFF | | | 87 | 32 | 178000-17FFFF | | | 88 | 32 | 170000-177FFF | | | 89 | 32 | 168000-16FFFF | | Bank 10 | 90 | 32 | 160000-167FFF | | 3anl | 91 | 32 | 158000-15FFFF | | " | 92 | 32 | 150000-157FFF | | | 93 | 32 | 148000-14FFFF | | | 94 | 32 | 140000-147FFF | | | 95 | 32 | 138000-13FFFF | | | 96 | 32 | 130000-137FFF | | | 97 | 32 | 128000-12FFFF | | Bank 11 | 98 | 32 | 120000-127FFF | | 3anl | 99 | 32 | 118000-11FFFF | | ш | 100 | 32 | 110000-117FFF | | | 101 | 32 | 108000-10FFFF | | | 102 | 32 | 100000-107FFF | | | 103 | 32 | 0F8000-0FFFFF | | | 104 | 32 | 0F0000-0F7FFF | | | 105 | 32 | 0E8000-0EFFFF | | Bank 12 | 106 | 32 | 0E0000-0E7FFF | | 3anl | 107 | 32 | 0D8000-0DFFFF | | | 108 | 32 | 0D0000-0D7FFF | | | 109 | 32 | 0C8000-0CFFFF | | | 110 | 32 | 0C0000-0C7FFF | | | | | | | | 111 | 32 | 0B8000-0BFFFF | |---------|-----|----|---------------| | | 112 | 32 | 0B0000-0B7FFF | | | 113 | 32 | 0A8000-0AFFFF | | Bank 13 | 114 | 32 | 0A0000-0A7FFF | | San | 115 | 32 | 098000-09FFFF | | ш | 116 | 32 | 090000-097FFF | | | 117 | 32 | 088000-08FFFF | | | 118 | 32 | 080000-087FFF | | | 119 | 32 | 078000-07FFFF | | | 120 | 32 | 070000-077FFF | | | 121 | 32 | 068000-06FFFF | | 3ank 14 | 122 | 32 | 060000-067FFF | | San | 123 | 32 | 058000-05FFFF | | ш | 124 | 32 | 050000-057FFF | | | 125 | 32 | 048000-04FFFF | | | 126 | 32 | 040000-047FFF | | | 127 | 32 | 038000-03FFFF | | | 128 | 32 | 030000-037FFF | | | 129 | 32 | 028000-02FFFF | | k 15 | 130 | 32 | 020000-027FFF | | Bank 15 | 131 | 32 | 018000-01FFFF | | ш | 132 | 32 | 010000-017FFF | | | 133 | 32 | 008000-00FFFF | | | 134 | 32 | 000000-007FFF | | | | | | Note: There are two Bank Regions, Region 1 contains all the banks that are made up of main blocks only, Region 2 contains the banks that are made up of the parameter and main blocks. Table 29. Bottom Boot Block Addresses, M58WR064EB | | # | Size<br>(KWord) | Address Range | |---------|-----|-----------------|---------------| | | 134 | 32 | 3F8000-3FFFFF | | | 133 | 32 | 3F0000-3F7FFF | | | 132 | 32 | 3E8000-3EFFFF | | Bank 15 | 131 | 32 | 3E0000-3E7FFF | | 3an | 130 | 32 | 3D8000-3DFFFF | | | 129 | 32 | 3D0000-3D7FFF | | | 128 | 32 | 3C8000-3CFFFF | | | 127 | 32 | 3C0000-3C7FFF | | | 126 | 32 | 3B8000-3BFFFF | | | 125 | 32 | 3B0000-3B7FFF | | | 124 | 32 | 3A8000-3AFFFF | | 41 > | 123 | 32 | 3A0000-3A7FFF | | Bank 14 | 122 | 32 | 398000-39FFFF | | | 121 | 32 | 390000-397FFF | | | 120 | 32 | 388000-38FFFF | | | 119 | 32 | 380000-387FFF | | | 118 | 32 | 378000-37FFFF | | | 117 | 32 | 370000-377FFF | | | 116 | 32 | 368000-36FFFF | | Bank 13 | 115 | 32 | 360000-367FFF | | sant | 114 | 32 | 358000-35FFFF | | | 113 | 32 | 350000-357FFF | | | 112 | 32 | 348000-34FFFF | | | 111 | 32 | 340000-347FFF | | | 110 | 32 | 338000-33FFFF | | | 109 | 32 | 330000-337FFF | | | 108 | 32 | 328000-32FFFF | | k 12 | 107 | 32 | 320000-327FFF | | Bank 12 | 106 | 32 | 318000-31FFFF | | | 105 | 32 | 310000-317FFF | | | 104 | 32 | 308000-30FFFF | | | 103 | 32 | 300000-307FFF | | | 102 | 32 | 2F8000-2FFFFF | | | 101 | 32 | 2F0000-2F7FFF | | _ | 100 | 32 | 2E8000-2EFFFF | | Bank 11 | 99 | 32 | 2E0000-2E7FFF | | 3an | 98 | 32 | 2D8000-2DFFFF | | " | 97 | 32 | 2D0000-2D7FFF | | | 96 | 32 | 2C8000-2CFFFF | | | 95 | 32 | 2C0000-2C7FFF | | PYEW 94 32 2B8000-2BFFFF 93 32 2B0000-2B7FFF 92 32 2A8000-2AFFFF 91 32 2A0000-2A7FFF 89 32 298000-29FFF 88 32 288000-28FFF 87 32 280000-27FFF 86 32 278000-27FFF 85 32 270000-27FFF 84 32 268000-26FFF 83 32 268000-25FFF 84 32 258000-25FFF 80 32 248000-24FFF 79 32 248000-23FFF 79 32 248000-23FFF 70 32 228000-23FFF 71 32 230000-23FFF 72 32 220000-22FFFF 73 32 210000-21FFFF 74 32 218000-21FFFF 73 32 210000-20FFFF 71 32 208000-20FFFF 71 32 | | | | | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|----|----|---------------| | 92 32 2A8000-2AFFFF 91 32 2A0000-2A7FFF 90 32 298000-29FFF 89 32 290000-297FFF 88 32 288000-28FFF 87 32 280000-27FFF 86 32 278000-27FFF 85 32 270000-27FFF 84 32 268000-26FFF 83 32 268000-25FFF 81 32 258000-25FFF 80 32 248000-24FFF 79 32 240000-25FFF 80 32 248000-25FFF 79 32 240000-23FFF 70 32 238000-23FFF 77 32 238000-22FFF 75 32 228000-22FFF 74 32 218000-21FFF 73 32 210000-27FF 71 32 208000-20FFF 71 32 1F8000-1FFFF 69 32 1F0000-1FFFF < | | 94 | 32 | 2B8000-2BFFFF | | 91 32 2A0000-2A7FFF 89 32 298000-29FFFF 89 32 280000-28FFFF 87 32 280000-28FFFF 86 32 278000-27FFFF 85 32 270000-27FFFF 84 32 268000-26FFFF 83 32 260000-26FFFF 80 32 258000-25FFFF 80 32 248000-24FFFF 79 32 240000-24FFFF 79 32 230000-23FFFF 76 32 228000-22FFFF 76 32 228000-22FFFF 76 32 228000-22FFFF 73 32 218000-21FFFF 73 32 218000-21FFFF 73 32 218000-21FFFF 70 32 1F8000-1FFFF 69 32 1F0000-1FFFF 66 32 1D000-1DFFF 67 32 1E0000-1EFFF 63 32 1C0000-1 | | 93 | 32 | 2B0000-2B7FFF | | Second | | 92 | 32 | 2A8000-2AFFFF | | Second | k 10 | 91 | 32 | 2A0000-2A7FFF | | Section Sect | 3an | 90 | 32 | 298000-29FFFF | | ST 32 280000-287FFF ST ST ST ST ST ST ST | | 89 | 32 | 290000-297FFF | | Second S | | 88 | 32 | 288000-28FFFF | | SE SE SE SE SE SE SE SE | | 87 | 32 | 280000-287FFF | | SA 32 268000-26FFFF 83 32 258000-25FFFF 84 32 258000-25FFFF 85 32 258000-25FFFF 85 32 248000-24FFFF 79 32 240000-247FFF 77 32 238000-23FFFF 77 32 238000-23FFFF 76 32 228000-22FFFF 75 32 220000-22FFFF 75 32 220000-22FFFF 74 32 218000-21FFFF 72 32 208000-20FFFF 71 32 200000-20FFFF 71 32 200000-20FFFF 70 32 1F8000-1FFFFF 69 32 1F0000-1FFFFF 68 32 1E8000-1EFFFF 66 32 1D8000-1DFFFF 66 32 1D8000-1DFFFF 66 32 1D8000-1DFFFF 66 32 1D8000-1DFFFF 66 32 1D8000-1DFFFF 67 32 1B8000-1BFFFF 68 32 1B8000-1BFFFF 69 32 1A8000-1BFFFF 60 32 1A8000-1AFFFF 60 32 1A8000-1AFFFF 60 32 1A8000-1AFFFF 60 32 1A8000-1BFFFF 1A8000 | | 86 | 32 | 278000-27FFFF | | STATE STAT | | 85 | 32 | 270000-277FFF | | 81 32 250000-257FFF 80 32 248000-24FFFF 79 32 240000-247FFF 78 32 238000-23FFFF 77 32 230000-237FFF 76 32 228000-22FFFF 75 32 220000-227FFF 74 32 218000-21FFFF 73 32 210000-217FFF 74 32 208000-20FFFF 75 32 200000-207FFF 76 32 1E8000-1FFFFF 69 32 1F0000-1FFFFF 68 32 1E8000-1EFFFF 66 32 1D8000-1DFFFF 66 32 1D8000-1DFFFF 67 32 1C8000-1CFFFF 63 32 1C8000-1CFFFF 64 32 1C8000-1CFFFF 65 32 1B8000-1BFFFF 60 32 1B8000-1BFFFF 59 32 1A8000-1AFFFF 59 32 1A8000-1AFFFF 57 32 199000-197FFF 57 32 190000-197FFF 58 32 198000-197FFF | | 84 | 32 | 268000-26FFFF | | 81 32 250000-257FFF 80 32 248000-24FFFF 79 32 240000-247FFF 78 32 238000-23FFFF 77 32 230000-237FFF 76 32 228000-22FFFF 75 32 220000-227FFF 74 32 218000-21FFFF 73 32 210000-217FFF 74 32 208000-20FFFF 75 32 200000-207FFF 76 32 1E8000-1FFFFF 69 32 1F0000-1FFFFF 68 32 1E8000-1EFFFF 66 32 1D8000-1DFFFF 66 32 1D8000-1DFFFF 67 32 1C8000-1CFFFF 63 32 1C8000-1CFFFF 64 32 1C8000-1CFFFF 65 32 1B8000-1BFFFF 60 32 1B8000-1BFFFF 59 32 1A8000-1AFFFF 59 32 1A8000-1AFFFF 57 32 199000-197FFF 57 32 190000-197FFF 58 32 198000-197FFF | 8 y | 83 | 32 | 260000-267FFF | | 81 32 250000-257FFF 80 32 248000-24FFFF 79 32 240000-247FFF 78 32 238000-23FFFF 77 32 230000-237FFF 76 32 228000-22FFFF 75 32 220000-227FFF 74 32 218000-21FFFF 73 32 210000-217FFF 74 32 208000-20FFFF 75 32 200000-207FFF 76 32 1E8000-1FFFFF 69 32 1F0000-1FFFFF 68 32 1E8000-1EFFFF 66 32 1D8000-1DFFFF 66 32 1D8000-1DFFFF 67 32 1C8000-1CFFFF 63 32 1C8000-1CFFFF 64 32 1C8000-1CFFFF 65 32 1B8000-1BFFFF 60 32 1B8000-1BFFFF 59 32 1A8000-1AFFFF 59 32 1A8000-1AFFFF 57 32 199000-197FFF 57 32 190000-197FFF 58 32 198000-197FFF | Ban | 82 | 32 | 258000-25FFFF | | 79 32 240000-247FFF 78 32 238000-23FFFF 77 32 230000-237FFF 76 32 228000-22FFFF 75 32 220000-227FFF 74 32 218000-217FFF 73 32 208000-20FFFF 71 32 200000-20FFFF 71 32 200000-20FFFF 69 32 1F8000-1FFFFF 68 32 1E8000-1EFFFF 66 32 1D8000-1DFFFF 67 32 1E8000-1DFFFF 64 32 1C8000-1CFFFF 63 32 1C0000-1C7FFF 64 32 1C8000-1CFFFF 65 32 1B8000-1BFFFF 60 32 1B8000-1BFFFF 57 32 198000-19FFFF 58 32 198000-19FFFF 57 32 190000-19FFFF 57 32 190000-19FFFF 58 32 198000-18FFFF | | 81 | 32 | 250000-257FFF | | Teach Teac | | 80 | 32 | 248000-24FFFF | | Age of Street 77 32 230000-237FFF 76 32 228000-22FFFF 75 32 220000-227FFF 74 32 218000-21FFFF 73 32 210000-217FFF 71 32 208000-207FFF 71 32 1F8000-1FFFF 69 32 1F0000-1F7FF 68 32 1E8000-1EFFF 66 32 1D8000-1DFFF 64 32 1C8000-1CFFF 63 32 1C8000-1CFFF 63 32 1B8000-1BFFF 61 32 1B8000-1BFFF 60 32 1A8000-1AFFF 59 32 1A0000-1AFFF 58 32 198000-19FFF 57 32 190000-19FFF 56 32 188000-18FFFF | | 79 | 32 | 240000-247FFF | | YER 76 32 228000-22FFFF 75 32 220000-227FFF 74 32 218000-21FFFF 73 32 210000-217FFF 72 32 208000-20FFF 71 32 200000-207FFF 70 32 1F8000-1FFFF 69 32 1F0000-1FFFF 68 32 1E8000-1EFFF 66 32 1D8000-1DFFF 65 32 1C8000-1CFFF 63 32 1C8000-1CFFF 63 32 1B8000-1BFFF 60 32 1B8000-1BFFF 60 32 1A8000-1AFFF 59 32 1A0000-1AFFF 58 32 198000-19FFF 56 32 188000-18FFFF | | 78 | 32 | 238000-23FFFF | | WERR 75 32 220000-227FFF 74 32 218000-21FFFF 73 32 210000-207FFF 71 32 208000-207FFF 70 32 1F8000-1FFFF 69 32 1F0000-1F7FF 68 32 1E8000-1EFFF 66 32 1D8000-1DFFF 65 32 1D0000-1D7FFF 64 32 1C8000-1CFFFF 63 32 1C8000-1CFFFF 63 32 1B8000-1BFFFF 61 32 1B8000-1BFFFF 60 32 1A8000-1AFFFF 59 32 1A0000-1A7FFF 58 32 198000-19FFFF 57 32 190000-197FFF 56 32 188000-18FFFF | | 77 | 32 | 230000-237FFF | | T3 32 210000-217FFF T2 32 208000-20FFFF T3 32 200000-207FFF T4 32 200000-207FFF T5 T5 T5 T5 T5 T5 T5 | | 76 | 32 | 228000-22FFFF | | T3 32 210000-217FFF T2 32 208000-20FFFF T3 32 200000-207FFF T4 32 200000-207FFF T5 T5 T5 T5 T5 T5 T5 | · 동 | 75 | 32 | 220000-227FFF | | 73 32 210000-217FFF 72 32 208000-20FFFF 71 32 200000-207FFF 70 32 1F8000-1FFFFF 69 32 1F0000-1F7FFF 68 32 1E8000-1EFFFF 66 32 1D8000-1DFFFF 65 32 1D0000-1D7FFF 64 32 1C8000-1C7FFF 63 32 1C0000-1C7FFF 64 32 1B8000-1BFFFF 60 32 1B8000-1BFFFF 59 32 1A8000-1A7FFF 58 32 198000-19FFFF 57 32 190000-197FFF 56 32 188000-18FFFF | Ban | 74 | 32 | 218000-21FFFF | | 71 32 200000-207FFF 70 32 1F8000-1FFFFF 69 32 1F0000-1E7FFF 68 32 1E8000-1EFFFF 66 32 1D8000-1D7FFF 65 32 1D0000-1D7FFF 64 32 1C8000-1CFFFF 63 32 1C0000-1C7FFF 64 32 1B8000-1BFFFF 60 32 1B8000-1BFFFF 59 32 1A0000-1A7FFF 58 32 198000-19FFFF 57 32 190000-197FFF 56 32 188000-18FFFF | | 73 | 32 | 210000-217FFF | | 70 32 1F8000-1FFFF 69 32 1F0000-1F7FFF 68 32 1E8000-1E7FFF 66 32 1D8000-1DFFFF 65 32 1D0000-1D7FFF 64 32 1C8000-1CFFFF 63 32 1C0000-1C7FFF 63 32 1B8000-1BFFFF 61 32 1B8000-1BFFFF 60 32 1A8000-1AFFFF 59 32 1A0000-1A7FFF 59 32 190000-19FFFF 57 32 190000-19FFFF 56 32 188000-18FFFF | | 72 | 32 | 208000-20FFFF | | Second | | 71 | 32 | 200000-207FFF | | Column C | | 70 | 32 | 1F8000-1FFFFF | | STATE | | 69 | 32 | 1F0000-1F7FFF | | 65 32 1D0000-1D7FFF 64 32 1C8000-1CFFFF 63 32 1C0000-1C7FFF 62 32 1B8000-1BFFFF 61 32 1B0000-1AFFFF 60 32 1A8000-1AFFFF 59 32 1A0000-1A7FFF 58 32 198000-19FFFF 57 32 190000-197FFF 56 32 188000-18FFFF | | 68 | 32 | 1E8000-1EFFFF | | 65 32 1D0000-1D7FFF 64 32 1C8000-1CFFFF 63 32 1C0000-1C7FFF 62 32 1B8000-1BFFFF 61 32 1B0000-1AFFFF 60 32 1A8000-1AFFFF 59 32 1A0000-1A7FFF 58 32 198000-19FFFF 57 32 190000-197FFF 56 32 188000-18FFFF | 7 X | 67 | 32 | 1E0000-1E7FFF | | 65 32 1D0000-1D7FFF 64 32 1C8000-1CFFFF 63 32 1C0000-1C7FFF 62 32 1B8000-1BFFFF 61 32 1B0000-1AFFFF 60 32 1A8000-1AFFFF 59 32 1A0000-1A7FFF 58 32 198000-19FFFF 57 32 190000-197FFF 56 32 188000-18FFFF | Ban | 66 | 32 | 1D8000-1DFFFF | | 63 32 1C0000-1C7FFF 62 32 1B8000-1BFFFF 61 32 1B0000-1AFFFF 60 32 1A8000-1AFFFF 59 32 1A0000-1A7FFF 58 32 198000-19FFFF 57 32 190000-197FFF 56 32 188000-18FFFF | | 65 | 32 | 1D0000-1D7FFF | | 62 32 1B8000-1BFFFF 61 32 1B0000-1B7FFF 60 32 1A8000-1AFFFF 59 32 1A0000-1A7FFF 58 32 198000-19FFF 57 32 190000-197FFF 56 32 188000-18FFFF | | 64 | 32 | 1C8000-1CFFFF | | 61 32 1B0000-1B7FFF<br>60 32 1A8000-1AFFFF<br>59 32 1A0000-1A7FFF<br>58 32 198000-19FFFF<br>57 32 190000-197FFF<br>56 32 188000-18FFFF | | 63 | 32 | 1C0000-1C7FFF | | 60 32 1A8000-1AFFFF 59 32 1A0000-1A7FFF 58 32 198000-19FFFF 57 32 190000-197FFF 56 32 188000-18FFFF | | 62 | 32 | 1B8000-1BFFFF | | 59 32 1A0000-1A7FFF 58 32 198000-19FFF 57 32 190000-197FFF 56 32 188000-18FFFF | | 61 | 32 | 1B0000-1B7FFF | | 57 32 190000-197FFF 56 32 188000-18FFFF | | 60 | 32 | 1A8000-1AFFFF | | 57 32 190000-197FFF 56 32 188000-18FFFF | ъ<br>6 | 59 | 32 | 1A0000-1A7FFF | | 57 32 190000-197FFF 56 32 188000-18FFFF | Ban | 58 | 32 | 198000-19FFFF | | | - | 57 | 32 | 190000-197FFF | | 55 32 180000-187FFF | | 56 | 32 | 188000-18FFFF | | | | 55 | 32 | 180000-187FFF | | | 54 | 32 | 178000-17FFFF | |--------|----|----|---------------| | | 53 | 32 | 170000-177FFF | | | 52 | 32 | 168000-16FFFF | | 夫<br>5 | 51 | 32 | 160000-167FFF | | Bank 5 | 50 | 32 | 158000-15FFFF | | | 49 | 32 | 150000-157FFF | | | 48 | 32 | 148000-14FFFF | | | 47 | 32 | 140000-147FFF | | | 46 | 32 | 138000-13FFFF | | | 45 | 32 | 130000-137FFF | | | 44 | 32 | 128000-12FFFF | | ㅊ<br>4 | 43 | 32 | 120000-127FFF | | Bank 4 | 42 | 32 | 118000-11FFFF | | | 41 | 32 | 110000-117FFF | | | 40 | 32 | 108000-10FFFF | | | 39 | 32 | 100000-107FFF | | | 38 | 32 | 0F8000-0FFFFF | | | 37 | 32 | 0F0000-0F7FFF | | | 36 | 32 | 0E8000-0EFFFF | | Bank 3 | 35 | 32 | 0E0000-0E7FFF | | Ban | 34 | 32 | 0D8000-0DFFFF | | | 33 | 32 | 0D0000-0D7FFF | | | 32 | 32 | 0C8000-0CFFFF | | | 31 | 32 | 0C0000-0C7FFF | | | 30 | 32 | 0B8000-0BFFFF | | | 29 | 32 | 0B0000-0B7FFF | | | 28 | 32 | 0A8000-0AFFFF | | Bank 2 | 27 | 32 | 0A0000-0A7FFF | | Ban | 26 | 32 | 098000-09FFFF | | | 25 | 32 | 090000-097FFF | | | 24 | 32 | 088000-08FFFF | | | 23 | 32 | 080000-087FFF | | | | | | | | 22 | 32 | 078000-07FFFF | |----------------|----|----|---------------| | • | 21 | 32 | 070000-077FFF | | | 20 | 32 | 068000-06FFFF | | 天<br>_ | 19 | 32 | 060000-067FFF | | Bank 1 | 18 | 32 | 058000-05FFFF | | | 17 | 32 | 050000-057FFF | | | 16 | 32 | 048000-04FFFF | | | 15 | 32 | 040000-047FFF | | | 14 | 32 | 038000-03FFFF | | | 13 | 32 | 030000-037FFF | | | 12 | 32 | 028000-02FFFF | | | 11 | 32 | 020000-027FFF | | | 10 | 32 | 018000-01FFFF | | Ä | 9 | 32 | 010000-017FFF | | Ba | 8 | 32 | 008000-00FFFF | | Parameter Bank | 7 | 4 | 007000-007FFF | | ram | 6 | 4 | 006000-006FFF | | Pa | 5 | 4 | 005000-005FFF | | | 4 | 4 | 004000-004FFF | | | 3 | 4 | 003000-003FFF | | | 2 | 4 | 002000-002FFF | | | 1 | 4 | 001000-001FFF | | | 0 | 4 | 000000-000FFF | Note: There are two Bank Regions, Region 1 contains all the banks that are made up of main blocks only, Region 2 contains the banks that are made up of the parameter and main blocks. #### APPENDIX B. COMMON FLASH INTERFACE The Common Flash Interface is a JEDEC approved, standardized data structure that can be read from the Flash memory device. It allows a system software to query the device to determine various electrical and timing parameters, density information and functions supported by the memory. The system can interface easily with the device, enabling the software to upgrade itself when necessary. When the Read CFI Query Command is issued the device enters CFI Query mode and the data structure is read from the memory. Tables 30, 31, 32, 33, 34, 36 and 1 show the addresses used to retrieve the data. The Query data is always presented on the lowest order data outputs (DQ0-DQ7), the other outputs (DQ8-DQ15) are set to 0. The CFI data structure also contains a security area where a 64 bit unique security number is written (see Table 1, Security Code area). This area can be accessed only in Read mode by the final user. It is impossible to change the security number after it has been written by ST. Issue a Read Array command to return to Read mode. **Table 30. Query Structure Overview** | Offset | Sub-section Name | Description | |--------|---------------------------------------------------|-------------------------------------------------------------------------------| | 00h | Reserved | Reserved for algorithm-specific information | | 10h | CFI Query Identification String | Command set ID and algorithm data offset | | 1Bh | System Interface Information | Device timing & voltage information | | 27h | Device Geometry Definition | Flash device layout | | Р | Primary Algorithm-specific Extended Query table | Additional information specific to the Primary Algorithm (optional) | | А | Alternate Algorithm-specific Extended Query table | Additional information specific to the Alternate Algorithm (optional) | | 80h | Security Code Area | Lock Protection Register<br>Unique device Number and<br>User Programmable OTP | Note: The Flash memory display the CFI data structure when CFI Query command is issued. In this table are listed the main sub-sections detailed in Tables 31, 32, 33, 34, 36 and 1. Query data is always presented on the lowest order data outputs. Table 31. CFI Query Identification String | Offset | Sub-section Name | Description | Value | |---------|--------------------|-------------------------------------------------------------------|---------------| | 00h | 0020h | Manufacturer Code | ST | | 01h | 8810h<br>8811h | Device Code | Top<br>Bottom | | 02h | reserved | Reserved | | | 03h | reserved | Reserved | | | 04h-0Fh | reserved | Reserved | | | 10h | 0051h | | "Q" | | 11h | 0052h | Query Unique ASCII String "QRY" | "R" | | 12h | 0059h | | "Y" | | 13h | 0003h | Primary Algorithm Command Set and Control Interface ID code 16 | | | 14h | 0000h | bit ID code defining a specific algorithm | | | 15h | offset = P = 0039h | Address for Primary Algorithm extended Query table (see Table 33) | p = 39h | | 16h | 0000h | Address for Filmary Algorithm extended Query table (see Table 33) | p = 3911 | | 17h | 0000h | Alternate Vendor Command Set and Control Interface ID Code | NA | | 18h | 0000h | second vendor - specified algorithm supported | INA | | 19h | value = A = 0000h | Address for Alternate Algorithm extended Query table | NA | | 1Ah | 0000h | Address for Alternate Algorithm extended Query table | INA | **Table 32. CFI Query System Interface Information** | Offset | Data | Description | Value | |--------|-------|------------------------------------------------------------------------------------------------------------------------------------------|-------| | 1Bh | 0017h | V <sub>DD</sub> Logic Supply Minimum Program/Erase or Write voltage bit 7 to 4 BCD value in volts bit 3 to 0 BCD value in 100 millivolts | 1.7V | | 1Ch | 0022h | V <sub>DD</sub> Logic Supply Maximum Program/Erase or Write voltage bit 7 to 4 BCD value in volts bit 3 to 0 BCD value in 100 millivolts | 2.2V | | 1Dh | 0017h | V <sub>PP</sub> [Programming] Supply Minimum Program/Erase voltage bit 7 to 4 HEX value in volts bit 3 to 0 BCD value in 100 millivolts | 1.7V | | 1Eh | 00C0h | V <sub>PP</sub> [Programming] Supply Maximum Program/Erase voltage bit 7 to 4 HEX value in volts bit 3 to 0 BCD value in 100 millivolts | 12V | | 1Fh | 0004h | Typical time-out per single byte/word program = 2 <sup>n</sup> µs | 16µs | | 20h | 0003h | Typical time-out for quadruple word program = 2 <sup>n</sup> µs | 8µs | | 21h | 000Ah | Typical time-out per individual block erase = 2 <sup>n</sup> ms | 1s | | 22h | 0000h | Typical time-out for full chip erase = 2 <sup>n</sup> ms | NA | | 23h | 0003h | Maximum time-out for word program = 2 <sup>n</sup> times typical | 128µs | | 24h | 0004h | Maximum time-out for quadruple word = 2 <sup>n</sup> times typical | 128µs | | 25h | 0002h | Maximum time-out per individual block erase = 2 <sup>n</sup> times typical | 4s | | 26h | 0000h | Maximum time-out for chip erase = 2 <sup>n</sup> times typical | NA | # **Table 33. Device Geometry Definition** | _ | set Word<br>Mode | Data | Description | Value | |------------|------------------|----------------|------------------------------------------------------------------------------------------------------------------|---------------| | | 27h | 0017h | Device Size = 2 <sup>n</sup> in number of bytes | 8 MByte | | | 28h<br>29h | 0001h<br>0000h | Flash Device Interface Code description | x16<br>Async. | | | 2Ah<br>2Bh | 0003h<br>0000h | Maximum number of bytes in multi-byte program or page = 2 <sup>n</sup> | 8 Byte | | | 2Ch | 0002h | Number of identical sized erase block regions within the device bit 7 to $0 = x =$ number of Erase Block Regions | 2 | | | 2Dh<br>2Eh | 007Eh<br>0000h | Region 1 Information Number of identical-size erase blocks = 007Eh+1 | 127 | | 4ET | 2Fh<br>30h | 0000h<br>0001h | Region 1 Information Block size in Region 1 = 0100h * 256 byte | 64 KByte | | M58WR064ET | 31h<br>32h | 0007h<br>0000h | Region 2 Information Number of identical-size erase blocks = 0007h+1 | 8 | | M58 | 33h<br>34h | 0020h<br>0000h | Region 2 Information Block size in Region 2 = 0020h * 256 byte | 8 KByte | | | 35h<br>38h | Reserved | Reserved for future erase block region information | NA | | Offset Word<br>Mode | | Data | Description | Value | |---------------------|------------|----------------|---------------------------------------------------------------------|----------| | | 2Dh<br>2Eh | 0007h<br>0000h | Region 1 Information Number of identical-size erase block = 0007h+1 | 8 | | tEB | 2Fh<br>30h | 0020h<br>0000h | Region 1 Information Block size in Region 1 = 0020h * 256 byte | 8 KByte | | M58WR064EB | 31h<br>32h | 007Eh<br>0000h | Region 2 Information Number of identical-size erase block = 007Eh+1 | 127 | | M58 | 33h<br>34h | 0000h<br>0001h | Region 2 Information Block size in Region 2 = 0100h * 256 byte | 64 KByte | | • | 35h<br>38h | Reserved | Reserved for future erase block region information | NA | # Table 34. Primary Algorithm-Specific Extended Query Table | Offset | Data | Description | Value | |------------------------------|----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------| | (P)h = 39h | 0050h | | "P" | | | 0052h | Primary Algorithm extended Query table unique ASCII string "PRI" | "R" | | | 0049h | | "I" | | (P+3)h = 3Ch | 0031h | Major version number, ASCII | "1" | | (P+4)h = 3Dh | 0030h | Minor version number, ASCII | "0" | | (P+5)h = 3Eh | 00E6h<br>0003h | Extended Query table contents for Primary Algorithm. Address (P+5)h contains less significant byte. | | | (P+7)h = 40h | 0000h | bit 0 Chip Erase supported (1 = Yes, 0 = No) bit 1 Erase Suspend supported (1 = Yes, 0 = No) | No<br>Yes | | (P+8)h = 41h | 0000h | bit 1 bit 2 Program Suspend supported Dit 3 Legacy Lock/Unlock supported Dit 4 Queued Erase supported Dit 5 Instant individual block locking supported Dit 6 Protection bits supported Dit 7 Page mode read supported Dit 8 Synchronous read supported Dit 9 Dit 1 = Yes, 0 = No) Dit 9 Dit 9 Dit 9 Dit 1 = Yes, 0 = No) Dit 9 | Yes<br>No<br>No<br>Yes<br>Yes<br>Yes<br>Yes | | (P+9)h = 42h | 0001h | Supported Functions after Suspend Read Array, Read Status Register and CFI Query bit 0 Program supported after Erase Suspend (1 = Yes, 0 = No) bit 7 to 1 Reserved; undefined bits are '0' | Yes | | (P+A)h = 43h<br>(P+B)h = 44h | 0003h<br>0000h | Block Protect Status Defines which bits in the Block Status Register section of the Query are implemented. | | | | | bit 0 Block protect Status Register Lock/Unlock bit active (1 = Yes, 0 = No) bit 1 Block Lock Status Register Lock-Down bit active (1 = Yes, 0 = No) bit 15 to 2 Reserved for future use; undefined bits are '0' | Yes<br>Yes | | Offset | Data | Description | Value | |--------------|-------|----------------------------------------------------------------------------------------------------------------------------------------------|-------| | (P+C)h = 45h | 0018h | V <sub>DD</sub> Logic Supply Optimum Program/Erase voltage (highest performance) bit 7 to 4HEX value in volts bit 3 to 0BCD value in 100 mV | 1.8V | | (P+D)h = 46h | 00C0h | V <sub>PP</sub> Supply Optimum Program/Erase voltage bit 7 to 4HEX value in volts bit 3 to 0BCD value in 100 mV | 12V | ## **Table 35. Protection Register Information** | Offset | Data | Description | Value | |------------------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------| | (P+E)h = 47h | 0001h | Number of protection register fields in JEDEC ID space. 0000h indicates that 256 fields are available. | 1 | | (P+F)h = 48h | 0080h | Protection Field 1: Protection Description | 0080h | | (P+10)h = 49h | 0000h | Bits 0-7 Lower byte of protection register address Bits 8-15 Upper byte of protection register address Bits 16-23 2 <sup>n</sup> bytes in factory pre-programmed region Bits 24-31 2 <sup>n</sup> bytes in user programmable region | 008011 | | (P+11)h =<br>4Ah | 0003h | | 8 Bytes | | (P+12)h= 4Bh | 0004h | | 16 Bytes | ## **Table 36. Burst Read Information** | Offset | Data | Description | Value | |---------------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------| | (P+13)h = 4Ch | 0003h | Page-mode read capability bits 0-7 'n' such that 2 <sup>n</sup> HEX value represents the number of read- page bytes. See offset 28h for device word width to determine page-mode data output width. | 8 Bytes | | (P+14)h = 4Dh | 0003h | Number of synchronous mode read configuration fields that follow. | 3 | | (P+15)h = 4Eh | 0001h | Synchronous mode read capability configuration 1 bit 3-7 Reserved bit 0-2 'n' such that 2 <sup>n+1</sup> HEX value represents the maximum number of continuous synchronous reads when the device is configured for its maximum word width. A value of 07h indicates that the device is capable of continuous linear bursts that will output data until the internal burst counter reaches the end of the device's burstable address space. This field's 3-bit value can be written directly to the read configuration register bit 0-2 if the device is configured for its maximum word width. See offset 28h for word width to determine the burst data output width. | 4 | | (P+16)h = 4Fh | 0002h | Synchronous mode read capability configuration 2 | 8 | | (P+17)h = 50h | 0007h | Synchronous mode read capability configuration 3 | Cont. | ## Table 37. Bank and Erase Block Region Information | M58WR064E | T (top) | M58WR064EB (bottom) | | Description | | | | |--------------|---------|---------------------|--|------------------------------------------|--|--|--| | Offset | Data | Offset Data | | Description | | | | | (P+18)h =51h | 02h | (P+18)h =51h 02h | | Number of Bank Regions within the device | | | | Note: 1. The variable P is a pointer which is defined at CFI offset 15h. <sup>2.</sup> Bank Regions. There are two Bank Regions, 1 contains all the banks that are made up of main blocks only, 2 contains the banks that are made up of the parameter and main blocks. Table 38. Bank and Erase Block Region 1 Information | M58WR064E | T (top) | M58WR064EB | (bottom) | Description. | | | | | |--------------|---------|--------------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | Offset | Data | Offset | Data | Description | | | | | | (P+19)h =52h | 0Fh | (P+19)h =52h | 01h | Number of identical banks within Bank Region 1 | | | | | | (P+1A)h =53h | 00h | (P+1A)h =53h | 00h | | | | | | | (P+1B)h =54h | 11h | (P+1B)h =54h | 11h | Number of program or erase operations allowed in region 1:<br>Bits 0-3: Number of simultaneous program operations<br>Bits 4-7: Number of simultaneous erase operations | | | | | | (P+1C)h =55h | 00h | (P+1C)h =55h | 00h | Number of program or erase operations allowed in other banks while a bank in same region is programming Bits 0-3: Number of simultaneous program operations Bits 4-7: Number of simultaneous erase operations | | | | | | (P+1D)h =56h | 00h | (P+1D)h =56h | 00h | Number of program or erase operations allowed in other banks while a bank in this region is erasing Bits 0-3: Number of simultaneous program operations Bits 4-7: Number of simultaneous erase operations | | | | | | (P+1E)h =57h | 01h | (P+1E)h =57h | 02h | Types of erase block regions in region 1 n = number of erase block regions with contiguous same-size erase blocks. Symmetrically blocked banks have one blocking region. (2) | | | | | | (P+1F)h =58h | 07h | (P+1F)h =58h | 07h | | | | | | | (P+20)h =59h | 00h | (P+20)h =59h | 00h | Bank Region 1 Erase Block Type 1 Information | | | | | | (P+21)h =5Ah | 00h | (P+21)h =5Ah | 20h | Bits 0-15: n+1 = number of identical-sized erase blocks Bits 16-31: n×256 = number of bytes in erase block region | | | | | | (P+22)h =5Bh | 01h | (P+22)h =5Bh | 00h | | | | | | | (P+23)h =5Ch | 64h | (P+23)h =5Ch | 64h | Bank Region 1 (Erase Block Type 1) | | | | | | (P+24)h =5Dh | 00h | (P+24)h =5Dh | 00h | Minimum block erase cycles × 1000 | | | | | | (P+25)h =5Eh | 01h | (P+25)h =5Eh | 01h | Bank Region 1 (Erase Block Type 1): Blts per cell, internal ECC Bits 0-3: bits per cell in erase region Bit 4: reserved for "internal ECC used" Blts 5-7: reserved 5Eh 01 5Eh 01 | | | | | | (P+26)h =5Fh | 03h | (P+26)h =5Fh | 03h | Bank Region 1 (Erase Block Type 1): Page mode and synchronous mode capabilities Bit 0: Page-mode reads permitted Bit 1: Synchronous reads permitted Bit 2: Synchronous writes permitted Bits 3-7: reserved | | | | | | | | (P+27)h =60h | 06h | | | | | | | | | (P+28)h =61h | 00h | Bank Region 1 Erase Block Type 2 Information Bits 0-15: n+1 = number of identical-sized erase blocks | | | | | | | | (P+29)h =62h | 00h | Bits 16-31: n×256 = number of bytes in erase blocks | | | | | | | | (P+2A)h =63h | 01h | | | | | | | | | (P+2B)h =64h | 64h | Bank Region 1 (Erase Block Type 2) | | | | | | | | (P+2C)h =65h | 00h | Minimum block erase cycles × 1000 | | | | | | | | (P+2D)h =66h | 01h | Bank Regions 1 (Erase Block Type 2): Blts per cell, internal ECC Bits 0-3: bits per cell in erase region Bit 4: reserved for "internal ECC used" Blts 5-7: reserved | | | | | | M58WR064E | T (top) | M58WR064EB | (bottom) | Description | | |-----------|---------|--------------|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | Offset | Data | Offset | Data | Description | | | | | (P+2E)h =67h | 03h | Bank Region 1 (Erase Block Type 2): Page mode and synchronous mode capabilities Bit 0: Page-mode reads permitted Bit 1: Synchronous reads permitted Bit 2: Synchronous writes permitted Bits 3-7: reserved | | Note: 1. The variable P is a pointer which is defined at CFI offset 15h. Table 39. Bank and Erase Block Region 2 Information | M58WR064E | T (top) | M58WR064EB | (bottom) | Description | | | | |--------------|---------|--------------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | Offset | Data | Offset | Data | Description | | | | | (P+27)h =60h | 01h | (P+2F)h =68h | 0Fh | Number of identical banks within bank region 2 | | | | | (P+28)h =61h | 00h | (P+30)h =69h | 00h | Number of identical banks within bank region 2 | | | | | (P+29)h =62h | 11h | (P+31)h =6Ah | 11h | Number of program or erase operations allowed in bank region 2: Bits 0-3: Number of simultaneous program operations Bits 4-7: Number of simultaneous erase operations | | | | | (P+2A)h =63h | 00h | (P+32)h =6Bh | 00h | Number of program or erase operations allowed in other banks while a bank in this region is programming Bits 0-3: Number of simultaneous program operations Bits 4-7: Number of simultaneous erase operations | | | | | (P+2B)h =64h | 00h | (P+33)h =6Ch | 00h | Number of program or erase operations allowed in other banks while a bank in this region is erasing Bits 0-3: Number of simultaneous program operations Bits 4-7: Number of simultaneous erase operations | | | | | (P+2C)h =65h | 02h | (P+34)h =6Dh | 01h | Types of erase block regions in region 2 n = number of erase block regions with contiguous same-size erase blocks. Symmetrically blocked banks have one blocking region. (2) | | | | | (P+2D)h =66h | 06h | (P+35)h =6Eh | 07h | | | | | | (P+2E)h =67h | 00h | (P+36)h =6Fh | 00h | Bank Region 2 Erase Block Type 1 Information Bits 0-15: n+1 = number of identical-sized erase blocks | | | | | (P+2F)h =68h | 00h | (P+37)h =70h | 00h | Bits 16-31: n×256 = number of bytes in erase blocks | | | | | (P+30)h =69h | 01h | (P+38)h =71h | 01h | | | | | | (P+31)h =6Ah | 64h | (P+39)h =72h | 64h | Bank Region 2 (Erase Block Type 1) | | | | | (P+32)h =6Bh | 00h | (P+3A)h =73h | 00h | Minimum block erase cycles x 1000 | | | | | (P+33)h =6Ch | 01h | (P+3B)h =74h | 01h | Bank Region 2 (Erase Block Type 1): Blts per cell, internal ECC Bits 0-3: bits per cell in erase region Bit 4: reserved for "internal ECC used" Blts 5-7: reserved | | | | <sup>2.</sup> Bank Regions. There are two Bank Regions, 1 contains all the banks that are made up of main blocks only, 2 contains the banks that are made up of the parameter and main blocks. | M58WR064E | M58WR064ET (top) | | (bottom) | Description | | | | | |--------------|------------------|--------------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | Offset | Data | Offset | Data | Description | | | | | | (P+34)h =6Dh | 03h | (P+3C)h =75h | 03h | Bank Region 2 (Erase Block Type 1): Page mode and synchronous mode capabilities (defined in table 10) Bit 0: Page-mode reads permitted Bit 1: Synchronous reads permitted Bit 2: Synchronous writes permitted Bits 3-7: reserved | | | | | | (P+35)h =6Eh | 07h | | | | | | | | | (P+36)h =6Fh | 00h | | | Bank Region 2 Erase Block Type 2 Information Bits 0-15; n+1 = number of identical-sized erase blocks | | | | | | (P+37)h =70h | 20h | | | Bits 0-15: n+1 = number of identical-sized erase blocks Bits 16-31: n×256 = number of bytes in erase block region | | | | | | (P+38)h =71h | 00h | | | | | | | | | (P+39)h =72h | 64h | | | Bank Region 2 (Erase Block Type 2) | | | | | | (P+3A)h =73h | 00h | | | Minimum block erase cycles × 1000 | | | | | | (P+3B)h =74h | 01h | | | Bank Region 2 (Erase Block Type 2): Blts per cell, internal ECC Bits 0-3: bits per cell in erase region Bit 4: reserved for "internal ECC used" Blts 5-7: reserved | | | | | | (P+3C)h =75h | 03h | | | Bank Region 2 (Erase Block Type 2): Page mode and synchronous mode capabilities (defined in table 10) Bit 0: Page-mode reads permitted Bit 1: Synchronous reads permitted Bit 2: Synchronous writes permitted Bits 3-7: reserved | | | | | | (P+3D)h =76h | | (P+3D)h =76h | | Feature Space definitions | | | | | | (P+3E)h =77h | | (P+3E)h =77h | | Reserved | | | | | Note: 1. The variable P is a pointer which is defined at CFI offset 15h. <sup>2.</sup> Bank Regions. There are two Bank Regions, Region 1 contains all the banks that are made up of main blocks only, Region 2 contains the banks that are made up of the parameter and main blocks. ### APPENDIX C. FLOWCHARTS AND PSEUDO CODES Figure 21. Program Flowchart and Pseudo Code - Note: 1. Status check of SR1 (Protected Block), SR3 (VPP Invalid) and SR4 (Program Error) can be made after each program operation or after a sequence. - 2. If an error is found, the Status Register must be cleared before further Program/Erase Controller operations. - 3. Any address within the bank can equally be used. Figure 22. Double Word Program Flowchart and Pseudo code Note: 1. Status check of SR1 (Protected Block), SR3 (V<sub>PP</sub> Invalid) and SR4 (Program Error) can be made after each program operation or after a sequence. - 2. If an error is found, the Status Register must be cleared before further Program/Erase operations. - 3. Address 1 and Address 2 must be consecutive addresses differing only for bit A0. - 4. Any address within the bank can equally be used. Figure 23. Quadruple Word Program Flowchart and Pseudo Code Note: 1. Status check of SR1 (Protected Block), SR3 (V<sub>PP</sub> Invalid) and SR4 (Program Error) can be made after each program operation or after a sequence. - 2. If an error is found, the Status Register must be cleared before further Program/Erase operations. - 3. Address 1 to Address 4 must be consecutive addresses differing only for bits A0 and A1. - 4. Any address within the bank can equally be used. Figure 24. Program Suspend & Resume Flowchart and Pseudo Code 477 Figure 25. Block Erase Flowchart and Pseudo Code Note: 1. If an error is found, the Status Register must be cleared before further Program/Erase operations. 2. Any address within the bank can be used also. Figure 26. Erase Suspend & Resume Flowchart and Pseudo Code Figure 27. Locking Operations Flowchart and Pseudo Code Note: 1. Any address within the bank can equally be used. Figure 28. Protection Register Program Flowchart and Pseudo Code Note: 1. Status check of SR1 (Protected Block), SR3 (V<sub>PP</sub> Invalid) and SR4 (Program Error) can be made after each program operation or after a sequence. - 2. If an error is found, the Status Register must be cleared before further Program/Erase Controller operations. - 3. Any address within the bank can equally be used. Figure 29. Enhanced Factory Program Flowchart Note: 1. Address can remain Starting Address WA1 or be incremented. ### **Enhanced Factory Program Pseudo Code** ``` efp command(addressFlow,dataFlow,n) /* n is the number of data to be programmed */ /* setup phase */ writeToFlash(addressFlow[0],0x30); writeToFlash(addressFlow[0],0xD0); status_register=readFlash(any_address); if (status register.SR7==1){ /*EFP aborted for an error*/ if (status_register.SR4==1) /*program error*/ error_handler(); if (status_register.SR3==1) /*VPP invalid error*/ error_handler(); if (status_register.SR1==1) /*program to protect block error*/ error_handler(); else{ /*Program Phase*/ do{ status_register=readFlash(any_address); /* E or G must be toggled*/ } while (status_register.SR0==1) /*Ready for first data*/ for (i=0; i++; i < n) writeToFlash(addressFlow[i],dataFlow[i]); /* status register polling*/ status_register=readFlash(any_address); /* E or G must be toggled*/ } while (status_register.SR0==1); /* Ready for a new data */ writeToFlash(another_block_address,FFFFh); /* Verify Phase */ for (i=0; i++; i < n) writeToFlash(addressFlow[i],dataFlow[i]); /* status register polling*/ do{ status_register=readFlash(any_address); /* E or G must be toggled*/ } while (status_register.SR0==1); /* Ready for a new data */ writeToFlash(another_block_address,FFFFh); /* exit program phase */ /* Exit Phase */ /* status register polling */ do{ status_register=readFlash(any_address); /* E or G must be toggled */ } while (status_register.SR7==0); if (status_register.SR4==1) /*program failure error*/ error_handler(); if (status_register.SR3==1) /*VPP invalid error*/ error_handler(); if (status_register.SR1==1) /*program to protect block error*/ error_handler(); } } ``` Figure 30. Quadruple Enhanced Factory Program Flowchart so subsequent Words in each Page can be written to any address. AI06178b ### **Quadruple Enhanced Factory Program Pseudo Code** ``` quad_efp_command(addressFlow,dataFlow,n) /* n is the number of pages to be programmed.*/ /* Setup phase */ writeToFlash(addressFlow[0],0x75); for (i=0; i++; i < n){ /*Data Load Phase*/ /*First Data*/ writeToFlash(addressFlow[i],dataFlow[i,0]); /*at the first data of the first page, Quad-EFP may be aborted*/ if (First_Page) { status_register=readFlash(any_address); if (status_register.SR7==1){ /*EFP aborted for an error*/ if (status register.SR4==1) /*program error*/ error_handler(); if (status_register.SR3==1) /*VPP invalid error*/ error_handler(); if (status register.SR1==1) /*program to protect block er- ror*/ error_handler(); } /*2nd data*/ writeToFlash(addressFlow[i],dataFlow[i,1]); /*3rd data*/ writeToFlash(addressFlow[i],dataFlow[i,2]); /*4th data*/ writeToFlash(addressFlow[i],dataFlow[i,3]); /* Program&Verify Phase */ do{ status_register=readFlash(any_address); /* E or G must be toggled*/ }while (status_register.SR0==1) /* Exit Phase */ writeToFlash(another_block_address,FFFFh); /* status register polling */ do{ status_register=readFlash(any_address); /* E or G must be toggled */ } while (status_register.SR7==0); if (status_register.SR1==1) /*program to protected block error*/ error_handler(); if (status_register.SR3==1) /*VPP invalid error*/ error_handler(); if (status_register.SR4==1) /*program failure error*/ error_handler(); ``` #### APPENDIX D. COMMAND INTERFACE STATE TABLES Table 40. Command Interface States - Modify Table, Next State | | | | | | Next CI | State Afte | r Comma | nd Input | | | | | | | | | | | |------------------|--------------------|-------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------|----------------------------------------------------|--------------|-----------------------|-------------------------------------------------------------|---------------------------------------------|----------------------------|---------------------------------------------------------------------------------------------------------|-------------------------------------------------------|--|--|--|--|--|--| | Current | CI State | Array <sup>(2)</sup> setup QWI<br>(3,4) Setu | | Program<br>DWP,<br>QWP<br>Setup<br>(3,4) | Block<br>Erase,<br>Bank<br>Erase<br>Setup<br>(3,4) | EFP<br>Setup | Quad-<br>EFP<br>Setup | Erase Confirm P/E Resume, Block Unlock confirm, EFP Confirm | Program/<br>Erase<br>Suspend | Read<br>Status<br>Register | Clear<br>status<br>Register<br>(5) | Read<br>Electronic<br>signature,<br>Read CFI<br>Query | | | | | | | | Rea | ady | Ready | Program<br>Setup | Program<br>Setup | Erase Setup | EFP Setup | Quad-EFP<br>Setup | | | Ready | | | | | | | | | | Lock/CI | R Setup | | | Ready (L | ock Error) | • | • | Ready | | Ready (l | _ock Error) | | | | | | | | | ОТР | Setup | | | | | | OTP Busy | , | | | | | | | | | | | | OIF | Busy | | | | | | OIF busy | y | | | | | | | | | | | | | Setup | | | | | | Program Bu | ısy | | | | | | | | | | | | Program | Busy | | | | Program Bus | y | | | Program<br>Suspended | | Program Bu | sy | | | | | | | | | Suspend | | Program Suspended Program Busy Program Suspended | | | | | | | | | | | | | | | | | | Setup | | Ready (error) Erase Busy Ready (error) | | | | | | | | | | | | | | | | | Erase | Busy | | | | Erase Busy | | | | Erase<br>Suspended | | Erase Bus | у | | | | | | | | | Suspend | Erase<br>Suspended | Program in<br>Erase<br>Suspend | | Erase Su | spended | | Erase Busy | | Erase S | uspended | | | | | | | | | | Setup | | | | | Program | in Erase Su | spend Busy | | | | | | | | | | | | Program in Erase | Busy | | | Program | in Erase Susp | end Busy | | | Program in<br>Erase<br>Suspend<br>Suspended | Program | in Erase Su | spend Busy | | | | | | | | Suspend | Suspend | | Program in Erase Suspend Suspended Program in Erase Suspend Suspended Program in Erase Suspend Suspended Busy Program in Erase Suspend Suspended Busy | | | | | | | pended | | | | | | | | | | | R Setup<br>Suspend | Erase Suspend (Look Error) Erase Suspend (Look Error) | | | | | | | or) | | | | | | | | | | | | Setup | Ready (error) EFP Busy Ready (error) | | | | | | | | | | | | | | | | | | EFP | Busy | | | | | | EFP Busy | (6) | | | | | | | | | | | | | Verify | | | | | | EFP Verify | (6) | | | | | | | | | | | | Quad | Setup | | | | | C | )uad EFP Bu | ısy <sup>(6)</sup> | | | | | | | | | | | | EFP | Busy | | | | | C | Quad EFP Bu | usy <sup>(6)</sup> | | | | | | | | | | | | Nata 1 C | | | CD C | | - Danistan | FED E | hanaad C | 4- m / D= | | FFD 0 | Interface CR - Configuration Register EEP - Enhanced Factory Program Quad EEP - Quadruple Enhanced Each | | | | | | | | Note: 1. CI = Command Interface, CR = Configuration Register, EFP = Enhanced Factory Program, Quad EFP = Quadruple Enhanced Factory Program, DWP = Double Word Program, QWP = Quadruple Word Program, P/E. C. = Program/Erase Controller. - 2. At Power-Up, all banks are in Read Array mode. A Read Array command issued to a busy bank, results in undetermined data output. - 3. The two cycle command should be issued to the same bank address. - 4. If the P/E.C. is active, both cycles are ignored. - 5. The Clear Status Register command clears the Status Register error bits except when the P/E.C. is busy or suspended. - 6. EFP and Quad EFP are allowed only when Status Register bit SR0 is set to '0'.EFP and Quad EFP are busy if Block Address is first EFP Address. Any other commands are treated as data. Table 41. Command Interface States - Modify Table, Next Output | | | Next Output State After Command Input (6) | | | | | | | | | |------------------------------------------|------------------------------|-------------------------------------------|----------------------------------------------------|--------------|-----------------------|-------------------------------------------------------------|------------------------------|----------------------------|---------------------------------|-------------------------------------------------------| | Current CI State | Read<br>Array <sup>(2)</sup> | Program<br>DWP,<br>QWP<br>Setup<br>(3,4) | Block<br>Erase,<br>Bank<br>Erase<br>Setup<br>(3,4) | EFP<br>Setup | Quad-<br>EFP<br>Setup | Erase Confirm P/E Resume, Block Unlock confirm, EFP Confirm | Program/<br>Erase<br>Suspend | Read<br>Status<br>Register | Clear status<br>Register<br>(5) | Read<br>Electronic<br>signature,<br>Read CFI<br>Query | | Program Setup | | | | l. | l. | l. | ı | l. | I. | | | Erase Setup | | | | | | | | | | | | OTP Setup | | | | | | | | | | | | Program in | | | | | | | | | | | | Erase Suspend | | Otation Deviates | | | | | | | | | | EFP Setup | | Status Register | | | | | | | | | | EFP Busy | | | | | | | | | | | | EFP Verify | | | | | | | | | | | | Quad EFP Setup | | | | | | | | | | | | Quad EFP Busy | | | | | | | | | | | | Lock/CR Setup | | | | | | | | | | | | Lock/CR Setup<br>in Erase<br>Suspend | | | | | Sta | atus Registe | r | | | | | OTP Busy | Array | | Status R | egister | | Output U | nchanged | Status<br>Register | Output<br>Unchanged | Status<br>Register | | Ready | | | | | | | | | | | | Program Busy | | | | | | | | | | | | Erase Busy | | | | | | | | | | | | Program/Erase | Flei | | | | | | | Electronic | | | | Program in<br>Erase Suspend<br>Busy | Array | | Status R | egister | | Output U | nchanged | Status<br>Register | Output<br>Unchanged | Signature/<br>CFI | | Program in<br>Erase Suspend<br>Suspended | | | | | | | | | | | Note: 1. CI = Command Interface, CR = Configuration Register, EFP = Enhanced Factory Program, Quad EFP = Quadruple Enhanced Factory Program, DWP = Double Word Program, QWP = Quadruple Word Program, P/E. C. = Program/Erase Controller. - 3. The two cycle command should be issued to the same bank address. - 4. If the P/E.C. is active, both cycles are ignored. - 5. The Clear Status Register command clears the Status Register error bits except when the P/E.C. is busy or suspended. - 6. The output state shows the type of data that appears at the outputs if the bank address is the same as the command address. A bank can be placed in Read Array, Read Status Register, Read Electronic Signature or Read CFI Query mode, depending on the command issued. Each bank remains in its last output state until a new command is issued. The next state does not depend on the bank's output state. <sup>2.</sup> At Power-Up, all banks are in Read Array mode. A Read Array command issued to a busy bank, results in undetermined data out- Table 42. Command Interface States - Lock Table, Next State | | | Next CI State After Command Input | | | | | | | | | |--------------------------|----------|-----------------------------------------|---------------------------------------------------------------------|--------------|----------------|-----------|-------|---------------------------------|--------------------|--| | Current | CI State | Lock/CR<br>Setup <sup>(4)</sup> | Olf Setup lock-Down Quad FFP Command | | | | | | | | | Rea | dy | Lock/CR<br>Setup OTP Setup Ready | | | | | | | | | | Lock/CR | Setup | Ready (L | Ready (Lock error) Ready Ready (Lock error) | | | | | | | | | ОТР | Setup | | | | OTP Busy | | | | N/A | | | 011 | Busy | | | | OTT Dusy | | | | Ready | | | | Setup | | | | Program Busy | | | | N/A | | | Program | Busy | | | | Program Busy | | | | Ready | | | | Suspend | | | Pro | gram Suspend | ed | | | N/A | | | | Setup | | Ready (error) | | | | | | | | | | Busy | | Erase Busy | | | | | | | | | Erase | Suspend | Lock/CR<br>Setup in<br>Erase<br>Suspend | Erase Suspended | | | | | | | | | | Setup | | • | Program | in Erase Suspe | end Busy | | | N/A | | | Program in Erase Suspend | Busy | | | Program | in Erase Suspe | end Busy | | | Erase<br>Suspended | | | | Suspend | | | Program in E | rase Suspend | Suspended | | | N/A | | | Lock/CR<br>in Erase S | | Erase Susper | Erase Suspend (Lock error) Erase Suspend Erase Suspend (Lock error) | | | | | | N/A | | | | Setup | Ready (error) | | | | | | | N/A | | | EFP | Busy | EFP Busy (2) EFP Verify EFP Busy(2) | | | | | | | N/A | | | · | Verify | EFP Verify (2) Ready EFP Verify(2) | | | | | | | Ready | | | | Setup | | | Qı | ad EFP Busy ( | (2) | • | • | N/A | | | QuadEFP | Busy | | Qı | uad EFP Busy | | | Ready | Quad EFP<br>Busy <sup>(2)</sup> | Ready | | Note: 1. CI = Command Interface, CR = Configuration Register, EFP = Enhanced Factory Program, Quad EFP = Quadruple Enhanced Fac- tory Program, P/E. C. = Program/Erase Controller. 2. EFP and Quad EFP are allowed only when Status Register bit SR0 is set to '0'. EFP and Quad EFP are busy if Block Address is first EFP Address. Any other commands are treated as data. <sup>3.</sup> EFP and Quad EFP exit when Block Address is different from first Block Address and data is FFFFh. <sup>4.</sup> If the P/E.C. is active, both cycles are ignored. <sup>5.</sup> Illegal commands are those not defined in the command set. Table 43. Command Interface States - Lock Table, Next Output | | | | Next C | Output State A | fter Command | d Input | | | | |------------------------------------------|---------------------------------|-----------|-----------------------|-------------------------------|-------------------|----------------------------------------------|---------------------------|-----------------------------------|--| | Current CI State | Lock/CR<br>Setup <sup>(3)</sup> | OTP Setup | Block Lock<br>Confirm | Block<br>Lock-Down<br>Confirm | Set CR<br>Confirm | EFP Exit,<br>Quad EFP<br>Exit <sup>(2)</sup> | Illegal<br>Command<br>(4) | P/E. C.<br>Operation<br>Completed | | | Program Setup | | | | | | | | | | | Erase Setup | | | | | | | | | | | OTP Setup | | | | | | | | | | | Program in Erase<br>Suspend | | | | Otation Bandata | _ | | | Output | | | EFP Setup | | | | Status Register | | | | Unchanged | | | EFP Busy | | | | | | | | | | | EFP Verify | | | | | | | | | | | Quad EFP Setup | | | | | | | | | | | Quad EFP Busy | | | | | | | | | | | Lock/CR Setup | | | | | | | | Output | | | Lock/CR Setup in<br>Erase Suspend | | Status | Register | | Array | Status I | Register | Unchanged | | | OTP Busy | Status I | Register | 0 | Output Unchanged | | | Output<br>Unchanged | Output<br>Unchanged | | | Ready | | | | | | | | | | | Program Busy | | | | | | | | | | | EraseBusy | | | | | | | | | | | Program/Erase | | | _ | | | _ | Output | Output | | | Program in Erase<br>Suspend Busy | Status I | Register | O | utput Unchang | ed | Array | Unchanged | Unchanged | | | Program in Erase<br>Suspend<br>Suspended | | | | | | | | | | Note: 1. CI = Command Interface, CR = Configuration Register, EFP = Enhanced Factory Program, Quad EFP = Quadruple Enhanced Factory Program, P/E. C. = Program/Erase Controller. <sup>2.</sup> EFP and Quad EFP exit when Block Address is different from first Block Address and data is FFFFh. <sup>3.</sup> If the P/E.C. is active, both cycles are ignored. <sup>4.</sup> Illegal commands are those not defined in the command set. ## **REVISION HISTORY** **Table 44. Document Revision History** | Date | Version | Revision Details | |-------------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 08-Apr-2002 | -01 | First Issue | | 20-Jun-2002 | -02 | Part number modified, Synchronous Burst Frequency modified, description of the Automatic Standby mode added. Hexadecimal Code for Quadruple Word Program Setup modified. Double/Quadruple Word Program command descriptions modified. Description of the Verify Phase in the Enhanced Factory Program command and the Exit Phase in the Quadruple Enhanced Factory Program command modified. Parameters in Tables 6, 7, 8, 18, 20, 21, 22, 23, 24, 33, 39, 40, 41 and 43 modified and/or specified. Figures 4, 7, 12, 13, 15, 16, 17 and 23 modified. Figure 14 added. | | 21-Oct-2002 | 2.1 | Revision numbering modified: a minor revision will be indicated by incrementing the digit after the dot, and a major revision, by incrementing the digit before the dot (revision version 02 equals 2.0). Revision history moved to end of document. Bank numbering modified; Figures 21, 22, 23, 24, 27, 28 and 29 modified. 1st Cycle Addresses modified in Table 5 and note to Figure 13, modified. "Read Status Register Command", "Program/Erase Suspend Command", "Set Configuration Register Command", "Double Word Program Command", "Quadruple Word Program Command", "Enhanced Factory Program Command", "Quadruple Enhanced Factory Program Command", "Erase Status Bit (SR5)", "Wait Configuration Bit (CR8)", "Asynchronous Read Mode", "Synchronous Burst Read Mode" and "Single Synchronous Read Mode" paragraphs clarified. Default values added to Table 9; Figure 19, VFBGA56 Daisy Chain - Package Connections (Top view through package), Figure 20, VFBGA56 Daisy Chain - PCB Connection Proposal (Top view through package) and Table 27, Daisy Chain Ordering Scheme added. Notes added to Figures 12, 21, 22, 23, 24, 27, and 28 and Table 14. 85ns Speed Class removed, 80ns Speed Class added. 70ns Speed Class characterized (certain timings modified). | | 19-Feb-2003 | 3.0 | Document promoted from Product Preview to full Datasheet status. Automatic Standby mode explained under Asynchronous Read Mode. Minor text changes in Clear Status Register Command, Quadruple Enhanced Factory Program Command and Synchronous Burst Read Mode. Bank Erase Command moved from the Standard to the Factory Program Commands. Number of Bank Erase cycles limited to 100. Erase replaced by Block Erase in Tables 11 and 12, Dual Operations Allowed in Other Banks and the Same Bank, respectively. Overbar removed from WAIT signal in all AC Waveform Figures. Latch Enable waveform modified in Figure 11, Asynchronous Page Read AC Waveforms. VDDQ range split into two in Tables 20 and 21, Asynchronous and Synchronous Read AC Characteristics: for VDDQ = 1.65V to 2.2V, tAVKH and tELKH in Table 20, and tLLKH in Table 21, were changed; for VDDQ = 2.2V to 3.3V, tAVQV1, tELTV, tEHTZ, tEHQZ, tGLQV, tAVLH, tLLH in Table 20 and all the timings in Table 21 were modified. Values corrected in Table 25, VFBGA56 - 7.7x9mm, 8x7 ball array, 0.75mm pitch, Package Mechanical Data. Data reserved at addresses 35h and 38h in Table 33, Device Geometry Definition. Data corrected at address offset (P+37)h = 70h in Table 39, Bank and Erase Block Region 2 Information. Quotes removed from Figure 21, Program Flowchart and Pseudo Code. | Information furnished is believed to be accurate and reliable. However, STMicroelectronics assumes no responsibility for the consequences of use of such information nor for any infringement of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of STMicroelectronics. Specifications mentioned in this publication are subject to change without notice. This publication supersedes and replaces all information previously supplied. STMicroelectronics products are not authorized for use as critical components in life support devices or systems without express written approval of STMicroelectronics. The ST logo is registered trademark of STMicroelectronics All other names are the property of their respective owners © 2003 STMicroelectronics - All Rights Reserved STMicroelectronics group of companies Australia - Brazil - Canada - China - Finland - France - Germany - Hong Kong India - Israel - Italy - Japan - Malaysia - Malta - Morocco - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States. www.st.com