# 5.0 or 3.3V, 1024K TIMEKEEPER® SRAM with PHANTOM #### **FEATURES SUMMARY** - 5.0V OR 3.3V OPERATING VOLTAGE - REAL TIME CLOCK KEEPS TRACK OF TENTHS/HUNDREDTHS OF SECONDS, SECONDS, MINUTES, HOURS, DAYS, DATE OF THE MONTH, MONTHS, and YEARS - AUTOMATIC LEAP YEAR CORRECTION VALID UP TO THE YEAR 2100 - AUTOMATIC SWITCH-OVER and DESELECT CIRCUITRY - CHOICE OF POWER-FAIL DESELECT VOLTAGES: (V<sub>PFD</sub> = Power-fail Deselect Voltage): - M48T248Y: 4.25V ≤ $V_{PFD}$ ≤ 4.50V - M48T248V: $2.80V \le V_{PFD} \le 2.97V$ - FULL 10% V<sub>CC</sub> OPERATING RANGE - OVER 10 YEARS' DATA RETENTION IN THE ABSENCE OF POWER - WATCH FUNCTION IS TRANSPARENT TO RAM OPERATION - 128K x 8 NV SRAM DIRECTLY REPLACES VOLATILE STATIC RAM OR EEPROM Figure 1. 32-pin, DIP Package March 2003 1/24 ## M48T248Y, M48T248V ## **TABLE OF CONTENTS** | SU | MMARY DESCRIPTION | 4 | |----|-------------------------------------------------------|------| | | Figure 2. Logic Diagram | 4 | | | Table 1. Signal Names | | | | Figure 3. DIP Connections | | | | Figure 4. Block Diagram | 5 | | MA | XIMUM RATING | 6 | | | Table 2. Absolute Maximum Ratings | 6 | | DC | AND AC PARAMETERS | 7 | | | Table 3. DC and AC Measurement Conditions | 7 | | | Figure 5. AC Testing Load Circuit | | | | Table 4. Capacitance | 7 | | | Table 5. DC Characteristics | 8 | | OP | ERATION MODES | 9 | | | Table 6. Operating Modes | 9 | | | READ | 9 | | | WRITE | 9 | | | Figure 6. Memory READ Cycle | 9 | | | Figure 7. Memory WRITE Cycle 1 | | | | Figure 8. Memory WRITE Cycle 2 | | | | Table 7. Memory AC Characteristics, M48T248Y | | | | Table 8. Memory AC Characteristics, M48T248V | | | | Data Retention Mode | | | | Figure 9. Power Down/Up Mode AC Waveforms | | | | Table 9. Power Down/Up Trip Points DC Characteristics | . 14 | | PH | ANTOM CLOCK OPERATION | . 15 | | | Figure 10. Comparison Register Definition | . 16 | | | Clock Register Information | . 17 | | | Clock Accuracy | . 17 | | | AM-PM/12/24 Mode | . 17 | | | Oscillator and Reset Bits | 17 | | Zero Bits | 17 | |-------------------------------------------------------|----| | Table 10. Phantom Clock Register Map | 17 | | Figure 11. Phantom Clock READ Cycle | 18 | | Figure 12. Phantom Clock WRITE Cycle | 18 | | Figure 13. Phantom Clock Reset | 18 | | Table 11. Phantom Clock AC Characteristics (M48T248Y) | 19 | | Table 12. Phantom Clock AC Characteristics (M48T248V) | 20 | | PACKAGE MECHANICAL INFORMATION | 21 | | PART NUMBERING | 22 | | DEVISION HISTORY | 22 | #### **SUMMARY DESCRIPTION** The M48T248Y/V TIMEKEEPER® RAM is a 128Kbit x 8 non-volatile static RAM and real time clock organized as 131,072 words by 8 bits. The special DIP package provides a fully integrated battery back-up memory and real time clock solution. In the event of power instability or absence, a self-contained battery maintains the timekeeping operation and provides power for a CMOS static RAM. Control circuitry monitors V<sub>CC</sub> and invokes write protection to prevent data corruption in the memory and RTC. The clock keeps track of tenths/hundredths of seconds, seconds, minutes, hours, day, date, month, and year information. The last day of the month is automatically adjusted for months with less than 31 days, including leap year correction. The clock operates in one of two formats: - a 12-hour mode with an AM/PM indicator; or - a 24-hour mode The M48T248Y/V is a 32-pin (PM) DIP module that integrates the RTC, the battery, and SRAM in one package. The modules are shipped in plastic, anti-static tubes (see Table 14, page 22). Figure 2. Logic Diagram **Table 1. Signal Names** | A0-A16 | Address Input | |-----------------|----------------------| | RST | Reset Input | | CE | Chip Enable | | ŌĒ | Output Enable Input | | WE | WRITE Enable Input | | DQ0-DQ7 | Data Inputs/Outputs | | V <sub>CC</sub> | Supply Voltage Input | | V <sub>SS</sub> | Ground | Figure 3. DIP Connections Figure 4. Block Diagram #### **MAXIMUM RATING** Stressing the device above the rating listed in the "Absolute Maximum Ratings" table may cause permanent damage to the device. These are stress ratings only and operation of the device at these or any other conditions above those indicated in the Operating sections of this specification is not implied. Exposure to Absolute Maximum Rating conditions for extended periods may affect device reliability. Refer also to the STMicroelectronics SURE Program and other relevant quality documents. **Table 2. Absolute Maximum Ratings** | Symbol | Parameter | | Value | Unit | |---------------------------------|------------------------------------------|----------------|--------------------------|------| | TA | Operating Temperature | | 0 to 70 | °C | | T <sub>STG</sub> | Storage Temperature (V <sub>CC</sub> , C | scillator Off) | -40 to 85 | °C | | T <sub>SLD</sub> <sup>(1)</sup> | Lead Solder Temperature for | 10 seconds | 260 | °C | | V <sub>CC</sub> | Supply Voltage (on any pin | M48T248Y | -0.3 to +7.0 | V | | VCC | relative to Ground) | M48T248V | -0.3 to +4.6 | V | | V <sub>IO</sub> | Input or Output Voltages | | $-0.3$ to $V_{CC} + 0.3$ | V | | lo | Output Current | | 20 | mA | | P <sub>D</sub> | Power Dissipation | | 1 | W | Note: 1. Soldering temperature not to exceed 260°C for 10 seconds (total thermal budget not to exceed 150°C for longer than 30 seconds). CAUTION! Negative undershoots below -0.3V are not allowed on any pin while in the Battery Back-up Mode. #### DC AND AC PARAMETERS This section summarizes the operating and measurement conditions, as well as the DC and AC characteristics of the device. The parameters in the following DC and AC Characteristic tables are derived from tests performed under the Measure- ment Conditions listed in the relevant tables. Designers should check that the operating conditions in their projects match the measurement conditions when using the quoted parameters. **Table 3. DC and AC Measurement Conditions** | Parameter | M48T248Y | M48T248V | |---------------------------------------|-------------|-------------| | V <sub>CC</sub> Supply Voltage | 4.5 to 5.5V | 3.0 to 3.6V | | Ambient Operating Temperature | 0 to 70°C | 0 to 70°C | | Load Capacitance (C <sub>L</sub> ) | 100pF | 50pF | | Input Rise and Fall Times | ≤ 5ns | ≤ 5ns | | Input Pulse Voltages | 0 to 3V | 0 to 3V | | Input and Output Timing Ref. Voltages | 1.5V | 1.5V | Note: Output High Z is defined as the point where data is no longer driven (see Table 3, page 7). Figure 5. AC Testing Load Circuit Note: 50pF for M48T248V. Table 4. Capacitance | Symbol | Parameter <sup>(1,2)</sup> | Min | Max | Unit | |--------------------------------|----------------------------|-----|-----|------| | C <sub>IN</sub> | Input Capacitance | | 10 | pF | | C <sub>IO</sub> <sup>(3)</sup> | Input / Output Capacitance | | 10 | pF | Note: 1. Effective capacitance measured with power supply at 5V. Sampled only; not 100% tested. - 2. At 25°C, f = 1MHz. - 3. Outputs were deselected. **Table 5. DC Characteristics** | | | | M48T248Y | | | | 18V | | | |---------------------------------|-----------------------------------------|-----------------------------------------------|----------|------------------|-----------------------|------|------|-----------------------|----| | Sym | Parameter | Test<br>Condition <sup>(1)</sup> | | <b>–70</b> | | | -85 | | | | | | oonamon | Min | Тур | Max | Min | Тур | Max | | | I <sub>LI</sub> <sup>(2)</sup> | Input Leakage Current | $0V \leq V_{IN} \leq V_{CC}$ | | | ±1 | | | ±1 | μΑ | | I <sub>LO</sub> | Output Leakage Current | $0V \le V_{OUT} \le V_{CC}$ | | | ±1 | | | ±1 | μA | | I <sub>CC1</sub> | Supply Current | | | | 85 | | | 50 | mA | | I <sub>CC2</sub> | ICC2 Supply Current (TTL Standby) CE | | | 5 | 10 | | 5 | 7 | mA | | I <sub>CC3</sub> | V <sub>CC</sub> Power Supply<br>Current | $\overline{\text{CE}} = V_{\text{CCI}} - 0.2$ | | 3 | 5 | | 2 | 3 | mA | | V <sub>IL</sub> (3) | Input Low Voltage | | -0.3 | | 0.8 | -0.3 | | 0.6 | V | | VIH <sup>(3)</sup> | Input High Voltage | | 2.2 | | V <sub>CC</sub> + 0.3 | 2.2 | | V <sub>CC</sub> + 0.3 | V | | V <sub>OL</sub> | Output Low Voltage | I <sub>OL</sub> = 2.0 mA | | | 0.4 | | | 0.4 | V | | Voh | Output High Voltage | I <sub>OH</sub> = -1.0 mA | 2.4 | | | 2.4 | | | V | | V <sub>PFD</sub> <sup>(3)</sup> | Power Fail Deselect | | 4.25 | 4.37 | 4.50 | 2.80 | 2.86 | 2.97 | V | | V <sub>SO</sub> <sup>(3)</sup> | Battery Back-up<br>Switchover | | | V <sub>BAT</sub> | | | 2.5 | | V | Note: 1. Valid for Ambient Operating Temperature: T<sub>A</sub> = 0 to 70°C; V<sub>CC</sub> = 4.5 to 5.5V or 3.0 to 3.6V (except where noted). 2. RST (Pin 1) has an internal pull-up resistor. <sup>3.</sup> All voltages are referenced to Ground. #### **OPERATION MODES** **Table 6. Operating Modes** | Mode | V <sub>CC</sub> | CE | OE | WE | DQ7-DQ0 | Power | |----------|----------------------------------------------------------|-----------------|-----------------|-----------------|------------------|-----------------| | Deselect | 4.5V to 5.5V | V <sub>IH</sub> | Х | X | High-Z | Standby | | WRITE | | VIL | Х | V <sub>IL</sub> | D <sub>IN</sub> | Active | | READ | or<br>3.0V to 3.6V | $V_{IL}$ | V <sub>IL</sub> | V <sub>IH</sub> | D <sub>OUT</sub> | Active | | READ | | V <sub>IL</sub> | V <sub>IH</sub> | V <sub>IH</sub> | High-Z | Active | | Deselect | V <sub>SO</sub> to V <sub>PFD</sub> (min) <sup>(1)</sup> | Х | Х | Х | High-Z | CMOS Standby | | Deselect | Deselect ≤ V <sub>SO</sub> <sup>(1)</sup> | | Х | Х | High-Z | Battery Back-Up | Note: X = V<sub>IH</sub> or V<sub>IL</sub>; V<sub>SO</sub> = Battery Back-up Switchover Voltage 1. See Table 9, page 14 for details. #### **READ** A READ cycle executes whenever WRITE Enable (WE) is high and Chip Enable (CE) is low (see Figure 6). The distinct address defined by the 19 address inputs (A0-A18) specifies which of the 512K bytes of data is to be accessed. Valid data will be accessed by the eight data output drivers within the specified Access Time (tACC) after the last address input signal is stable, the CE and OE access times, and their respective parameters are satisfied. When CE tACC and OE tACC are not satisfied, then data access times must be measured from the more recent CE and OE signals, with the limiting parameter being tCO (for CE) or tOE (for OE) instead of address access. #### **WRITE** WRITE Mode (see Figure 7, page 10 and Figure 8, page 11) occurs whenever CE and WE signals are low (after address inputs are stable). The most recent falling edge of CE and WE will determine when the WRITE cycle begins (the earlier, rising edge of CE or WE determines cycle termination). All address inputs must be kept stable throughout the WRITE cycle. WE must be high (inactive) for a minimum recovery time (twr) before a subsequent cycle is initiated. The OE control signal should be kept high (inactive) during the WRITE cycles to avoid bus contention. If CE and OE are low (active), WE will disable the outputs for Output Data WRITE Time (topw) from its falling edge. Figure 6. Memory READ Cycle Note: WE is high for a READ cycle. Figure 7. Memory WRITE Cycle 1 - Note: 1. $\overline{OE} = \underline{V_{IH}}$ or $V_{IL}$ . If $\overline{OE} = V_{IH}$ during a WRITE cycle, the output buffers remain in a high impedance state. 2. If the $\overline{CE}$ low transition occurs simultaneously with or later than the $\overline{WE}$ low transition in WRITE Cycle 1, the output buffers remain in a high impedance state during this period. 3. If the CE high transition occurs simultaneously with the WE high transition, the output buffers remain in a high impedance state - during this period. Figure 8. Memory WRITE Cycle 2 Note: 1. $\overline{OE} = V_{IH}$ or $V_{IL}$ . If $\overline{OE} = V_{IH}$ during a WRITE cycle, the output buffers remain in a high impedance state. 2. If $\overline{WE}$ is low or the $\overline{WE}$ low transition occurs prior to or simultaneously with the $\overline{CE}$ low transition, the output buffers remain in a high impedance state during this period. Table 7. Memory AC Characteristics, M48T248Y | Symbol | | 2 (1) | M48T2 | M48T248Y-70 | | | |----------------------------------------|---------------------------------|-------------------------------------------------------|-------|-------------|------|--| | | | Parameter <sup>(1)</sup> | Min | Max | Unit | | | t <sub>AVAV</sub> | t <sub>RC</sub> | READ Cycle Time | 70 | | ns | | | t <sub>AVQV</sub> | t <sub>ACC</sub> | Access Time | | 70 | ns | | | t <sub>ELQV</sub> | tco | Chip Enable Low to Output Valid | | 70 | ns | | | t <sub>GLQV</sub> | toE | Output Enable Low to Output Valid | | 35 | ns | | | t <sub>ELQX</sub> | t <sub>COE</sub> | Chip Enable or Output Enable Low to Output Transition | 5 | | ns | | | t <sub>AXQX</sub> | tOH | Output Hold from Address Change | 5 | | ns | | | t <sub>EHQZ</sub><br>t <sub>GHQZ</sub> | t <sub>OD</sub> <sup>(2)</sup> | Chip Enable or Output Enable High to Output Hi-Z | | 25 | ns | | | t <sub>WLQZ</sub> | t <sub>ODW</sub> <sup>(2)</sup> | Output Hi-Z from WE | | 25 | ns | | | t <sub>AVAV</sub> | t <sub>WC</sub> | WRITE Cycle Time | 70 | | ns | | | t <sub>WLWH</sub> | t <sub>WP</sub> <sup>(3)</sup> | WE, CE Pulse Width | 50 | | ns | | | t <sub>AVEL</sub> | t <sub>AW</sub> | Address Setup Time | 0 | | ns | | | tEHAX | t <sub>WR1</sub> | WRITE Recovery Time | 15 | | ns | | | t <sub>WHAX</sub> | t <sub>WR2</sub> | Address Hold Time from WE | 0 | | ns | | | t <sub>WHQX</sub> | toew | Output Active from WE | 5 | | ns | | | t <sub>DVEH</sub> | t <sub>DS</sub> <sup>(4)</sup> | Data Setup Time | 30 | | ns | | | t <sub>WHDX</sub> | t <sub>DH1</sub> <sup>(4)</sup> | Data Hold Time from WE | 0 | | ns | | | tEHDX | t <sub>DH2</sub> <sup>(4)</sup> | Data Hold Time from CE | 10 | | ns | | Note: 1. Valid for Ambient Operating Temperature: T<sub>A</sub> = 0 to 70°C; V<sub>CC</sub> = 4.5 to 5.5V or 3.0 to 3.6V (except where noted). 2. These parameters are sampled with a 5 pF load are not 100% tested. 3. t<sub>WP</sub> is specified as the logical AND of CE and WE. t<sub>WP</sub> is measured from the latter of CE or WE going low to the earlier of CE or WE going high. <sup>4.</sup> $t_{DH}$ and $t_{DS}$ are measured from the earlier of $\overline{CE}$ or $\overline{WE}$ going high. Table 8. Memory AC Characteristics, M48T248V | Symbol | | 2 (1) | M48T2 | 48V-85 | l lmit | |----------------------------------------|---------------------------------|-------------------------------------------------------|-------|--------|--------| | | | Parameter <sup>(1)</sup> | Min | Max | Unit | | t <sub>AVAV</sub> | t <sub>RC</sub> | READ Cycle Time | 85 | | ns | | t <sub>AVQV</sub> | t <sub>ACC</sub> | Access Time | | 85 | ns | | t <sub>ELQV</sub> | tco | Chip Enable Low to Output Valid | | 85 | ns | | tGLQV | toE | Output Enable Low to Output Valid | | 45 | ns | | t <sub>ELQX</sub> | t <sub>COE</sub> | Chip Enable or Output Enable Low to Output Transition | 5 | | ns | | t <sub>AXQX</sub> | toH | Output Hold from Address Change | 5 | | ns | | t <sub>EHQZ</sub><br>t <sub>GHQZ</sub> | t <sub>OD</sub> <sup>(2)</sup> | Chip Enable or Output Enable High to Output Hi-Z | | 35 | ns | | t <sub>WLQZ</sub> | t <sub>ODW</sub> <sup>(2)</sup> | Output Hi-Z from WE | | 30 | ns | | t <sub>AVAV</sub> | t <sub>WC</sub> | WRITE Cycle Time | 85 | | ns | | t <sub>WLWH</sub> | t <sub>WP1</sub> (3) | WRITE Enable Pulse Width | 65 | | ns | | tELEH | t <sub>WP2</sub> | Chip Enable Pulse Width | 75 | | ns | | t <sub>AVEL</sub> | t <sub>AW</sub> | Address Setup Time | 0 | | ns | | tEHAX | t <sub>WR1</sub> <sup>(4)</sup> | WRITE Recovery Time | 15 | | ns | | t <sub>WHAX</sub> | t <sub>WR2</sub> <sup>(4)</sup> | Address Hold Time from WE | 5 | | ns | | t <sub>WHQX</sub> | toew | Output Active from WE | 5 | | ns | | t <sub>DVEH</sub> | t <sub>DS</sub> <sup>(5)</sup> | Data Setup Time | 35 | | ns | | t <sub>WHDX</sub> | t <sub>DH1</sub> <sup>(5)</sup> | Data Hold Time from WE | 0 | | ns | | t <sub>EHDX</sub> | t <sub>DH2</sub> <sup>(5)</sup> | Data Hold Time from CE | 15 | | ns | Note: 1. Valid for Ambient Operating Temperature: T<sub>A</sub> = 0 to 70°C; V<sub>CC</sub> = 4.5 to 5.5V or 3.0 to 3.6V (except where noted). 2. These parameters are sampled with a 5 pF load are not 100% tested. 3. twp is specified as the logical AND of CE and WE. twp is measured from the latter of CE or WE going low to the earlier of CE or WE going high. 4. twp is a function of the latter occurring edge of WE or CE. <sup>5.</sup> t<sub>DH</sub> and t<sub>DS</sub> are measured from the earlier of $\overline{\text{CE}}$ or $\overline{\text{WE}}$ going high. #### **Data Retention Mode** Data can be read or written only when $V_{CC}$ is greater than $V_{PFD}$ . When $V_{CC}$ is below $V_{PFD}$ (the point at which write protection occurs), the clock registers and the SRAM are blocked from any access. When $V_{CC}$ falls below the Battery Switch Over threshold ( $V_{SO}$ ), the device is switched from $V_{CC}$ to battery backup ( $V_{BAT}$ ). RTC operation and SRAM data are maintained via battery backup until power is stable. All control, data, and address signals must be powered down when $V_{CC}$ is powered down. The lithium power source is designed to provide power for RTC activity as well as RTC and RAM data retention when $V_{CC}$ is absent or unstable. The capability of this source is sufficient to power the device continuously for the life of the equipment into which it has been installed. For specification purposes, life expectancy is ten (10) years at 25°C with the internal oscillator running without $V_{CC}$ . Each unit is shipped with its energy source disconnected, guaranteeing full energy capacity. When $V_{CC}$ is first applied at a level greater than $V_{PFD}$ , the energy source is enabled for battery backup operation. The actual life expectancy will be much longer if no battery energy is used (e.g., when $V_{CC}$ is present). Figure 9. Power Down/Up Mode AC Waveforms Table 9. Power Down/Up Trip Points DC Characteristics | Symbol | Parameter <sup>(1)</sup> | Min | Max | Unit | |--------------------------------|----------------------------------------------------------------------------|-----|-----|-------| | tREC | V <sub>PFD</sub> (max) to CE low | 1.5 | 2.5 | ms | | t <sub>F</sub> | V <sub>PFD</sub> (max) to V <sub>PFD</sub> (min) V <sub>CC</sub> Fall Time | 300 | | μS | | t <sub>FB</sub> | VPFD (min) to VSO VCC Fall Time | 10 | | μS | | t <sub>R</sub> | VPFD (min) to VPFD (max) VCC Rise Time | 0 | | μS | | t <sub>PD</sub> | CE High to Power-Fail | 0 | | μS | | t <sub>DR</sub> <sup>(2)</sup> | Expected Data Retention Time | 10 | | Years | Note: 1. Valid for Ambient Operating Temperature: $T_A = 0$ to $70^{\circ}C$ ; $V_{CC} = 4.5$ to 5.5V or 3.0 to 3.6V (except where noted). 2. At 25°C, V<sub>CC</sub> = 0V; the expected t<sub>DR</sub> is defined as cumulative time in the absence of V<sub>CC</sub> with the clock oscillator running. #### PHANTOM CLOCK OPERATION Communication with the Phantom Clock is established by pattern recognition of a serial bit-stream of 64 bits which must be matched by executing 64 consecutive WRITE cycles containing the proper data on DQ0. All accesses which occur prior to recognition of the 64-bit pattern are directed to memory. After recognition is established, the next 64 READ or WRITE cycles either extract or update data in the clock while disabling the memory. Data transfer to and from the timekeeping function is accomplished with a serial bit-stream under control of Chip Enable (CE), Output Enable (OE), and WRITE Enable (WE). Initially, a READ cycle using the CE and OE control of the clock starts the pattern recognition sequence by moving the pointer to the first bit of the 64-bit comparison register (see Figure 10, page 16). Next, 64 <u>consecutive</u> WRITE cycles are executed using the $\overline{\text{CE}}$ and $\overline{\text{WE}}$ control of the device. These 64 WRITE cycles are used only to gain access to the clock. Therefore, any address to the memory is acceptable. However, the WRITE cycles generated to gain access to the Phantom Clock are also writing data to a location in the mated RAM. The preferred way to manage this requirement is to set aside just one address location in RAM as a Phantom Clock scratch pad. When the first WRITE cycle is executed, it is compared to Bit 1 of the 64-bit comparison register. If a match is found, the pointer increments to the next location of the comparison register and awaits the next WRITE cycle. If a match is not found, the pointer does not advance and all subsequent WRITE cycles are ignored. If a READ cycle occurs at any time during pattern recognition, the present sequence is aborted and the comparison register pointer is reset. Pattern recognition continues for a total of 64 WRITE cycles as described above until all of the bits in the comparison register have been matched. With a correct match for 64-bits, the Phantom Clock is enabled and data transfer to or from the timekeeping registers can proceed. The next 64 cycles will cause the Phantom Clock to either receive or transmit data on DQ0, depending on the level of the OE pin or the WE pin. Cycles to other locations outside the memory block can be interleaved with CE cycles without interrupting the pattern recognition sequence or data transfer sequence to the Phantom Clock. Figure 10. Comparison Register Definition Note: The odds of this pattern being accidentally duplicated and sending aberrant entries to the RTC is less than 1 in 10<sup>19</sup>. This pattern is sent to the clock LSB to MSB. 4 ### **Clock Register Information** Clock information is contained in eight registers of 8 bits, each of which is sequentially accessed one (1) bit at a time after the 64-bit pattern recognition sequence has been completed. When updating the clock registers, each must be handled in groups of 8 bits. Writing and reading individual bits within a register could produce erroneous results. These READ/WRITE registers are defined in the clock register map (see Table 10). Data contained in the clock registers is in Binary Coded Decimal format (BCD). Reading and writing the registers is always accomplished by stepping through all eight registers, starting with Bit 0 of Register 0 and ending with Bit 7 of Register 7. #### **Clock Accuracy** The RTC is guaranteed to keep time accuracy to with ±1 minute per month at 25°C. The clock is factory-tuned with special calibration elements, and does not require additional calibration. Moderate temperature deviation will have a negligible effect in most applications. #### AM-PM/12/24 Mode Bit 7 of the hours register is defined as the 12-hour or 24-hour mode select bit. When it is high, the 12-hour mode is selected. In the 12-hour mode, Bit 5 is the AM/PM bit with the logic high being "PM." In the 24-hour mode, Bit 5 is the second 10-hour bit (20-23 hours). #### **Oscillator and Reset Bits** Bits 4 and 5 of the day register are used to control the reset and oscillator functions. Bit 4 controls the reset pin input. When the reset bit is set to logic '1,' the Reset Input pin is ignored. When the reset bit logic is set to '0,' a low input on the reset pin will cause the device to abort data transfer without changing data in the timekeeping registers. Reset operates independently of all other inputs. Bit 5 controls the oscillator. When set to logic '0,' the oscillator turns on and the RTC/calendar begins to increment. #### **Zero Bits** Registers 1, 2, 3, 4, 5, and 6 contain one (1) or more bits that will always read logic '0.' When writing to these locations, either a logic '1' or '0' is acceptable. **Table 10. Phantom Clock Register Map** | | | | | | | | | | Function/ | Range | |----------|----------------------|-------------|-------------|------|-------|------------------------|------------|-------|------------|-----------------| | Register | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | BCD Format | | | 0 | | 0.1 Seconds | | | | 0.01 S | econds | | Seconds | 00-99 | | 1 | 0 10 Seconds Seconds | | 10 Seconds | | | Seconds | 00-59 | | | | | 2 | 0 | | 10 Minutes | | | Minutes | | | Minutes | 00-59 | | 3 | 12/24 | 0 | 10 /<br>A/P | Hrs | Н | Hours (24 Hour Format) | | | Hours | 01-12/<br>00-23 | | 4 | 0 | 0 | OSC | RST | 0 | Day | y of the W | eek | Day | 01-7 | | 5 | 0 | 0 | 10 ( | date | С | Date: Day of the Month | | | Date | 01-31 | | 6 | 0 | 0 | 0 | 10M | Month | | | Month | 01-12 | | | 7 | 7 10 Years | | | | | Υe | ear | | Year | 00-99 | Keys: A/P = AM/PM Bit 12/24 = 12 or 24-hour mode Bit OSC = Oscillator Bit RST = Reset Bit 0 = Must be set to '0' Figure 11. Phantom Clock READ Cycle Figure 12. Phantom Clock WRITE Cycle Figure 13. Phantom Clock Reset 47/ Table 11. Phantom Clock AC Characteristics (M48T248Y) | Symbol | | Parameter <sup>(1)</sup> | Min | Тур | Max | Unit | |-------------------|---------------------------------|--------------------------|-----|-----|-----|------| | t <sub>AVAV</sub> | t <sub>RC</sub> | READ Cycle Time | 65 | | | ns | | t <sub>ELQV</sub> | tco | CE Access Time | | | 55 | ns | | t <sub>GLQV</sub> | toE | OE Access Time | | | 55 | ns | | t <sub>ELQX</sub> | tcoe | CE to Output Low Z | 5 | | | ns | | t <sub>GLQX</sub> | toee | OE to Output Low Z | 5 | | | ns | | t <sub>EHQZ</sub> | t <sub>OD</sub> <sup>(2)</sup> | CE to Output High Z | | | 25 | ns | | t <sub>GHQZ</sub> | t <sub>ODO</sub> <sup>(2)</sup> | OE to Output High Z | | | 25 | ns | | | t <sub>RR</sub> | READ Recovery | 10 | | | ns | | t <sub>AVAV</sub> | t <sub>WC</sub> | WRITE Cycle Time | 65 | | | ns | | t <sub>WLWH</sub> | t <sub>WP</sub> <sup>(3)</sup> | WRITE Pulse Width | 55 | | | ns | | t <sub>EHAX</sub> | t <sub>WR</sub> <sup>(4)</sup> | WRITE Recovery | 10 | | | ns | | t <sub>DVEH</sub> | t <sub>DS</sub> <sup>(5)</sup> | Data Setup Time | 30 | | | ns | | t <sub>WHDX</sub> | t <sub>DH1</sub> <sup>(5)</sup> | Data Hold Time from WE | 0 | | | ns | | t <sub>EHDX</sub> | t <sub>DH2</sub> <sup>(5)</sup> | Data Hold Time from CE | 0 | | | ns | | tELEH | t <sub>CW</sub> | CE Pulse Width | 55 | | | ns | | | t <sub>RST</sub> | RST Pulse Width | 65 | | | ns | Note: 1. Valid for Ambient Operating Temperature: T<sub>A</sub> = 0 to 70°C; V<sub>CC</sub> = 4.5 to 5.5V or 3.0 to 3.6V (except where noted). 2. These parameters are sampled with a <u>5 pF load and are not 100% tested.</u> 3. t<sub>WP</sub> is specified as the logical AND of CE and WE. t<sub>WP</sub> is measured from the latter of CE or WE going low to the earlier of CE or WE going high. <sup>4.</sup> t<sub>WR</sub> is a function of the latter occurring edge of WE or CE. 5. t<sub>DH</sub> and t<sub>DS</sub> are measured from the earlier of CE or WE going high. Table 12. Phantom Clock AC Characteristics (M48T248V) | Symbol | | Parameter <sup>(1)</sup> Min Ty | | Тур | Max | Unit | |-------------------|---------------------------------|---------------------------------|----|-----|-----|------| | t <sub>AVAV</sub> | t <sub>RC</sub> | READ Cycle Time | 85 | | | ns | | t <sub>ELQV</sub> | tco | CE Access Time | | | 85 | ns | | t <sub>GLQV</sub> | t <sub>OE</sub> | OE Access Time | | | 85 | ns | | t <sub>ELQX</sub> | tCOE | CE to Output Low Z | 5 | | | ns | | t <sub>GLQX</sub> | toee | OE to Output Low Z | 5 | | | ns | | t <sub>EHQZ</sub> | t <sub>OD</sub> <sup>(2)</sup> | CE to Output High Z | | | 30 | ns | | t <sub>GHQZ</sub> | t <sub>ODO</sub> <sup>(2)</sup> | OE to Output High Z | | | 30 | ns | | | t <sub>RR</sub> | READ Recovery | 20 | | | ns | | t <sub>AVAV</sub> | t <sub>WC</sub> | WRITE Cycle Time | 85 | | | ns | | t <sub>WLWH</sub> | t <sub>WP</sub> <sup>(3)</sup> | WRITE Pulse Width | 60 | | | ns | | t <sub>EHAX</sub> | t <sub>WR</sub> <sup>(4)</sup> | WRITE Recovery | 20 | | | ns | | t <sub>DVEH</sub> | t <sub>DS</sub> <sup>(5)</sup> | Data Setup Time | 35 | | | ns | | t <sub>WHDX</sub> | t <sub>DH1</sub> <sup>(5)</sup> | Data Hold Time from WE | 0 | | | ns | | tehdx | t <sub>DH2</sub> <sup>(5)</sup> | Data Hold Time from CE | 0 | | | ns | | tELEH | t <sub>CW</sub> | CE Pulse Width | 65 | | | ns | | | trst | RST Pulse Width | 85 | | | ns | Note: 1. Valid for Ambient Operating Temperature: T<sub>A</sub> = 0 to 70°C; V<sub>CC</sub> = 4.5 to 5.5V or 3.0 to 3.6V (except where noted). 2. These parameters are sampled with a 5 pF load and are not 100% tested. 3. t<sub>WP</sub> is specified as the logical AND of CE and WE. t<sub>WP</sub> is measured from the latter of CE or WE going low to the earlier of CE or WE going high. <sup>4.</sup> t<sub>WR</sub> is a function of the latter occurring edge of WE or CE. 5. t<sub>DH</sub> and t<sub>DS</sub> are measured from the earlier of CE or WE going high. ### PACKAGE MECHANICAL INFORMATION Figure 14. PMDIP32 – 32-pin Plastic Module DIP, Package Outline Note: Drawing is not to scale. Table 13. PMDIP32 – 32-pin Plastic Module DIP, Package Mechanical Data | Symb | mm | | | inches | | | |------|-----|-------|-------|--------|-------|-------| | Symb | Тур | Min | Max | Тур | Min | Max | | А | | 9.27 | 9.52 | | 0.365 | 0.375 | | A1 | | 0.38 | _ | | 0.015 | _ | | В | | 0.43 | 0.59 | | 0.017 | 0.023 | | С | | 0.20 | 0.33 | | 0.008 | 0.013 | | D | | 42.42 | 43.18 | | 1.670 | 1.700 | | E | | 18.03 | 18.80 | | 0.710 | 0.740 | | e1 | | 2.29 | 2.79 | | 0.090 | 0.110 | | e3 | | 34.29 | 41.91 | | 1.350 | 1.650 | | eA | | 14.99 | 16.00 | | 0.590 | 0.630 | | L | | 3.05 | 3.81 | | 0.120 | 0.150 | | S | | 1.91 | 2.79 | | 0.075 | 0.110 | | N | | 32 | | | 32 | | 477 #### **PART NUMBERING** blank = Tubes TR = Tape & Reel For a list of available options (e.g., Speed, Package) or for further information on any aspect of this device, please contact the ST Sales Office nearest to you. ## **REVISION HISTORY** ## **Table 15. Document Revision History** | Date | Rev. # | Revision Details | | |-----------|--------|---------------------------------------------------------|--| | June 2001 | 1.0 | First Issue | | | 28-Mar-03 | 2.0 | v2.2 template applied; test condition updated (Table 9) | | Information furnished is believed to be accurate and reliable. However, STMicroelectronics assumes no responsibility for the consequences of use of such information nor for any infringement of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of STMicroelectronics. Specifications mentioned in this publication are subject to change without notice. This publication supersedes and replaces all information previously supplied. STMicroelectronics products are not authorized for use as critical components in life support devices or systems without express written approval of STMicroelectronics. The ST logo is registered trademark of STMicroelectronics All other names are the property of their respective owners. © 2003 STMicroelectronics - All Rights Reserved STMicroelectronics GROUP OF COMPANIES Australia - Brazil - Canada - China - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan - Malaysia - Malta - Morocco - Singapore - Spain - Sweden - Switzerland - United Kingdom - U.S.A. www.st.com