# SERIAL ACCESS RTC WITH ALARMS ### **FEATURES SUMMARY** - 2.0 TO 5.5V CLOCK OPERATING VOLTAGE - COUNTERS FOR TENTHS/HUNDREDTHS OF SECONDS, SECONDS, MINUTES, HOURS, DAY, DATE, MONTH, YEAR, and CENTURY - SERIAL INTERFACE SUPPORTS I<sup>2</sup>C BUS (400KHz) - PROGRAMMABLE ALARM and INTERRUPT FUNCTION - LOW OPERATING CURRENT OF 200µA - OPERATING TEMPERATURE OF -40 TO 85°C Figure 1. Logic Diagram Figure 2. 8-pin SOIC Package **Table 1. Signal Names** | ΧI | Oscillator Input | |------------------|---------------------------------------------------------| | ХО | Oscillator Output | | ĪRQ/OUT/<br>SQW | Interrupt / Output Driver / Square<br>Wave (Open Drain) | | SDA | Serial Data Input/Output | | SCL | Serial Clock Input | | F <sub>32k</sub> | 32kHz Square Wave Output (Open drain) | | V <sub>CC</sub> | Supply Voltage | | V <sub>SS</sub> | Ground | October 2002 1/20 ## M41T80 | TABLE OF CONTENTS | |----------------------| | SUMMARY DESCRIPTION. | | 8-pin SOIC Connections (Figure 3.) Block Diagram (Figure 4.) MAXIMUM RATING. Absolute Maximum Ratings (Table 2.) DC AND AC PARAMETERS. | 3<br>4<br>4 | |------------------------------------------------------------------------------------------------------------------------------------------|------------------------| | MAXIMUM RATING. Absolute Maximum Ratings (Table 2.) DC AND AC PARAMETERS. | 3<br>4<br>5 | | MAXIMUM RATING. Absolute Maximum Ratings (Table 2.) DC AND AC PARAMETERS. | 4<br>4<br>5 | | Absolute Maximum Ratings (Table 2.) DC AND AC PARAMETERS | 4<br><b>5</b><br>5 | | DC AND AC PARAMETERS | . <b>. 5</b><br>5<br>5 | | | 5 | | | 5 | | | 5 | | Operating and AC Measurement Conditions (Table 3.) | | | AC Measurement I/O Waveform (Figure 5.) | | | DC Characteristics (Table 5.) | | | Crystal Electrical Characteristics (Table 6.) | | | | | | OPERATION | | | 2-Wire Bus Characteristics | | | Serial Bus Data Transfer Sequence (Figure 6.) | | | Acknowledgement Sequence (Figure 7.) | | | Bus Timing Requirements Sequence (Figure 8.) | | | READ Mode | | | Slave Address Location (Figure 9.) | | | READ Mode Sequence (Figure 10.) | | | Alternative READ Mode Sequence (Figure 11.) | . 11 | | WRITE Mode | | | WRITE Mode Sequence (Figure 12.) | . 11 | | CLOCK OPERATION | . 12 | | TIMEKEEPER® Registers | . 12 | | TIMEKEEPER® Register Map (Table 8.) | | | Full-time 32kHz Square Wave Output | | | Century Bit | | | Alarm Interrupt Reset Waveform (Figure 13.) | | | Alarm Repeat Modes (Table 9.) | | | Square Wave Output Frequency (Table 10.) | | | Century Bit | | | Output Driver Pin Preferred Power-on Default | | | Preferred Power-on Default Values (Table 11.) | | | | | | PART NUMBERING | 17 | | PACKAGE MECHANICAL INFORMATION | . 18 | | DEVICION LUCTORY | | | REVISION HISTORY | 19 | #### SUMMARY DESCRIPTION The M41T80 Serial Access TIMEKEEPER® SRAM is a low power Serial RTC with a built-in 32.768 KHz oscillator (external crystal controlled). Eight registers (see Table 8, page 13) are used for the clock/calendar function and are configured in binary coded decimal (BCD) format. An additional 12 registers provide status/control of Alarm, 32kHz output, and Square Wave functions. Addresses and data are transferred serially via a two line, bidirectional I<sup>2</sup>C interface. The built-in address register is incremented automatically after each WRITE or READ data byte. Functions available to the user include a time-of-day clock/calendar, Alarm interrupts, 32kHz out-put, and programmable Square Wave output. The eight clock address locations contain the century, year, month, date, day, hour, minute, second and tenths/hundredths of a second in 24 hour BCD format. Corrections for 28, 29 (leap year - valid until year 2100), 30 and 31 day months are made automatically. The M41T80 is supplied in an 8-pin SOIC. Figure 3. 8-pin SOIC Connections Note: 1. Open drain output. Figure 4. Block Diagram Note: 1. Open Drain output ### **MAXIMUM RATING** Stressing the device above the rating listed in the "Absolute Maximum Ratings" table may cause permanent damage to the device. These are stress ratings only and operation of the device at these or any other conditions above those indicated in the Operating sections of this specification is not implied. Exposure to Absolute Maximum Rating conditions for extended periods may affect device reliability. Refer also to the STMicroelectronics SURE Program and other relevant quality documents. **Table 2. Absolute Maximum Ratings** | Sym | Parameter | Value | Unit | |---------------------------------|-----------------------------------------------------------|-----------------|------| | T <sub>STG</sub> | Storage Temperature (V <sub>CC</sub> Off, Oscillator Off) | -55 to 125 | °C | | V <sub>C</sub> C | Supply Voltage | -0.3 to 7 | V | | T <sub>SLD</sub> <sup>(1)</sup> | Lead Solder Temperature for 10 Seconds | 260 | °C | | V <sub>IO</sub> | Input or Output Voltages | -0.3 to Vcc+0.3 | V | | lo | Output Current | 20 | mA | | PD | Power Dissipation | 1 | W | Note: 1. Reflow at peak temperature of 215°C to 225°C for < 60 seconds (total thermal budget not to exceed 180°C for between 90 to 120 seconds) #### DC AND AC PARAMETERS This section summarizes the operating and measurement conditions, as well as the DC and AC characteristics of the device. The parameters in the following DC and AC Characteristic tables are derived from tests performed under the Measure- ment Conditions listed in the relevant tables. Designers should check that the operating conditions in their projects match the measurement conditions when using the quoted parameters. **Table 3. Operating and AC Measurement Conditions** | Parameter | M41T80 | |-------------------------------------------------|-------------------------------------------| | Supply Voltage (V <sub>CC</sub> ) | 2.0 to 5.5V | | Ambient Operating Temperature (T <sub>A</sub> ) | −40 to 85°C | | Load Capacitance (C <sub>L</sub> ) | 100pF | | Input Rise and Fall Times | ≤ 50ns | | Input Pulse Voltages | 0.2V <sub>CC</sub> to 0.8 V <sub>CC</sub> | | Input and Output Timing Ref. Voltages | 0.3V <sub>CC</sub> to 0.7 V <sub>CC</sub> | Note: Output Hi-Z is defined as the point where data is no longer driven. Figure 5. AC Measurement I/O Waveform **Table 4. Capacitance** | Symbol | Parameter <sup>(1,2)</sup> | Min | Max | Unit | |---------------------------------|---------------------------------------------------|-----|-----|------| | C <sub>IN</sub> | Input Capacitance | | 7 | pF | | C <sub>OUT</sub> <sup>(3)</sup> | Output Capacitance | | 10 | pF | | t <sub>LP</sub> | Low-pass filter input time constant (SDA and SCL) | | 50 | ns | Note: 1. Effective capacitance measured with power supply at 5V; sampled only, not 100% tested. - 2. At 25°C, f = 1MHz. - 3. Outputs deselected. **Table 5. DC Characteristics** | Symbol | Parameter | Test Cond | | Min | Тур | Max | Unit | | |---------------------------------|----------------------------------------------------------------------------|----------------------------------------------------------------|-----------------------------------------------------|------|-----------------------|-----|--------------------|----| | ILI | Input Leakage<br>Current | 0V ≤ V <sub>IN</sub> | ≤V <sub>CC</sub> | | | | ±1 | μА | | ILO | Output Leakage<br>Current | 0V ≤ V <sub>OU</sub> - | r ≤ V <sub>CC</sub> | | | | ±1 | μА | | Icc <sub>1</sub> | Supply Current | Switch Frog (SCL) | | | 30 | μΑ | | | | 1001 | Supply Current | Switch Freq (SCL) = 400kHz 5.5V | | | | | 200 | μΑ | | | Supply Current (standby) | All Inputs = V <sub>CC</sub> – 0.2V<br>Switch Freq (SCL) = 0Hz | 32KE = 1<br>or SQWE = 1<br>32KE = 0<br>and SQWE = 0 | 3.0V | | 1.8 | 3.0 | μΑ | | I <sub>CC2</sub> <sup>(2)</sup> | | | | 5.5V | | | 35 | μΑ | | ICC2 <sup>(-)</sup> | | | | 3.0V | | 1.5 | 2.4 | μΑ | | | | | | 5.5V | | | 31 | μΑ | | V <sub>IL</sub> | Input Low Voltage | | | | -0.3 | | 0.3V <sub>CC</sub> | V | | V <sub>IH</sub> | Input High Voltage | | 0.7V <sub>CC</sub> | | V <sub>CC</sub> + 0.3 | V | | | | | Output Low Voltage | I <sub>OL</sub> = 3. | | | 0.4 | V | | | | V <sub>OL</sub> | Vol. Output Low Voltage (Open Drain) <sup>(3)</sup> I <sub>OL</sub> = 10mA | | | | | | 0.4 | V | Note: 1. Valid for Ambient Operating Temperature: $T_A = -40$ to $85^{\circ}C$ ; $V_{CC} = 2.0$ to 5.5V (except where noted). **Table 6. Crystal Electrical Characteristics** | Sym | Parameter <sup>(1,2)</sup> | Min | Тур | Max | Units | |----------------|----------------------------|-----|--------|-----|-------| | f <sub>O</sub> | Resonant Frequency | | 32.768 | | kHz | | R <sub>S</sub> | Series Resistance | | | 60 | kΩ | | CL | Load Capacitance | | 12.5 | | pF | Note: 1. Externally supplied if using the SO8 package. STMicroelectronics recommends the KDS DT-38: 1TA/1TC252E127, Tuning Fork Type (thru-hole) or the DMX-26S: 1TJS125FH2A212, (SMD) quartz crystal for industrial temperature operations. KDS can be contacted at kouhou@kdsj.co.jp or http://www.kdsj.co.jp for further information on this crystal type. <sup>2.</sup> At 25°C. 3. For IRQ/FT/OUT, RST, and 32kHz pins (Open Drain) <sup>2.</sup> Load capacitors are integrated within the M41T80. Circuit board layout considerations for the 32.768 kHz crystal of minimum trace lengths and isolation from RF generating signals should be taken into account. #### **OPERATION** The M41T80 clock operates as a slave device on the serial bus. Access is obtained by implementing a start condition followed by the correct slave address (D0h). The 20 bytes contained in the device can then be accessed sequentially in the following order: - 1. Tenths/Hundredths of a Second Register - 2. Seconds Register - 3. Minutes Register - 4. Century/Hours Register - 5. Day Register - 6. Date Register - 7. Month Register - 8. Year Register - 9. Control Register - 10. 32kE Bit - 11 16. Alarm Registers - 17 19. Reserved - 20 Square Wave Register #### 2-Wire Bus Characteristics The bus is intended for communication between different IC's. It consists of two lines: a bi-directional data signal (SDA) and a clock signal (SCL). Both the SDA and SCL lines must be connected to a positive supply voltage via a pull-up resistor. The following protocol has been defined: - Data transfer may be initiated only when the bus is not busy. - During data transfer, the data line must remain stable whenever the clock line is High. - Changes in the data line, while the clock line is High, will be interpreted as control signals. Accordingly, the following bus conditions have been defined: **Bus not busy.** Both data and clock lines remain High. **Start data transfer.** A change in the state of the data line, from high to Low, while the clock is High, defines the START condition. **Stop data transfer.** A change in the state of the data line, from Low to High, while the clock is High, defines the STOP condition. **Data Valid.** The state of the data line represents valid data when after a start condition, the data line is stable for the duration of the high period of the clock signal. The data on the line may be changed during the Low period of the clock signal. There is one clock pulse per bit of data. Each data transfer is initiated with a start condition and terminated with a stop condition. The number of data bytes transferred between the start and stop conditions is not limited. The information is transmitted byte-wide and each receiver acknowledges with a ninth bit. By definition a device that gives out a message is called "transmitter," the receiving device that gets the message is called "receiver." The device that controls the message is called "master." The devices that are controlled by the master are called "slaves." Acknowledge. Each byte of eight bits is followed by one Acknowledge Bit. This Acknowledge Bit is a low level put on the bus by the receiver whereas the master generates an extra acknowledge related clock pulse. A slave receiver which is addressed is obliged to generate an acknowledge after the reception of each byte that has been clocked out of the slave transmitter. The device that acknowledges has to pull down the SDA line during the acknowledge clock pulse in such a way that the SDA line is a stable Low during the High period of the acknowledge related clock pulse. Of course, setup and hold times must be taken into account. A master receiver must signal an end of data to the slave transmitter by not generating an acknowledge on the last byte that has been clocked out of the slave. In this case the transmitter must leave the data line High to enable the master to generate the STOP condition. **477** Figure 6. Serial Bus Data Transfer Sequence Figure 7. Acknowledgement Sequence Figure 8. Bus Timing Requirements Sequence **Table 7. AC Characteristics** | Sym | Parameter <sup>(1)</sup> | Min | Тур | Max | Units | |-------------------------|----------------------------------------------------------------------------------|-----|-----|-----|-------| | f <sub>SCL</sub> | SCL Clock Frequency | 0 | | 400 | kHz | | t <sub>LOW</sub> | Clock Low Period | 1.3 | | | μs | | tHIGH | Clock High Period | 600 | | | ns | | t <sub>R</sub> | SDA and SCL Rise Time | | | 300 | ns | | t <sub>F</sub> | SDA and SCL Fall Time | | | 300 | ns | | t <sub>HD:STA</sub> | START Condition Hold Time (after this period the first clock pulse is generated) | 600 | | | ns | | t <sub>SU:STA</sub> | START Condition Setup Time (only relevant for a repeated start condition) | 600 | | | ns | | t <sub>SU:DAT</sub> (2) | Data Setup Time | 100 | | | ns | | thd:dat | Data Hold Time | 0 | | | μs | | t <sub>SU:STO</sub> | STOP Condition Setup Time | 600 | | | ns | | t <sub>BUF</sub> | Time the bus must be free before a new transmission can start | 1.3 | | | μs | Note: 1. Valid for Ambient Operating Temperature: T<sub>A</sub> = -40 to 85°C; V<sub>CC</sub> = 2.0 to 5.5V (except where noted). 2. Transmitter must internally provide a hold time to bridge the undefined region (300ns max) of the falling edge of SCL. #### **READ Mode** In this mode the master reads the M41T80 slave after setting the slave address (see Figure 10, page 10). Following the WRITE Mode Control Bit (R/W=0) and the Acknowledge Bit, the word address 'An' is written to the on-chip address pointer. Next the START condition and slave address are repeated followed by the READ Mode Control Bit (R/W=1). At this point the master transmitter becomes the master receiver. The data byte which was addressed will be transmitted and the master receiver will send an Acknowledge Bit to the slave transmitter. The address pointer is only incremented on reception of an Acknowledge Clock. The M41T80 slave transmitter will now place the data byte at address An+1 on the bus, the master receiver reads and acknowledges the new byte and the address pointer is incremented to "An+2." This cycle of reading consecutive addresses will continue until the master receiver sends a STOP condition to the slave transmitter. The system-to-user transfer of clock data will be halted whenever the address being read is a clock address (00h to 07h). The update will resume due to a Stop Condition or when the pointer increments to any non-clock address (08h-13h). **Note:** This is true both in READ Mode and WRITE Mode An alternate READ Mode may also be implemented whereby the master reads the M41T80 slave without first writing to the (volatile) address pointer. The first address that is read is the last one stored in the pointer (see Figure 11, page 11). Figure 9. Slave Address Location Figure 10. READ Mode Sequence Figure 11. Alternative READ Mode Sequence ### **WRITE Mode** In this mode the master transmitter transmits to the M41T80 slave receiver. Bus protocol is shown in Figure 12, page 11. Following the START condition and slave address, a logic '0' (R/W=0) is placed on the bus and indicates to the addressed device that word address "An" will follow and is to be written to the on-chip address pointer. The data word to be written to the memory is strobed in next and the internal address pointer is incremented to the next address location on the reception of an acknowledge clock. The M41T80 slave receiver will send an acknowledge clock to the master transmitter after it has received the slave address see Figure 9, page 10 and again after it has received the word address and each data byte. Figure 12. WRITE Mode Sequence 477 #### **CLOCK OPERATION** The M41T80 is driven by a quartz-controlled oscillator with a nominal frequency of 32,768Hz. The accuracy of the Real Time Clock depends on the frequency of the quartz crystal that is used as the time-base for the RTC. The 20-byte Register Map (see Table 8, page 13) is used to both set the clock and to read the date and time from the clock, in a binary coded decimal format. Tenths/Hundredths of Seconds, Seconds, Minutes, and Hours are contained within the first four registers. **Note:** A WRITE to any clock register will result in the Tenths/Hundredths of Seconds being reset to "00," and Tenths/Hundredths of Seconds cannot be written to any value other than "00." Bits D6 and D7 of Clock Register 03h (Century/ Hours Register) contain the CENTURY ENABLE Bit (CEB) and the CENTURY Bit (CB). Setting CEB to a '1' will cause CB to toggle, either from '0' to '1' or from '1' to '0' at the turn of the century (depending upon its initial state). If CEB is set to a '0,' CB will not toggle. Bits D0 through D2 of Register 04h contain the Day (day of week). Registers 05h, 06h, and 07h contain the Date (day of month), Month and Years. The ninth clock register is the Control Register. Bit D7 of Register 01h contains the STOP Bit (ST). Setting this bit to a '1' will cause the oscillator to stop. If the device is expected to spend a significant amount of time on the shelf, the oscillator may be stopped to reduce current drain. When reset to a '0' the oscillator restarts within four seconds (typically one second). The eight Clock Registers may be read one byte at a time, or in a sequential block. Provision has been made to assure that a clock update does not occur while any of the eight clock addresses are being read. If a clock address is being read, an update of the clock registers will be halted. This will prevent a transition of data during the READ. ## TIMEKEEPER® Registers The M41T80 offers 20 internal registers which contain Clock, Alarm, 32kHz, Flag, Square Wave, and Control data. These registers are memory locations which contain external (user accessible) and internal copies of the data (usually referred to as BiPORT<sup>™</sup> TIMEKEEPER cells). The external copies are independent of internal functions except that they are updated periodically by the simultaneous transfer of the incremented internal copy. The internal divider (or clock) chain will be reset upon the completion of a WRITE to any clock address. The system-to-user transfer of clock data will be halted whenever the address being read is a clock address (00h to 07h). The update will resume either due to a Stop Condition or when the pointer increments to any non-clock address (08h-13h). TIMEKEEPER and Alarm Registers store data in BCD. Control, 32kHz, and Square Wave Registers store data in Binary Format. Table 8. TIMEKEEPER® Register Map | Addr | | | | | | | | | Function/R | ange BCD | |------|------|---------------|------------|-------------|----|-------------|--------------|---------|-------------------|-----------| | | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | Forr | | | 00h | | 0.1 Se | | 0.1 Seconds | | | 0.01 Seconds | | | | | 01h | ST | | 10 Seconds | | | Sec | | Seconds | 00-59 | | | 02h | 0 | | 10 Minutes | 3 | | Min | utes | | Minutes | 00-59 | | 03h | CEB | СВ | 10 ⊢ | lours | F | lours (24 H | lour Forma | t) | Century/<br>Hours | 0-1/00-23 | | 04h | 0 | 0 | 0 | 0 | 0 | С | Day of Wee | k | Day | 01-7 | | 05h | 0 | 0 | 10 [ | Date | | Date: Day | of Month | | Date | 01-31 | | 06h | 0 | 0 | 0 | 10M | | Мо | onth | | Month | 01-12 | | 07h | | 10 Years Year | | | | | Year | 00-99 | | | | 08h | OUT | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Control | | | 09h | 32kE | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 32kHz | | | 0Ah | AFE | SQWE | 0 | AI 10M | | Alarm | Month | | Al Month | 01-12 | | 0Bh | RPT4 | RPT5 | AI 10 | Date | | Alarm | Date | | Al Date | 01-31 | | 0Ch | RPT3 | 0 | AI 10 | Hour | | Alarm | Hour | | Al Hour | 00-23 | | 0Dh | RPT2 | Ala | rm 10 Minu | utes | | Alarm I | Minutes | | Al Min | 00-59 | | 0Eh | RPT1 | Alar | m 10 Seco | onds | | Alarm S | Seconds | | Al Sec | 00-59 | | 0Fh | 0 | AF | 0 | 0 | 0 | 0 | 0 | 0 | Flags | | | 10h | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Reserved | | | 11h | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Reserved | | | 12h | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Reserved | | | 13h | RS3 | RS2 | RS1 | RS0 | 0 | 0 | 0 | 0 | SQW | | Keys: ST = Stop Bit 0 = Must be set to '0' 32kE = 32kHz Enable Bit CEB = Century Enable Bit CB = Century Bit OUT = Output level AFE = Alarm Flag Enable Flag RPT1-RPT5 = Alarm Repeat Mode Bits AF = Alarm Flag (Read only) SQWE = Square Wave Enable RS0-RS3 = SQW Frequency ## **Setting Alarm Clock Registers** Address locations 0Ah-0Eh contain the alarm settings. The alarm can be configured to go off at a prescribed time on a specific month, date, hour, minute, or second or repeat every year, month, day, hour, minute, or second. Bits RPT5-RPT1 put the alarm in the repeat mode of operation. Table 9, page 14 shows the possible configurations. Codes not listed in the table default to the once per second mode to quickly alert the user of an incorrect alarm setting. When the clock information matches the alarm clock settings based on the match criteria defined by RPT5-RPT1, the AF (Alarm Flag) is set. If AFE (Alarm Flag Enable) is also set (and SQWE is '0.'), the alarm condition activates the $\overline{\text{IRQ}}/\text{OUT/SQW}$ pin. **Note:** If the address pointer is allowed to increment to the Flag Register address, an alarm condition will not cause the Interrupt/Flag to occur until the address pointer is moved to a different address. It should also be noted that if the last address written is the "Alarm Seconds," the address pointer will increment to the Flag address, causing this situation to occur. The IRQ/OUT/SQW output is cleared by a READ to the Flags Register as shown in Figure 13. A subsequent READ of the Flags Register is necessary to see that the value of the Alarm Flag has been reset to '0.' Figure 13. Alarm Interrupt Reset Waveform **Table 9. Alarm Repeat Modes** | RPT5 | RPT4 | RPT3 | RPT2 | RPT1 | Alarm Setting | |------|------|------|------|------|-----------------| | 1 | 1 | 1 | 1 | 1 | Once per Second | | 1 | 1 | 1 | 1 | 0 | Once per Minute | | 1 | 1 | 1 | 0 | 0 | Once per Hour | | 1 | 1 | 0 | 0 | 0 | Once per Day | | 1 | 0 | 0 | 0 | 0 | Once per Month | | 0 | 0 | 0 | 0 | 0 | Once per Year | **Table 10. Square Wave Output Frequency** | | Square V | Vave Bits | | Square | e Wave | |-----|----------|-----------|-----|-----------|--------| | RS3 | RS2 | RS1 | RS0 | Frequency | Units | | 0 | 0 | 0 | 0 | None | - | | 0 | 0 | 0 | 1 | 32.768 | kHz | | 0 | 0 | 1 | 0 | 8.192 | kHz | | 0 | 0 | 1 | 1 | 4.096 | kHz | | 0 | 1 | 0 | 0 | 2.048 | kHz | | 0 | 1 | 0 | 1 | 1.024 | kHz | | 0 | 1 | 1 | 0 | 512 | Hz | | 0 | 1 | 1 | 1 | 256 | Hz | | 1 | 0 | 0 | 0 | 128 | Hz | | 1 | 0 | 0 | 1 | 64 | Hz | | 1 | 0 | 1 | 0 | 32 | Hz | | 1 | 0 | 1 | 1 | 16 | Hz | | 1 | 1 | 0 | 0 | 8 | Hz | | 1 | 1 | 0 | 1 | 4 | Hz | | 1 | 1 | 1 | 0 | 2 | Hz | | 1 | 1 | 1 | 1 | 1 | Hz | ## Full-time 32kHz Square Wave Output The M41T80 offers the user a special 32kHz square wave function which defaults to output on the $F_{32k}$ pin (Pin 3) as long as $V_{CC}$ is valid, and the oscillator is running (ST Bit = '0'). This function is available within four seconds of initial power-up and can only be disabled by setting the 32kE Bit to $^{\prime}0^{\prime}$ or the ST Bit to $^{\prime}1.^{\prime}$ If not used, the $F_{32k}$ pin should be disconnected and allowed to float. Note: The $\mathsf{F}_{32k}$ pin is an open drain which requires an external pull-up resistor. ### **Century Bit** Bits D7 and D6 of Clock Register 03h contain the CENTURY ENABLE Bit (CEB) and the CENTURY Bit (CB). Setting CEB to a '1' will cause CB to toggle, either from a '0' to '1' or from '1' to '0' at the turn of the century (depending upon its initial state). If CEB is set to a '0,' CB will not toggle. ### **Output Driver Pin** When the AFE Bit and SQWE Bit are not set, the IRQ/OUT/SQW pin becomes an output driver that reflects the contents of D7 of the Control Register. In other words, when D7 (OUT Bit) of address lo- cation 08h is a '0,' then the $\overline{IRQ}/OUT/SQW$ pin will be driven low. **Note:** The IRQ/OUT/SQW pin is an open drain which requires an external pull-up resistor. #### **Preferred Power-on Default** When powering the device up from ground (0V), the following register bits are set to a '0' state: ST; AFE; and SQWE. The following bits are set to a '1' state: OUT and 32kE (see Table 11, page 16). **Table 11. Preferred Power-on Default Values** | Condition | ST | Out | AFE | SQWE | 32kE | |-------------------------|----|-----|-----|------|------| | Power-up <sup>(1)</sup> | 0 | 1 | 0 | 0 | 1 | Note: 1. If $V_{CC}$ falls to a voltage, $0V < V_{CC} < 2.0V$ , these bits should be rewritten by the user. ### **PART NUMBERING** blank = Tubes TR = Tape & Reel For a list of available options (e.g., Speed, Package) or for further information on any aspect of this device, please contact the ST Sales Office nearest to you. **477** ### PACKAGE MECHANICAL INFORMATION Figure 14. SO8 – 8 lead Plastic Small Outline, 150 mils body width, Package Mechanical Drawing Note: Drawing is not to scale. Table 13. SO8 – 8-lead Plastic Small Outline, 150 mils body width, Package Mechanical Data | Symb | mm | | | inches | | | |------|------|------|------|--------|-------|-------| | | Тур | Min | Max | Тур | Min | Max | | А | - | 1.35 | 1.75 | _ | 0.053 | 0.069 | | A1 | - | 0.10 | 0.25 | _ | 0.004 | 0.010 | | В | - | 0.33 | 0.51 | _ | 0.013 | 0.020 | | С | - | 0.19 | 0.25 | _ | 0.007 | 0.010 | | D | - | 4.80 | 5.00 | _ | 0.189 | 0.197 | | ddd | - | _ | 0.10 | _ | _ | 0.004 | | E | - | 3.80 | 4.00 | _ | 0.150 | 0.157 | | е | 1.27 | - | - | 0.050 | _ | _ | | Н | - | 5.80 | 6.20 | _ | 0.228 | 0.244 | | h | - | 0.25 | 0.50 | _ | 0.010 | 0.020 | | L | - | 0.40 | 0.90 | - | 0.016 | 0.035 | | α | - | 0° | 8° | _ | 0° | 8° | | N | | 8 | | | 8 | | ## **REVISION HISTORY** **Table 14. Document Revision History** | Date | Rev. # | Revision Details | |--------------|--------|------------------| | October 2002 | 1.0 | First Issue | Information furnished is believed to be accurate and reliable. However, STMicroelectronics assumes no responsibility for the consequences of use of such information nor for any infringement of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of STMicroelectronics. Specifications mentioned in this publication are subject to change without notice. This publication supersedes and replaces all information previously supplied. STMicroelectronics products are not authorized for use as critical components in life support devices or systems without express written approval of STMicroelectronics. The ST logo is registered trademark of STMicroelectronics All other names are the property of their respective owners. © 2002 STMicroelectronics - All Rights Reserved STMicroelectronics GROUP OF COMPANIES Australia - Brazil - Canada - China - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan - Malaysia - Malta - Morocco - Singapore - Spain - Sweden - Switzerland - United Kingdom - U.S.A. www.st.com