# 3874 Group #### SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER #### **DESCRIPTION** The 3874 group is the 8-bit microcomputer based on the 740 family core technology. The 3874 group includes data link layer communication control circuit, A-D converters, D-A converter, automatic data transfer serial I/O, UART, and watchdog timer etc. The various microcomputers in the 3874 group include variations of internal memory size and packaging. For details, refer to the section on part numbering. For details on availability of microcomputers in the 3874 group, refer to the section on group expansion. #### **FEATURES** | ●Basic machine-language instructions | |--------------------------------------------------------------------| | $ullet$ Minimum instruction execution time 0.32 $\mu s$ | | (at 6.4 MHz oscillation frequency, in double-speed mode) | | ●Memory size | | ROM 16 K to 60 K bytes | | RAM 1024 to 2048 bytes | | • Programmable input/output ports | | ●Input port | | ●Interrupts | | (Interrupt source discrimination register exists, included key in- | | put interrupt) | | ●Timer 1, timer 2, timer 3 | | ●Timer X, timer Y | | ● Serial I/O1 | |----------------------------------------------------------------------| | fer function available) | | ●A-D converter | | ●D-A converter | | Data link layer communication control circuit | | Clock generating circuit | | (connect to external ceramic resonator or quartz-crystal oscillator) | | ●Watchdog timer | | Power source voltage | | ● Power dissipation | | In double-speed mode90 mW | | In high-speed mode60 mW | | (at 32 kHz oscillation frequency, at 5 V power source voltage) | | In low-speed mode | | (at 32 kHz oscillation frequency, at 3 V power source voltage) | | ●Operating temperature range −40 to 85°C | | (Extended operating temperature version and automotive version) | #### **APPLICATION** Automotive comfort control for audio system, air conditioning etc., automotive body electronics control, household appliances, and other consumer applications, etc. #### **PIN CONFIGURATION** Fig. 1 M38747MCT-XXXGP pin configuration Fig. 2 M38749EFFS pin configuration #### **FUNCTIONAL BLOCK** Fig. 3 Functional block diagram #### **PIN DESCRIPTION** #### Table 1 Pin description (1) | Pin | Name | Functions | Function except a port function | | | | | |----------------------------------------------------------|-------------------------|--------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------|--|--|--|--| | Vcc, Vss | Power source input | •Apply voltage of 3.0 V – 5.5 V to Vcc, and 0 V to Vss. | | | | | | | VREF | Reference voltage input | •Reference voltage input pin for A-D and D-A converters | S. | | | | | | A) / | Analog power source | •Analog power source input pin for A-D and D-A convert | •Analog power source input pin for A-D and D-A converters. | | | | | | AVss | input | •Connect to Vss. | | | | | | | RESET | Reset input | •Reset input pin for active "L." | | | | | | | | | •Input and output pins for the clock generating circuit. | | | | | | | XIN | Clock input | Connect a ceramic resonator or quartz-crystal oscillator the oscillation frequency. | r between the XIN and XOUT pins to set | | | | | | Хоит | Clock output | •When an external clock is used, connect the clock sou pin open. | rce to the XIN pin and leave the XOUT | | | | | | | | •Feedback resistor is built in between XIN pin and XOUT | pin. | | | | | | P00-P07 | I/O port P0 | •8-bit CMOS I/O port. | | | | | | | P10-P17 | I/O port P1 | •I/O direction register allows each pin to be individually programmed as either input or output. | | | | | | | P20-P27 | I/O port P2 | CMOS compatible input level. | •CMOS compatible input level. | | | | | | P30-P37 | I/O port P3 | •CMOS 3-state output structure. | | | | | | | | | •8-bit I/O port with the same function as port P0. | •Sub-clock generating circuit I/O | | | | | | P40/XCOUT,<br>P41/XCIN | | CMOS compatible input level. CMOS 3-state output structure. | pins connect a resonator. (This circuit cannot be operated by an external clock.) | | | | | | P42/INT1, | I/O port P4 | | •Interrupt input pins | | | | | | P43/INT2 | | | | | | | | | P44/RxD,<br>P45/TxD,<br>P46/ <u>SCLK1</u> ,<br>P47/SRDY1 | | | •Serial I/O1 function pins | | | | | | P50/Tout | | •8-bit I/O port with the same function as port P0. | •Timer 2 output pin | | | | | | P51/INT3-<br>P53/INT5 | | •CMOS compatible input level. •CMOS 3-state output structure. | •Interrupt input pins | | | | | | P54/CNTR0,<br>P55/CNTR1 | I/O port P5 | - Owico o state output structure. | •Timer X, timer Y function pins | | | | | | P56/RTP0,<br>P57/RTP1 | | | •Real time port function pins | | | | | ### **3874 Group** #### SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER #### Table 2 Pin description (2) | Pin | Name | Functions | Function except a port function | |----------------------------------------------------|---------------|--------------------------------------------------------------------------------------------------------------------------|---------------------------------------------| | P60/AN0-<br>P67/AN7 | I/O port P6 | Note that the same function as port P0. CMOS compatible input level. CMOS 3-state output structure. | •A-D converter input pins | | P70/SIN2,<br>P71/SOUT2,<br>P72/SCLK2 | | -8-bit I/O port with the same function as port P0. -CMOS compatible input level. -CMOS 3-state output structure. | •Serial I/O2 function pins | | P73, P74 | I/O port P7 | ' | | | P75/BUSOUT,<br>P76/BUSIN | | | •Data link layer communication control pins | | P77/ADT | | | •A-D trigger input pin | | P80/DA | | •8-bit I/O port with the same function as port P0. | •D-A converter output pin | | P81 | | | | | P82/SOUT3,<br>P83/SIN3,<br>P84/SCLK3,<br>P85/SRDY3 | I/O port P8 | | •Serial I/O3 function pins | | P86/SBUSY3,<br>P87/SSTB3 | | | | | P97/INTo | Input port P9 | -1-bit input port. -CMOS compatible input level. | •Interrupt input pin | #### **PART NUMBERING** Fig. 4 Part numbering Fig. 5 Main clock input oscillation frequency in double-speed mode # **GROUP EXPANSION (Extended operating temperature version)** The 3874 group (extended operating temperature version) is designed for automotive comfort and amusement control such as audio, air-conditioner etc., household appliances, and other consumer applications. Mitsubishi plans to expand the 3874 group (extended operating temperature version) as follows: #### **Memory Type** Support for mask ROM, One Time PROM, and EPROM versions #### **Memory Size** #### **Packages** Fig. 6 Memory expansion plan (Extended operating temperature version) Currently planning products are listed below. Table 3 Support products As of March 1998 | Product name | (P) ROM size (bytes)<br>ROM size for User in ( ) | RAM size (bytes) | Package | Remarks | | | | |--------------|--------------------------------------------------|------------------|---------|-------------------------------------------------------------------------------|--|--|--| | M38749EFDGP | | | 80P6S-A | One Time PROM version (blank) | | | | | M38749EFFS | 61440<br>(61310) | 2048 | 80D0 | EPROM version (for software development, operating temperature = -20 to 85°C) | | | | | M38749MFF | | | 80P6S-A | W 1 50M | | | | | M38747MCF | 49152<br>(49022) | 1024 | 00F03-A | Mask ROM version | | | | #### **GROUP EXPANSION (Automotive version)** The 3874 group (automotive version) is designed for automotive body electronics control. Mitsubishi plans to expand the 3874 group (automotive version) as follows: | ROM/PROM size | 16 K to 60 K bytes | |---------------|----------------------------------| | RAM size | 1024 to 2048 bytes | | Packages | | | 80P6S-A | 0.65 mm-nitch plastic molded OFP | #### **Memory Type** Support for mask ROM and One Time PROM versions #### **Memory Size** Fig. 7 Memory expansion plan (Automotive correspondence version) Currently planning products are listed below. **Table 4 Support products** As of March 1998 | Product name | (P) ROM size (bytes)<br>ROM size for User in ( ) | RAM size (bytes) | Package | Remarks | |--------------|--------------------------------------------------|------------------|--------------------------|-----------------------| | M38749EFT | 61440 (61310) | 2048 | | One Time PROM version | | M38747MCT | 49152 (49022) | 00000 4 | | | | M38747M6T | 24576 (24446) | 1048 | 80P6S-A Mask ROM version | Mask ROM version | | M38747M4T | 16384 (16254) | | | | # FUNCTIONAL DESCRIPTION CENTRAL PROCESSING UNIT (CPU) The 3874 group uses the standard 740 Family instruction set. Refer to the table of 740 Family addressing modes and machine instructions or the 740 Family Software Manual for details on the instruction set. Machine-resident 740 Family instructions are as follows: The FST and SLW instructions cannot be used. The STP, WIT, MUL, and DIV instructions can be used. #### [CPU Mode Register (CPUM)] 003B16 The CPU mode register contains the stack page selection bit and the internal system clock selection bit etc. The CPU mode register is allocated at address 003B16. Fig. 8 Structure of CPU mode register # MEMORY Special Function Register (SFR) Area The Special Function Register area in the zero page contains control registers such as I/O ports and timers. #### **RAM** RAM is used for data storage and for stack area of subroutine calls and interrupts. #### **ROM** The first 128 bytes and the last 2 bytes of ROM are reserved for device testing and the rest is user area for storing programs. #### **Interrupt Vector Area** The interrupt vector area contains reset and interrupt vectors. #### Zero Page Access to this area with only 2 bytes is possible in the zero page addressing mode. #### **Special Page** Access to this area with only 2 bytes is possible in the special page addressing mode. Fig. 9 Memory map diagram ### **3874 Group** #### SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER | 000016 | Port P0 (P0) | 002016 | Timer X (low-order) (TXL) | |--------------------|------------------------------------------------------|--------------------|--------------------------------------------------------------| | 000116 | Port P0 direction register (P0D) | 002116 | Timer X (high-order) (TXH) | | 000216 | Port P1 (P1) | 002216 | Timer Y (low-order) (TYL) | | 000316 | Port P1 direction register (P1D) | 002316 | Timer Y (high-order) (TYH) | | 000416 | Port P2 (P2) | 002416 | Timer 1 (T1) | | 000516 | Port P2 direction register (P2D) | 002516 | Timer 2 (T2) | | 000616 | Port P3 (P3) | 002616 | Timer 3 (T3) | | 000716 | Port P3 direction register (P3D) | 002716 | Timer X mode register (TXM) | | 000816 | Port P4 (P4) | 002816 | Timer Y mode register (TYM) | | 000916 | Port P4 direction register (P4D) | 002916 | Timer 123 mode register (T123M) | | 000A16 | Port P5 (P5) | 002A16 | Communication mode register (BUSM) | | 000B16 | Port P5 direction register (P5D) | 002B <sub>16</sub> | Transmit control register (TXDCON) | | 000C16 | Port P6 (P6) | 002C16 | Transmit status register (TXDSTS) | | 000D16 | Port P6 direction register (P6D) | 002D16 | Receive control register (RXDCON) | | 000E16 | Port P7 (P7) | 002E16 | Receive status register (RXDSTS) | | 000F16 | Port P7 direction register (P7D) | 002F <sub>16</sub> | Bus interrupt source discrimination control register (BICOND | | 001016 | Port P8 (P8) | 003016 | Control field selection register (CFSEL) | | 001116 | Port P8 direction register (P8D) | 003116 | Control field register (CF) | | 001216 | Port P9 (P9) | 003216 | Transmit/Receive FIFO (TRFIFO) | | 001316 | Serial I/O3 register/Transfer counter (SIO3) | 003316 | PULL UP register (PULLU) | | 001416 | Serial I/O3 control register 1 (SIO3CON1) | 003416 | A-D control register (ADCON) | | 001516 | Serial I/O3 control register 2 (SIO3CON2) | 003516 | A-D/D-A conversion register (AD) | | 001616 | Serial I/O3 control register 3 (SIO3CON3) | 003616 | Interrupt source discrimination register 2 (IREQD2) | | 001716 | Serial I/O3 automatic transfer data pointer (SIO3DP) | 003716 | Interrupt source discrimination control register 2 (ICOND2) | | 001816 | Transmit/Receive buffer register (TB/RB) | 003816 | Interrupt source discrimination register 1 (IREQD1) | | 001916 | Serial I/O1 status register (SIO1STS) | 003916 | Interrupt source discrimination control register 1 (ICOND1) | | 001A16 | Serial I/O1 control register (SIO1CON) | 003A16 | Interrupt edge selection register (INTEDGE) | | 001B <sub>16</sub> | UART control register (UARTCON) | 003B <sub>16</sub> | CPU mode register (CPUM) | | 001C <sub>16</sub> | Baud rate generator (BRG) | 003C16 | Interrupt request register 1 (IREQ1) | | 001D16 | Serial I/O2 control register (SIO2CON) | 003D16 | Interrupt request register 2 (IREQ2) | | 001E <sub>16</sub> | Watchdog timer control register (WDTCON) | 003E16 | Interrupt control register 1 (ICON1) | | 001F16 | Serial I/O2 register (SIO2) | 003F <sub>16</sub> | Interrupt control register 2 (ICON2) | Fig. 10 Memory map of special function register (SFR) #### I/O PORTS The I/O ports P0–P8 have direction registers which determine the input/output direction of each individual pin. Each bit in a direction register corresponds to one pin, and each pin can be set to be input port or output port. When "0" is written to the bit corresponding to a pin, that pin becomes an input pin. When "1" is written to that bit, that pin becomes an output pin. If data is read from a pin which is set to output, the value of the port output latch is read, not the value of the pin itself. Pins set to input are floating. If a pin set to input is written to, only the port output latch is written to and the pin remains floating. Table 5 I/O port function (1) | Pin | Name | Input/Output | I/O Structure | Non-Port Function | Related SFRs | Ref.No. | | |------------------------------------|---------|-------------------------------|---------------------------------------------------|---------------------------------------------|------------------------------------------|------------------------------------|-----| | P00-P07 | Port P0 | Input/output, individual bits | •CMOS compatible input level •CMOS 3-state output | | | (1) | | | P10-P17 | Port P1 | Input/output, individual bits | •CMOS compatible input level •CMOS 3-state output | | | | | | P20-P27 | Port P2 | Input/output, individual bits | •CMOS compatible input level •CMOS 3-state output | •Key input (key-on wake-up) interrupt input | •PULL UP register | (2) | | | P30-P37 | Port P3 | Input/output, individual bits | •CMOS compatible input level •CMOS 3-state output | | •CPU mode register | (1) | | | P40/XCOUT | Port P4 | Input/output, | •CMOS compatible | •Sub-clock generating | •CPU mode register | (3) | | | P41/XCIN | | individual bits | input level | circuit I/O | | (4) | | | P42/INT1,<br>P43/INT2 | | | | •CMOS 3-state output | •External interrupt input | •Interrupt edge selection register | (5) | | P44/RxD | | | | •Serial I/O1 function I/O | •Serial I/O1 control reg- | (6) | | | P45/TxD | | | | | ister •Serial I/O1 status regis- | (7) | | | P46/SCLK1 | | | | | ter | (8) | | | P47/SRDY1 | | | | | •UART control register •PULL UP register | (9) | | | P50/Tout | Port P5 | Input/output, individual bits | CMOS compatible input level | •Timer 2 output | •Timer 123 mode register | (10) | | | P51/INT3,<br>P52/INT4,<br>P53/INT5 | | | •CMOS 3-state outpu | •CMOS 3-state output | •External interrupt input | •Interrupt edge selection register | (5) | | P54/CNTR0 | | | | •Timer X function I/O | •Timer X mode register | (11) | | | P55/CNTR1 | ] | | | •Timer Y function I/O | •Timer Y mode register | (12) | | | P56/RTP0 | | | | •Real time port function output | •Timer X mode register | (13) | | | P57/RTP1 | | | | •Real time port function output | •Timer Y mode register | | | | P60/AN0-<br>P67/AN7 | Port P6 | Input/output, individual bits | •CMOS compatible input level •CMOS 3-state output | •A-D converter input | •A-D control register | (14) | | ### **3874 Group** #### SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER Table 6 I/O port function (2) | Pin | Name | Input/Output | I/O Function | Non-Port Function | Related SFRs | Ref.No. | |------------|---------|-----------------|------------------------------|---------------------------|-----------------------------------------------------------------|---------| | P70/SIN2 | Port P7 | Input/output, | •CMOS compatible | •Serial I/O2 function I/O | •Serial I/O2 control reg- | (15) | | P71/SOUT2 | | individual bits | input level | | ister | (16) | | P72/SCLK2 | | | •CMOS 3-state output | | •PULL UP register | (17) | | P73,P74 | | | | | | (1) | | P75/BUSOUT | | | | •Data link layer commu- | •Communication mode | (18) | | P76/BUSIN | | | | nication control I/O | register •Transmit control register •Transmit status register | (19) | | | | | | | •Receive control regiser | | | | | | | | •Receive status register | | | | | | | | Bus interrupt source<br>discrimination control<br>register | | | | | | | | •Control field selection register | | | | | | | | •Control field register •Transmit/Receive FIFO | | | P77/ADT | | | | •A-D trigger input | •A-D control register | (20) | | P80/DA | Port P8 | Input/output, | •CMOS compatible in- | •D-A function output | •A-D control register | (21) | | P81 | | individual bits | put level | | | (1) | | P82/SOUT3 | | | •CMOS 3-state output | •Serial I/O3 function I/O | •Serial I/O3 register/ | (22) | | P83/SIN3 | | | | | Transfer counter | (23) | | P84/SCLK3 | | | | | •Serial I/O3 control register 1 | (24) | | P85/SRDY3 | | | | | •Serial I/O3 control reg- | (25) | | P86/SBUSY3 | | | | | ister 2 | (26) | | P87/SSTB3 | | | | | •Serial I/O3 control register 3 | (27) | | | | | | | Serial I/O3 automatic<br>transfer data pointer | | | P97/INTo | Port P9 | Input | •CMOS compatible input level | •External interrupt input | •Interrupt edge selection register | (28) | Note: Make sure that the input level at each pin is either 0 V or Vcc during execution of the STP instruction. When an input level is at an intermediate potential, a current will flow from Vcc to Vss through the input-stage gate. #### **Pull-up Control** P20–P26, TxD, SCLK1, SOUT2, and SCLK2 can perform pull-up control by setting "1" to the pull-up register (address 003316). P20–P27's pull-up is valid in the input mode, and TxD, SCLK1, SOUT2, and SCLK2S' pull-up is valid in the output mode. Fig.11 Structure of Pull-up Register Fig. 12 Port block diagram (1) Fig. 13 Port block diagram (2) Fig. 14 Port block diagram (3) Fig. 15 Port block diagram (4) Fig. 16 Port block diagram (5) Fig. 17 Port block diagram (6) #### **INTERRUPTS** Interrupts occur by 27 sources: 10 external, 16 internal, and 1 software #### **Interrupt Control** Each interrupt is controlled by an interrupt request bit, an interrupt enable bit, and the interrupt disable flag except for the software interrupt set by the BRK instruction. An interrupt occurs if the corresponding interrupt request and enable bits are "1" and the interrupt disable flag is "0". Interrupt enable bits can be set or cleared by software. Interrupt request bits can be cleared by software, but cannot be set by software. The BRK instruction cannot be disabled with any flag or bit. The I (interrupt disable) flag disables all interrupts except the BRK instruction interrupt. The interrupt control circuit consists of two types of interrupts: "one factor/one vector interrupt" and "multiple factors/one vector interrupt". The configuration is shown in Figure 18. #### **Interrupt Operation** When an interrupt occurs, the following operations are automatically performed: - 1. The contents of the program counter and the processor status register are pushed onto the stack. - 2. The interrupt disable flag is set and the corresponding interrupt request bit for each vector is cleared. (The corresponding interrupt request bit for each interrupt factor is not cleared.) - 3. The interrupt jump destination address of interrupt which has the highest priority is loaded to the program counter. #### Interrupt Factor Determination The interrupt request bit for each vector of "multiple factors/one vector interrupt" is set to "1" when the interrupt disable flag (I) is "0" and one of the factor interrupt enable bits is "1" and the corresponding factor interrupt request bit changes from "0" to "1". At this time, if the vector interrupt enable bit is "1", the interrupt occurs. (Note that the interrupt request bit for each vector and the factor interrupt request bit are both edge sense.) When 2 or more interrupt requests of interrupt factors assigned to one interrupt vector are generated at the same time, confirm the interrupt request bits for each interrupt factor assigned to the vector, and process according to the priority. If the interrupt request bit for the interrupt factor is "1" and the interrupt enable bits for interrupt factor and each vector are both "1"; for example, when an interrupt of another interrupt factor assigned to the same vector occurs while an interrupt processing routine is executed, the interrupt occurs again after returning. Clear the interrupt request bits which are not necessary or which have been already processed before executing the interrupt flag clear (CLI) or interrupt processing routine return (RTI) instruction. The interrupt request bits for each interrupt factor are not cleared by hardware after an interrupt vector address branching. Clear these bits by software in the interrupt processing routine. Use the LDM, STA, etc. instructions to do it. Do not use the read-modify-write instruction; for example, the CLB. #### ■ Notes When the active edge of an external interrupt (INT0–INT5, CNTR0, CNTR1) is set, the corresponding interrupt request bit may also be set. Therefore, take following sequence: - (1) Disable the external interrupt which is selected. - (2) Change the active edge in interrupt edge selection register (in case of CNTR<sub>0</sub>: Timer X mode register; in case of CNTR<sub>1</sub>: Timer Y mode register). - (3) Clear the set interrupt request bit to "0". - (4) Enable the external interrupt which is selected. Table 7 Interrupt vector addresses and priority | Interrupt Sources | Priority | | sses (Note 1) | Interrupt Request | Remarks | |---------------------------------|----------|--------|--------------------|--------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------| | · | , | High | Low | Generating Conditions | | | Reset (Note 2) | 1 | FFFD16 | FFFC16 | At reset | Non-maskable | | INT <sub>0</sub> | 2 | FFFB16 | FFFA16 | At detection of either rising or falling edge of INTo input | External interrupt (active edge selectable) | | INT <sub>1</sub> | 3 | FFF916 | FFF816 | At detection of either rising or falling edge of INT1 input | External interrupt (active edge selectable) | | Receive bus interrupt source 1 | 4 | FFF716 | FFF616 | When receive bus interrupt source 1 request bit becomes "1" from "0" | The condition which the receive bus interrupt factor request bit becomes "1" is defined according | | Receive bus interrupt source 2 | | | | When receive bus interrupt source 2 request bit becomes "1" from "0" | to each communication protocol specification confirmation. | | Receive bus interrupt source 3 | | | | When receive bus interrupt source 3 request bit becomes "1" from "0" | | | Transmit bus interrupt source 1 | 5 | FFF516 | FFF416 | When transmit bus interrupt source 1 request bit becomes "1" from "0" | The condition which the transmit bus interrupt factor request bit becomes "1" is defined according | | Transmit bus interrupt source 2 | | | | When transmit bus interrupt source 2 request bit becomes "1" from "0" | to each communication protocol specification confirmation. | | Transmit bus interrupt source 3 | | | | When transmit bus interrupt source 3 request bit becomes "1" from "0" | | | Timer X | 6 | FFF316 | FFF216 | At timer X underflow | | | Timer Y | 7 | FFF116 | FFF016 | At timer Y underflow | | | Timer 2 | 8 | FFEF16 | FFEE16 | At timer 2 underflow | | | Timer 3 | 9 | FFED16 | FFEC16 | At timer 3 underflow | | | INT2 | 10 | FFEB16 | FFEA <sub>16</sub> | At detection of either rising or falling edge of INT2 input | External interrupt (active edge selectable) | | Serial I/O3 interrupt | 11 | FFE916 | FFE816 | At completion of serial I/O3 data transmission/reception | Valid only when serial I/O3 is selected | | CNTR <sub>0</sub> | | | | At detection of either rising or falling edge of CNTR0 input | External interrupt (active edge selectable) | | CNTR <sub>1</sub> | 12 | FFE716 | FFE616 | At detection of either rising or falling edge of CNTR1 input | External interrupt (active edge selectable) | | Timer 1 | 13 | FFE516 | FFE416 | At timer 1 underflow | | | INT3 | 14 | FFE316 | FFE216 | At detection of either rising or falling edge of INT3 input | External interrupt (active edge selectable) | | INT4 | | | | At detection of either rising or falling edge of INT4 input | External interrupt (active edge selectable) | | INT5 | | | | At detection of either rising or falling edge of INTs input | External interrupt (active edge selectable) | | ADT | 15 | FFE116 | FFE016 | At falling of ADT pin input | Valid only when ADT interrupt is selected External interrupt (falling valid) | | A-D converter | | | | At completion of A-D converter | Valid only when A-D converter interrupt is selected | | Serial I/O2 interrupt | | | | At completion of serial I/O2 data transmission/reception | Valid only when serial I/O2 is selected | | Key input (key-<br>on wake-up) | 16 | FFDF16 | FFDE16 | At falling of port P20 to P25 (at input) input logical level AND | External interrupt (falling valid) | | Serial I/O1 receive | | | | At completion of serial I/O1 data reception | Valid only when serial I/O1 is selected | | Serial I/O1<br>transmit | | | | At completion of serial I/O1 transmission shift or when transmission buffer is empty | Valid only when serial I/O1 is selected | | BRK instruction | 17 | FFDD16 | FFDC16 | At BRK instruction execution | Non-maskable software interrupt | Notes 1: Vector addresses contain interrupt jump destination addresses. <sup>3:</sup> Either ADT interrupt or A-D converter interrupt can be used. Both ADT interrupt and A-D converter interrupt cannot be used. <sup>2:</sup> Reset function in the same way as an interrupt with the highest priority. Fig.18 Interrupt control diagram #### **Timing to Interrupt Request Acceptance** The cycle number of internal system clock required from occurrence to acceptance of an interrupt request depends on the type of interrupt: "multiple factors/one vector" or "one factor/one vector". For "one factor/one vector interrupt", the CPU starts processing the management after interrupt acceptance at the next instruction execution timing (rising edge of SYNC signal) immediately after the interrupt request is generated. For "multiple factors/one vector interrupt", the CPU starts processing the management after interrupt acceptance at the second instruction execution timing (rising edge of SYNC signal) after the interrupt request for interrupt factor determination is generated. In other words, "multiple factors/one vector interrupt" required one instruction execution cycle number (2 to 16 cycles of internal system clock) more than that of "one factor/one vector interrupt" to begin the interrupt sequence. Figure 18 shows the interrupt control diagram and Figure 19 shows the timing from occurrence to acceptance of interrupt request. For "one factor/one vector interrupt", the interrupt request is generated at Timing (A) and the processing after acceptance begins at Timing (B). For "multiple factors/one vector interrupt", the interrupt factor determination request is generated at Timing (C), the interrupt request is generated at Timing (D), and the processing after acceptance begins at Timing (E). Fig.19 Timing from occurrence to acceptance of interrupt Fig. 20 Structure of interrupt-related registers #### **Key Input Interrupt** A Key input interrupt request is generated by applying "L" level to any pin of port P2 that have been set to input mode. In other words, it is generated when AND of input level goes from "1" to "0". An example of using a key input interrupt is shown in Figure 21, where an interrupt request is generated by pressing one of the keys consisted as an active-low key matrix which inputs to ports P20–P24. Fig. 21 Connection example when using key input interrupt and port P2 block diagram #### **TIMERS** The 3874 group has five timers: timer X, timer Y, timer 1, timer 2, and timer 3. Timer X and timer Y are 16-bit timers, and timer 1, timer 2, and timer 3 are 8-bit timers. All timers are down count timers. When the timer reaches "0016" or "000016", an underflow occurs at the next count pulse and the corresponding timer latch is reloaded into the timer and the count is continued. When a timer underflows, the interrupt request bit cor- responding to that timer is set to "1". Read and write operation on 16-bit timer must be performed for both high and low-order bytes. When reading a 16-bit timer, read the high-order byte first. When writing to a 16-bit timer, write the low-order byte first. The 16-bit timer cannot perform the correct operation when reading during the write operation, or when writing during the read operation. Fig. 22 Timer block diagram #### Timer X Timer X is a 16-bit timer that can be selected in one of four modes and can be controlled the timer X write and the real time port by setting the timer X mode register. #### (1) Timer Mode The timer counts f(XIN)/16 (or f(XCIN)/16 in system clock $\varphi$ = XCIN/ 2). #### (2) Pulse Output Mode Each time the timer underflows, a signal output from the CNTR0 pin is inverted. Except for this, the operation in pulse output mode is the same as in timer mode. When using a timer in this mode, set the direction register of corresponding port to output mode. #### (3) Event Counter Mode The timer counts signals input through the CNTRo pin. Except for this, the operation in event counter mode is the same as in timer mode. #### (4) Pulse Width Measurement Mode The count source is f(XIN)/16 (or f(XCIN)/16 in system clock $\phi = XCIN/2$ . If CNTR0 active edge switch bit is "0", the timer counts while the input signal of CNTR0 pin is at "H". If it is "1", the timer counts while the input signal of CNTR0 pin is at "L". #### ■ Notes #### ● Timer X write control If the timer X write control bit is "1", when the value is written in the address of timer X, the value is loaded only in the latch. The value in the latch is loaded in timer X after timer X underflows. If the timer X write control bit is "0", when the value is written in the address of timer X, the value is loaded in the timer X and the latch at the same time. When the value is to be written in latch only, if the value is written to the latch at timer X underflows, the value is consequently loaded in the timer X and the latch at the same time. Unexpected value may be set in the high-order counter when the writing in high-order latch and the underflow of timer X are performed at the same timing. #### ● CNTRo interrupt active edge selection CNTRo interrupt active edge depends on the CNTRo active edge switch bit. #### • Real time port control Data for the real time port are output from ports P56 and P57 each time the timer X underflows. (However, if the real time port control bit is changed from "0" to "1", data are output independent of the timer X operation.) When the data for the real time port is changed while the real time port function is valid, the changed data are output at the next underflow of timer X. Before using this function, set the corresponding port direction registers to output mode. Fig. 23 Structure of timer X mode register #### **Timer Y** Timer Y is a 16-bit timer that can be selected in one of four modes. #### (1) Timer Mode The timer counts f(XIN)/16 (or f(XCIN)/16 in system clock $\phi = XCIN/2$ ). #### (2) Period Measurement Mode CNTR1 interrupt request is generated at rising/falling edge of CNTR1 pin input signal. Simultaneously, the value in timer Y latch is reloaded in timer Y and timer Y continues counting down. Except for the above-mentioned, the operation in period measurement mode is the same as in timer mode. The timer value just before the reloading at rising/falling of CNTR1 pin input signal is retained until the timer Y is read once after the reload The rising/falling timing of CNTR1 pin input signal is found by CNTR1 interrupt. #### (3) Event Counter Mode The timer counts signals input through the CNTR1 pin. Except for this, the operation in event counter mode is the same as in timer mode. #### (4) Pulse Width HL Continuously Measurement Mode CNTR1 interrupt request is generated at both rising and falling edges of CNTR1 pin input signal. Except for this, the operation in pulse width HL continuously measurement mode is the same as in period measurement mode. #### ■ Note #### ● CNTR1 interrupt active edge selection CNTR1 interrupt active edge depends on the CNTR1 active edge switch bit. However, in pulse width HL continuously measurement mode, CNTR1 interrupt request is generated at both rising and falling edges of CNTR1 pin input signal regardless of the setting of CNTR1 active edge switch bit. Fig. 24 Structure of timer Y mode register #### Timer 1, Timer 2, Timer 3 Timer 1, timer 2, and timer 3 are 8-bit timers. The count source for each timer can be selected by timer 123 mode register. #### ● Timer 2 write control When the timer 2 write control bit is "1", and the value is written in the address of timer 2, the value is loaded only in the latch. The value in the latch is loaded in timer 2 after timer 2 underflows. When the timer 2 write control bit is "0", and the value is written in the address of timer 2, the value is loaded in the timer 2 and the latch at the same time. #### ● Timer 2 output control An inversion signal from $\mathsf{TOUT}$ pin is output each time timer 2 underflows. In this case, set the port P50 direction register to the output mode. #### ■ Note #### • Timer 1 to timer 3 When the count source of timer 1 to 3 is changed, the timer counting value may be changed large because a thin pulse is generated in count input of timer. If timer 1 output is selected as the count source of timer 2 or timer 3, when timer 1 is written, the counting value of timer 2 or timer 3 may be changed large because a thin pulse is generated in timer 1 output. Therefore, set the value of timer in the order of timer 1, timer 2 and timer 3 after the count source selection of timer 1 to 3. Fig. 25 Structure of timer 123 mode register #### SERIAL I/O Serial I/O1 Serial I/O can be used as either clock synchronous or asynchronous (UART) serial I/O. A dedicated timer (baud rate generator) is also provided for baud rate generation. #### (1) Clock Synchronous Serial I/O1 Mode Clock synchronous serial I/O1 mode can be selected by setting the serial I/O1 mode selection bit (b6) of the serial I/O1 control register to "1". For clock synchronous serial I/O1, the transmitter and the receiver must use the same clock. If an internal clock is used, transfer is started by a write signal to the transmit/receive buffer register (address 001816). Fig. 26 Block diagram of clock synchronous serial I/O Fig. 27 Operation of clock synchronous serial I/O1 function #### (2) Asynchronous Serial I/O (UART) Mode Clock asynchronous serial I/O mode (UART) can be selected by clearing the serial I/O1 mode selection bit (b6) of the serial I/O1 control register to "0". Eight serial data transfer formats can be selected, and the transfer formats used by a transmitter and receiver must be identical. The transmit and receive shift registers each have a buffer regis- ter, but the two buffers have the same address in memory. Since the shift register cannot be written to or read from directly, transmit data is written to the transmit buffer, and receive data is read from the receive buffer. The transmit buffer can also hold the next data to be transmitted, and the receive buffer register can hold a character while the next character is being received. Fig. 28 Block diagram of UART serial I/O1 Fig. 29 Operation of UART serial I/O function # [Transmit Buffer/Receive Buffer Register (TB/RB)] 001816 The transmit buffer register and the receive buffer register are located at the same address. The transmit buffer register is write-only and the receive buffer register is read-only. If a character bit length is 7 bits, the MSB of data stored in the receive buffer register is "0". ### [Serial I/O1 Status Register (SIO1STS)] 001916 The read-only serial I/O1 status register consists of seven flags (bits 0 to 6) which indicate the operating status of the serial I/O function and various errors. Three of the flags (bits 4 to 6) are valid only in UART mode. The receive buffer full flag (bit 1) is cleared to "0" when the receive buffer is read. If there is an error, it is detected at the same time that data is transferred from the receive shift register to the receive buffer register, and the receive buffer full flag is set. A write to the serial I/O1 status register clears all the error flags OE, PE, FE, and SE (bit 3 to bit 6, respectively). Writing "0" to the serial I/O1 enable bit (bit 7) of the Serial I/O1 control register also clears all the status flags, including the error flags. All bits of the serial I/O1 status register are initialized to "0" at reset, but if the transmit enable bit (bit 4) of the serial I/O1 control register has been set to "1", the transmit shift register shift completion flag (bit 2) and the transmit buffer empty flag (bit 0) become "1". ### [Serial I/O1 Control Register (SIO1CON)] 001A<sub>16</sub> The serial I/O1 control register contains eight control bits for the serial I/O1 function. #### [UART Control Register (UARTCON)] 001B16 The UART control register consists of four control bits (bits 0 to 3) which are valid when asynchronous serial I/O is selected and set the data format of a data transfer. One bit in this register (bit 4) is always valid and sets the output structure of the P45/TxD pin and P46/SCLK1 pin. #### [Baud Rate Generator (BRG)] 001C16 The baud rate generator determines the baud rate for serial transfer. The baud rate generator divides the frequency of the count source by 1/(n + 1), where n is the value written to the baud rate generator Fig. 30 Structure of serial I/O1 control register #### Serial I/O2 The Serial I/O2 function can be used only for clock synchronous serial I/O. For clock synchronous serial I/O2, the transmitter and the receiver must use the same clock. When the internal clock is used, transfer is started by a write signal to the serial I/O2 register. # [Serial I/O2 Control Register (SIO2CON)] 001D<sub>16</sub> The serial I/O2 control register contains 8 bits which control various serial I/O functions. Fig. 31 Structure of serial I/O2 control register Fig. 32 Block diagram of serial I/O2 ### ●Serial I/O2 Operation When writing to the serial I/O2 register (001F16), the serial I/O2 counter is set to "7". After the write is completed, data is output from the SOUT2 pin each time the transfer clock goes from "H" to "L". In addition, each time the transfer clock goes from "L" to "H", the contents of the serial I/O2 register are shifted by 1 bit data is simultaneously received from the SIN2 pin. When selecting an internal clock as the transfer clock source, the serial I/O2 counter goes to "0" by counting the transfer clock 8 times, and the transfer clock stops at "H", and the interrupt request bit is set to "1". In addition, the Sout2 pin becomes the high-impedance state after the completion of data transfer. (Bit 7 of the serial I/O2 control register does not go to "1" and only the Sout2 pin becomes the high-impedance state.) When selecting an external clock as the transfer clock source, the interrupt request bit is set when counting the transfer clock 8 times. However, the transfer clock does not stop, so that control the clock externally. The SOUT2 pin does not become the high-impedance state after completion of data transmit. In order to set the SOUT2 pin to the high-impedance state when selecting an external clock, set "1" to bit 7 of the serial I/O2 control register after completion of data transmit. Also, make sure that SCLK2 is at "H" for this process. When the next data is transmitted (falling of transfer clock), bit 7 of the serial I/O2 control register goes to "0" and the SOUT2 pin goes to an active state. Fig. 33 Serial I/O2 timing (LSB first) #### Serial I/O3 Serial I/O3 has the following modes: 8-bit serial I/O, arbitrary bits from 1 to 256 serial I/O, up to 256-byte auto-transfer serial I/O. The 8-bit serial I/O transfers through serial I/O3 register (address 001316). The arbitrary bits and auto-transfer serial I/O modes transfer through the 256-byte serial I/O3 auto-transfer RAM (addresses 020016 to 02FF16). The P85/SRDY3, P86/SBUSY3, and P87/SSTB3 pins all have the handshake input/output signal function and can perform active logic high/low selection. Fig. 34 Block diagram of serial I/O3 Fig. 35 Structure of serial I/O3 control registers 1 and 2 #### ●Serial I/O3 Operation An internal or external synchronous clock can be selected as the serial transfer synchronous clock by the serial I/O3 synchronous clock selection bits of the serial I/O3 control register 1. Since the internal synchronous clock has its own built-in divider, 8 types of clocks can be selected by the serial I/O3 internal synchronous clock selection bits of the serial I/O3 control register 3. Either I/O port or handshake I/O signal function can be selected for the P85/SRDY3, P86/SBUSY3, and P87/SSTB3 pins by the serial I/O3 synchronous clock selection bits (P87/SSTB3 pin control bits) of the serial I/O3 control register 1 or the P85/SRDY3•P86/SBUSY3 pin control bits of the serial I/O3 control register 2. CMOS output or N-channel open-drain output can be selected for the SCLK3 and SOUT3 output pins by the P82/SOUT3 • P84/SCLK3 P-channel output disable bit of the serial I/O3 control register 2. The Souts output control bit of the serial I/O3 control register 2 can be used to select the status of the Souts pin when serial data is not transferred; either output active or high-impedance. However, when selecting an external synchronous clock, the Souts pin can go to the high-impedance status by setting the Souts output control bit to "1" when Sclk3 input is at "H" after transfer completion. When the next serial transfer begins and Sclk3 goes to "L", the Souts output control bit is automatically reset to "0" and goes to an output active status. Regardless of selecting an internal or external synchronous clock, the serial transfer has both a full duplex mode as well as a transmit-only mode. These modes are set by the transfer mode selection bit of serial I/O3 control register 1. LSB first or MSB first can be selected for the input/output order of the serial transfer bit string by the serial I/O3 transfer direction selection bit of serial I/O3 control register 1. In order to use serial I/O3, the following process must be followed after all of the above set have been completed: First, select any one of 8-bit serial I/O, arbitrary bit serial I/O, or auto-transfer serial I/O by setting the serial transfer selection bits of the serial I/O3 control register 1. Then, enable the serial I/O by setting the serial I/O initialization bit of the serial I/O3 control register 1 to "1". Whether using an internal or external synchronous clock, set the serial I/O initialization bit to "0" when terminating a serial transfer during the transmission. Fig. 36 Structure of serial I/O3 control register 3 # (1) 8-bit serial I/O mode Address 001316 is the serial I/O3 register. When selecting an internal synchronous clock, serial transfer of the 8-bit serial I/O starts by the write signal to the serial I/O3 register (address 001316). The serial transfer status flag of the serial I/O3 control register 2 indicates the serial I/O3 register status. The flag is set to "1" by a serial I/O3 register write, which triggers a transfer start. After the 8-bit transfer is completed, the flag is reset to "0" and a serial I/O3 interrupt request occurs simultaneously. When an external synchronous clock is selected, the contents of the serial I/O3 register are continually shifted while the transfer clock inputs to Sclk3. In this case, control the clock externally. # (2) Auto-transfer serial I/O mode Since read and write to the serial I/O3 register are controlled by the serial I/O3 automatic transfer controller, address 001316 functions as the transfer counter (in byte units). In order to make a serial transfer through the serial I/O3 automatic transfer RAM (addresses 020016 to 02FF16), it is necessary to set the serial I/O3 automatic transfer data pointer before transferring data. The automatic transfer data pointer set bits indicate the low-order 8 bits of the start data stored address. The automatic transfer RAM transmit/receive address select bit can divide the 256-byte serial I/O3 automatic transfer RAM into two areas: 128-byte transmit data area and 128-byte receive data area. When an internal synchronous clock is selected and any of the following conditions apply, the transfer interval between each 1-byte data can be set by the automatic transfer interval set bits of the serial I/O3 control register 3: - 1. The handshake signal is not used. - 2. The handshake signal's SRDY3 output, SBUSY3 output, and SSTB3 output are used independently. - 3. The handshake signal's output is used in groups: SRDY3/SSTB3 output or SBUSY3/SSTB3. There are 32 values among 2 and 33 cycles of the transfer clock. When the automatic transfer interval setting is valid and SBUSY3 output is used, and the SBUSY3 and SSTB3 output function as sig- nal for each transfer data set by the SBUSY3 output•SSTB3 output function selection bit, there is the transfer interval before the first data is transmitted/received, as well as after the last data is transmitted/received. When using SSTB3 output, regardless of the contents of the SBUSY3 output • SSTB3 output function selection bit, this transfer interval become 2 cycles longer than the value set for each 1-byte data. In addition, when using the combined output of SBUSY3 and SSTB3 as the signal for each transfer data set, the transfer interval after completion of transmission/receipt of the last data become 2 cycles longer than the set value. When selecting an external synchronous clock, the automatic transfer interval cannot be set. After all of the above bit settings have been completed, and an internal synchronous clock has been selected, serial automatic transfer starts when the value of the number of transfer bytes, decremented by 1, is written to the transfer counter (address 001316). When an external synchronous clock is selected, write the value of the transfer bytes, decremented by 1, to the transfer counter, and input the transfer clock to SCLK3 after 5 or more cycles of internal clock $\phi.$ Set the transfer interval of each 1-byte data transmission to 5 or more cycles of the internal clock $\phi$ after the rising edge of the last bit of a 1-byte data. Regardless of internal or external synchronous clock, the automatic transfer data pointer and transfer counter are both decremented after receipt of each 1-byte data is completed and it is written to the automatic transfer RAM. The serial transfer status flag is set to "1" by writing to the transfer counter which triggers the start of transmission. After the last data is written to the automatic transfer RAM, the serial transfer status flag is set to "0" and a serial I/O3 interrupt request occurs simultaneously. The write values of the automatic transfer data pointer set bits and the automatic transfer interval set bits are kept in the latch. As a transfer counter write occurs, each value is transferred to its corresponding decrement counter. Fig. 37 Structure of serial I/O3 automatic transfer data pointer # (3) Arbitrary bit serial I/O mode Since read and write of the serial I/O3 register are controlled by the serial I/O3 automatic transfer controller, address 001316 functions as the transfer counter (in byte units). After the serial I/O3 automatic transfer data pointer and automatic transfer interval set bits have been set, and an internal synchronous clock selected, serial automatic transfer starts when the value of the number of transfer bits decremented by 1 is written to the transfer counter (address 001316), just as in the automatic transfer serial I/O. When selecting an external synchronous clock, write the value of the transfer bits decremented by 1 to the transfer counter, then input the transfer clock to SCLK3 after 5 or more cycles of internal clock $\phi$ . The transfer interval after each 8-bit data transfer must be 5 or more cycles of internal clock $\phi$ after the rising edge of the last bit of the 8-bit data. When selecting an internal synchronous clock, the automatic transfer interval can be specified regardless of the contents of the selected handshake signal. In this case, when the automatic transfer interval setting is valid and SBUSY3 output is used there are the transfer interval before the first data is transmitted/received, as well as after the last data is transmitted/received just as in the automatic transfer serial I/O mode. When using SSTB3 output, this transfer interval become 2 cycles longer than the value set for each 8-bit data. In addition, when using the combined output of SBUSY3 and SSTB3, the transfer interval after completion of transmission/receipt of the last data become 2 cycles longer than the set value. When selecting an external synchronous clock, the automatic transfer interval cannot be specified. Regardless of internal or external synchronous clock, the automatic transfer data pointer is decremented after each 8-bit data is received and then written to the auto-transfer RAM. The transfer counter is decremented with the transfer clock. The serial transfer status flag is set to "1" by writing to the transfer counter which triggers the start of transmission. After the last data is written to the automatic transfer RAM, the serial transfer status flag is set to "0" and a serial I/O3 interrupt request occurs simultaneously. The write values of the automatic transfer data pointer set bits and the automatic transfer interval set bits are kept in the latch. As a transfer counter write occurs, each value is transferred to its corresponding decrement counter. If the last data does not fill 8 bits, the receive data stored in the serial I/O3 automatic transfer RAM become the closest MSB odd bit if the transfer direction select bit is set to LSB first, or the closest LSB odd bit if the transfer direction select bit is set to MSB first. Fig. 38 Automatic transfer serial I/O operation Fig. 39 Arbitrary bit serial I/O operation # **Handshake Signal** #### ● SSTB3 output signal The SSTB3 output is a signal to inform an end of transmission/reception to the serial transfer destination . The SSTB3 output signal can be used only when the internal synchronous clock is selected. In the initial status, that is, in the status in which the serial I/O initialization bit (b4) is reset to "0", the SSTB3 output goes to "L", and the $\overline{\text{SSTB3}}$ output goes to "H". At the end of transmit/receive operation, when the data of the serial I/O3 register is all output from SOUT3, pulses which are the SSTB3 output of "H" and the $\overline{\text{SSTB3}}$ output of "L" are output in the period of 1 cycle of the transfer clock. After that, each pulse is returned to the initial status in which SSTB3 output goes to "L" and the $\overline{\text{SSTB3}}$ output goes to "H". Furthermore, after 1 cycle, the serial transfer status flag (b5) is reset to "0" In the automatic transfer serial I/O mode, whether making the SSTB3 output active at an end of each 1-byte data or after completion of transfer of all data can be selected by the SBUSY3 output • SSTB3 output function selection bit (b4 of address 001516) of serial I/O3 control register 2. Fig. 40 SSTB3 output operation #### ● SBUSY3 input signal The SBUSY3 input is a signal which receives a request for a stop of transmission/reception from the serial transfer destination. When the internal synchronous clock is selected, input an "H" level signal into the Sbusy3 input and an "L" level signal into the $\overline{\text{Sbusy3}}$ input in the initial status in which transfer is stopped. When starting a transmit/receive operation, input an "L" level signal into the Sbusy3 input and an "H" level signal into the $\overline{\text{Sbusy3}}$ input in the period of 1.5 cycles or more of the transfer clock. Then, transfer clocks are output from the Sclk3 output. When an "H" level signal is input into the SBUSY3 input and an "L" level signal into the $\overline{\text{SBUSY3}}$ input after a transmit/receive operation is started, this transmit/receive operation are not stopped immediately and the transfer clocks from the SCLK3 output are not stopped until the specified number of bits is transmitted and received. The handshake unit of the 8-bit serial I/O is 8 bits and that of the arbitrary bit serial I/O is the bit number adding "1" to the set value to the transfer counter, and that of the automatic transfer serial I/O is 8 bits. Fig. 41 SBUSY3 input operation (internal synchronous clock) When the external synchronous clock is selected, input an "H" level signal into the Sbusy3 input and an "L" level signal into the Sbusy3 input in the initial status in which transfer is stopped. At this time, the transfer clocks to be input in Sclk3 become invalid. During serial transfer, the transfer clocks to be input in Sclk3 become valid, enabling a transmit/receive operation, while an "L" level signal is input into the Sbusy3 input and an "H" level signal is input into the Sbusy3 input. When changing the input values in to the SBUSY3 input and the SBUSY3 input in these operations, change them while the SCLK3 input is in a high state. When the high impedance of the SOUT3 output is selected by the SOUT3 output control bit (b6), the SOUT3 output becomes active, enabling serial transfer by inputting a transfer clock to SCLK3, while an "L" level signal is input into the SBUSY3 input and an "H" level signal is input into the SBUSY3 input. Fig. 42 SBUSY3 input operation (external synchronous clock) #### ● SBUSY3 output signal The SBUSY3 output is a signal which requests a stop of transmission/reception to the serial transfer destination. In the automatic transfer serial I/O mode, regardless of the internal or external synchronous clock, whether making the SBUSY3 output active at transfer of each 1-byte data or during transfer of all data can be selected by the SBUSY3 output • SSTB3 output function selection bit (b4). In the initial status, that is, the status in which the serial I/O initialization bit (b4) is reset to "0", the SBUSY3 output goes to "H" and the $\overline{\text{SBUSY3}}$ output goes to "L". When the internal synchronous clock is selected, in the 8-bit serial I/O mode and the automatic transfer serial I/O mode (SBUSY3 output function outputs in 1-byte units), the SBUSY3 output goes to "L" and the SBUSY3 output goes to "H" before 0.5 cycle (transfer clock) of the timing at which the transfer clock from the SCLK3 output goes to "L" at a start of transmit/receive operation. In the automatic transfer serial I/O mode (the SBUSY3 output function outputs all transfer data), the SBUSY3 output goes to "L" and the $\overline{\text{SBUSY3}}$ output goes to "H" when the first transmit data is written into the serial I/O3 register (address 001316). When the external synchronous clock is selected, the SBUSY3 out- put goes to "L" and the SBUSY3 output goes to "H" when transmit data is written into the serial I/O3 register to start a transmit operation, regardless of the serial I/O transfer mode. At termination of transmit/receive operation, the SBUSY3 output returns to "H" and the $\overline{\text{SBUSY3}}$ output returns to "L", the initial status, when the serial transfer status flag is set to "0", regardless of selecting the internal or external synchronous clock. Furthermore, in the automatic transfer serial I/O mode (SBUSY3 output function outputs in 1-byte units), the SBUSY3 output goes to "H" and the SBUSY3 output goes to "L" each time 1-byte of receive data is written into the automatic transfer RAM. Fig. 43 SBUSY3 output operation (internal synchronous clock, 8-bits serial I/O) Fig. 44 SBUSY3 output operation (external synchronous clock, 8-bits serial I/O) Fig. 45 SBUSY3 output operation in automatic transfer serial I/O mode (internal synchronous clock, SBUSY3 output function outputs each 1-byte) #### ● SRDY3 output signal The SRDY3 output is a transmit/receive enable signal which informs the serial transfer destination that transmit/receive is ready. In the initial status, that is, when the serial I/O initialization bit (b4) is reset to "0", the SRDY3 output goes to "L" and the \$\overline{SRDY3}\$ output goes to "H". After transmitted data is stored in the serial I/O3 register (address 001316) and a transmit/receive operation becomes ready, the \$SRDY3\$ output goes to "H" and the \$\overline{SRDY3}\$ output goes to "L". When a transmit/receive operation is started and the transfer clock goes to "L", the \$SRDY3\$ output goes to "L" and the \$\overline{SRDY3}\$ output goes to "H". #### ● SRDY3 input signal The SRDY3 input signal becomes valid only when the SRDY3 input and the SBUSY3 output are used. The SRDY3 input is a signal for receiving a transmit/receive ready completion signal from the serial transfer destination. When the internal synchronous clock is selected, input a low level signal into the SRDY3 input and a high level signal into the $\overline{\text{SRDY3}}$ input in the initial status in which the transfer is stopped. When an "H" level signal is input into the SRDY3 input and an "L" level signal is input into the SRDY3 input for a period of 1.5 cycles or more of transfer clock, transfer clocks are output from the SCLK3 output and a transmit/receive operation is started. After the transmit/receive operation is started and an "L" level signal is input into the SRDY3 input and an "H" level signal into the SRDY3 input, this operation cannot be immediately stopped. After the specified number of bits are transmitted and received, the transfer clocks from the SCLK3 output is stopped. The handshake unit of the 8-bit serial I/O and that of the automatic transfer serial I/O are of 8 bits. That of the arbitrary bit serial I/O is the bit number adding "1" to the set value to the transfer counter. When the external synchronous clock is selected, the SRDY3 input becomes one of the triggers to output the SBUSY3 signal. To start a transmit/receive operation (SBUSY3 output to "L", SBUSY3 output to "H"), input an "H" level signal into the SRDY3 input and an "L" level signal into the SRDY3 input, and also write transmit data into the serial I/O3 register. Fig. 46 SBUSY3 output operation in arbitrary bit serial I/O mode (internal synchronous clock) Fig. 47 SRDY3 Output Operation Fig. 48 SRDY3 Input Operation (internal synchronous clock) Fig. 49 Handshake operation at serial I/O3 mutual connecting (1) Fig. 50 Handshake operation at serial I/O3 mutual connecting (2) # DATA LINK LAYER COMMUNICATION CONTROL CIRCUIT The 3874 Group has a built-in data link layer communication control circuit. This data link layer communication control circuit is applicable for multi-master serial bus communication control used only with data lines through an external driver/receiver. The data link layer communication control circuit consists of following. - •Communication mode register (address 002A16) - •Transmit control register (address 002B16) - •Transmit status register (address 002C16) - •Receive control register (address 002D16) - •Receive status register (address 002E16) - •Bus interrupt factor determination control register (address 002F16) - •Control field select register (address 003016) - •Control field data register (address 003116) - •Transmit/Receive FIFO (address 003216) This function is realized by hardware and firmware so that communication protocol can be partially modified according to the user's specification. The following are the standard communication rate and functions which the data link layer communication control circuit can perform. •Communication rate: Approx. 40 kbps The communication rate depends on frame or bit protocol. •Synchronous method: Half-duplex asynchronous •Modification method: PWM method, NRZ, etc. •Communication functions: ①Bus arbitration (CSMA/CD method, etc.) @Error detection (parity, acknowledge, CRC, etc.) ③ Frame, data retry The transmission signal is output from the $\overline{\text{BUSOUT}}$ pin and input to the $\overline{\text{BUSIN}}$ pin. Detailed specifications for communication protocol, bit assignment, function, etc. of each register are defined according to each communication protocol specification confirmation. Fig. 51 Data link layer communication control circuit block example # [Communication Mode Register (BUSM)] 002A<sub>16</sub> The communication mode register (address 002A16) has 6 bits and consists of all the control bits for the communication mode. Fig. 52 Structure of communication mode register # [Transmit Control Register (TXDCON)] 002B<sub>16</sub> # The transmit control register (address 002B16) has 7 bits and consists of the transmit control and transmit status flags. # [Transmit Status Register (TXDSTS)] 002C16 The transmit status register (address 002C16) has 8 bits and consists of the transmit error flag and transmit interrupt request flag. Fig. 53 Structure of transmit control register Fig. 54 Structure of transmit status register # [Receive control register (RXDCON)] 002D16 # The receive control register has 7 bits and consists of the receive control and receive status flags. # [Receive status register (RXDSTS)] 002E16 The receive status register has 8 bits and consists of the receive error flag and receive interrupt request flags. Fig. 55 Structure of receive control register Fig. 56 Structure of receive status register # [Control field selection register (CFSEL)] 003016 [Control field register (CF)] 003116 The control field data select the control field selection register (address 003016) value as the pointer. The data can be confirmed and changed by a read/write of the control field register (address 003016). For example, when reading/writing the local address "0016," the control field selection register is set to "0016" and the control field register is read/written. Fig. 57 Structure of control field selection register # [Bus interrupt source determination control register (BICOND)] 002F16 The bus interrupt source determination control register (address $002F_{16}$ ) has 6 bits and controls bus-related interrupts. Refer to the section concerning interrupts for details about priority and vector addresses. Fig. 58 Structure of bus interrupt source determination control register # A-D CONVERTER [A-D/D-A Conversion Register (AD)] 003516 The A-D/D-A conversion register is a register (at reading) that contains the result of an A-D conversion. When reading this register during an A-D conversion, the previous conversion result is read. # [A-D Control Register (ADCON)] 003416 The A-D control register controls the A-D/D-A conversion process. Bits 0 to 2 of this register select specific analog input pins. Bit 3 signals the completion of an A-D conversion. The value of this bit remains at "0" during an A-D conversion, then changes to "1" when the A-D conversion is completed. Writing "0" to this bit starts the A-D conversion. When bit 5, which is the AD external trigger valid bit, is set to "1", this bit enables A-D conversion even by a falling edge of an ADT input. Set "0" (input port) to the direction register corresponding the ADT pin. Bit 6 is the interrupt source selection bit. Writing "0" to this bit, A-D converter interrupt request occurs at completion of A-D conversion. Writing "1" to this bit the interrupt request occurs at falling edge of an ADT input. # **Comparison Voltage Generator** The comparison voltage generator divides the voltage between AVss and VREF by 256, and outputs the divided voltages. ### **Channel Selector** The channel selector selects one of the input ports P67/AN7 to P60/AN0 and inputs it to the comparator. # **Comparator and Control Circuit** The comparator and control circuit compares an analog input voltage with the comparison voltage and stores the result in the A-D/D-A conversion register. When an A-D conversion is completed, the control circuit sets the AD conversion completion bit and the AD conversion interrupt request bit to "1". Note that the comparator is constructed linked to a capacitor, so set f(XIN) to at least 500 kHz during A-D conversion. Use a CPU system clock dividing the main clock XIN. Fig. 59 Structure of A-D control register Fig. 60 Block diagram of A-D converter ### **D-A CONVERTER** The 3874 group has an on-chip D-A converter with 8-bit resolution and 1 channel. The D-A conversion is performed by setting the value in the A-D/D-A conversion register. The result of D-A converter is output from DA pin by setting the DA output enable bits to "1". When using the D-A converter, the corresponding port direction register bit (P80/DA) should be set to "0" (input status). The output analog voltage V is determined by the value n (base 10) in the A-D/D-A conversion register as follows: > V=VREF X n/256 (n=0 to 255) Where VREF is the reference voltage. At reset, the D-A conversion registers are cleared to "0016", the DA output enable bits are cleared to "0", and P8o/DA pin becomes high impedance. The DA output is not buffered, so connect an external buffer when driving a low-impedance load. When using D-A converter, set 4.0 V or more to Vcc. # Data bus D-A conversion register (8) DA output enable bit R-2R resistor ladder **○** P80/DA Fig. 61 Block diagram of D-A converter #### ■ Note When reading the A-D/D-A conversion register, the A-D conversion result is read, and the set value for D-A conversion is not read. Fig. 62 Equivalent connection circuit of D-A converter #### **WATCHDOG TIMER** The watchdog timer gives a mean of returning to the reset status when a program cannot run on a normal loop (for example, because of a software run-away). The watchdog timer consists of an 8-bit watchdog timer L and a 12-bit watchdog timer H. # **Watchdog Timer Initial Value** Watchdog timer L is set to "FF16" and watchdog timer H is set to "FFF16" by writing to the watchdog timer control register or at a reset. Any write instruction that causes a write signal can be used, such as the STA, LDM, CLB, etc. Data can only be written to bits 6 and 7 of the watchdog control register. Regardless of the value written to bits 0 to 5, the above-mentioned value will be set to each timer. # **Watchdog Timer Operations** The watchdog timer stops at reset and a countdown is started by the writing to the watchdog timer control register. An internal reset occurs when watchdog timer H underflows. The reset is released after its release time. After the release, the program is restarted from the reset vector address. Usually, write to the watchdog timer control register by software before an underflow of the watchdog timer H. The watchdog timer does not function if the watchdog timer control register is not written to at least once. When bit 6 of the watchdog timer control register is kept at "0", the STP instruction is enabled. When that is executed, both the clock and the watchdog timer stop. Count re-starts at the same time as the release of stop mode (Note). The watchdog timer does not stop while a WIT instruction is executed. In addition, the STP instruction is disabled by writing "1" to this bit again. When the STP instruction is executed at this time, it is processed as an undefined instruction, and an internal reset occurs. Once a "1" is written to this bit, it cannot be programmed to "0" again. The following shows the period between the write execution to the watchdog timer control register and the underflow of watchdog timer H. Bit 7 of the watchdog timer control register is "0": when XCIN = 32 kHz; 524 s when XIN = 6.4 MHz; 2.6 s Bit 7 of the watchdog timer control register is "1": when XCIN = 32 kHz; 2 s when XIN = 6.4 MHz; 10 ms Note: The watchdog timer continues to count even while waiting for a stop release. Therefore, make sure that watchdog timer H does not underflow during this period. Fig. 63 Block diagram of Watchdog timer Fig. 64 Structure of Watchdog timer control register #### **RESET CIRCUIT** To reset the microcomputer, $\overline{RESET}$ pin should be held at an "L" level for 2 $\mu$ s or more. Then the $\overline{RESET}$ pin is returned to an "H" level (the power source voltage should be between 3.0 V and 5.5 V, and the oscillation should be stable), reset is released. After the reset is completed, the program starts from the address contained in address FFFD16 (high-order byte) and address FFFC16 (low-order byte). Make sure that the reset input voltage is 0.6 V or less for Vcc of 3.0 V. Fig. 65 Reset circuit example Fig. 66 Reset sequence # **3874 Group** ### SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER | 1) | | Address | Register contents | | | Address | Register contents | |----|---------------------------------------------|--------------------|-------------------|------|------------------------------------------------------|----------------------|--------------------------| | | Port P0 | 000016 | 0016 | (31) | Timer Y (low-order) | 002216 | FF16 | | 2) | Port P0 direction register | 000116 | 0016 | (32) | Timer Y (high-order) | 002316 | FF16 | | 3) | Port P1 | 000216 | 0016 | (33) | Timer 1 | 002416 | FF16 | | 1) | Port P1 direction register | 000316 | 0016 | (34) | Timer 2 | 002516 | 0116 | | 5) | Port P2 | 000416 | 0016 | (35) | Timer 3 | 002616 | FF <sub>16</sub> | | 6) | Port P2 direction register | 000516 | 0016 | (36) | Timer X mode register | 002716 | 0016 | | ) | Port P3 | 000616 | 0016 | (37) | Timer Y mode register | 002816 | 0016 | | ) | Port P3 direction register | 000716 | 0016 | (38) | Timer 123 mode register | 002916 | 0016 | | ) | Port P4 | 000816 | 0016 | (39) | Communication mode register | 002A <sub>16</sub> 0 | 0 0 0 x x x | | 0) | Port P4 direction register | 000916 | 0016 | (40) | Transmit control register | 002B <sub>16</sub> | 2016 | | 1) | Port P5 | 000A16 | 0016 | (41) | Transmit status register | 002C <sub>16</sub> | 0016 | | 2) | Port P5 direction register | 000B <sub>16</sub> | 0016 | (42) | Receive control register | 002D <sub>16</sub> | 1016 | | 3) | Port P6 | 000C16 | 0016 | (43) | Receive status register | 002E <sub>16</sub> | 0116 | | 4) | Port P6 direction register | 000D16 | 0016 | (44) | Bus interrupt source discrimination control register | 002F <sub>16</sub> | 0016 | | 5) | Port P7 | 000E16 | 0016 | (45) | Control field selection register | 003016 | 0016 | | 6) | Port P7 direction register | 000F16 | 0016 | (46) | PULL UP register | 003316 | 0016 | | 7) | Port P8 | 001016 | 0016 | (47) | A-D control register | 003416 | 0816 | | 3) | Port P8 direction register | 001116 | 0016 | (48) | Interrupt source discrimination register 2 | 003616 | 0016 | | 9) | Port P9 | 001216 | K 0 0 0 0 0 0 0 | (49) | Interrupt source discrimination control register 2 | 003716 | 0016 | | 0) | Serial I/O3 control register 1 | 001416 | 0016 | (50) | Interrupt source discrimination register 1 | 003816 | 0016 | | 1) | Serial I/O3 control register 2 | 001516 | 0016 | (51) | Interrupt source discrimination control register 1 | 003916 | 0016 | | 2) | Serial I/O3 control register 3 | 001616 | 0016 | (52) | Interrupt edge selection register | 003A <sub>16</sub> | 0016 | | 3) | Serial I/O3 automatic transfer data pointer | 001716 | 0016 | (53) | CPU mode register | 003B <sub>16</sub> | 4816 | | 4) | Serial I/O1 status register | 001916 | 8016 | (54) | Interrupt request register 1 | 003C <sub>16</sub> | 0016 | | 5) | Serial I/O1 control register | 001A <sub>16</sub> | 0016 | (55) | Interrupt request register 2 | 003D <sub>16</sub> | 0016 | | 6) | UART control register | 001B <sub>16</sub> | E016 | (56) | Interrupt control register 1 | 003E <sub>16</sub> | 0016 | | 7) | Serial I/O2 control register | 001D <sub>16</sub> | 0016 | (57) | Interrupt control register 2 | 003F <sub>16</sub> | 0016 | | 3) | Watchdog timer control register | 001E <sub>16</sub> | 3F16 | (58) | Processor status register | (PS) X | ××××1 | | 9) | Timer X (low-order) | 002016 | FF16 | (59) | Program counter | (PCH) F | FFD <sub>16</sub> conten | | 0) | Timer X (high-order) | 002116 | FF16 | | | (PCL) F | FFC <sub>16</sub> conten | Fig. 67 Internal status at reset #### **CLOCK GENERATING CIRCUIT** The 3874 group has two built-in oscillation circuits. An oscillation circuit can be formed by connecting a resonator between XIN and XOUT (XCIN and XCOUT). Use the circuit constants in accordance with the resonator manufacturer's recommended values. No external resistor is needed between XIN and XOUT since a feed-back resistor exists on-chip. However, an external feed-back resistor is needed between XCIN and XCOUT. Immediately after power on, only the XIN oscillation circuit starts oscillating, and XCIN and XCOUT pins function as I/O ports. When using the XCIN oscillation circuit, XCIN and XCOUT pins' pullup resistors need to be invarid. # Frequency Control (1) Middle-speed mode The internal clock $\phi$ is the frequency of XIN divided by 8. After reset, this mode is selected. # (2) Double-speed mode The internal clock $\phi$ is the frequency of XIN. # (3) High-speed mode The internal clock $\phi$ is half the frequency of XIN. # (4) Low-speed mode The internal clock $\phi$ is half the frequency of XCIN. ### **■** Note When switching the mode between double/middle/high-speed and low-speed, stabilize both XIN and XCIN oscillations. Sufficient time is required for the sub clock to stabilize, especially immediately after power on and at returning from stop mode. When switching the mode between double/middle/high-speed and low-speed, set the frequency on condition that f(XIN) > 3f(XCIN). It takes the cycle number mentioned below to switch between each mode (machine cycle = cycle of internal clock $\phi$ ). ${\color{blue} \textbf{Double-speed mode}} {\color{blue} \textbf{-}} \textbf{Except double-speed mode}$ 1 to 8 machine cycles High-speed mode→Except high-speed mode 1 to 4 machine cycles Middle-speed mode -- Except middle-speed mode 1 machine cycle ${\sf Low\text{-}speed\ mode} {\rightarrow} {\sf Except\ low\text{-}speed\ mode}$ 1 to 4 machine cycles The 3874 group operates in the previous mode while the mode is switched. #### (5) Low power dissipation mode The low power consumption operation can be realized by stopping the main clock XIN in low-speed mode. To stop the main clock, set bit 5 of the CPU mode register to "1". When the main clock XIN is restarted (by setting the main clock stop bit to "0"), set sufficient time for oscillation to stabilize. By clearing furthermore the XCOUT drivability selection bit (b3) of the CPU mode register to "0", low power consumption operation can be realized by reducing the drivability between XCIN and XCOUT. At reset or during STP instruction execution this bit is set to "1" and a reduced drivability that has an easy oscillation start is set. The sub-clock XCIN-XCOUT oscillating circuit can no directly input clocks that are generated externally. Accordingly, make sure to cause an external resonator to oscillate. # Oscillation Control (1) Stop mode When the STP instruction is executed, the internal clock $\phi$ stops at an "H" level, and XIN and XCIN oscillators stop. The value set to the timer 1 latch and the timer 2 latch is set to timer 1 and timer 2. Either XIN or XCIN divided by 16 is input to timer 1 as count source, and the output of timer 1 is connected to timer 2. The bits of the timer 123 mode register except the timer 3 count source selection bit (b4) are cleared to "0". Set the interrupt enable bits of timer 1 and timer 2 to the disabled state ("0") before executing the STP instruction. Oscillator restarts at reset or when an external interrupt is received, but the internal clock $\phi$ is not supplied to the CPU until timer 2 underflows. This allows time for the clock circuit oscillation to stabilize. Timer 1 latch and timer 2 latch should be set to proper values for stabilizing oscillation before executing the STP instruction. # (2) Wait mode If the WIT instruction is executed, the internal clock $\varphi$ stops at an "H" level. The states of XIN and XCIN are the same as the state before executing the WIT instruction. The internal clock $\varphi$ restarts at reset or when an interrupt is received. Since the oscillator does not stop, normal operation can be started immediately after the clock is restarted. Fig. 68 Ceramic resonator circuit Fig. 69 External clock input circuit Fig. 70 System clock generating circuit block diagram Fig. 71 State transitions of system clock # NOTES ON PROGRAMMING Processor Status Register The contents of the processor status register (PS) after a reset are undefined, except for the interrupt disable flag (I) which is "1". After a reset, initialize flags which affect program execution. In particular, it is essential to initialize the index X mode (T) and the decimal mode (D) flags because of their effect on calculations. #### Interrupts The contents of the interrupt request bits do not change immediately after they have been written. After writing to an interrupt request register, execute at least one instruction before performing a BBC or BBS instruction. # **Interrupt Source Determination** - Use LDM, STA, etc., instructions to clear interrupt request bits assigned to the interrupt source determination register 1, the interrupt source determination register 2, the transmit status register, or the receive status register. (Do not use read-modifywrite instructions such as CLB, SEB, etc. Use the LDM or STA instruction to clear these bits.) - Request bits of interrupt source determination registers are not automatically cleared when an interrupt occurs. After an interrupt source has been determined, and before execution of the RTI or CLI instruction, the user must clear the bit by program. (Use the LDM or STA instruction to clear.) - The interrupt assigned to the interrupt source determination registers occur 1 instruction execution later than a normal interrupt. The maximum timing is 16 machine cycles in the MUL, DIV instructions. #### **Decimal Calculations** - To calculate in decimal notation, set the decimal mode flag (D) to "1", then execute an ADC or SBC instruction. After executing an ADC or SBC instruction, execute at least one instruction before executing a SEC, CLC, or CLD instruction. - In decimal mode, the values of the negative (N), overflow (V), and zero (Z) flags are invalid. #### **Timers** If a value n (between 0 and 255) is written to a timer latch, the frequency division ratio is 1/(n+1). ### **Multiplication and Division Instructions** - The index X mode (T) and the decimal mode (D) flags do not affect the MUL and DIV instruction. - The execution of these instructions does not change the contents of the processor status register. #### **Ports** The contents of the port direction registers cannot be read. The following cannot be used: - The data transfer instruction (LDA, etc.) - The operation instruction when the index X mode flag (T) is "1" - The addressing mode which uses the value of a direction register as an index - The bit-test instruction (BBC or BBS, etc.) to a direction register - The read-modify-write instructions (ROR, CLB, or SEB, etc.) to a direction register. Use instructions such as LDM and STA, etc., to set the port direction registers. #### Serial I/O1 - In clock synchronous serial I/O, if the receive side is using an external clock and it is to output the SRDY1 signal, set the transmit enable bit, the receive enable bit, and the SRDY output enable bit to "1". - Serial I/O1 continues to output the final bit from the TxD pin after transmission is completed. - In order to stop a transmit, set the transmit enable bit to "0" (transmit disable). - Do not set only the serial I/O1 enable bit to "0". - A receive operation can be stopped by either setting the receive enable bit to "0" or the serial I/O1 enable bit to "0". - To stop a transmit when transferring in clock synchronous serial I/O mode, set both the transmit enable bit and the receive enable bit to "0" at the same time. - To set the serial I/O1 control register again, first set the transmit enable/receive enable bits to "0". Next, reset the transmit/receive circuits, and, finally, reset the serial I/O1 control register. - Note when confirming the transmit shift register completion flag and controlling the data transmit after writing a transmit data to the transmit buffer. There is a delay of 0.5 to 1.5 shift clock cycles while the transmit shift register completion flag goes from "1" to "0". #### Serial I/O3 - When writing "1" to the serial I/O initialization bit of the serial I/O3 control register 1, serial I/O3 is enabled, but each register is not initialized. Set the value of each register by program. - A serial I/O3 interrupt request occurs when "0" is written to the serial I/O initialization bit during an operation in automatic transfer serial I/O mode. Disable the interrupt enable bit as necessary by program. #### A-D Converter/D-A Converter - The A-D/D-A conversion register functions as an A-D conversion register during a read and a D-A conversion during a write. Accordingly, the D-A conversion register set value cannot be read out. - The comparator for A-D converter uses capacitive coupling amplifier whose charge will be lost if the clock frequency is too low. Therefore, make sure that f(XIN) is at least on 500 kHz during an A-D conversion. Do not execute the STP or WIT instruction during an A-D conversion. #### **Instruction Execution Time** The instruction execution time is obtained by multiplying the frequency of the internal clock $\phi$ by the number of cycles needed to execute an instruction. The number of cycles required to execute an instruction is shown in the list of machine instructions. The frequency of the internal clock $\boldsymbol{\varphi}$ is half of the XIN frequency. #### **Data Link Layer Communication Control** - The data link layer communication control circuit stops after a reset. To restart or change modes, write "00XXXXX12" to the communication mode register. Note that bits 4 and 5 are readonly bits. - The P75/BUSOUT pin operates as a general-purpose pin after release from reset. As a general-purpose port, its input/output can be switched by the direction register. #### **Clock Changes** - Use the LDM, STA, etc. instructions to modify the division ratio of internal system clock φ. (Do not use read-modify-write instructions such as CLB, SEB, etc.) - Do not modify the division ratio of the internal system clock until the mode has been changed. For details concerning the number of cycles necessary to change modes, refer to the clock section in the explanation of about function blocks. - Use the LDM, STA, etc., instructions to clear interrupt request bits assigned to the interrupt source determination register 1, the interrupt source determination register 2, the transmit status register, or the receive status register. (Do not use read-modifywrite instructions such as CLB, SEB, etc.) - Before executing the CLI or RTI instruction during an interrupt processing routine, use the LDM or STA instruction to clear the interrupt request bits of interrupt source determination registers which have completed the interrupt processing. • If switching the mode between low-speed and double-speed, switch the mode to middle/high-speed first, and then switch the mode to double-speed by program. Do not switch the mode from low-speed to double-speed directly. 1 to 4 machine cycles are required for switching from low-speed mode to other mode. Insert "clock switch timing wait" for switching the mode to middle/high-speed, and then switch the mode to double-speed. Table 8 lists the recommended transition process for system clock switch. Figure 72 shows the program example. Table 8 Clock switch combination | Recommended transition process | | | | | | |--------------------------------|---------------------------|--|--|--|--| | Low-speed→High-speed | Middle-speed→High-speed | | | | | | Low-speed→Middle-speed | Middle-speed→Middle-speed | | | | | | Double-speed→High-speed | Middle-speed→Low-speed | | | | | | Double-speed→Middle-speed | High-speed→Double-speed | | | | | | Double-speed→Low-speed | High-speed→Mlddle-speed | | | | | | | High-speed→Low-speed | | | | | Fig. 72 Program example #### DATA REQUIRED FOR MASK ORDERS The following are necessary when ordering a mask ROM production: - 1. Mask ROM Order Confirmation Form - 2.Mark Specification Form - Data to be written to ROM, in EPROM form (three identical copies) # DATA REQUIRED FOR ROM WRITING ORDERS The following are necessary when ordering a ROM writing: - 1.ROM Writing Confirmation Form - 2.Mark Specification Form - 3.Data to be written to ROM, in EPROM form (three identical copies) #### **ROM PROGRAMMING METHOD** The PROM of the blank One Time PROM version is not tested or screened in the assembly process and following processes. To ensure proper operation after programming, the procedure shown in Figure 73 is recommended to verify programming. Fig. 73 Programming and testing of One Time PROM version # **ELECTRICAL CHARACTERISTICS** Table 9 Absolute maximum ratings (extended operating temperature version and automotive version) | Symbol | Parameter | Conditions | Ratings | Unit | |--------|--------------------------------------------------------------------------------------------------------------|------------------------------------------------|------------------|------| | Vcc | Power source voltage | | -0.3 to 7.0 | V | | Vı | Input voltage<br>P00–P07, P10–P17, P20–P27, P30–P37,<br>P40–P47, P50–P57, P60–P67, P70–P77,<br>P80–P87, VREF | | -0.3 to Vcc +0.3 | V | | Vı | Input voltage RESET, XIN | All voltages are based on Vss. Output transis- | -0.3 to 7.0 | | | VI | Input voltage P97 | tors are cut off. | | V | | | Output voltage | | -0.3 to Vcc +0.3 | V | | Vo | P00–P07, P10–P17, P20–P27, P30–P37,<br>P40–P47, P50–P57, P60–P67, P70–P77,<br>P80–P87, XOUT | | -0.3 to Vcc +0.3 | V | | Pd | Power dissipation | Ta = 25°C | 500 | mW | | Topr | Operating temperature | | -40 to 85 | °C | | Tstg | Storage temperature | | -60 to 150 | °C | ### Table 10 Recommended operating conditions (extended operating temperature version and automotive version, Vcc = 3.0 to 5.5 V, Ta = -40 to 85°C, unless otherwise noted) | Symbol | | Parameter | Powe | Power source voltage | | Unit | | |-------------------|-------------------------------------------------------|-----------------------------------------------------------------------|--------|----------------------|---------|-------|--| | Symbol | | Falameter | Min. | Тур. | Max. | Offic | | | | | At operating data link layer communication control circuit | 4.0 | 5.0 | 5.5 | V | | | | | Double-speed mode | 4.0 | 5.0 | 5.5 | V | | | Vcc | Power source | High-speed mode | 4.0 | 5.0 | 5.5 | V | | | | voltage | Middle-speed mode | 3.0 | 5.0 | 5.5 | V | | | | | Low-speed mode | 3.0 | 5.0 | 5.5 | V | | | Vss | Power source | voltage | | 0 | | V | | | Voce | Analog referer | nce voltage (when A-D converter is used) | 2.0 | | Vcc | V | | | VREF AVSS VIA VIH | Analog reference voltage (when D-A converter is used) | | 3.0 | | Vcc | V | | | AVss | Analog power | source voltage | | 0 | | V | | | VIA | Analog input v | oltage ANo to AN7 | AVss | | Vcc | V | | | VIH | | ge<br>-P17, P20-P27, P30-P37, P40-P47, P50-P57,<br>-P77, P80-P87, P97 | 0.8Vcc | | Vcc | V | | | VIH | "H" input volta | ge RESET, XIN | 0.8Vcc | | Vcc | V | | | VIL | | ge<br>-P17, P20-P27, P30-P37, P40-P47, P50-P57,<br>-P77, P80-P87, P97 | 0 | | 0.2Vcc | V | | | VIL | "L" input voltag | e RESET | 0 | | 0.2Vcc | V | | | VIL | "L" input voltag | e XIN | 0 | | 0.16Vcc | V | | Table 11 Recommended operating conditions (1) (extended operating temperature version and automotive version, Vcc = 3.0 to 5.5 V, Ta = -40 to 85°C, unless otherwise noted) | Symbol | Parameter | | Limits | | Unit | |------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------|------|--------|------|-------| | Symbol | Falanietei | Min. | Тур. | Max. | Offic | | $\Sigma \text{IOH(peak)}$ | "H" total peak output current <b>(Note 1)</b><br>P00–P07, P10–P17, P20–P27, P30–P37, P80–P87 | | | -80 | mA | | ΣIOH(peak) | "H" total peak output current<br>P40–P47, P50–P57, P60–P67, P70–P77 | | | -80 | mA | | $\Sigma$ IOL(peak) | "L" total peak output current<br>P00–P07, P10–P17, P20–P27, P30–P37, P80–P87 | | | 80 | mA | | $\Sigma$ IOL(peak) | "L" total peak output current<br>P40–P47, P50–P57, P60–P67, P70–P77 | | | 80 | mA | | $\Sigma$ IOH(avg) | "H" total average output current <b>(Note 1)</b><br>P00–P07, P10–P17, P20–P27, P30–P37, P80–P87 | | | -40 | mA | | $\Sigma \text{IOH(avg)}$ | "H" total average output current<br>P40-P47, P50-P57, P60-P67, P70-P77 | | | -40 | mA | | $\Sigma$ IOL(avg) | "L" total average output current<br>P00–P07, P10–P17, P20–P27, P30–P37, P80–P87 | | | 40 | mA | | $\Sigma IOL(avg)$ | "L" total average output current<br>P40–P47, P50–P57, P60–P67, P70–P77 | | | 40 | mA | | IOH(peak) | "H" peak output current <b>(Note 2)</b> P00–P07, P10–P17, P20–P27, P30–P37, P40–P47, P50–P57, P60–P67, P70–P77, P80–P87 | | | -10 | mA | | IOL(peak) | "L" peak output current<br>P00–P07, P10–P17, P20–P27, P30–P37, P40–P47, P50–P57,<br>P60–P67, P70–P77, P80–P87 | | | 10 | mA | | IOH(avg) | "H" average output current <b>(Note 3)</b> P00–P07, P10–P17, P20–P27, P30–P37, P40–P47, P50–P57, P60–P67, P70–P77, P80–P87 | | | -5.0 | mA | | IOL(avg) | "L" average output current P00–P07, P10–P17, P20–P27, P30–P37, P40–P47, P50–P57, P60–P67, P70–P77, P80–P87 | | | 5.0 | mA | | f(CNTR <sub>0</sub> )<br>f(CNTR <sub>1</sub> ) | Timer X, timer Y input oscillation frequency (at duty cycle of 50%) | | | 2.5 | MHz | | f(XIN) | Main clock input oscillation frequency (Note 4) | | | 6.4 | MHz | | f(XCIN) | Sub-clock input oscillation frequency (Notes 4, 5) | | 32.768 | 50 | kHz | Notes 1: The total output current is the sum of all the currents flowing through all the applicable ports. The total average current is an average value measured over 100 ms. The total peak current is the peak value of all the currents. - 2: The peak output current is the peak current flowing in each port. - 3: The average output current IOL(avg), IOH(avg) in an average value measured over 100 ms. - 4: Choose an external oscillator which ensures no warps in the oscillation waveform as well as sufficient amplitude for the main clock oscillation circuit. Use according to the manufacturer's recommended conditions. ### Table 12 Recommended operating conditions (2) (when ROM/PROM size is 60 Kbytes) (Vcc = 3.0 to 5.5 V, Ta = -40 to 85°C, unless otherwise noted) | Cymbal | | Parameter | Limits Min. Typ. Max. | | | Unit | |--------|-----------------------|--------------------------------------|-----------------------|--|------------|------| | Symbol | | Parameter | | | Max. | Onit | | | Main clock input | High-speed mode/Middle-speed mode | | | 6.4 | MHz | | f(XIN) | oscillation frequency | Double-speed mode (4.0 ≤ VCC < 4.5V) | | | 2.8Vcc-6.2 | MHz | | | Oscillation frequency | Double-speed mode (4.5 ≤ Vcc ≤ 5.5V) | | | 6.4 | MHz | Note 5: When using the microcomputer in the low-speed mode, set the sub-clock input oscillation frequency on condition that f(XCIN) < f(XIN)/3. Table 13 Electrical characteristics (extended operating temperature version and automotive version, Vcc = 4.0 to 5.5 V, Vss = 0 V, Ta = -40 to 85°C, unless otherwise noted) | Symbol | Parameter | Test conditions | | Limits | | Unit | |----------------------------------|---------------------------------------------------------------------------------------------------|---------------------------------------------------------------|---------|--------|------|-------| | Symbol | Falanietei | rest conditions | Min. | Тур. | Max. | Offic | | Vон | "H" output voltage P00–P07, P10–P17, P20–P27, P30–P37, | IOH = -10 mA<br>VCC = 4.0-5.5 V | Vcc-2.0 | | | V | | VOH | P40–P47, P50–P57, P60–P67, P80–P87 (Note) | IOH = -1 mA<br>VCC = 3.0-5.5 V | Vcc-1.0 | | | V | | Vol | "L" output voltage<br>P00–P07, P10–P17, P20–P27, P30–P37, | IOL = 10 mA<br>VCC = 4.0–5.5 V | | | 2.0 | V | | VOL | P40–P47, P50–P57, P60–P67, P70–P77, P80–P87 | IOL = 1.0 mA<br>VCC = 3.0–5.5 V | | | 1.0 | V | | VT+-VT | Hysteresis<br>INT0–INT5, ADT, CNTR0, CNTR1 | | | 0.5 | | V | | VT <sup>+</sup> –VT <sup>-</sup> | Hysteresis<br>RXD, SCLK1, SIN2, SCLK2, P20–P27 | Valid hysteresis only when these pins is used as the function | | 0.5 | | V | | VT+-VT- | Hysteresis RESET | | | 0.5 | | V | | lін | "H" input current P00-P07, P10-P17, P20-P27, P30-P37, P40-P47, P50-P57, P60-P67, P70-P77, P80-P87 | VI = VCC | | | 5.0 | μА | | Iн | "H" input current P97 | VI = VCC | | | 5.0 | μΑ | | Iн | "H" input current RESET | VI = VCC | | | 5.0 | μА | | Iн | "H" input current XIN | VI = VCC | | 4.0 | | μА | | liL | "L" input current P00-P07, P10-P17, P20-P27, P30-P37, P40-P47, P50-P57, P60-P67, P70-P77, P80-P87 | VI = VSS | | | -5.0 | μА | | lıL | "L" input current P97 | VI = VSS | | | -5.0 | μА | | lıL | "L" input current RESET | VI = VSS | | | -5.0 | μА | | lıL | "L" input current XIN | VI = VSS | | -4.0 | | μА | | VRAM | RAM hold voltage | When clock stopped | 2.0 | | 5.5 | V | Note: When P45/TxD, P71/Sout2, and P72/Sclk2 are CMOS output states (when not P-channel output disable states) **Table 14 Electrical characteristics** (extended operating temperature version and automotive version, Vcc = 4.0 to 5.5 V, Vss = 0 V, Ta = -40 to 85°C, unless otherwise noted) | Symbol | Parameter | Test conditions | | Limits | | Unit | |--------|----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|--------|------|-------| | Symbol | Farameter | rest conditions | Min. | Тур. | Max. | Offic | | | | Double-speed mode, at operating data link layer communication control circuit f(XIN) = 6.29 MHz f(XCIN) = 32 kHz Output transistors "off" During A-D conversion | | 18.0 | 24.0 | mA | | | | Double-speed mode, at stopping data link layer communication control circuit f(XIN) = 6.29 MHz f(XCIN) = 32 kHz Output transistors "off" During A-D conversion | | 12.0 | 18.0 | mA | | | | Double-speed mode, at stopping data link layer communication control circuit f(XIN) = 6.29 MHz (in WIT state) f(XCIN) = 32 kHz Output transistors "off" During A-D conversion | | 2.0 | 3.5 | mA | | Icc | Power source current | High-speed mode, at operating data link layer communication control circuit f(XIN) = 6.29 MHz f(XCIN) = 32 kHz Output transistors "off" During A-D conversion | | 12.0 | 19.0 | mA | | | | High-speed mode, at stopping data link layer communication control circuit f(XIN) = 6.29 MHz f(XCIN) = 32 kHz Output transistors "off" During A-D conversion | | 8.0 | 12.0 | mA | | | | High-speed mode, at stopping data link layer communication control circuit f(XIN) = 6.29 MHz (in WIT state) f(XCIN) = 32 kHz Output transistors "off" During A-D conversion | | 2.0 | 3.5 | mA | | | | Low-speed mode (Vcc = 3.0 V) f(XIN) = stopped f(XCIN) = 32 kHz Low power dissipation mode (CM 5 = 0) Output transistors "off" | | 60 | 200 | μΑ | | | | Low-speed mode (Vcc = 3.0 V) f(XIN) = stopped f(XCIN) = 32 kHz (in WIT state) Low power dissipation mode (CM5 = 0) Output transistors "off" | | 20 | 40 | μΑ | | | | All oscillation stopped (in STP state) Ta = 25°C (Note) | | 0.1 | 1.0 | μА | | | | Output transistors "off" Ta = 85°C (Note) | | | 10 | μА | Note: The A-D conversion is inactive. (The A-D conversion complete.) VREF current is not included. #### Table 15 A-D converter characteristics (extended operating temperature version and automotive version, VCC = 4.0 to 5.5 V, VSS = AVSS = 0 V, VREF = 2.0 V to VCC, Ta = -40 to $85^{\circ}$ C, unless otherwise noted) | Symbol | Parameter | Toot conditions | Test conditions Limi | | | Unit | | |---------|--------------------------------------------------|-----------------|----------------------|------|------|-------|--| | Symbol | Parameter | lest conditions | Min. | Тур. | Max. | UIIIL | | | _ | Resolution | | | | 8 | Bits | | | _ | Absolute accuracy (excluding quantization error) | | | ±1 | ±2.5 | LSB | | | tCONV | Conversion time | | | | 50 | tc(φ) | | | RLADDER | Ladder resistor | | 12 | 35 | 100 | kΩ | | | IVREF | Reference power source input current | VREF = 5.0 V | 50 | 150 | 200 | μΑ | | | II(AD) | Analog port input current | | | 0.5 | 5.0 | μΑ | | #### Table 16 D-A converter characteristics (extended operating temperature version and automotive version, VCC = 4.0 to 5.5 V, VSS = AVSS = 0 V, VREF = 2.0 V to VCC, Ta = -40 to $85^{\circ}$ C, unless otherwise noted) | Symbol | Parameter | Test conditions | Limits | | | - Unit | |--------|--------------------------------------|-----------------|--------|------|------|--------| | | Farameter | rest conditions | Min. | Тур. | Max. | Offic | | _ | Resolution | | | | 8 | Bits | | _ | Absolute accuracy | | | | 1.0 | % | | tsu | Setting time | | | | 3.0 | μs | | RO | Output resistor | | 1 | 2.5 | 4.0 | kΩ | | IVREF | Reference power source input current | | | | 3.2 | mA | ### **TIMING REQUIREMENTS** ### Table 17 Timing requirements (extended operating temperature version and automotive version, VCC = 4.0 to 5.5 V, Vss = 0 V, Ta = -40 to 85°C, unless otherwise noted) | Symbol | Doromotor | | Limits | | Unit | |-----------------|-------------------------------------------------------------|------|--------|------|------| | Symbol | Parameter | Min. | Тур. | Max. | Onit | | tw(RESET) | Reset input "L" pulse width | 2 | | | μs | | tc(XIN) | External clock input cycle time | 159 | | | ns | | twh(XIN) | External clock input "H" pulse width | 63 | | | ns | | tWL(XIN) | External clock input "L" pulse width | 63 | | | ns | | tc(CNTR) | CNTR <sub>0</sub> , CNTR <sub>1</sub> input cycle time | 200 | | | ns | | twn(CNTR) | CNTR <sub>0</sub> , CNTR <sub>1</sub> input "H" pulse width | 80 | | | ns | | twh(INT) | INTo to INTs input "H" pulse width | 80 | | | ns | | twL(CNTR) | CNTR <sub>0</sub> , CNTR <sub>1</sub> input "L" pulse width | 80 | | | ns | | twL(INT) | INTo to INTs input "L" pulse width | 80 | | | ns | | tc(SclK1) | Serial I/O1 clock input cycle time (Note) | 800 | | | ns | | tC(SCLK2) | Serial I/O2 clock input cycle time | 1000 | | | ns | | tc(Sclk3) | Serial I/O3 clock input cycle time | 1000 | | | ns | | tWH(SCLK1) | Serial I/O1 clock input "H" pulse width (Note) | 370 | | | ns | | tWH(SCLK2) | Serial I/O2 clock input "H" pulse width | 400 | | | ns | | tWH(SCLK3) | Serial I/O3 clock input "H" pulse width | 400 | | | ns | | tWL(SCLK1) | Serial I/O1 clock input "L" pulse width (Note) | 370 | | | ns | | tWL(SCLK2) | Serial I/O2 clock input "L" pulse width | 400 | | | ns | | tWL(SCLK3) | Serial I/O3 clock input "L" pulse width | 400 | | | ns | | tsu(RxD-SCLK1) | Serial I/O1 input setup time | 220 | | | ns | | tsu(SIN2-SCLK2) | Serial I/O2 input setup time | 200 | | | ns | | tsu(RIN3-SCLK3) | Serial I/O3 input setup time | 200 | | | ns | | th(SCLK1-RxD) | Serial I/O1 input hold time | 100 | | | ns | | th(SCLK2-SIN2) | Serial I/O2 input hold time | 200 | | | ns | | th(SCLK3-SIN3) | Serial I/O3 input hold time | 200 | | | ns | Note: When bit 6 of address 001A16 is "1" (clock synchronous). Divide this value by four when bit 6 of address 001A16 is "0" (UART). Table 18 Switching characteristics (extended operating temperature version and automotive version, VCC = 4.0 to 5.5 V, VSS = 0 V, Ta = -40 to 85°C, unless otherwise noted) | Symbol | Parameter | Limit | S | S | | |------------------|---------------------------------------------------|----------------|------|------|------| | | Parameter | Min. | Тур. | Max. | Unit | | twh (Sclk1) | Serial I/O1 clock output "H" pulse width | tc(Sclk1)/2-30 | | | ns | | twh (Sclk2) | Serial I/O2 clock output "H" pulse width (Note 1) | tc(Sclk2)/2-30 | | | ns | | twh (Sclk3) | Serial I/O3 clock output "H" pulse width (Note 5) | tc(Sclk3)/2-30 | | | ns | | twl (Sclk1) | Serial I/O1 clock output "L" pulse width | tc(Sclk1)/2-30 | | | ns | | twl (Sclk2) | Serial I/O2 clock output "L" pulse width (Note 1) | tc(Sclk2)/2-30 | | | ns | | twl (Sclk3) | Serial I/O3 clock output "L" pulse width (Note 5) | tc(Sclk3)/2-30 | | | ns | | td (SCLK1-TXD) | Serial I/O1 output delay time (Note 3) | | | 140 | ns | | td (SCLK2-SOUT2) | Serial I/O2 output delay time (Notes 1, 2) | | | 140 | ns | | td (SCLK3-SOUT3) | Serial I/O3 output delay time (Notes 5, 6) | | | 140 | ns | | tv (Sclk1-TxD) | Serial I/O1 output valid time (Note 3) | -30 | | | ns | | tv (Sclk2-Sout2) | Serial I/O2 output valid time (Notes 1, 2) | 0 | | | ns | | tv (SCLK3-SOUT3) | Serial I/O3 output valid time (Notes 5, 6) | 0 | | | ns | | tr (SCLK1) | Serial I/O1 clock output rising time | | 10 | 30 | ns | | tf (SCLK1) | Serial I/O1 clock output falling time | | 10 | 30 | ns | | tr (SCLK2) | Serial I/O2 clock output rising time (Note 1) | | 10 | 30 | ns | | tf (SCLK2) | Serial I/O2 clock output falling time (Note 1) | | 10 | 30 | ns | | tr (SCLK3) | Serial I/O3 clock output rising time (Note 5) | | 10 | 30 | ns | | tf (SCLK3) | Serial I/O3 clock output falling time (Note 5) | | 10 | 30 | ns | | tr (CMOS) | CMOS output rising time (Note 4) | | 10 | 30 | ns | | tf (CMOS) | CMOS output falling time (Note 4) | | 10 | 30 | ns | Notes 1: When P72/SCLK2 is CMOS output. - 2: When P71/Sout2 is CMOS output. - 3: When P45/TxD is CMOS output. - **4:** The Xout pin is excluded. - 5: When P84/Sclk3 is CMOS output. - 6: When P82/Sout3 is CMOS output. Fig. 74 Circuit for measuring output switching characteristics Fig. 75 Timing diagram (in single-chip mode) | SINGLE-CHIP 8 | 3-BIT CMOS | MICROCOMPU | JTER | |---------------|------------|------------|------| |---------------|------------|------------|------| GZZ-SH52-76B<84A0> Mask ROM number ## 740 FAMILY MASK ROM CONFIRMATION FORM SINGLE-CHIP MICROCOMPUTER M38747M4T-XXXGP MITSUBISHI ELECTRIC | | Date: | | |---------|------------------------|----------------------| | eipt | Section head signature | Supervisor signature | | Receipt | | | | | | | Note: Please fill in all items marked \*\*. | | | Company | | TEL | | ФФ | Submitted by | Supervisor | |---|----------|----------------|-------|-----|---|---------------|--------------|------------| | * | Customer | name | | ( | ) | uanc<br>natur | | | | | | Date<br>issued | Date: | | | Issi | | | #### # 1. Confirmation Specify the name of the product being ordered and the type of EPROMs submitted. Three EPROMs are required for each pattern. If at least two of the three sets of EPROMs submitted contain identical data, we will produce masks based on this data. We shall assume the responsibility for errors only if the mask ROM data on the products we produce differs from this data. Thus, extreme care must be taken to verify the data in the submitted EPROMs. | Checksum code for entire EPROM | | | (he | xadeo | cimal ı | notati | on) | |-----------------------------------|--|---|-----|-------|---------|--------|-----| | Sub ROM number of data link layer | | Ī | | | | | 1 | | communication control circuit | | | | | | | | EPROM type (indicate the type used) | | 27512 | <b>27101</b> | | | | |--------------------------------------------------------------------------------------|----------------------------------------------|--------------------------------------------------------------------------------------|----------------------------------------------|--|--| | EPROM addr | ess | EPROM addi | ress | | | | 0000 <sub>16</sub> | Product name<br>ASCII code :<br>'M38747M4T-' | 0000 <sub>16</sub> | Product name<br>ASCII code :<br>'M38747M4T-' | | | | 001016 | Sub ROM number | 001016 | Sub ROM number | | | | 001F <sub>16</sub><br>0020 <sub>16</sub><br>C07F <sub>16</sub><br>C080 <sub>16</sub> | ASCII code Data ROM 16K-130 bytes | 001F <sub>16</sub><br>0020 <sub>16</sub><br>C07F <sub>16</sub><br>C080 <sub>16</sub> | ASCII code Data ROM 16K-130 bytes | | | | FFFD16<br>FFFE16<br>FFFF16 | | FFFD <sub>16</sub><br>FFFE <sub>16</sub><br>1FFFF <sub>16</sub> | | | | In the address space of the microcomputer, the internal ROM area is from address C080<sub>16</sub> to FFFD<sub>16</sub>. The reset vector is stored in addresses FFFC<sub>16</sub> and FFFD<sub>16</sub>. - (1) Set the data in the unused area (the shaded area of the diagram) to "FF16". - (2) The ASCII codes of the product name "M38747M4T—" must be entered in addresses 0000<sub>16</sub> to 0009<sub>16</sub>. And set the data "FF<sub>16</sub>" in addresses 000A<sub>16</sub> to 000F<sub>16</sub>. ASCII codes and addresses are listed to the next page. - (3) Addresses 001016 to 001F16 are ASCII codes reserved area of Sub ROM number for the data link layer communication control circuit. Write ASCII codes of Sub ROM number for the data link layer communication control circuit, which has been used at developing the submitted ROM, to addresses 001016 to 001F16 of EPROM certainly. Refer to ASCII codes of the next page at writing. (1/3) | SINGL | F-CHIP | 8-RIT | CMOS | MICRO | COMPI | ITER | |-------|--------|-------|------|-------|-------|------| | | | | | | | | | GZZ-SH52-76B<84A0 | > | |-------------------|---| |-------------------|---| |--| ## 740 FAMILY MASK ROM CONFIRMATION FORM SINGLE-CHIP MICROCOMPUTER M38747M4T-XXXGP MITSUBISHI ELECTRIC | Address | | Address | | ASCII codes | |---------|------------------------|--------------------|--------------------------------|----------------------------------------------------------------------------------------------------------| | 000016 | 'M' = 4D <sub>16</sub> | 000816 | ' T ' =54 <sub>16</sub> | '0'=30 <sub>16</sub> '8'=38 <sub>16</sub> 'G'=38 <sub>16</sub> 'R'=52 <sub>16</sub> 'Z'=5A <sub>16</sub> | | 000116 | '3' = 33 <sub>16</sub> | 000916 | ' <b>-</b> ' =2D <sub>16</sub> | '1'=31 <sub>16</sub> '9'=39 <sub>16</sub> 'H'=39 <sub>16</sub> 'S'=53 <sub>16</sub> | | 000216 | '8' = 38 <sub>16</sub> | 000A16 | FF16 | ' 2 ' =32 <sub>16</sub> ' A ' =41 <sub>16</sub> ' K ' =4B <sub>16</sub> ' T ' =54 <sub>16</sub> | | 000316 | '7' = 37 <sub>16</sub> | 000B <sub>16</sub> | FF <sub>16</sub> | ' 3 ' =33 <sub>16</sub> ' B ' =42 <sub>16</sub> ' L ' =4C <sub>16</sub> ' U ' =55 <sub>16</sub> | | 000416 | '4' = 34 <sub>16</sub> | 000C <sub>16</sub> | FF <sub>16</sub> | ' 4 ' =34 <sub>16</sub> ' C ' =43 <sub>16</sub> ' M' =4D <sub>16</sub> ' V ' =56 <sub>16</sub> | | 000516 | '7' = 37 <sub>16</sub> | 000D16 | FF <sub>16</sub> | ' 5 ' =35 <sub>16</sub> ' D ' =44 <sub>16</sub> ' N ' =4E <sub>16</sub> ' W '=57 <sub>16</sub> | | 000616 | 'M' = 4D <sub>16</sub> | 000E <sub>16</sub> | FF <sub>16</sub> | '6'=36 <sub>16</sub> 'E'=45 <sub>16</sub> 'P'=50 <sub>16</sub> 'X'=58 <sub>16</sub> | | 000716 | '4' = 34 <sub>16</sub> | 000F <sub>16</sub> | FF <sub>16</sub> | '7'=37 <sub>16</sub> 'F'=46 <sub>16</sub> 'Q'=51 <sub>16</sub> 'Y'=59 <sub>16</sub> | We recommend the use of the following pseudo-command to set the start address of the assembler source program because ASCII codes of the product name are written to addresses 0000<sub>16</sub> to 0009<sub>16</sub> of EPROM. ASCII codes of sub ROM number are written to addresses 0010<sub>16</sub> to 0017<sub>16</sub> by using the pseudo-command in the same way. | EPROM type | 27512 | 27101 | |--------------------|---------------------------------|---------------------------------| | The pseudo-command | *=Δ\$0000<br>.BYTEΔ'M38747M4T–' | *=Δ\$0000<br>.BYTEΔ'M38747M4T–' | Note: If the name of the product written to the EPROMs does not match the name of the mask confirmation form, the ROM will not be processed. ### \* 2. Mark specification Mark specification must be submitted using the correct form for the package being ordered. Fill out the appropriate mark specification form (80P6S) and attach it to the mask ROM confirmation form. | * 3. Usage conditions Please answer the following questions at (1) How will you use the XIN-XOUT oscillator? | bout usage for use in our product inspection : | |---------------------------------------------------------------------------------------------------------------|------------------------------------------------| | ☐ Ceramic resonator | Quartz crystal | | External clock input | Other ( ) | | At what frequency? | f(X <sub>IN</sub> ) = MHz | | (2) How will you use the Xcin-Xcout oscillator? | ? | | Ceramic resonator | ☐ Quartz crystal | | External clock input | Other ( ) | | ☐ Not use (Use for P4₀,P4₁) | | | At what frequency? | f(Xcin) = MHz | | (3) Which clock division ratio will you use? (po | ossible to select plural) | | | $\phi = X_{IN}/2$ (High-speed mode) | | $\phi = X_{IN}/8$ (Middle-speed mode) | $\phi = X_{CIN}/2$ (Low-speed mode) | | | | | | (2/3) | ## **3874 Group** | SINGLE-CHIP 8 | 3-BIT CMOS | MICROCOMPU | JTER | |---------------|------------|------------|------| |---------------|------------|------------|------| GZZ-SH52-76B<84A0> |--| ## 740 FAMILY MASK ROM CONFIRMATION FORM SINGLE-CHIP MICROCOMPUTER M38747M4T-XXXGP MITSUBISHI ELECTRIC | (4) Will you use the data link layer communication control circuit? | |---------------------------------------------------------------------| | ☐ Yes | | ↓ No * 4. Comments | GZZ-SH52-77B<84A0> ## Mask ROM number ## 740 FAMILY MASK ROM CONFIRMATION FORM SINGLE-CHIP MICROCOMPUTER M38747M6T-XXXGP MITSUBISHI ELECTRIC | | Date: | | |---------|------------------------|----------------------| | eipt | Section head signature | Supervisor signature | | Receipt | | - | | | | | Note: Please fill in all items marked \*\*. | | | Company | | TEL | | ФФ | Submitted by | Supervisor | |------------|------|-------------|-------|-----|---------------|------|--------------|------------| | * Customer | name | | ( | ) | uanc<br>natur | | | | | | | Date issued | Date: | | | Issi | | | #### \* 1. Confirmation Specify the name of the product being ordered and the type of EPROMs submitted. Three EPROMs are required for each pattern. If at least two of the three sets of EPROMs submitted contain identical data, we will produce masks based on this data. We shall assume the responsibility for errors only if the mask ROM data on the products we produce differs from this data. Thus, extreme care must be taken to verify the data in the submitted EPROMs. | Checksum code for entire EPROM | | | (he | xadeo | imal ı | notati | on) | |-----------------------------------------------------------------|--|--|-----|-------|--------|--------|-----| | Sub ROM number of data link layer communication control circuit | | | | | | | | EPROM type (indicate the type used) | EFROM type (indicate the type dsed) | | | | | | |--------------------------------------------------------------------------------------|----------------------------------------------|-----------------------------------------------------------------|----------------------------------------------|--|--| | | 27512 | | 27101 | | | | EPROM addr | ess | EPROM add | ress | | | | 0000 <sub>16</sub> | Product name<br>ASCII code :<br>'M38747M6T-' | 0000 <sub>16</sub> | Product name<br>ASCII code :<br>'M38747M6T-' | | | | 001016 | Sub ROM number | 001016 | Sub ROM number | | | | 001F <sub>16</sub><br>0020 <sub>16</sub><br>A07F <sub>16</sub><br>A080 <sub>16</sub> | ASCII code Data ROM 24K-130 bytes | 001F16<br>002016<br>A07F16<br>A08016 | ASCII code Data ROM 24K-130 bytes | | | | FFFD16<br>FFFE16<br>FFFF16 | | FFFD <sub>16</sub><br>FFFE <sub>16</sub><br>1FFFF <sub>16</sub> | | | | In the address space of the microcomputer, the internal ROM area is from address A080<sub>16</sub> to FFFD<sub>16</sub>. The reset vector is stored in addresses FFFC<sub>16</sub> and FFFD<sub>16</sub>. - (1) Set the data in the unused area (the shaded area of the diagram) to "FF16". - (2) The ASCII codes of the product name "M38747M6T—" must be entered in addresses 000016 to 000916. And set the data "FF16" in addresses 000A16 to 000F16. ASCII codes and addresses are listed to the next page. - (3) Addresses 0010<sub>16</sub> to 001F<sub>16</sub> are ASCII codes reserved area of Sub ROM number for the data link layer communication control circuit. Write ASCII codes of Sub ROM number for the data link layer communication control circuit, which has been used at developing the submitted ROM, to addresses 0010<sub>16</sub> to 001F<sub>16</sub> of EPROM certainly. Refer to ASCII codes of the next page at writing. (1/3) | SINO | GLE-CHIP | 8-BIT | CMOS | MICRO | COMP | UTFR | |------|----------|-------|------|-------|------|------| | | | | | | | | | GZZ- | SH52 | 2-77F | 2-84 | $\Delta \cap \sim$ | |------|--------|-------|------|--------------------| | U | OI 102 | / / _ | ノヘロサ | ハリィ | |--| ## 740 FAMILY MASK ROM CONFIRMATION FORM SINGLE-CHIP MICROCOMPUTER M38747M6T-XXXGP MITSUBISHI ELECTRIC | Address | | Address | | ASCII codes | |---------|------------------------|--------------------|--------------------------------|----------------------------------------------------------------------------------------------------------| | 000016 | 'M' = 4D <sub>16</sub> | 000816 | ' T ' =54 <sub>16</sub> | '0'=30 <sub>16</sub> '8'=38 <sub>16</sub> 'G'=38 <sub>16</sub> 'R'=52 <sub>16</sub> 'Z'=5A <sub>16</sub> | | 000116 | '3' = 33 <sub>16</sub> | 000916 | ' <b>-</b> ' =2D <sub>16</sub> | ' 1 ' =31 <sub>16</sub> ' 9 ' =39 <sub>16</sub> ' H ' =39 <sub>16</sub> ' S ' =53 <sub>16</sub> | | 000216 | '8' = 38 <sub>16</sub> | 000A <sub>16</sub> | FF16 | ' 2 ' =32 <sub>16</sub> ' A ' =41 <sub>16</sub> ' K ' =4B <sub>16</sub> ' T ' =54 <sub>16</sub> | | 000316 | '7' = 37 <sub>16</sub> | 000B <sub>16</sub> | FF <sub>16</sub> | ' 3 ' =33 <sub>16</sub> ' B ' =42 <sub>16</sub> ' L ' =4C <sub>16</sub> ' U ' =55 <sub>16</sub> | | 000416 | '4' = 34 <sub>16</sub> | 000C <sub>16</sub> | FF <sub>16</sub> | ' 4 ' =34 <sub>16</sub> ' C ' =43 <sub>16</sub> ' M' =4D <sub>16</sub> ' V ' =56 <sub>16</sub> | | 000516 | '7' = 37 <sub>16</sub> | 000D <sub>16</sub> | FF <sub>16</sub> | ' 5 ' =35 <sub>16</sub> ' D ' =44 <sub>16</sub> ' N ' =4E <sub>16</sub> ' W '=57 <sub>16</sub> | | 000616 | 'M' = 4D <sub>16</sub> | 000E <sub>16</sub> | FF <sub>16</sub> | '6'=36 <sub>16</sub> 'E'=45 <sub>16</sub> 'P'=50 <sub>16</sub> 'X'=58 <sub>16</sub> | | 000716 | '6' = 36 <sub>16</sub> | 000F <sub>16</sub> | FF <sub>16</sub> | '7'=37 <sub>16</sub> 'F'=46 <sub>16</sub> 'Q'=51 <sub>16</sub> 'Y'=59 <sub>16</sub> | We recommend the use of the following pseudo-command to set the start address of the assembler source program because ASCII codes of the product name are written to addresses 000016 to 000916 of EPROM. ASCII codes of sub ROM number are written to addresses 001016 to 001716 by using the pseudo-command in the same way. | EPROM type | 27512 | 27101 | |--------------------|---------------------------------|---------------------------------| | The pseudo-command | *=Δ\$0000<br>.BYTEΔ'M38747M6T–' | *=Δ\$0000<br>.BYTEΔ'M38747M6T–' | Note: If the name of the product written to the EPROMs does not match the name of the mask confirmation form, the ROM will not be processed. ### \* 2. Mark specification Mark specification must be submitted using the correct form for the package being ordered. Fill out the appropriate mark specification form (80P6S) and attach it to the mask ROM confirmation form. | . Coago conditione | | |---------------------------------------------------|----------------------------------------| | Disease answer the following questions about uses | o for use in our product inepocition : | | Please a | answer the following questions a | bout | usage for use in c | our product inspection : | |----------------|-----------------------------------------|-------|----------------------------|--------------------------| | (1) How will y | ou use the Xιν-Xουτ oscillator? | | | | | | Ceramic resonator | | Quartz crystal | | | | External clock input | | Other ( | ) | | At what fi | requency? | f(Xır | v) = | MHz | | (2) How will y | ou use the Хсім-Хсоит oscillator? | ? | | | | | Ceramic resonator | | Quartz crystal | | | | External clock input | | Other ( | ) | | | Not use (Use for P40,P41) | | | | | At what fi | requency? | f(Xc | :in) = | MHz | | (3) Which clo | ck division ratio will you use? (po | ossib | le to select plural) | | | | $\phi = X_{IN}$ (Double-speed mode) | | φ = XIN /2 (High-sp | eed mode) | | | $\phi = X_{IN} / 8$ (Middle-speed mode) | | $\phi = X_{CIN}/2$ (Low-sp | peed mode) | | | | | | | (2/3) | SINGLE-CHIP 8 | 3-BIT CMOS | MICROCOMPU | JTER | |---------------|------------|------------|------| |---------------|------------|------------|------| GZZ-SH52-77B<84A0> | umber | |-------| | | ## 740 FAMILY MASK ROM CONFIRMATION FORM SINGLE-CHIP MICROCOMPUTER M38747M6T-XXXGP MITSUBISHI ELECTRIC | (4) Will you use the data link layer communication control circuit? | |---------------------------------------------------------------------| | ☐ Yes ☐ No | | * 4. Comments | | | SINGLE-CHIP | 8-BIT | CMOS | MICROCO | ИΡί | JTER | |--|-------------|-------|------|---------|-----|------| |--|-------------|-------|------|---------|-----|------| GZZ-SH52-75B<84A0> ## Mask ROM number ## 740 FAMILY MASK ROM CONFIRMATION FORM SINGLE-CHIP MICROCOMPUTER M38747MCT-XXXGP MITSUBISHI ELECTRIC | | Date: | | |---------|------------------------|----------------------| | eipt | Section head signature | Supervisor signature | | Receipt | | | | | | | Note: Please fill in all items marked \* | | | Company | | TEL | | an an | Submitted by | Supervisor | |---|----------|----------------|-------|-----|---|-----------------|--------------|------------| | * | Customer | name | | ( | ) | uance<br>nature | | | | | | Date<br>issued | Date: | | | Issu<br>sigr | | | #### # 1. Confirmation Specify the name of the product being ordered and the type of EPROMs submitted. Three EPROMs are required for each pattern. If at least two of the three sets of EPROMs submitted contain identical data, we will produce masks based on this data. We shall assume the responsibility for errors only if the mask ROM data on the products we produce differs from this data. Thus, extreme care must be taken to verify the data in the submitted EPROMs. | Checksum code for entire EPROM | | | (he | xadeo | cimal r | notati | on) | |-----------------------------------|---|--|-----|-------|---------|--------|-----| | Sub ROM number of data link layer | | | | | | | | | communication control circuit | l | | | | | | | EPROM type (indicate the type used) | | 27512 | <u> </u> | | |--------------------------------------------------------------------------------------|----------------------------------------------|----------------------------------------------------------------------------------------------------|--| | EPROM addr | ess | EPROM address | | | 0000 <sub>16</sub> | Product name<br>ASCII code :<br>'M38747MCT-' | 000016 Product name ASCII code: 'M38747MCT-' | | | 001016 | Sub ROM number | 0010 <sub>16</sub> Sub ROM number | | | 001F <sub>16</sub><br>0020 <sub>16</sub><br>407F <sub>16</sub><br>4080 <sub>16</sub> | ASCII code Data ROM 48K-130 bytes | 001F <sub>16</sub> 0020 <sub>16</sub> 407F <sub>16</sub> 4080 <sub>16</sub> Data ROM 48K-130 bytes | | | FFFD16<br>FFFE16<br>FFFF16 | | FFFD <sub>16</sub> FFFF <sub>16</sub> 1FFFF <sub>16</sub> | | In the address space of the microcomputer, the internal ROM area is from address 4080<sub>16</sub> to FFFD<sub>16</sub>. The reset vector is stored in addresses FFFC<sub>16</sub> and FFFD<sub>16</sub>. - (1) Set the data in the unused area (the shaded area of the diagram) to "FF16". - (2) The ASCII codes of the product name "M38747MCT-" must be entered in addresses 000016 to 000916. And set the data "FF16" in addresses 000A16 to 000F16. ASCII codes and addresses are listed to the next page. - (3) Addresses 001016 to 001F16 are ASCII codes reserved area of Sub ROM number for the data link layer communication control circuit. Write ASCII codes of Sub ROM number for the data link layer communication control circuit, which has been used at developing the submitted ROM, to addresses 001016 to 001F16 of EPROM certainly. Refer to ASCII codes of the next page at writing. (1/3) | | SINGLE-CHIP | 8-BIT | CMOS | MICROCO | ИΡί | JTER | |--|-------------|-------|------|---------|-----|------| |--|-------------|-------|------|---------|-----|------| | GZZ- | SH <sub>5</sub> | 2-75 | R<8 | 4A0> | |------|-----------------|------|-----|------| | | | | | | |--| ## 740 FAMILY MASK ROM CONFIRMATION FORM SINGLE-CHIP MICROCOMPUTER M38747MCT-XXXGP MITSUBISHI ELECTRIC | Address | | Address | | ASCII codes | |---------|------------------------|--------------------|--------------------------------|-------------------------------------------------------------------------------------------------| | 000016 | 'M' = 4D <sub>16</sub> | 000816 | ' T ' =54 <sub>16</sub> | ' 0 ' =3016 | | 000116 | '3' = 33 <sub>16</sub> | 000916 | ' <b>-</b> ' =2D <sub>16</sub> | '1'=31 <sub>16</sub> '9'=39 <sub>16</sub> 'H'=39 <sub>16</sub> 'S'=53 <sub>16</sub> | | 000216 | '8' = 38 <sub>16</sub> | 000A <sub>16</sub> | FF16 | ' 2 ' =32 <sub>16</sub> ' A ' =41 <sub>16</sub> ' K ' =4B <sub>16</sub> ' T ' =54 <sub>16</sub> | | 000316 | '7' = 37 <sub>16</sub> | 000B <sub>16</sub> | FF <sub>16</sub> | ' 3 ' =33 <sub>16</sub> ' B ' =42 <sub>16</sub> ' L ' =4C <sub>16</sub> ' U ' =55 <sub>16</sub> | | 000416 | '4' = 34 <sub>16</sub> | 000C <sub>16</sub> | FF <sub>16</sub> | ' 4 ' =34 <sub>16</sub> ' C ' =43 <sub>16</sub> ' M' =4D <sub>16</sub> ' V ' =56 <sub>16</sub> | | 000516 | '7' = 37 <sub>16</sub> | 000D <sub>16</sub> | FF <sub>16</sub> | ' 5 ' =35 <sub>16</sub> ' D ' =44 <sub>16</sub> ' N ' =4E <sub>16</sub> ' W '=57 <sub>16</sub> | | 000616 | 'M' = 4D <sub>16</sub> | 000E <sub>16</sub> | FF <sub>16</sub> | '6'=36 <sub>16</sub> 'E'=45 <sub>16</sub> 'P'=50 <sub>16</sub> 'X'=58 <sub>16</sub> | | 000716 | 'C' = 43 <sub>16</sub> | 000F <sub>16</sub> | FF <sub>16</sub> | '7'=37 <sub>16</sub> 'F'=46 <sub>16</sub> 'Q'=51 <sub>16</sub> 'Y'=59 <sub>16</sub> | We recommend the use of the following pseudo-command to set the start address of the assembler source program because ASCII codes of the product name are written to addresses 000016 to 000916 of EPROM. ASCII codes of sub ROM number are written to addresses 001016 to 001716 by using the pseudo-command in the same way. | EPROM type | 27512 | 27101 | | | |--------------------|---------------------------------|---------------------------------|--|--| | The pseudo-command | *=Δ\$0000<br>.BYTEΔ'M38747MCT–' | *=Δ\$0000<br>.BYTEΔ'M38747MCT–' | | | Note: If the name of the product written to the EPROMs does not match the name of the mask confirmation form, the ROM will not be processed. ### # 2. Mark specification Mark specification must be submitted using the correct form for the package being ordered. Fill out the appropriate mark specification form (80P6S) and attach it to the mask ROM confirmation form. | * 3. Usage c | onditions | | | | |----------------|-------------------------------------|-------|----------------------------------|------------------------| | Please a | inswer the following questions al | bout | usage for use in o | ur product inspection: | | (1) How will y | ou use the XIN-XOUT oscillator? | | _ | | | | Ceramic resonator | | Quartz crystal | | | | External clock input | | Other ( | ) | | At what fi | requency? | f(XII | v) = [ | MHz | | (2) How will y | ou use the Xcin-Xcout oscillator? | ? | | | | | Ceramic resonator | | Quartz crystal | | | | External clock input | | Other ( | ) | | | Not use (Use for P40,P41) | | | | | At what fi | requency? | f(Xc | :in) = | MHz | | (3) Which clo | ck division ratio will you use? (po | ossib | le to select plural) | | | | $\phi = X_{IN}$ (Double-speed mode) | | $\phi = X_{IN}/2$ (High-special) | eed mode) | $\phi = X_{IN}/8$ (Middle-speed mode) $\phi = X_{CIN}/2$ (Low-speed mode) (2/3) ## **3874 Group** | | SINGLE-CHIP | 8-BIT | CMOS | MICROCO | ИΡί | JTER | |--|-------------|-------|------|---------|-----|------| |--|-------------|-------|------|---------|-----|------| GZZ-SH52-75B<84A0> | Mask ROM | number | | |----------|--------|--| |----------|--------|--| ## 740 FAMILY MASK ROM CONFIRMATION FORM SINGLE-CHIP MICROCOMPUTER M38747MCT-XXXGP MITSUBISHI ELECTRIC | (4) Will you use the data link layer communication control circuit? | |---------------------------------------------------------------------| | ☐ Yes ☐ No | | * 4. Comments | GZZ-SH52-78B<84A0> ## ROM number ## 740 FAMILY ROM PROGRAMMING CONFIRMATION FORM SINGLE-CHIP MICROCOMPUTER M38749EFT-XXXGP MITSUBISHI ELECTRIC | | Date: | | |----------|------------------------|----------------------| | <u>p</u> | Section head signature | Supervisor signature | | Receipt | oignataro | orgriataro | | ا مَدَ | | | | | | | Note: Please fill in all items marked \*. | | | Company | | TEL | | ФФ | Submitted by | Supervisor | |---|----------|----------------|-------|-----|---|---------------|--------------|------------| | * | Customer | name | | ( | ) | uanc<br>natur | | | | | | Date<br>issued | Date: | | | Issu | | | #### # 1. Confirmation Specify the name of the product being ordered and the type of EPROMs submitted. Three EPROMs are required for each pattern. If at least two of the three sets of EPROMs submitted contain identical data, we will produce ROM programming based on this data. We shall assume the responsibility for errors only if the ROM programming data on the products we produce differs from this data. Thus, extreme care must be taken to verify the data in the submitted EPROMs. | Checksum code for entire EPROM | | | (he | xadeo | cimal ı | notati | on) | |-----------------------------------------------------------------|--|--|-----|-------|---------|--------|-----| | Sub ROM number of data link layer communication control circuit | | | | | | | | EPROM type (indicate the type used) | LI KOW type | (indicate the type u | 130u) | | | |----------------------------------------------------------------|----------------------------------------------|-------|-----------------------------------------------------------------|----------------------------------------------| | | 27512 | | | 27101 | | EPROM addr | ess | | EPROM add | ress | | 0000 <sub>16</sub> | Product name<br>ASCII code :<br>'M38749EFT-' | | 0000 <sub>16</sub> | Product name<br>ASCII code :<br>'M38749EFT-' | | 001016 | Sub ROM number | | 001016 | Sub ROM number | | 001F <sub>16</sub> | ASCII code | | 001F <sub>16</sub> | ASCII code | | 0020 <sub>16</sub><br>107F <sub>16</sub><br>1080 <sub>16</sub> | Data | | 0020 <sub>16</sub><br>107F <sub>16</sub><br>1080 <sub>16</sub> | Data | | FFFD16<br>FFFE16<br>FFFF16 | ROM 60K-130 bytes | | FFFD <sub>16</sub><br>FFFE <sub>16</sub><br>1FFFF <sub>16</sub> | ROM 60K-130 bytes | In the address space of the microcomputer, the internal ROM area is from address 1080<sub>16</sub> to FFFD<sub>16</sub>. The reset vector is stored in addresses FFFC<sub>16</sub> and FFFD<sub>16</sub>. - (1) Set the data in the unused area (the shaded area of the diagram) to "FF16". - (2) The ASCII codes of the product name "M38749EFT—" must be entered in addresses 000016 to 000916. And set the data "FF16" in addresses 000A16 to 000F16. The ASCII codes and addresses are listed to the next page. - (3) Addresses 0010<sub>16</sub> to 001F<sub>16</sub> are ASCII codes reserved area of Sub ROM number for the data link layer communication control circuit. Write ASCII codes of Sub ROM number for the data link layer communication control circuit, which has been used at developing the submitted ROM, to addresses 0010<sub>16</sub> to 001F<sub>16</sub> of EPROM certainly. Refer to ASCII codes of the next page at writing. | SINO | GLE-CHIP | 8-BIT | CMOS | MICRO | COMP | UTFR | |------|----------|-------|------|-------|------|------| | | | | | | | | | $\sim$ $\sim$ $\sim$ | 01150 | 700 | <84A0> | |----------------------|-------|----------|-------------------| | ( - / / - | SHA | '- /XH - | - 2 / 1 / 1 / 1 \ | | | | | | | ROM number | | |------------|--| |------------|--| ## 740 FAMILY ROM PROGRAMMING CONFIRMATION FORM SINGLE-CHIP MICROCOMPUTER M38749EFT-XXXGP MITSUBISHI ELECTRIC | Address | | Address | | ASCII codes | |---------|------------------------|--------------------|--------------------------------|----------------------------------------------------------------------------------------------------------| | 000016 | 'M' = 4D <sub>16</sub> | 000816 | ' T ' =54 <sub>16</sub> | '0'=30 <sub>16</sub> '8'=38 <sub>16</sub> 'G'=38 <sub>16</sub> 'R'=52 <sub>16</sub> 'Z'=5A <sub>16</sub> | | 000116 | '3' = 33 <sub>16</sub> | 000916 | ' <b>-</b> ' =2D <sub>16</sub> | '1'=31 <sub>16</sub> '9'=39 <sub>16</sub> 'H'=39 <sub>16</sub> 'S'=53 <sub>16</sub> | | 000216 | '8' = 38 <sub>16</sub> | 000A16 | FF16 | ' 2 ' =32 <sub>16</sub> ' A ' =41 <sub>16</sub> ' K ' =4B <sub>16</sub> ' T ' =54 <sub>16</sub> | | 000316 | '7' = 37 <sub>16</sub> | 000B <sub>16</sub> | FF <sub>16</sub> | ' 3 ' =33 <sub>16</sub> ' B ' =42 <sub>16</sub> ' L ' =4C <sub>16</sub> ' U ' =55 <sub>16</sub> | | 000416 | '4' = 34 <sub>16</sub> | 000C <sub>16</sub> | FF <sub>16</sub> | ' 4 ' =34 <sub>16</sub> ' C ' =43 <sub>16</sub> ' M' =4D <sub>16</sub> ' V ' =56 <sub>16</sub> | | 000516 | '9' = 39 <sub>16</sub> | 000D16 | FF <sub>16</sub> | ' 5 ' =35 <sub>16</sub> ' D ' =44 <sub>16</sub> ' N ' =4E <sub>16</sub> ' W '=57 <sub>16</sub> | | 000616 | 'E' = 45 <sub>16</sub> | 000E16 | FF <sub>16</sub> | '6'=36 <sub>16</sub> 'E'=45 <sub>16</sub> 'P'=50 <sub>16</sub> 'X'=58 <sub>16</sub> | | 000716 | 'F' = 46 <sub>16</sub> | 000F <sub>16</sub> | FF <sub>16</sub> | '7'=37 <sub>16</sub> 'F'=46 <sub>16</sub> 'Q'=51 <sub>16</sub> 'Y'=59 <sub>16</sub> | We recommend the use of the following pseudo-command to set the start address of the assembler source program because ASCII codes of the product name are written to addresses 0000<sub>16</sub> to 0009<sub>16</sub> of EPROM. ASCII codes of sub ROM number are written to addresses 0010<sub>16</sub> to 0017<sub>16</sub> by using the pseudo-command in the same way. | EPROM type | 27512 | 27101 | |--------------------|---------------------------------|---------------------------------| | The pseudo-command | *=Δ\$0000<br>.BYTEΔ'M38749EFT–' | *=Δ\$0000<br>.BYTEΔ'M38749EFT–' | Note: If the name of the product written to the EPROMs does not match the name of the ROM programming confirmation form, the ROM will not be processed. ### \* 2. Mark specification Mark specification must be submitted using the correct form for the package being ordered. Fill out the appropriate mark specification form (80P6S) and attach it to the ROM programming confirmation form. | # 3. Usage c | onditions | | | | | | | |----------------|--------------------------------------------------------------------------------------|-------|---------------------------------|------------|--|--|--| | Please a | Please answer the following questions about usage for use in our product inspection: | | | | | | | | (1) How will y | ou use the XIN-XOUT oscillator? | | | | | | | | | Ceramic resonator | | Quartz crystal | | | | | | | External clock input | | Other ( | ) | | | | | At what fi | requency? | f(XIN | ı) = | MHz | | | | | (2) How will y | ou use the Xcin-Xcout oscillator? | ? | | | | | | | | Ceramic resonator | | Quartz crystal | | | | | | | External clock input | | Other ( | ) | | | | | | Not use (Use for P40,P41) | | | | | | | | At what fi | requency? | f(Xc | ın) = | MHz | | | | | (3) Which clo | ck division ratio will you use? (p | ossib | le to select plural) | ) | | | | | | $\phi = X_{IN}$ (Double-speed mode) | | b = X <sub>IN</sub> /2 (High-sp | eed mode) | | | | | | $\phi = X_{IN}/8$ (Middle-speed mode) | | $b = X_{CIN}/2$ (Low-sp | peed mode) | | | | | | | | | | | | | | | | | | | | | | (2/3) | SINGLE-CHIP 8 | 3-BIT CMOS | MICROCOMPU | JTER | |---------------|------------|------------|------| |---------------|------------|------------|------| GZZ-SH52-78B<84A0> ROM number ## 740 FAMILY ROM PROGRAMMING CONFIRMATION FORM SINGLE-CHIP MICROCOMPUTER M38749EFT-XXXGP MITSUBISHI ELECTRIC | (4) Will you use the data link layer communication control circuit? | |---------------------------------------------------------------------| | ☐ Yes ☐ No | | * 4. Comments | ## 80P6S (80-PIN QFP) MARK SPECIFICATION FORM 80P6D, 80P6Q (80-PIN Fine-pitch QFP) Mitsubishi IC catalog name Please choose one of the marking types below (A, B, C), and enter the Mitsubishi IC catalog name and the special mark (if needed). ### A. Standard Mitsubishi Mark B. Customer's Parts Number + Mitsubishi IC Catalog Name Customer's Parts Number Note : The fonts and size of characters are standard Mitsubishi type. Mitsubishi IC catalog name - Notes 1: The mark field should be written right aligned. - 2: The fonts and size of characters are standard Mitsubishi type. - 3: Customer's parts number can be up to 10 alphanumeric characters for capital letters, hyphens, commas, periods and so on. - 4: If the Mitsubishi logo ▲ is not required, check the box below. | A Mitsubishi | logo | is | not | required | b | |--------------|------|----|-----|----------|---| | | | | | | | 5: The allocation of Mitsubishi IC catalog name and Mitsubishi product number is different on the package owing to the number of Mitsubishi IC catalog name's characters, and the requiring Mitsubishi logo ♣ or not. # Notes 1: If Special mark is to be printed, indicate the desired layout of the mark in the left figure. The layout will be duplicated technically as close as possible. Mitsubishi product number (6-digit, or 7-digit) and Mask ROM number (3-digit) are always marked for sorting the products. 2: If special character fonts (e.g., customer's trade mark logo) must be used in Special Mark, check the box below For the new special character fonts, a clean font original (ideally logo drawing) must be submitted. Special character fonts required ### C. Special Mark Required ## 80D0 Glass seal 80pin QFN EIAJ Package Code JEDEC Code Weight(g) 21.0±0.2 3.32MAX 18.4±0.15 1.78TYP 0.8TYP 0.6TYP 0.8TYP | 0.8TYP | 0.812.0±0.15 0.8TYP 15.6±0.2 1.2TYP (25) 0.5TYP 24 1.2TYP 1 INDEX ### Keep safety first in your circuit designs! Missubish Electric Corporation puts the maximum effort into making semiconductor products better and more reliable, but there is always the possibility that trouble may occur with them. Trouble with semiconductors may lead to personal injury, fire or property damage. Remember to give due consideration to safety when making your circuit designs, with appropriate measures such as (i) placement of substitutive, auxiliary circuits, (ii) use of non-flammable material or (iii) prevention against any malfunction or mishap. #### Notes regarding these materials - Notes regarding these materials These materials are intended as a reference to assist our customers in the selection of the Mitsubishi semiconductor product best suited to the customer's application; they do not convey any license under any intellectual property rights, or any other rights, belonging to Mitsubishi Electric Corporation or a third party. Mitsubishi Electric Corporation assumes no responsibility for any damage, or infringement of any third-party's rights, originating in the use of any product data, diagrams, charts or circuit application examples contained in these materials, including product data, diagrams and charts, represent information on products at the time of publication of these materials, and are subject to change by Mitsubishi Electric Corporation without notice due to product improvements or other reasons. It is therefore recommended that customers contact Mitsubishi Electric Corporation or an authorized Mitsubishi Semiconductor product distributor for the latest product information before purchasing a product listed herein. Mitsubishi Electric Corporation semiconductors are not designed or manufactured for use in a device or system that is used under circumstances in which human life is potentially at stake. Please contact Mitsubishi Electric Corporation or an authorized Mitsubishi Semiconductor product distributor when considering the use of a product contained herein for any specific purposes, such as apparatus or systems for transportation, vehicular, medical, aerospace, nuclear, or undersea repeater use. The prior written approval of Mitsubishi Electric Corporation is a recessary to reprint or reproduce in whole or in part these materials. If these products or technologies are subject to the Japanese export control restrictions, they must be exported under a license from the Japanese government and cannot be imported into a country other than the approved destination. - approved destination. Any diversion or reexport contrary to the export control laws and regulations of Japan and/or the country of destination is prohibited. Please contact Mitsubishi Electric Corporation or an authorized Mitsubishi Semiconductor product distributor for further details on these materials or the products contained therein | REVISION DESCRIPTION LIST | 3874 GROUP DATA SHEET | |---------------------------|-----------------------------------------| | | 4 · · · · · · · · · · · · · · · · · · · | | Rev.<br>No. | Revision Description | Rev.<br>date | |-------------|----------------------|--------------| | 1.0 | First Edition | 980602 | | 1.0 | T HSt Edition | 900002 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | |