# 32 Mbit (2Mb x16) 3V Supply FlexibleROM™ Memory ## **FEATURES SUMMARY** - ONE TIME PROGRAMMABLE - SUPPLY VOLTAGE - V<sub>CC</sub> = 2.7 to 3.6V for Read - V<sub>PP</sub> = 11.4 to 12.6V for Program - ACCESS TIME - 90ns at $V_{CC} = 3.0$ to 3.6V - 100, 110ns at $V_{CC} = 2.7$ to 3.6V - PROGRAMMING TIME - 9µs per Word typical - Multiple Word Programming Option (4s typical Chip Program) - SUITABLE FOR ON-BOARD PROGRAMMING - PROGRAM CONTROLLER - Embedded Word Program algorithms - ELECTRONIC SIGNATURE - Manufacturer Code: 0020h - Device Code: 888Eh Figure 1. Packages May 2003 1/23 # **TABLE OF CONTENTS** | FEATURES SUMMARY | 1 | |------------------------------------------|----| | Figure 1. Packages | | | Table 1. Signal Names | 4 | | Figure 3. SO Connections | 5 | | Figure 4. TSOP Connections | 5 | | SIGNAL DESCRIPTIONS | 6 | | Address Inputs (A0-A20) | 6 | | Data Inputs/Outputs (DQ0-DQ7) | 6 | | Data Inputs/Outputs (DQ8-DQ15) | 6 | | Chip Enable (E) | 6 | | Output Enable (G) | 6 | | V <sub>CC</sub> Supply Voltage | 6 | | V <sub>PP</sub> Program Supply Voltage | 6 | | Vss Ground | 6 | | BUS OPERATIONS | 7 | | Bus Read | 7 | | Bus Write | 7 | | Output Disable | 7 | | Standby | 7 | | Automatic Standby | 7 | | Electronic Signature | 7 | | Table 2. Bus Operations | 7 | | COMMAND INTERFACE | 8 | | Read/Reset Command | 8 | | Auto Select Command | 8 | | Word Program Command | 8 | | Multiple Word Program Command | 8 | | Setup Phase | | | Program Phase | 8 | | Verify Phase | 9 | | Exit Phase | | | Table 3. Standard Commands | 10 | | Table 4. Multiple Word Program Command | | | Table 5. Program Times | | | Figure 5 Multiple Word Program Flowchart | 11 | | ST | ATUS REGISTER | 12 | |----|------------------------------------------------------------------------------------|----| | | Data Polling Bit (DQ7) | | | | Toggle Bit (DQ6) | | | | Error Bit (DQ5) | | | | V <sub>PP</sub> Status Bit (DQ4) | | | | Multiple Word Program Bit (DQ0) | | | | Multiple Word Program Bit (DQ0) | 12 | | | Table 6. Status Register Bits | 13 | | | Figure 6. Data Polling Flowchart | 13 | | | Figure 7. Data Toggle Flowchart | 13 | | MΑ | XIMUM RATING | 14 | | | Table 7. Absolute Maximum Ratings | 14 | | | | | | DC | and AC PARAMETERS | 15 | | | Table 8. Operating and AC Measurement Conditions | 15 | | | Figure 8. AC Measurement I/O Waveform | | | | Figure 9. AC Measurement Load Circuit | 15 | | | Table 9. Device Capacitance | 15 | | | Table 10. DC Characteristics | 16 | | | Figure 10. Read AC Waveforms | 17 | | | Table 11. Read AC Characteristics | 17 | | | Figure 11. Chip Enable Controlled, Write AC Waveforms | 18 | | | Table 12. Chip Enable Controlled, Write AC Characteristics | | | PΑ | CKAGE MECHANICAL | 19 | | | SO44 - 44 lead Plastic Small Outline, 500 mils body width, Package Outline | 10 | | | SO44 - 44 lead Plastic Small Outline, 500 mils body width, Package Mechanical Data | | | | TSOP48 - 48 lead Plastic Thin Small Outline, 12 x 20mm, Package Outline | | | | | | | | TSOP48 - 48 lead Plastic Thin Small Outline, 12 x 20mm, Package Mechanical Data | 20 | | PΑ | RT NUMBERING | 21 | | | Table 15. Ordering Information Scheme | 21 | | RE | VISION HISTORY | 22 | | | Table 16. Document Revision History | 22 | | | | | #### SUMMARY DESCRIPTION The M27W032 is a 32 Mbit (2Mb x16) non-volatile, One Time Programmable (OTP), FlexibleROM<sup>TM</sup> Memory. Read operations can be performed using a single low voltage (2.7 to 3.6V) supply. Program operations require an additional $V_{PP}$ (11.4 to 12.6V) power supply. On power-up the memory defaults to Read mode where it can be read in the same way as a ROM or EPROM. Program commands are written to the Command Interface of the memory. An on-chip Program Controller (PC) simplifies the process of programming the memory by taking care of all of the special operations that are required to update the memory contents. The M27W032 features an innovative command, Multiple Word Program, used to program large streams of data. It greatly reduces the total pro- gramming time when a large number of Words are written to the memory at any one time. Using this command the entire memory can be programmed in 4s, compared to 18s using the standard Word Program. The end of a program operation can be detected and any error conditions identified. The command set required to control the memory is consistent with JEDEC standards. Chip Enable and Output Enable signals control the bus operation of the memory. They allow simple connection to most microprocessors, often without additional logic. The memory is offered in SO44 and TSOP48 (12 x 20mm) packages. The memory is supplied with all the bits set to '1'. Figure 2. Logic Diagram **Table 1. Signal Names** | A0-A20 | Address Inputs | |-----------------|--------------------------| | DQ0-DQ15 | Data Inputs/Outputs | | Ē | Chip Enable | | G | Output Enable | | V <sub>CC</sub> | Supply Voltage read | | V <sub>PP</sub> | Supply Voltage program | | V <sub>SS</sub> | Ground | | NC | Not Connected Internally | Figure 3. SO Connections **Figure 4. TSOP Connections** #### SIGNAL DESCRIPTIONS See Figure 2, Logic Diagram, and Table 1, Signal Names, for a brief overview of the signals connected to this device. **Address Inputs (A0-A20).** The Address Inputs select the cells in the memory array to access during Bus Read operations. During Bus Write operations they control the commands sent to the Command Interface of the Program Controller. **Data Inputs/Outputs (DQ0-DQ7).** The Data Inputs/Outputs output the data stored at the selected address during a Bus Read operation. During Bus Write operations they represent the command sent to the Command Interface of the Program Controller. When reading the Status Register they report the status of the ongoing algorithm. Data Inputs/Outputs (DQ8-DQ15). The Data Inputs/Outputs output the data stored at the selected address during a Bus Read operation. During Bus Write operations the Command Interface does not use these bits. When reading the Status Register these bits should be ignored. Chip Enable ( $\overline{E}$ ). The Chip Enable, $\overline{E}$ , activates the memory, allowing Bus Read operations to be performed. It also controls the Bus Write operations, when $V_{PP}$ is in the $V_{HH}$ range. Output Enable $(\overline{G})$ . The Output Enable, $\overline{G}$ , controls the Bus Read operations of the memory. It also allows Bus Write operations, when $V_{PP}$ is in the $V_{HH}$ range. **V<sub>CC</sub> Supply Voltage.** The V<sub>CC</sub> Supply Voltage supplies the power for Read operations. A 0.1 $\mu$ F capacitor should be connected between the V<sub>CC</sub> Supply Voltage pin and the V<sub>SS</sub> Ground pin to decouple the current surges from the power supply. The PCB track widths must be sufficient to carry the currents required during program operations, I<sub>CC3</sub>. **V<sub>PP</sub> Program Supply Voltage.** V<sub>PP</sub> is both a power supply and Write Protect pin. The two functions are selected by the voltage range applied to the pin. When the $V_{PP}$ is in the $V_{HH}$ range (see Table 10, DC Characteristic, for the relevant values) the Program operation is enabled. During such operations the $V_{PP}$ must be stable in the $V_{HH}$ range. If the $V_{PP}$ is kept under the $V_{HH}$ range, particularly in the voltage range 0 to 3.6V, any Program operation is disabled or stopped. Note that V<sub>PP</sub> must not be left floating or unconnected as the device may become unreliable. **Vss Ground.** The V<sub>SS</sub> Ground is the reference for all voltage measurements. 47/ #### **BUS OPERATIONS** There are six standard bus operations that control the device. These are Bus Read, Bus Write, Output Disable, Standby, Automatic Standby and Electronic Signature. See Tables 2, Bus Operations, for a summary. Typically glitches of less than 5ns on Chip Enable or Write Enable are ignored by the memory and do not affect bus operations. **Bus Read.** Bus Read operations read from the memory cells, or specific registers in the Command Interface. A valid Bus Read operation involves setting the desired address on the Address Inputs and applying a Low signal, V<sub>IL</sub>, to Chip Enable and Output Enable. The Data Inputs/Outputs will output the value, see Figure 10, Read AC Waveforms, and Table 11, Read AC Characteristics, for details of when the output becomes valid. **Bus Write.** Bus Write operations write to the Command Interface. Bus Write is enabled only when V<sub>PP</sub> is set to V<sub>HH</sub>. A valid Bus Write operation begins by setting the desired address on the Address Inputs. The Address Inputs are latched by the Command Interface on the falling edge of Chip Enable. The Data Inputs/Outputs are latched by the Command Interface on the rising edge of Chip Enable. Output Enable must remain High, V<sub>IH</sub>, during the whole Bus Write operation. See Figure 11, Write AC Waveforms, and Table 12, Write AC Characteristics, for details of the timing requirements. Output Disable. The Data Inputs/Outputs are in the high impedance state when Output Enable is High, $V_{\text{IH}}$ . **Standby.** When Chip Enable is High, $V_{IH}$ , the memory enters Standby mode and the Data Inputs/Outputs pins are placed in the high-impedance state. To reduce the Supply Current to the Standby Supply Current, $I_{CC2}$ , Chip Enable should be held within $V_{CC} \pm 0.2V$ . For the Standby current level see Table 10, DC Characteristics. During program operation the memory will continue to use the Program Supply Current, $I_{CC3}$ , for Program operation until the operation completes. **Automatic Standby.** If CMOS levels ( $V_{CC} \pm 0.2V$ ) are used to drive the bus and the bus is inactive for 150ns or more the memory enters Automatic Standby where the internal Supply Current is reduced to the Standby Supply Current, $I_{CC2}$ . The Data Inputs/Outputs will still output data if a Bus Read operation is in progress. **Electronic Signature.** The memory has two codes, the manufacturer code and the device code, that can be read to identify the memory. These codes can be read by applying the signals listed in Tables 2, Bus Operations, once the Auto Select Command is executed. To exit Electronic Signature mode, the Read/Reset command must be issued. Table 2. Bus Operations | . abio 1. Duo opoi aliono | | | | | | | | | |---------------------------|-----------------|-----------------|-------------------|--------------------------------------------------------------------------------------------|---------------------------------|--|--|--| | Operation | Ē | G | V <sub>PP</sub> | Address Inputs<br>A0-A20 | Data Inputs/Outputs<br>DQ15-DQ0 | | | | | Bus Read | VIL | V <sub>IL</sub> | XX <sup>(3)</sup> | Cell Address | Data Output | | | | | Bus Write | V <sub>IL</sub> | VIH | V <sub>HH</sub> | Command Address | Data Input | | | | | Output Disable | Х | VIH | Х | X | Hi-Z | | | | | Standby | V <sub>IH</sub> | Х | Х | X | Hi-Z | | | | | Read Manufacturer<br>Code | V <sub>IL</sub> | V <sub>IL</sub> | V <sub>HH</sub> | A0 = V <sub>IL</sub> , A1 = V <sub>IL</sub> ,<br>Others V <sub>IL</sub> or V <sub>IH</sub> | 0020h | | | | | Read Device Code | V <sub>IL</sub> | V <sub>IL</sub> | V <sub>HH</sub> | A0 = V <sub>IH</sub> , A1 = V <sub>IL</sub> ,<br>Others V <sub>IL</sub> or V <sub>IH</sub> | 888Eh | | | | Note: 1. $X = V_{IL}$ or $V_{IH}$ . 2. $XX = V_{IL}$ , $V_{IH}$ or $V_{HH}$ 3. When reading Status Register during Program algorithm execution $V_{PP}$ must be kept at $V_{HH}$ . #### **COMMAND INTERFACE** All Bus Write operations to the memory are interpreted by the Command Interface. Commands consist of one or more sequential Bus Write operations. Failure to observe a valid sequence of Bus Write operations will result in the memory returning to Read mode. The long command sequences are imposed to maximize data security. Refer to Tables 3 and 4, for a summary of the commands. ## Read/Reset Command. The Read/Reset command returns the memory to its Read mode where it behaves like a ROM or EPROM, unless otherwise stated. It also resets the errors in the Status Register. Either one or three Bus Write operations can be used to issue the Read/Reset command. $V_{PP}$ must be set to $V_{HH}$ during the Read/Reset command. If $V_{PP}$ is set to either $V_{IL}$ or $V_{IH}$ the command will be ignored. The command can be issued, between Bus Write cycles before the start of a program operation, to return the device to read mode. Once the program operation has started the Read/Reset command is no longer accepted. ## **Auto Select Command.** The Auto Select command is used to read the Manufacturer Code and the Device Code. $V_{PP}$ must be set to $V_{HH}$ during the Auto Select command. If $V_{PP}$ is set to either $V_{IL}$ or $V_{IH}$ the command will be ignored. Three consecutive Bus Write operations are required to issue the Auto Select command. Once the Auto Select command is issued the memory remains in Auto Select mode until a Read/Reset command is issued, all other commands are ignored. From the Auto Select mode the Manufacturer Code can be read using a Bus Read operation with $A0 = V_{IL}$ and $A1 = V_{IL}$ . The other address bits may be set to either $V_{IL}$ or $V_{IH}$ . The Device Code can be read using a Bus Read operation with $AO = V_{IH}$ and $A1 = V_{IL}$ . The other address bits may be set to either $V_{IL}$ or $V_{IH}$ . ## Word Program Command. The Word Program command can be used to program a Word to the memory array. $V_{PP}$ must be set to $V_{HH}$ during Word Program. If $V_{PP}$ is set to either $V_{IL}$ or $V_{IH}$ the command will be ignored, the data will remain unchanged and the device will revert to Read/Reset mode. The command requires four Bus Write operations, the final write operation latches the address and data in the internal state machine and starts the PC. During the program operation the memory will ignore all commands. It is not possible to issue any command to abort or pause the operation. Typical program times are given in Table 5. Bus Read operations during the program operation will output the Status Register on the Data Inputs/Outputs. See the section on the Status Register for more details. After the program operation has completed the memory will return to the Read mode, unless an error has occurred. When an error occurs the memory will continue to output the Status Register. A Read/Reset command must be issued to reset the error condition and return to Read mode. Note that the Program command cannot change a bit set at '0' back to '1'. ## **Multiple Word Program Command** The Multiple Word Program command can be used to program large streams of data. It greatly reduces the total programming time when a large number of Words are written in the memory at once. V<sub>PP</sub> must be set to V<sub>HH</sub> during Multiple Word Program. If V<sub>PP</sub> is set either V<sub>IL</sub> or V<sub>IH</sub> the command will be ignored, the data will remain unchanged and the device will revert to Read mode. It has four phases: the Setup Phase to initiate the command, the Program Phase to program the data to the memory, the Verify Phase to check that the data has been correctly programmed and reprogram if necessary and the Exit Phase. **Setup Phase.** The Multiple Word Program command requires three Bus Write operations to initiate the command (refer to Table 4, Multiple Word Program Command and Figure 8, Multiple Word Program Flowchart). The Status Register must be read in order to check that the PC has started (see Table 6 and Figure 6). **Program Phase.** The Program Phase requires n+1 Bus Write operations, where n is the number of Words, to execute the programming phase (refer to Table 4, Multiple Word Program and Figure 5, Multiple Word Program Flowchart). Before any Bus Write operation of the Program Phase, the Status Register must be read in order to check that the PC is ready to accept the operation (see Table 6 and Figure 6). The Program Phase is executed in three different sub-phases: - 1. The first Bus Write operation of the Program Phase (the 4th of the command) latches the Start Address and the first Word to be programmed. - Each subsequent Bus Write operation latches the next Word to be programmed and automatically increments the internal Address Bus. It is not necessary to provide the address of the location to be programmed but only a Continue Address, CA (A17 to A20 equal to the - Start Address), that indicates to the PC that the Program Phase has to continue. A0 to A16 are 'don't care'. - 3. Finally, after all Words have been programmed, a Bus Write operation (the (n+1)<sup>th</sup>) with a Final Address, FA (A17 or a higher address pin different from the Start Address), ends the Program Phase. The memory is now set to enter the Verify Phase. **Verify Phase.** The Verify Phase is similar to the Program Phase in that all Words must be resent to Program Phase in that all Words must be resent to the memory for them to be checked against the programmed data. Before any Bus Write Operation of the Verify Phase, the Status Register must be read in order to check that the PC is ready for the next operation or if the reprogram of the location has failed (see Table 6 and Figure 6). Three successive steps are required to execute the Verify Phase of the command: - The first Bus Write operation of the Verify Phase latches the Start Address and the Word to be verified. - Each subsequent Bus Write operation latches the next Word to be verified and automatically increments the internal Address Bus. As in the Program Phase, it is not necessary to provide the address of the location to be programmed - but only a Continue Address, CA (A17 to A20 equal to the Start Address). - Finally, after all Words have been verified, a Bus Write cycle with a Final Address, FA (A17 or a higher address pin different from the Start Address) ends the Verify Phase. **Exit Phase.** After the Verify Phase ends, the Status Register must be read to check if the command has successfully completed or not (see Table 6 and Figure 6). If the Verify Phase is successful, the memory returns to Read mode and DQ6 stops toggling. If the PC fails to reprogram a given location, the Verify Phase terminates, DQ6 continues toggling and error bit DQ5 is set in the Status Register. If the error is due to a V<sub>PP</sub> failure DQ4 is also set. When the operation fails a Read/Reset command must be issued to return the device to Read mode. During the Multiple Word Program operation the memory will ignore all commands. It is not possible to issue any command to abort or pause the operation. Typical program times are given in Table 5. Bus Read operations during the program operation will output the Status Register on the Data Inputs/Outputs. See the section on the Status Register for more details. Note that the Multiple Word Program command cannot change a bit set to '0' back to '1'. **Table 3. Standard Commands** | Command | ۷ | Bus Write Operations | | | | | | | | | |--------------|-------|----------------------|------|-----|------|-----|------|-----|------|--| | | ength | 1: | st | 21 | nd | 31 | ·d | 4th | | | | | Le | Add | Data | Add | Data | Add | Data | Add | Data | | | Read/Reset | 1 | Х | F0 | | | | | | | | | Read/Reset | 3 | 555 | AA | 2AA | 55 | Х | F0 | | | | | Auto Select | 3 | 555 | AA | 2AA | 55 | 555 | 90 | | | | | Word Program | 4 | 555 | AA | 2AA | 55 | 555 | A0 | PA | PD | | Note: X Don't Care, PA Program Address, PD Program Data. All values in the table are in hexadecimal. The Command Interface only uses A0-A10 and DQ0-DQ7 to verify the commands; A11-A20, DQ8-DQ15 are Don't Care. **Table 4. Multiple Word Program Command** | | h | | | | | | Вι | ıs Writ | e Oper | ations | | | | | | |---------|-------|-----|------|-----|------|-----|------|---------|--------|--------|------|-----|------|-----|------| | Phase | ength | 1: | st | 21 | nd | 3 | rd | 41 | th | 51 | th | nt | h | Fii | nal | | | Ľ | Add | Data | Set-Up | 3 | 555 | AA | 2AA | 55 | 555 | 20 | | | | | | | | | | Program | n+1 | SA | PD1 | CA | PD2 | CA | PD3 | CA | PD4 | CA | PD5 | CA | PAn | FA | Х | | Verify | n+1 | SA | PD1 | CA | PD2 | CA | PD3 | CA | PD4 | CA | PD5 | CA | PAn | FA | Х | Note: A Bus Read must be done between each Write cycle where the data is programmed or verified, to Read the Status Register and check that the memory is ready to accept the next data. SA is the Start Address. CA is the Continue Address. FA is the Final Address. X Don't Care, n = number of Words to be programmed. **Table 5. Program Times** | Parameter | Typ <sup>(1)</sup> | Max | Unit | |------------------------------|--------------------|-----|------| | Program (Word) | 9 | 200 | μs | | Chip Program (Multiple Word) | 4 | 70 | s | | Chip Program (Word by Word) | 18 | 70 | s | Note: 1. $T_A = 25^{\circ}C$ , $V_{PP} = 12V$ . 47/ #### STATUS REGISTER Bus Read operations from any address always read the Status Register during Program operations. The bits in the Status Register are summarized in Table 6, Status Register Bits. **Data Polling Bit (DQ7).** The Data Polling Bit can be used to identify whether the Program Controller has successfully completed its operation. The Data Polling Bit is output on DQ7 when the Status Register is read. During a Word Program operation the Data Polling Bit outputs the complement of the bit being programmed to DQ7. After successful completion of the Word Program operation the memory returns to Read mode and Bus Read operations from the address just programmed output DQ7, not its complement. Figure 6, Data Polling Flowchart, gives an example of how to use the Data Polling Bit. A Valid Address is the address being programmed. Toggle Bit (DQ6). The Toggle Bit can be used to identify whether the Program Controller has successfully completed its operation. The Toggle Bit is output on DQ6 when the Status Register is read. During Program operations the Toggle Bit changes from '0' to '1' to '0', etc., with successive Bus Read operations at any address. After successful completion of the operation the memory returns to Read mode. Figure 7, Data Toggle Flowchart, gives an example of how to use the Data Toggle Bit. Error Bit (DQ5). The Error Bit can be used to identify errors detected by the Program Controller. The Error Bit is set to '1' when a Program operation fails to write the correct data to the memory. If the Error Bit is set a Read/Reset command must be issued before other commands are issued. The Error bit is output on DQ5 when the Status Register is read. Note that the Program command cannot change a bit set to '0' back to '1' and attempting to do so will set DQ5 to '1'. A Bus Read operation to that address will show the bit is still '0'. **VPP Status Bit (DQ4).** The VPP Status Bit can be used to identify if any Program operation has failed due to a VPP error. If VPP falls below VHH during any Program operation, the operation aborts and DQ4 is set to '1'. If VPP remains at VHH throughout the Program operation, the operation completes and DQ4 is set to '0'. Multiple Word Program Bit (DQ0). The Multiple Word Program Bit can be used to indicate whether the Program Controller is active or inactive during Multiple Word Program. When the Program Controller has written one Word and is ready to accept the next Word, the bit is set to '0'. Status Register Bit DQ1 is reserved. 47/ **Table 6. Status Register Bits** | Command <sup>(1)</sup> | P.C. Status | DQ7 | DQ6 | DQ5 | DQ4 | DQ3 | DQ0 | |------------------------|------------------|-----|--------|-----|-----|-----|-----| | | Programming | - | Toggle | 0 | _ | 0 | 1 | | Multiple Word Program | Waiting for data | _ | Toggle | 0 | _ | 0 | 0 | | | Program fail | _ | Toggle | 1 | (2) | 0 | 1 | | Word Program | Programming | DQ7 | Toggle | 0 | _ | 0 | _ | | Word Flogram | Program error | DQ7 | Toggle | 1 | (2) | 0 | _ | Note: 1. Unspecified data bits should be ignored. Figure 6. Data Polling Flowchart Figure 7. Data Toggle Flowchart <sup>2.</sup> DQ4 = 0 if V<sub>PP</sub> ≥ V<sub>HH</sub> during Program algorithm execution; DQ4 = 1 if V<sub>PP</sub> < V<sub>HH</sub> during Program algorithm execution. ## **MAXIMUM RATING** Stressing the device above the rating listed in the Absolute Maximum Ratings" table may cause permanent damage to the device. Exposure to Absolute Maximum Rating conditions for extended periods may affect device reliability. These are stress ratings only and operation of the device at these or any other conditions above those indicated in the Operating sections of this specification is not implied. Refer also to the STMicroelectronics SURE Program and other relevant quality documents **Table 7. Absolute Maximum Ratings** | Symbol | Parameter | Min | Max | Unit | |-------------------|-------------------------------|------|----------------------|------| | T <sub>BIAS</sub> | Temperature Under Bias | -50 | 125 | °C | | T <sub>STG</sub> | Storage Temperature | -65 | 150 | °C | | V <sub>IO</sub> | Input or Output Voltage (1,2) | -0.6 | V <sub>CC</sub> +0.6 | V | | Vcc | Read Supply Voltage | -0.6 | 4 | V | | V <sub>PP</sub> | Program Supply Voltage (3) | -0.6 | 13.5 | V | Note: 1. Minimum voltage may undershoot to -2V for less than 20ns during transitions. - 2. Maximum voltage may overshoot to V<sub>CC</sub> +2V for less than 20ns during transitions. - Maximum voltage may overshoot to 14.0V for less than 20ns during transitions. VPP must not remain at VHH for more than a total of 80hrs. ## DC AND AC PARAMETERS This section summarizes the operating measurement conditions, and the DC and AC characteristics of the device. The parameters in the DC and AC characteristics Tables that follow, are derived from tests performed under the Measurement Conditions summarized in Table 8, Operating and AC Measurement Conditions. Designers should check that the operating conditions in their circuit match the operating conditions when relying on the quoted parameters. **Table 8. Operating and AC Measurement Conditions** | | M27V | Unit | | |----------------------------------------|--------|------|----| | Parameter | 100, | | | | | Min | Max | | | V <sub>CC</sub> Read Supply Voltage | 2.7 | 3.6 | V | | V <sub>PP</sub> Program Supply Voltage | 11.4 | 12.6 | V | | Ambient Operating Temperature | 0 | 70 | °C | | Load Capacitance (C <sub>L</sub> ) | 30 | 0 | pF | | Input Rise and Fall Times | | 10 | ns | | Input Pulse Voltages | 0 to 3 | | V | | Input and Output Timing Ref. Voltages | 1. | 5 | V | Figure 8. AC Measurement I/O Waveform Figure 9. AC Measurement Load Circuit **Table 9. Device Capacitance** | Symbol | Parameter | Test Condition | Min | Max | Unit | |------------------|--------------------|-----------------------|-----|-----|------| | C <sub>IN</sub> | Input Capacitance | V <sub>IN</sub> = 0V | | 6 | pF | | C <sub>OUT</sub> | Output Capacitance | V <sub>OUT</sub> = 0V | | 12 | pF | Note: Sampled only, not 100% tested. **Table 10. DC Characteristics** | Symbol | Parameter (1) | Test Condition | Min | Max | Unit | |----------------------|-----------------------------------|---------------------------------------------------------------------------|----------------------|----------------------|------| | ILI | Input Leakage Current | $0V \le V_{IN} \le V_{CC}$ | | ±1 | μA | | I <sub>LO</sub> | Output Leakage Current | 0V ≤ V <sub>OUT</sub> ≤ V <sub>CC</sub> | | ±1 | μA | | I <sub>CC1</sub> | Supply Current (Read) | $\overline{E} = V_{IL}, \overline{G} = V_{IH},$ $I_{OUT} = 0mA, f = 6MHz$ | | 10 | mA | | I <sub>CC2</sub> (2) | Supply Current (Standby) | $\overline{E} = V_{CC} \pm 0.2V$ | | 100 | μΑ | | I <sub>CC3</sub> | Supply Current (Program) | PC active | | 20 | mA | | V <sub>IL</sub> | Input Low Voltage | | -0.5 | 0.8 | V | | V <sub>IH</sub> | Input High Voltage | | 0.7V <sub>CC</sub> | V <sub>CC</sub> +0.3 | V | | V <sub>OL</sub> | Output Low Voltage | I <sub>OL</sub> = 1.8mA | | 0.45 | V | | V <sub>OH</sub> | Output High Voltage | I <sub>OH</sub> = -100μA | V <sub>CC</sub> -0.4 | | V | | V <sub>HH</sub> | V <sub>PP</sub> Program Voltage | | 11.4 | 12.6 | V | | I <sub>HH</sub> | V <sub>PP</sub> Current (Program) | PC Active | | 10 | mA | Note: 1. V<sub>CC</sub> must be applied simultaneously or before V<sub>PP</sub> and removed simultaneously or after V<sub>PP</sub>. 2. Average Value. Figure 10. Read AC Waveforms **Table 11. Read AC Characteristics** | | | | | | M27W032 | | | | |-----------------------|-----------------|--------------------------------------------|-----------------------------------------------------------------|-----|-------------------------------|-------------------------------|-------------------------------|----| | Symbol | Alt | Parameter <sup>(1)</sup> | Test Condition | | 10 | 110 | Unit | | | | | | | | V <sub>CC</sub> = 3.0 to 3.6V | V <sub>CC</sub> = 2.7 to 3.6V | V <sub>CC</sub> = 2.7 to 3.6V | | | t <sub>AVQV</sub> | tACC | Address Valid to<br>Output Valid | $\overline{\underline{E}} = V_{IL},$<br>$\overline{G} = V_{IL}$ | Max | 90 | 100 | 110 | ns | | t <sub>ELQV</sub> | t <sub>CE</sub> | Chip Enable Low to<br>Output Valid | G = V <sub>IL</sub> | Max | 90 | 100 | 110 | ns | | t <sub>GLQV</sub> | t <sub>OE</sub> | Output Enable Low to<br>Output Valid | $\overline{E} = V_{IL}$ | Max | 35 | 35 | 35 | ns | | t <sub>EHQZ</sub> (2) | t <sub>HZ</sub> | Chip Enable High to Output Hi-Z | $\overline{G} = V_{IL}$ | Max | 30 | 30 | 30 | ns | | t <sub>GHQZ</sub> (2) | t <sub>DF</sub> | Output Enable High to Output Hi-Z | E = V <sub>IL</sub> | Max | 30 | 30 | 30 | ns | | t <sub>AXQX</sub> | t <sub>OH</sub> | Address Transition to<br>Output Transition | | Min | 0 | 0 | 0 | ns | Note: 1. $V_{PP}$ must be applied after $V_{CC}$ and with the Chip Enable $(\overline{E})$ at $V_{IH}$ . 2. Sampled only, not 100% tested. Figure 11. Chip Enable Controlled, Write AC Waveforms Table 12. Chip Enable Controlled, Write AC Characteristics | Symbol | Alt | Parameter <sup>(1)</sup> | | M27W032 | Unit | |-----------------------------------|------------------|-----------------------------------------|-----|---------|------| | t <sub>ELEH</sub> | t <sub>CP</sub> | Chip Enable Low to Chip Enable High | Min | 50 | ns | | t <sub>DVEH</sub> | t <sub>DS</sub> | Input Valid to Chip Enable High | Min | 50 | ns | | t <sub>EHDX</sub> | t <sub>DH</sub> | Chip Enable High to Input Transition | Min | 0 | ns | | t <sub>EHEL</sub> | tCPH | Chip Enable High to Chip Enable Low | Min | 50 | ns | | t <sub>AVEL</sub> | t <sub>AS</sub> | Address Valid to Chip Enable Low | Min | 0 | ns | | t <sub>ELAX</sub> | t <sub>AH</sub> | Chip Enable Low to Address Transition | Min | 100 | ns | | tGHEL | | Output Enable High Chip Enable Low | Min | 10 | ns | | t <sub>EHGL</sub> | toeh | Chip Enable High to Output Enable Low | Min | 10 | ns | | tvchel | t <sub>VCS</sub> | V <sub>CC</sub> High to Chip Enable Low | Min | 50 | μs | | t <sub>VPHEL</sub> <sup>(2)</sup> | t <sub>VCS</sub> | V <sub>PP</sub> High to Chip Enable Low | Min | 500 | ns | Note: 1. $T_A = 25^{\circ}C$ ; $V_{PP} = 11.4$ to 12.6V. $V_{CC} = 2.7$ to 3.6V. $V_{PP}$ must be applied after $V_{CC}$ and with the Chip Enable ( $\overline{E}$ ) at $V_{IH}$ . Sampled only, not 100% tested. *\\*\ <sup>2.</sup> Not required in Auto Select or Read/Reset command sequences. # PACKAGE MECHANICAL Figure 12. SO44 - 44 lead Plastic Small Outline, 500 mils body width, Package Outline Note: Drawing is not to scale. Table 13. SO44 - 44 lead Plastic Small Outline, 500 mils body width, Package Mechanical Data | Symbol | | millimeters | | inches | | | | |--------|-------|-------------|-------|--------|-------|-------|--| | | Тур | Min | Max | Тур | Min | Max | | | А | | | 3.00 | | | 0.118 | | | A1 | 0.10 | | | 0.004 | | | | | A2 | 2.69 | 2.56 | 2.79 | 0.106 | 0.101 | 0.110 | | | b | | 0.35 | 0.50 | | 0.014 | 0.020 | | | С | | 0.18 | 0.28 | | 0.007 | 0.011 | | | D | 28.50 | 28.37 | 28.63 | 1.122 | 1.117 | 1.127 | | | ddd | | | 0.10 | | | 0.004 | | | E | 16.03 | 15.77 | 16.28 | 0.631 | 0.621 | 0.641 | | | E1 | 12.60 | 12.47 | 12.73 | 0.496 | 0.491 | 0.501 | | | е | 1.27 | - | _ | 0.050 | _ | _ | | | L | 0.79 | | | 0.031 | | | | | L1 | 1.73 | | | 0.068 | | | | | θ | | | 8° | | | 8° | | | N | | 44 | | | 44 | | | Figure 13. TSOP48 - 48 lead Plastic Thin Small Outline, 12 x 20mm, Package Outline Note: Drawing is not to scale. Table 14. TSOP48 - 48 lead Plastic Thin Small Outline, 12 x 20mm, Package Mechanical Data | Symbol | | millimeters | | inches | | | | |--------|------|-------------|-------|--------|--------|--------|--| | | Тур | Min | Max | Тур | Min | Max | | | А | | | 1.20 | | | 0.0472 | | | A1 | | 0.05 | 0.15 | | 0.0020 | 0.0059 | | | A2 | | 0.95 | 1.05 | | 0.0374 | 0.0413 | | | В | | 0.17 | 0.27 | | 0.0067 | 0.0106 | | | С | | 0.10 | 0.21 | | 0.0039 | 0.0083 | | | СР | | | 0.10 | | | 0.0039 | | | D | | 19.80 | 20.20 | | 0.7795 | 0.7953 | | | D1 | | 18.30 | 18.50 | | 0.7205 | 0.7283 | | | Е | | 11.90 | 12.10 | | 0.4685 | 0.4764 | | | е | 0.50 | _ | _ | 0.0197 | _ | _ | | | L | | 0.50 | 0.70 | | 0.0197 | 0.0276 | | | α | | 0° | 5° | | 0° | 5° | | | N | | 48 | • | | 48 | | | ## **PART NUMBERING** ## **Table 15. Ordering Information Scheme** T = Tape & Reel Packing Note: 1. This speed also guarantees 90ns access time at $V_{CC} = 3.0$ to 3.6V. Devices are shipped from the factory with all the bits set to '1'. For a list of available options (Speed, Package, etc...) or for further information on any aspect of this device, please contact the ST Sales Office nearest to you. # **REVISION HISTORY** **Table 16. Document Revision History** | Date | Version | Revision Details | |-------------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 28-Jun-2002 | 1.0 | First Issue | | 09-Jul-2002 | 2.0 | 100ns speed class added (90ns at V <sub>CC</sub> = 3.0 to 3.6V) Product Name changed | | 02-Aug-2002 | 2.1 | Multiple Word Program Command Table clarified (Table 4) I <sub>CC1</sub> , I <sub>CC2</sub> clarified (Table 10) | | 27-Sep-2002 | 2.2 | Product Naming revised | | 28-Nov-2002 | 2.3 | OTP specification added SO44 package changed to 500mils body width Bus Operation table clarified (Table 2) Read/Reset, Auto Select and Multiple Word Program commands clarified 90ns speed class obtained from the 100ns at V <sub>CC</sub> = 3.0 to 3.6V - clarification (Table 11 and 12) | | 19-Dec-2002 | 2.4 | Document maturity changed to Preliminary Data | | 21-Jan-2003 | 2.5 | TSOP Connections diagram updated (Figure 4) | | 20-Feb-2003 | 2.6 | TSOP Connections diagram changed back as in version 2.4 (Figure 4) | | 09-May-2003 | 2.7 | Document maturity changed to Data Sheet | Information furnished is believed to be accurate and reliable. However, STMicroelectronics assumes no responsibility for the consequences of use of such information nor for any infringement of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of STMicroelectronics. Specifications mentioned in this publication are subject to change without notice. This publication supersedes and replaces all information previously supplied. STMicroelectronics products are not authorized for use as critical components in life support devices or systems without express written approval of STMicroelectronics. The ST logo is a registered trademark of STMicroelectronics FlexibleROM is a pending trademark of STMicroelectronics All other names are the property of their respective owners © 2003 STMicroelectronics - All Rights Reserved STMicroelectronics GROUP OF COMPANIES Australia - Brazil - Canada - China - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan - Malaysia - Malta - Morocco - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States www.st.com