

| SPEC No. | EL09Y033    | } |
|----------|-------------|---|
| ISSUE:   | Nov. 7 1997 |   |

To;

# SPECIFICATIONS

Product Type 1/3 type solid state Color imaging device for PAL system

(Versatile output for mirror and normal image)

Model No. \_\_\_\_LZ2325A

\*This specifications contains 23 pages including the cover and appendix.

If you have any objections, please contact us before issuing purchasing order.

| CUSTOMERS ACCEPTANCE |                                      |
|----------------------|--------------------------------------|
| DATE:                |                                      |
| BY:                  | PRESENTED                            |
|                      | BY: K. MISAWA  Dept. General Manager |
|                      | REVIEWED BY: PREPARED BY:            |
|                      | In Jamamoto                          |

Engineering Department I Logic IC Engineering Center

SHARP CORPORATION

TENRI Integrated Circuits Development

#### LZ2325A

- Handle this document carefully for it contains material protected by international copyright law. Any reproduction, full or in part, of this material is prohibited without the express written permission of the company.
- When using the products covered herein, please observe the conditions written herein and the precautions outlined in the following paragraphs. In no event shall the company be liable for any damages resulting from failure to strictly adhere to these conditions and precautions.
  - (1) The products covered herein are designed and manufactured for the following application areas. When using the products covered herein for the equipment listed in Paragraph (2), even for the following application areas, be sure to observe the precautions given in Paragraph (2). Never use the products for the equipment listed in Paragraph (3).
    - Office electronics
    - ·Instrumentation and measuring equipment
    - ·Machine tools
    - ·Audiovisual equipment
    - ·Home appliances
    - ·Communication equipment other than for trunk lines
  - (2) Those contemplating using the products covered herein for the following equipment which demands high reliability, should first contact a sales representative of the company and then accept responsibility for incorporating into the design fail-safe operation, redundancy, and other appropriate measures for ensuring reliability and safety of the equipment and the overall system.
    - •Control and safety devices for airplanes, trains, automobiles, and other transportation equipment
    - ·Mainframe computers
    - Traffic control systems
    - ·Gas leak detectors and automatic cutoff devices
    - ·Rescue and security equipment
    - ·Other safety devices and safety equipment, etc.
  - (3) Do not use the products covered herein for the following equipment which demands extremely high performance in terms of functionality, reliability, or accuracy.
    - ·Aerospace equipment
    - ·Communications equipment for trunk lines
    - ·Control equipment for the nuclear power industry
    - ·Medical equipment related to life support, etc.
  - (4) Please direct all queries and comments regarding the interpretation of the above three Paragraphs to a sales representative of the company.
- Please direct all queries regarding the products covered herein to a sales representative of the company.



#### CONTENTS

| 1.   | GENERAL ·····                               | 2  |
|------|---------------------------------------------|----|
| 2.   | COMPOSITION OF PIXELS                       | 3  |
| 3.   | PIN ASSIGNMENT AND PIN IDENTIFICATION ····· | 4  |
| 4.   | ABSOLUTE MAXIMUM RATING                     | 5  |
| 5.   | RECOMMENDED OPERATING CONDITIONS            | 6  |
| 6.   | CHARACTERISTICS ·····                       | 7  |
| 7.   | TIMING DIAGRAM EXAMPLE                      | 9  |
|      | STANDARD OPERATING CIRCUIT EXAMPLE          |    |
|      | SPECIFICATION FOR BLEMISH ·····             |    |
| l0.  | CAUTIONS FOR USE ·····                      | 17 |
| l 1. | PACKAGE OUTLINE AND PACKING SPECIFICATION   | 19 |
|      |                                             |    |



#### 1.GENERAL

LZ2325 $\Lambda$  is a 1/3 type (6.0mm) solid state imaging device consisting of PN photo-diodes and CCDs(charge-coupled devices) driven by only positive voltages. Having about 320,000 pixels(horizontal 542 x vertical 582), it allows a stable color normal or mirror image to be obtained at high resolution.

#### 1 Features

- Number of video picture elements : Horizontal 512 x vertical 582 Pixel pitch : Horizontal 9.6  $\mu$ m x vertical 6.3  $\mu$ m Number of optically black pixel : Horizontal; front 2 and rear 28
- 2) Complementary color filters of Mg, G, Cy, and Ye
- 3) Reduced fixed pattern noise and lag
- 4) No sticking and no image distortion
- 5) Blooming suppression structure
- 6) Built-in output amplifier voltage generator, pulse mix circuit
- 7) 16-pin shrink DIP (Row space: 12.70 mm)
- 8) Variable electronic shutter
- 9) N-type silicon substrate
- 10) Not designed or rated as radiation hardened
- 11) Compatible with PAL standard
- 12) Built-in overflow drain voltage output circuit, and built-in reset gate bias output circuit

#### 2 Applications

- 1) Camcorders
- 2) Monitor cameras(TV doorphone, Video phone, Rear view cameras, etc.)
- 3) Pattern recognition

The circuit diagram and others included in this specification are intended for use to explain typical application examples. Therefore, we take no responsibility for any problem as may occur due to the use of the included circuit and for any problem with industrial proprietary rights or other rights.

# **SHARP**

# 2. COMPOSITION OF PIXELS AND ARRANGEMENT OF COLOR FILTERS Optical black Optical black (2 pixels) $512(H) \times 582(V)$ (28 pixels)

(1,582)(512, 582)Ye Су Ye Cy Ye Cy Ye Су Ye Су G Mg Mg G Mg G Mg G Mg G Ye Cy Ye Су Ye Су Ye Cy Ye Cy

G Mg G Mg G Mg G Mg G Mg Ye Су Ye Су Ye Су Ye Cy Ye Су Mg G Mg G Mg G Mg G G Mg

Ye Су Ye Су Ye Cy Ye Cy Ye Су Mg G Mg G Mg G Mg G Mg G Ye Су Ye Cy Ye CyYe Cy Ye Cy G Mg G G Mg Mg G Mg G Mg

Ye Cy Ye CvYe Су Ye Су Ye Cy Mg G Mg G Mg G Mg G Mg G

(1, 1)

(512, 1)

**EVEN** field

ODD field



# 3. PIN ASSIGNMENT AND PIN IDENTIFICATION

| T 1      | OFD                                   | φTG | φ V 2   | φ V 1 | φ V 4   | φ V 3 | φH1     |
|----------|---------------------------------------|-----|---------|-------|---------|-------|---------|
| 1 6      | 15                                    | 1 4 | 1 3     | 1 2   | 1 1     | 1 0   | 9       |
|          |                                       |     |         |       |         |       |         |
|          |                                       |     |         |       |         | •     |         |
|          |                                       |     |         |       |         |       |         |
|          |                                       |     |         |       |         |       |         |
|          |                                       |     |         |       |         |       |         |
|          |                                       |     | L Z 2 3 | 325A  |         |       |         |
| ŀ        |                                       |     |         |       |         |       |         |
|          |                                       |     |         |       |         |       |         |
|          |                                       |     |         |       |         |       |         |
|          |                                       |     |         |       |         |       |         |
| $\nabla$ | · · · · · · · · · · · · · · · · · · · | r   |         |       | ,       |       | <b></b> |
| 1        | 2                                     | 3   | 4       | 5     | 6       | 7     | 8       |
| φRS      | R D                                   | GND | 0 S     | O D   | φ H 2 B | φH2   | φ H 1 B |
|          |                                       |     |         |       | ( ]     | r qor | VIEW)   |

| Symbol                       | Pin name                             |      |
|------------------------------|--------------------------------------|------|
| R D                          | Reset transistor drain               |      |
| OD                           | Output transistor drain              |      |
| OS                           | Video output                         |      |
| φRS                          | Reset transistor gate clock (        | (*1) |
| φ V 1, φ V 2, φ V 3, φ V 4   | Vertical shift register gate clock ( | (*3) |
| φ H 1, φ H 2, φ H 1B, φ H 2B | Horizontal shift register gate clock |      |
| φΤG                          | Transfer gate clock (                | (*4) |
| OFD                          | Overflow drain (                     | (*2) |
| Т 1                          | Test terminals                       |      |
| GND                          | Ground                               |      |

(\*1~4): Refer to" 8. STANDARD OPERATING CIRCUIT EXAMPLE" (P15)

# **SHARP**

## 4. ABSOLUTE MAXIMUM RATING

 $(Ta = 25^{\circ}C)$ 

|        |                                                                                     | 200                                                                                                                                                                     |
|--------|-------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Symbol | Rating                                                                              | Unit                                                                                                                                                                    |
| VOD    | 0 to +15                                                                            | V                                                                                                                                                                       |
| VRD    | 0 to +15                                                                            | V                                                                                                                                                                       |
| V T 1  | 0 to +15                                                                            | V                                                                                                                                                                       |
| VφRS   | internal output                                                                     | (note1)                                                                                                                                                                 |
| VφV    | 0 to +7.5                                                                           | V                                                                                                                                                                       |
| VφH    | -0.3 to +7.5                                                                        | V                                                                                                                                                                       |
| VφTG   | -0.3 to +15                                                                         | V                                                                                                                                                                       |
| VOFD   | internal output                                                                     | (note2)                                                                                                                                                                 |
| Tstg   | -40 to +85                                                                          | $^{\circ}\!\mathbb{C}$                                                                                                                                                  |
| Topr   | -20 to +70                                                                          | $^{\circ}\!\mathbb{C}$                                                                                                                                                  |
|        | V O D<br>V R D<br>V T 1<br>V φ R S<br>V φ V<br>V φ H<br>V φ T G<br>V O F D<br>T stg | VOD 0 to +15  VRD 0 to +15  VT 1 0 to +15  V Φ R S internal output  V Φ V 0 to +7.5  V Φ H -0.3 to +7.5  V Φ T G -0.3 to +15  V O F D internal output  T stg -40 to +85 |

(note1) Do not connect to DC voltage directly. When  $\phi$ RS is connected to GND, connect VOD to GND. Reset gate clock is applied below 8Vp-p.

(note2) Do not connect to DC voltage directly. When OFD is connected to GND, connect VOD to GND. Overflow drain clock is applied below 13Vp-p.



## 5. RECOMMENDED OPERATING CONDITIONS

| Item                                | Symbol Symbol                 | Minimum           | Typical | Maximum | Unit                   |     |
|-------------------------------------|-------------------------------|-------------------|---------|---------|------------------------|-----|
| Operating ambient                   | Topr                          |                   | 25. 0   |         | $^{\circ}\!\mathbb{C}$ |     |
| Output transistor of                | drain voltage                 | VOD               | 12. 0   | 12. 5   | 13. 0                  | V   |
| Reset transistor di                 | rain voltage                  | VRD               |         | VOD     |                        | V   |
| Overflow drain clos                 | ck                            |                   |         |         |                        |     |
|                                     | p-p level (notel)             | V φ OFD           | 12. 0   | 12. 5   | 13. 0                  | V   |
| Test terminals, T1                  |                               | V T 1             |         | VOD     |                        | V   |
| Ground voltage                      |                               | GND               |         | 0.0     |                        | V   |
| Transfer gate clock                 | Transfer gate clock LOW level |                   |         | 0. 0    | 0. 05                  | V   |
|                                     | HIGH level                    | V øTGH            | 12. 0   | 12. 5   | 13. 0                  | V   |
| Vertical shift regi                 | Vertical shift register clock |                   |         |         |                        |     |
|                                     | p-p level (note2)             | V φ V1~4          | 4.7     | 5. 0    | 5. 5                   | V   |
| Horizontal shift                    | LOW level                     | VøH1~2L, VøH1~2BL | -0.05   | 0.0     | 0. 05                  | V   |
| register clock                      | HIGH level                    | VøH1~2H, VøH1~2BH | 4.7     | 5. 0    | 5. 5                   | V   |
| Reset gate clock                    |                               |                   |         |         |                        |     |
|                                     | p-p level (note3)             | $V \phi RS$       | 4. 5    | 5. 0    | 5. 5                   | V   |
| Vertical shift register clock freq. |                               | f φ V1~4          |         | 15. 63  |                        | kНz |
| Horizontal shift re                 | føH1~2, føH1~2B               |                   | 9. 66   |         | МНг                    |     |
| Reset gate clock fr                 | f φRS                         |                   | 9. 66   |         | MHz                    |     |
| Horizontal shift re                 | gister clock phase            | tw1, tw2 (note4)  | 5. 0    | 10. 0   | 18. 0                  | n s |

(note1,2,3) Use the circuit parameter indicated in "8. STANDARD OPERATING CIRCUIT EXAMPLE" (p. 15), and do not connect to DC voltage directly. (note4)



 $\phi$  H 1,  $\overline{\phi}$  H 2

 $\phi$  H 1B,  $\phi$  H 2B:Normal image output mode  $\phi$  H 1B,  $\phi$  H 2B:Mirror image output mode

Do not connect the device to or disconnect it from the plug socket while power is being applied.

 $<sup>\</sup>divideontimes$  To apply power, first connect GND and then turn on VOD and then turn on other powers and pulses.



#### 6. CHARACTERISTICS

| No. | Item                          | Symbol | Note | Min. | Typ. | Max. | Unit |
|-----|-------------------------------|--------|------|------|------|------|------|
| 1   | Photo response non-uniformity | PRNU   | (a)  |      |      | 15   | %    |
| 2   | Saturation signal             | Vsat   | (b)  | 550  |      |      | m V  |
| 3   | Dark output voltage           | Vdark  | (c)  |      | 0.5  |      | m V  |
| 4   | Dark signal non-uniformity    | DSNU   | (d)  |      | 0.5  |      | m V  |
| 5   | Sensitivity                   | R      | (e)  | 420  | 600  |      | m V  |
| 6   | Smear ratio                   | SMR    | (f)  |      | -110 | -90  | d B  |
| 7   | Image lag                     | AI     | (g)  |      |      | 1. 0 | %    |
| 8   | Blooming suppression ratio    | ABL    | (h)  | 1000 |      |      |      |
| 9   | Current dissipation           | Ion    |      |      | 4. 0 | 8. 0 | m A  |
| 10  | Output impedance              | Ro     |      |      | 400  |      | Ω    |

#### [ Conditions ]

Drive method : Field accumulation.
DC and AC conditions : the typical values under the recommended

operating conditions.

• Ta

:  $+25^{\circ}$ C, but  $+60^{\circ}$ C for Item No. 3 and 4.

• Temperature of light source :  $3200~\mathrm{K}$ .

Infrared absorbing filter (CM-500, 1 mm) is used.



#### [ Notes ]

- (a) The image area is divided into  $10 \times 10$  segments. The voltage of a segment is the average of output voltage from all the pixels within the segment. PRNU is defined by (Vmax Vmin) / Vo, where Vmax and Vmin are the maximum and the minimum values of each segment's voltage respectively, when the average output voltage Vo is 150 mV.
- (b) The image area is divided into  $10 \times 10$  segments. The saturation signal is defined as the minimum of each segment's voltage which is the average of output voltage from all the pixels within the segment, when the exposure level is set as 10 times, compared to standard level.
- (c) The average output voltage under a non-exposure condition.
- (d) The image area is divided into 10 x 10 segments.

  DSNU is defined by (Vdmax Vdmin) under the non-exposure condition where Vdmax and Vdmin are the maximum and the minimum values of each segment's voltage, respectively, that is the average output voltage over all pixels in the segment.
- (e) The average output voltage when a 1000 lux light source attached with a 90% reflector is imaged by a lens of F4, f50 mm.
- (f) The sensor is adjusted to position a V/10 square at the center of image area where V is the vertical length of the image area. SMR is defined by the ratio of the output voltage detected during the vertical blanking period to the maximum of the pixel voltage in the V/10 square.
- (g) The sensor is exposed at the exposure level corresponding to the standard condition preceding non-exposure condition. AI is defined by the ratio between the output voltage measured at the 1st field during the non-exposure period and the standard output voltage.
- (h) The sensor is adjusted to position a V/10 square at the center of image area. ABL is the ratio between the exposure at the standard condition and the exposure at a point where a blooming is observed.
- ♦ Within the recommended operating condition of VOD, VOFD of the internal output satisfy with ABL larger than 1000 times exposure of the standard exposure condition, and Vsat larger than 550mV.































#### 9. SPECIFICATION FOR BLEMISH

#### 1) Definition of blemish

|                  | Level           | Permitted number |                                |
|------------------|-----------------|------------------|--------------------------------|
| Blemish          | of blemish (mV) | of blemish       | COMMENT                        |
| White blemish(1) | 12 ≤ B          | 0                | • B is defined in fig. 9(a).   |
| (Exposed)        | B < 12          | no count         | • Vout = 75mV.                 |
| Black blemish(1) | 12 ≤ B          | 0                |                                |
| (Exposed)        | B < 12          | no count         |                                |
| White blemish(I) | 10 ≤ B          | 0                | • B is defined in fig. 9(b).   |
| (Non-exposed)    | B < 10          | no count         | • Non-exposure condition.      |
| White blemish(I) | $4.5 \leq B$    | 0                | • B is defined in fig. 9(a).   |
| (Shutter mode)   | B < 4.5         | no count         | • Vout = 15 mV.                |
| Black blemish(I) | 4.5 ≤ B         | 0                | · The electronic shutter speed |
| (Shutter mode)   | B < 4.5         | no count         | is set at 1/10000 s            |

:Blemish level defined in fig. 9.

Vout : Average output voltage

#### 2) Measuring condition

1. Operating temperature: 60℃

2. Measuring area : Measurement excludes the outer 10 pixels;

includes the optical black pixels.



fig. 9 Definition of the blemish level



#### 10. CAUTIONS FOR USE

#### 10.1 Package Breakage

In order to prevent the package from being broken, observe the following instructions:

- 1) The CCD is a precision optical component and the package material is ceramic. Therefore,
  - \* Take care not to drop the device when mounting, handling, or transporting.
  - \* Avoid giving a shock to the package. Especially when leads are fixed to the socket and the circuit board, small shock could break the package more easily than when the package isn't fixed.
- 2) When applying force for mounting the device or any other purposes, fix the leads between a joint and a stand-off, so that no stress will be given to the jointed part of the lead. In addition, when applying force, do it at a point below the stand-off part.
  - ••• The leads of the package are fixed with low melting point glass, so stress added to a lead could cause a crack in the low melting point glass in the jointed part of that lead.
- 3) When mounting the package on the housing, be sure that the package is not bent.
  - ••• If a bent package is forced into place between a hard plate or the like, the package may be broken. Example for mounting
  - \* Place the buffers between the package and the housing.
  - \* Keep the bottom side of the package free.
- 4) If any damage or breakage occur on the surface of the glass cap, its characteristics could deteriorate. Therefore,
  - \* Do not hit the glass cap.
  - \* Do not give a shock large enough to cause distortion.
  - \* Do not scrub or scratch the glass surface.

    Even a soft cloth or applicator, if dry, could cause dust to scratch the glass.

#### 10.2 Electrostatic damage

As compared with general MOS-LSI, CCD has lower ESD.

Therefore, please take the following anti-static measures when handling the CCD:

1) Always discharge static electricity by grounding the human body and the instrument to be used.

To ground the human body, provide resistance of about 1 Meg ohm between the human body and the ground to be on the safe side.

- 2) When directly handling the device with fingers, hold the part without leads and do not touch any lead.
- 3) To avoid generating static electricity,
  - a. do not scrub the glass surface with cloth or plastic
  - b. do not attach any tape or labels
  - c. do not clean the glass surface with dust-cleaning tape
- 4) When storing or transporting the device, put it in a container of conductive material.



Low melting



#### 10.3 Dust and contamination

Dust or contamination on the glass surface could deteriorate the output characteristic or cause a scar. In order to minimize dust or contamination on the glass surface, take the following precautions:

- 1) Handle CCD in a clean environment such as a cleaned booth.

  (The cleanliness level should be, if possible, class 1000 at least.)
- 2) Do not touch the glass surface with fingers. If dust or contamination gets on the glass surface, the following cleaning method is recommended:
  - \* Dust from static electricity should be blown off with an ionized air blower. For anti-electrostatic measures, however, ground all the leads on the device before blowing off the dust.
  - \* The contamination on the glass surface should be wiped off with a clean applicator soaked in Isopropyl alcohol. Wipe slowly and gently in one direction only.
  - ••• Frequently replace the application and do not use the same applicator to clean more than one device.

Note: In most cases, dust and contamination are unavoidable, even before the device is first used. It is, therefore, recommended that the above procedures should be taken to wipe out dust and contamination before using the device.

#### 10.4 Cautions

- 1) Soldering should be manually performed within 5 seconds at  $350^{\circ}$ C maximum at soldering iron.
- 2) Avoid using or storing the CCD at high temperature or high humidity as it is a precision optical component. Do not give a mechanical shock to the CCD.
- 3) Do not connect the device to or disconnect it from the plug socket while power is being applied.
- 4) The exit pupil position of lens should be more than 25mm from top surface of CCD.



#### 1 1 PACKAGE OUTLINE AND PACKING SPECIFICATION

#### 1. Package Outline Specification

Refer to attached drawing

(The seal resin stick out from the package shall be passed. And, the seal resins are two kinds of colors, white and transparency.)

#### 2. Markings

#### Marking contents

(1) Product name : L Z 2 3 2 5 A

(2) Company name : SHARP(3) Country of origin : JAPAN

(4) Date code : Y Y WW X X X



Positions of markings are shown in the package outline drawing.

But, markings shown in that drawing are not provided any measurements of their characters and their positions.

#### 3. Packing Specification

#### 3-1. Packing materiales

| Material Name    | Material Spec.                      | Purpose                                                 |  |
|------------------|-------------------------------------|---------------------------------------------------------|--|
| Device case      | Cardboard(150devices/case)          | Device tray fixing                                      |  |
| Device tray      | Conductive plastic (50devices/tray) | Device packing(3trays/case)                             |  |
| Cover tray       | Conductive plastic(ltray/case)      | Device packing                                          |  |
| PP band          | Polypropylene                       | Device tray fixing                                      |  |
| Buffer           | Cardboard(2sheets/case)             | Shock absorber of device tray                           |  |
| Plastic film bag | Plastic film                        | Device tray fixing                                      |  |
| Таре             | Paper                               | Sealing plastic film bag and device case                |  |
| Label            | Paper                               | Indicates part number, quantity and date of manufacture |  |

# 3-2 . External appearance of packing

Refer to attached drawing

#### 4. Precaution

- 1) Before unpacking, confirm the imports of the chapter "Handling Precaution" in this device specifications.
- 2) Unpacking should be done on the stand treated with anti-ESD. At that time, the same anti-ESD treatment should be done to operater's body, too.

| ISSUE DATE   | 96.12.03        |           | /         |            | (NOTE) |
|--------------|-----------------|-----------|-----------|------------|--------|
| ISSUE NUMBER | 6 C O 3 4 A D C | 7. Zanaka | V. Taleda | A Leke     |        |
| S/C NUMBER   | LZ2325A         | 1. Mar    | /         | 1.7.710100 |        |







