# -С # **SHARP LU8500F0/F1** 8-bit Single-chip Microcomputer with built-in Flash Memory # Description The LU8500F0/F1 are single chip 8-bit microcomputers, flash memory versions of SM8500 series. LU8500F0 is packaged in 100-pin QFP and LU8500F1 in 100-pin LQFP (0.5 mm pin-pitch). The LU8500F0/F1's internal flash memory is user programmable: it can be programmed using a PROM writer, through the serial interface (UART) (on-board writing), or by copying data stored in a PROM by using the copy board designed for this purpose. LU8500F0/F1 are compatible with SM8500 series which contains ROM instead of flash memory. LU8500F0/F1 can be programmed to operate as ROM version. Once the program has been imported into the ROM, the user can run the program without having to verify it. #### Features - 1. CMOS silicon gate process - 2. Flash memory capacity $61440 \times 8$ -bit 3. RAM capacity $2.048 \times 8$ -bit - 4. Memory organization - It is possible to set the range of accessible address of the internal flash memory in unit of 4k bytes (4 to 60k bytes) by the user program. - 5. External memory expansion - The LU8500F0/F1 can access external memory by program setting. - 6. CPU core - 8-bit×8 ports (or 16-bit×4 ports) and 16-bit×4 ports general purpose register are used as accumulator, register pointer, and index register. - 68 instructions sets include multiplication, division, and bit manipulation instruction. - · 23 types of addressing mode. - System clock cycle 0.17 $\mu$ s (MIN.) (When main clock cycle is 12 MHz.) - · System clock cycle can be varied by program. - System clock can be derived from the main clock (divided by 1/2, 1/4, 1/8, 1/16 or 1/32) or sub clock (divided-by-2 32.768 kHz). - 7. Oscillator circuit - · Main clock oscillation circuit (CKIN, CKOUT pins) : 1.5 to 12 MHz Sub clock crystal osicllation circuit (OSCIN, OSCOUT pins) : 32.768 kHz - Interrupt - · Maskable interrupts: 14 4 external interrupts and 10 internal interrupts from peripheral functions can be set to enable/disable independently and masked by 14-level priority. · Non-maskable interrupts: 2 Watchdog timer interrupt. Illegal instruction trap - 9. Standby modes - · HALT Mode Changing the mode by HALT instruction. The system clock supplied to CPU will be stopped. · STOP Mode Changing the mode by STOP instruction. The main clock will be stopped (sub clock is kept running). #### LU8500F0/F1 # 10. I/O ports 2 input ports (each 8 bits) (one port also serves as A/D input) The pull-up resistor of one port can be turned on/off by software. · 2 output ports (each 8 bits) These are large current output pins. 8-bit × 6 I/O ports and 4-bit × 1 I/O port The pull-up resistors can be turned on/off by software. #### 11. Timer/event counter · Timer/event counter 16-bit $\times$ 1, 8-bit $\times$ 5 These timers can output PWM (period and duty cycle of 1 channel are variable, duty cycle of 3 · Watchdog timer 8-bit $\times$ 1 · Clock timer 8-bit $\times$ 1 # 12. Serial interface · SIO 8-bit clock sync. × 1 UART 8-bit clock async. × 1 13. A/D converter · Resolution 10-bit · Channel 8 channels #### 14. D/A converter · Resolution 8-bit (4-bit for waveform generator) · Channel 2 channels #### 15. Waveform generator - · Internal waveform RAM 2 channels - · User programmable 16 level waveforms - Combined with external circuit, DTMF waveform can be output. # 16. Clock output · P76/F pin can be used to drive a buzzer (timer 5 output) #### 17. Operation power and voltage · 2.7 to 3.6 V: system clock frequency 3.0 MHz (MAX.) 4.5 to 5.5 V: system clock freugncy 6.0 MHz (MAX.) The LU8500F0/F1 can operate at the max. 12 MHz main clock if the operating voltage is in the range (2.7 to 5.5 V). However, the main clock frequency must be divided to the system clock according to the operating voltage range. # 18. Package · LU8500F0 100-pin QFP (QFP100-P-1420) · LU8500F1 100-pin LQFP (LQFP100-P-1414) (Pin-pitch 0.5 mm) # <Flash memory features > # 1. Writing method - Using instruction : in the same way as used for SHARP 8 M bits flash memory "LH28F008SA" - · Auto byte write: through the command user interface (CUI) - $\cdot$ Vpp = 12 V (external) #### 2. Erasing method - · Auto block erase by CUI. - Block configuration - ·8 blocks (1 block by 4k bytes, 7 blocks by 8k bytes) - · Each block can be cleared independently. # 4. Reliability · Write/erase cycle: 100 # Three writing modes · PROM mode Program can be stored/erased by using general purpose PROM writer. · Serial mode (on-board mode) Data can be read/written/erased from PC. · Copy mode When the dedicated copy board is used, data stored in PROM can be copied into the internal flash memory. # Pin Connections # Pin Description | Pin name | I/O | Function | |---------------------------------------|------|-------------------------------------------------------------------------------------------------------------------| | P0o-P07 | I | Input ports | | P10-P17 | I/O | I/O ports / External memory data I/O ports | | P20-P27 | I/O | I/O ports / External memory address output ports | | Р30/Тошто-Р32/Тошт2 | I/O | I/O ports / Timer outputs (Тоито, Тоит1, Тоит2) | | P33/PINT0/CNT0 | I/O | I/O port / External interrupt input / Capture trigger input / Event count input (PINTo/CNTo) | | P34/CNT1, P35/CNT2 | I/O | I/O ports / Event count inputs (CNT <sub>1</sub> /CNT <sub>2</sub> ) | | P36/PINT1, P37/PINT2 | I/O | I/O ports / External interrupt inputs (PINT1/PINT2) | | P40/AD0-P47/AD7 | I | Input ports / Analog input ports (AD <sub>0</sub> -AD <sub>7</sub> ) | | P50-P57 | I/O | I/O ports / External memory address output ports | | P60-P67 | О | Output ports (Large current output : 10 mA) (By mask option, the port can be configured as a N-ch open drain pin) | | P7 <sub>0</sub> /R <sub>x</sub> D | I/O | I/O port / UART data input | | P7ı/TxD | I/O | I/O port / UART data output | | P7 <sub>2</sub> | I/O | I/O port | | P73/Sin | I/O | I/O port / SIO data input | | P74/Sout | I/O | I/O port / SIO data output | | P75/Sck | I/O | I/O port / SIO transfer clock I/O | | P76/F | I/O | I/O port (Buzzer output) | | P77/PWM | I/O | I/O port (PWM output) | | P80-P87 | I/O | I/O ports | | P90-P93 | I/O | I/O ports | | PA <sub>0</sub> -PA <sub>7</sub> | O | Output ports (Large current output: 10 mA) (By mask option, the port can be configured as a N-ch open drain pin) | | DAVR <sub>0</sub> , DAVR <sub>1</sub> | I | D/A converter reference voltage input ports | | DAOUTO, DAOUTI | О | D/A converter output ports | | VR | I | A/D converter high-level reference voltage input port | | AGND | I | A/D converter low-level reference voltage input port | | CKIN, CKOUT | I, O | Oscillator pins for main clock (Connecting crystal oscillator) | | OSCIN, OSCOUT | I, O | Oscillator pins for subclock (Connecting 32.768 kHz crystal oscillator) | | RESET | I | Hardware reset signal input port | | TEST/VPP | I | Test pin (Connect to GND nomally)/writting high voltage pin | | Vdd, GND | I | Power supply pin, GND pin (Also serving as the D/A ground pin) | 5 # Block Diagram # Absolute Maximum Ratings | Parameter | | Symbol | Condition | Rating | Unit | |------------------------|------|-----------------|----------------------------------------|--------------------------|------------| | Supply voltage | | V <sub>DD</sub> | | -0.3 to +6.5 | v | | Write voltage | | VPP | | -0.2 to +14 | V | | Input voltage | | Vı | | $-0.3$ to $V_{DD} + 0.3$ | V | | Output voltage | | Vo | | $-0.3$ to $V_{DD} + 0.3$ | V | | | High | Іон | All output pins | 4.0 | mA | | Maximum output current | Low | Iol1 | P60-P67, PA0-PA7 | 30 | mA | | output current | | Iol2 | All output pin except P60-P67, PA0-PA7 | 4.0 | mA | | | High | ΣІон | All output pins | 20 | mA | | Total output current | Low | Σ Ioli | P60-P67, PA0-PA7 | 100 | mA | | Carron | | Σ Iol2 | All output pin except P60-P67, PA0-PA7 | 20 | mA | | Operating temperature | | Topr | | -20 to +70 | $^{\circ}$ | | Store temperature | | Tstg | | -55 to +125 | $^{\circ}$ | # ■ Recommended Operating Conditions | Parameter | Symbol | Condition | Rating | Unit | Note | |--------------------------------|-------------------|------------------------------------------|--------------|---------------|------| | C 1 14 | ., | at 3 V mode | 2.7 to 3.6 | 3.7 | | | Supply voltage | $\mathbf{V}_{DD}$ | at 5 V mode | 4.5 to 5.5 | $ \mathbf{v}$ | | | C. A. I. I. a. I. | 4. | $V_{DD} = 4.5 \text{ to } 5.5 \text{ V}$ | 0.17 to 61 | | | | System clock cycle | <b>t</b> sys | $V_{DD} = 2.7 \text{ to } 3.6 \text{ V}$ | 0.33 to 61 | μs | | | Maximum aratem alask fraguenav | fsmax | V <sub>DD</sub> =4.5 to 5.5 V | 6.0 | MHz | | | Maximum system clock frequency | Ismax | $V_{DD} = 2.7 \text{ to } 3.6 \text{ V}$ | 3.0 | WILIZ | | | <b>3</b> f | f. | $V_{DD} = 4.5 \text{ to } 5.5 \text{ V}$ | 12.0 | MHz | | | Maximum main clock frequency | <b>İ</b> main | $V_{DD} = 2.7 \text{ to } 3.6 \text{ V}$ | 6.0 | MITIZ | 1 | | Sub-lank for an annual | fsub | V <sub>DD</sub> =2.7 to 3.6 V | | kHz | | | Subclock frequency | Isub | $V_{DD} = 4.5 \text{ to } 5.5 \text{ V}$ | 32.768 | KHZ | | | Operating temperature | topr | | -20 to +70 | $\mathbb{C}$ | | Note 1. The system clock is divided-by-2 main clock. When deriving the system clock from a clock source other than divided-by-2 main clock, the main clock can be set to match the systm clock frequency. # DC Electrical Characteristics $(V_{DD}=2.7 \text{ to } 3.6 \text{ V}, Ta=-20 \text{ to } +70 \text{ }^{\circ}\text{C})$ | | | · · · · · · · · · · · · · · · · · · · | | | 2.7 to | 3.0 V, 1a | 2010 | 170 07 | |---------------------|-------------------------------|---------------------------------------|----------------------------------------------------|----------------------|--------|--------------------|------|--------| | Parameter | | Symbol | Condition | Rating | | | Unit | Note | | | | | | MIN. | TYP. | MAX. | Oint | Note | | | | VIHI | | 0.8V <sub>DD</sub> | | V <sub>DD</sub> | | | | Input voltee | | V <sub>IL1</sub> | | 0 | | 0.2V <sub>DD</sub> | V | 2 | | Input voltag | ;e | $V_{IH2}$ | | V <sub>DD</sub> -0.3 | | VDD | v | 3 | | | | V <sub>IL2</sub> | | 0 | | 0.3 | | | | | | Inn | $V_{IN} = V_{DD}, V_{DD} = 3.0 \text{ V}$ | | | 10 | μΑ | | | Input curren | nt | Illı | $V_{IN} = 0 \text{ V}, V_{DD} = 3.0 \text{ V}$ | | | -10 | | 4 | | | | I <sub>IL2</sub> | $V_{IN} = 0 \text{ V}, V_{DD} = 3.0 \text{ V}$ | -10 | -25 | -50 | μΑ | 5 | | | , | Vон | $I_{OH} = -0.6 \text{ mA}, V_{DD} = 3.0 \text{ V}$ | V <sub>DD</sub> -0.5 | | | | | | | | Voli | $I_{OL} = 6.0 \text{ mA}, V_{DD} = 3.0 \text{ V}$ | | | 1.0 | V | 6 | | Output voita | Output voltage | | $I_{OH} = -0.6 \text{ mA}, V_{DD} = 3.0 \text{ V}$ | V <sub>DD</sub> -0.5 | | | v | 7 | | | | V <sub>OL2</sub> | $I_{OL} = 0.6 \text{ mA}, V_{DD} = 3.0 \text{ V}$ | | 0 | | | | | | Resolution | | | | 10 | | bits | | | A/D | Differential linear tolerance | | $VR = V_{DD} = 3.0 V$ | | ±1.0 | ±2.5 | LSB | | | conversion | Linear tolerance | | $f_{\text{sys}} = 3.0 \text{ MHz}$ | | ±3.0 | ±5.0 | LSB | | | | Combined tolerance | | | | ±4.0 | ±6.0 | LSB | | | | Resolution | | | | 8.0 | | bits | | | D/A<br>conversion | Output voltage range | | $DAVR = V_{DD} = 3.0 \text{ V}$ | 0.8 | | $V_{DD} = 0.8$ | kΩ | 8 | | • | Total tolerance | | | | ±0.03 | ±0.06 | v | | | Current consumption | | Idd | $f_{sys} = 3.0 \text{ MHz}$ | | 9.0 | 15 | mA | 9 | | | | Iddh | f <sub>sys</sub> =3.0 MHz, HALT mode | | 1.0 | 2.0 | | | | | | IDD\$1 | OSC running, STOP mode | | 20 | 40 | μΑ | 10 | | | | Idds2 | OSC in stop, STOP mode | | 1.0 | 6.0 | μΑ | 11 | Note 2. Applied to pins P10-P17, P20-P27, P30-P32, P40-P47, P50-P57, P71, P72, P74, P76, P77, P80-P87, P90-P93, CKIN Note 3. Applied to pins RESET, OSCIN, P00-P07, P33-P37, P70, P73, P75 Note 4. Applied to pins (with pull-up resistors disconnected) P0o-P07, P1o-P17, P2o-P27, P3o-P37, P4o-P47, P5o-P57, P7o-P77, P8o-P87, P9o-P93 Note 5. Applied to pins RESET $(with \ pull-up \ resistors \ disconnected) \ \ P0o-P07, P1o-P17, P2o-P27, P3o-P37, P5o-P57, P7o-P77, P8o-P87, P9o-P93$ Note 6. Applied to pins P60-P67, PA0-PA7 Note 7. Applied to pins P10-P17, P20-P27, P30-P37, P50-P57, P70-P77, P80-P87, P90-P93 P00 $(\overline{RD})$ , P01 $(\overline{WR})$ (in external memory expansion mode) Note 8. Applied to pins DAOUTO, DAOUTI Note 9. Without load VDD=3.0 V, main clock frequency=16 MHz Note 10. Without load $V_{DD}=3.0 \text{ V}$ , OSC running (32.768 kHz), VR=GND, constant input signal Note 11. Without load VDD=3.0 V, OSCIN=GND, VR=GND, constant input signal $(V_{DD}=4.5 \text{ to } 5.5 \text{ V}, T_a=-20 \text{ to } +70 \text{ }^{\circ}\text{C})$ | | | | | 1 | Rating | | | - 70 07 | |---------------------|-------------------------------|--------------------|----------------------------------------------------|----------------------|------------|--------------------|---------|---------| | Parameter | | Symbol | nbol Condition | MIN. | TYP. | MAX. | Unit | Note | | | | Vihi | | 0.8Vpp | 111. | V <sub>DD</sub> | | | | | | VILI | | 0.0 1 2 2 | | 0.2V <sub>DD</sub> | V | 12 | | Input voltag | e | V <sub>IH2</sub> | | V <sub>DD</sub> -0.5 | | V <sub>DD</sub> | | | | | | V <sub>II,2</sub> | | 0 | | 0.5 | V | 13 | | | | I <sub>IH1</sub> | $V_{IN} = V_{DD}, V_{DD} = 5.0 \text{ V}$ | | | -10 | μΑ | | | Input curren | ıt | IILI | $V_{IN} = 0 \text{ V}, V_{DD} = 5.0 \text{ V}$ | | | 10 | | 14 | | | | I <sub>IL2</sub> | $V_{IN} = 0 \text{ V}, V_{DD} = 5.0 \text{ V}$ | -40 | <b>-75</b> | -150 | μΑ | 15 | | <del></del> | | Vон | $I_{OH} = -1.0 \text{ mA}, V_{DD} = 5.0 \text{ V}$ | V <sub>DD</sub> -0.5 | | | v | 16 | | | | Vol | $I_{OL} = 10 \text{ mA}, V_{DD} = 5.0 \text{ V}$ | | | 2.0 | | | | Output volta | age | V <sub>OH2</sub> | $I_{OH} = -1.0 \text{ mA}, V_{DD} = 5.0 \text{ V}$ | V <sub>DD</sub> -0.5 | | | ., | 1.7 | | | | V <sub>OL2</sub> | $I_{OL} = 1.0 \text{ mA}, V_{DD} = 5.0 \text{ V}$ | | 0 | | V | 17 | | | Resolution | | | | 10 | | bits | | | A/D | Differential linear tolerance | | $VR = V_{DD} = 5.0 V$ | | ±1.0 | ±2.5 | LSB | | | conversion | Linear tolerance | | $f_{\text{sys}} = 6.0 \text{ MHz}$ | | ±3.0 | ±5.0 | LSB | | | | Combined tolerance | | | | ±4.0 | ±6.0 | LSB | | | D/A<br>conversion | Resolution | | | | 8.0 | | bits | | | | Output voltage range | | $DAVR = V_{DD} = 5.0 V$ | 0.8 | | $V_{DD} = 0.8$ | kΩ | 18 | | | Total tolerance | | | | ±0.05 | ±0.10 | V | | | Current consumption | | IDD | $f_{sys} = 6.0 \text{ MHz}$ | | 20 | 30 | mA | 19 | | | | Iddh | f <sub>sys</sub> =6.0 MHz, HALTmode | | 3.0 | 6.0 | | | | | | Iddsi | OSC running STOP mode | | 30 | 60 | $\mu$ A | 20 | | | | I <sub>DD\$2</sub> | OSC in stop, STOP mode | | 1.0 | 10 | $\mu$ A | 21 | Note 12. Applied to pins P10-P17, P20-P27, P30-P32, P40-P47, P50-P57, P71, P72, P74, P76, P77, P80-P87, P90-P93, CKIN Note 13. Applied to pins RESET, OSCIN, P00-P07, P33-P37, P70, P73, P75 Note 14. Applied to pins (with pull-up resistors disconnected) P00-P07, P10-P17, P20-P27, P30-P37, P40-P47, P50-P57, P70-P77, P80-P87, P90-P93 Note 15. Applied to pins RESET (with pull-up resistors disconnected) P00-P07, P10-P17, P20-P27, P30-P37, P50-P57, P70-P77, P80-P87, P90-P93 Note 16. Applied to pins P60-P67, PA0-PA7 Note 17. Applied to pins P10-P17, P20-P27, P30-P37, P50-P57, P70-P77, P80-P87, P90-P93 $P00\left(\overline{RD}\right),P01\left(\overline{WR}\right)\left(in\;external\;memory\;expansion\;mode\right)$ Note 18. Applied to pins DAOUTO, DAOUTI Note 19. Without load VDD=5.0 V, main clock frequency=12 MHz Note 20. Without load VDD=5.0 V, OSC running (32.768 kHz), VR=GND, constant input signal Note 21. Without load $V_{DD}=5.0 \text{ V}$ , OSCIN=GND, VR=GND, constant input signal # ■ LU8500F0/F1 Development Support System The software program for LU8500F0/F1 can be developed through a system consisting of a personal computer (MS-DOS<sup>TM</sup>)\* serving as a host, an in-circuit emulator and many types of development deveices for user's system evaluation. If a GP-IB interface is used in place of the standard RS-232C interface, programs can be transferred to an emulator at high speed. \* MS-DOS<sup>TM</sup> is a trademark of Microsoft Corporation. | ICE | Debugger | Support language | |------------------------------------------------------------|---------------------------|----------------------------------------------------------------------------| | YOKOGAWA Digital Computer Corptoration<br>AD200-S56/PP150A | Micro VIEW-G<br>(Windows) | · Assembler (SHARP) · Structured assembler / C compiler (ADaC Corporation) | HEAD OFFICE INTERNATIONAL SALES & MARKETING GROUP -IC/ELECTRONIC COMPONENTS 22-22, NAGAIKE-CHO, ABENO-KU, OSAKA 545, JAPAN PHONE: (81) 6-621-1221 FAX: 6117-725300, 6117-725301, 6117-725302 IC SALES DEPARTMENT INTERNATIONAL SALES & MARKETING GROUP -IC/ELECTRONIC COMPONENTS 2613-1 ICHINOMOTO-CHO TENRI-CITY NARA 632, JAPAN PHONE: (81) 7436-5-1321 FAX: (81) 7436-5-1532 #### U.S.A. # SHARP ELECTRONICS CORPORATION Microelectronics Group North American Headquarters 5700 Northwest Pacific Rim Blvd. #20, Camas, WA 98607 PHONE: (1)360-834-2500 FAX: (1)360-834-8903 West 1980 Zanker Road, San Jose, CA 95112 PHONE: (1)408-436-4900 FAX : (1)408-436-0924 16841 Armstrong Avenue, Irvine, CA 92714 PHONE: (1)714-250-0225 FAX: (1)714-250-0438 1025 Royal Lane, DFW Airport, TX 75261-9035 PHONE: (1)972-574-5205 FAX: (1)972-574-9870 10222 Scull Creek, Austin, TX 78730 PHONE: (1)512-349-7262 FAX: (1)512-349-7002 9950 Cypresswood, Suite 350, Houston, TX 77070 PHONE: (1)713-955-9909 FAX: (1)713-955-9910 East 1300 Napervill Road, Romeoville, IL 60441 PHONE: (1)630-226-2400 FAX: (1)630-759-8572 691 N. Squirrel Road, Suite 110, Auburn Hills, MI 48326 PHONE: (1)810-377-9220 FAX: (1)810-377-9222 14A Second Avenue, Burlington, MA 01803 PHONE: (1)617-270-7979 FAX : (1)617-229-9117 Canterbury Hall, 4815 Emperor Blvd. Suite 140, Durham, NC 27703 PHONE: (1)919-941-0066 FAX: (1)919-941-0066 #### EUROPE #### SHARP ELECTRONICS (EUROPE) **GmbH** Headquarters Microelectronics Division, (MED) Sonninstrasse 3, 20097 Hamburg, Germany PHONE: (49)40-23 76 22 86 FAX : (49)40-23 76 22 32 Germany MED Stuttgart Office Zettachring 8, 70567, Stuttgart, Germany PHONE: (49)711-90076-3 FAX: (49)711-90076-50 Germany MED Nürnberg Office Donaustrasse 69, 90451 Nürnberg, Germany PHONE: (49)911-642 70 51 FAX : (49)911-642 66 69 France MED Paris Office Immeuble Rosny 2, Avénue du Général de Gaulle 93110 Rosny Sous Bois Cédex, France PHONE: (33)1-48 12 19 00 FAX : (33)1-48 55 46 78 Italy MED Milano Office ray MED Milano Ontoe Centro Direzionale Colleoni Palazzo Taurus Ingresso 2 20041 Agrate Brianza, Milano, Italy PHONE: (39)39-68 99 946 FAX: (39)39-68 99 948 U.K. MED London Office Centennial Court, Easthampstead Road Bracknell, Berks RG12 1YQ, United Kingdom PHONE: (44)1344-86 99 22 FAX : (44)1344-36 09 03 U.K. MED Scotland Office U.K. MED Scotland Ornice Unit 48 Grovewood Business Centre, Strathclyde Business Park, Bellshill ML43NQ, Scotland, United Kingdom PHONE: (44)1698-84 34 42 FAX : (44)1698-84 28 99 Ireland MED Dublin Office First Floor, Block 1, St. Johns Court Santry, Dublin 9, Ireland PHONE: (353)1-842 87 05 FAX: (353)1-842 84 55 #### ASIA # SHARP-ROXY (HONG KONG) LTD. 3rd Business Division, 17/F, Admiralty Centre, Tower 1, 18 Harcourt Road, Hong Kong PHONE: (852)28229311 FAX: (852)28660779 # **SHARP ELECTRONICS (SINGAPORE)** PTE., LTD. 438A Alexandra Road #05-01/02 Alexandra Technopark Singapore 119967 PHONE: (65)271-3566 FAX : (65)271-3855 # SHARP ELECTRONIC COMPONENTS (TAIWAN) CORPORATION 8FL, No. 16, Sec. 4, Nanking E. Rd., Taippei, Taiwan, Republic of China PHONE: (886)2-577-7341 FAX : (886)2-577-7326, (886)2-577-7328 # SHARP ELECTRONIC COMPONENTS (KOREA) CORPORATION RM 501 Geosung B/D, 541, Dohwa-dong, Mapo-ku, Seoul, Korea PHONE: (82)2-711-5813 to 5818 FAX : (82)2-711-5819 The circuit application examples in this publication are provided to explain representative applications of SHARP devices and are not intended to guarantee any circuit design or license any intellectual property rights. SHARP takes no responsibility for any problems related to any intellectual property right of a third party resulting from the use SHARP devices. SHARP reserves the right to make changes in the specifications, characteristics, data, materials, structures and other contents described herein at any time without notice in order to improve design or reliability. Contact SHARP in order to obtain the latest specification sheets before using any SHARP device. Manufacturing locations are also subject to change without notice. In the absence of confirmation by device specification sheets, SHARP takes no responsibility for any defects that occur in equipment using any SHARP devices shown in catalogs, data books, etc. Observe the following points when using any device in this publication. SHARP takes no responsibility for change caused by improper use of the devices, which does not meet the conditions and absolute maximum ratings for use specified in the relevant specification sheet nor meet the following conditions: - The devices in this publication are designed for use in general electronic equipment Personal computers Office automation equipment Telecommunication equipment (except for trunk lines) Test and measurement equipment Industrial control - Audio visual equipment Consumer electronics - Measures such as fail-safe function and redandant desigh should be taken to ensure reliability and safety when SHARP devices are used for or in connection with equipment that requires higher reliability such as: - Main frame computers Transportation control and safety equipment (i.e. aircraft, trains, automobiles, etc.) - Traffic signals Gas leakage sensor breakers Alarm equipment Various safety devices, etc. - SHARP devices shall not be used for or in connection with equipment that requires an extremely high level of reliability and safety such as: Military and aero space applications - Telecommunication equipment (trunk lines) Nuclear power control equipment Medical and other life suport equipment (e.g., scuba) Contact a SHARP representative in advance when intending to use SHARP devices for any "specific" applications other than those recommended by SHARP or when it is unclear which category mentioned above controls the intended use. If the SHARP devices listed in this publication fall in the scope of strategic products described in the Foreign Exchange and Foreign Trade Control Law, it is necessary to obtain export permission or approval under the law in order to export such SHARP This publication is the proprietary product of SHARP and copyrighted, with all rights reserved. Under the copyright laws, no part of this publication may be reproduced or transmitted in any form or by any means, electronic or mechanical, for any purpose, in whole or in part, without the express written permission of SHARP. Express written permission is also required before any use of this publication may be made by a third Contact and consult with a SHARP representative if there are any questions about the contents of this publication.